# RENESAS

# Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0

**Release Note** 

## Introduction

Thank you for using the Smart Configurator for RL78.

This document describes the restrictions and points for caution. Read this document before using the product.

## Contents

| 1. Introduction                                                                                                         | 3 |
|-------------------------------------------------------------------------------------------------------------------------|---|
| 1.1 System requirements                                                                                                 | 3 |
| 1.1.1 PC                                                                                                                | 3 |
| 1.1.2 Development Environments                                                                                          | 3 |
| 2. Support List                                                                                                         | 4 |
| 2.1 Support Devices List                                                                                                | 4 |
| 2.2 Support Components List                                                                                             | 5 |
| 2.3 New support                                                                                                         | 7 |
| 2.3.1 Support RL78/F24 devices                                                                                          | 7 |
| 2.3.2 BSP (Board Support Package) revision update                                                                       | 7 |
| 2.3.3 Developer Assistance function is supported                                                                        | 7 |
| 2.3.4 Support to output only initialization API function for individual configuration                                   | 7 |
| 3. Changes                                                                                                              | 8 |
| 3.1 Correction of issues/limitations                                                                                    | 8 |
| 3.1.1 Fixed the issue of Smart Configurator Component setting in $e^2$ studio "Preferences" dialogue                    | 8 |
| 3.1.2 Fixed the issue of "Download ELCL modules" function                                                               | 8 |
| 3.1.3 Fixed the wrong macros in voltage detector (LVD) header file                                                      | 8 |
| 3.2 Specification changes                                                                                               | 9 |
| 3.2.1 Improvement for the clock setting in UART transmission/reception function                                         | 9 |
| 3.2.2 Improvement for using communication components simultaneously1                                                    | 0 |
| 3.2.3 Improvement for opening Smart Configurator in CS+1                                                                | 0 |
| 3.2.4 Improvement for TAU TDRnm input range more accurately when fCLK (not divided) is selecting as the operation clock | 1 |
| 3.2.5 Removing CCD03 from RL78/G23 44 pin package 1                                                                     | 1 |
| 3.2.6 Improvement for "Input Pulse Interval Measurement" component name                                                 | 1 |
| 4. List of RENESAS TOOL NEWS AND TECHNICAL UPDATE                                                                       | 2 |
| 5. Points for Limitation                                                                                                | 3 |
| 5.1 List of Limitation1                                                                                                 | 3 |

RENESAS

# Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07

Smart Configurator for RL78 V1.3.0

| 5.2   | Details of Limitation                                                                  | . 13 |
|-------|----------------------------------------------------------------------------------------|------|
| 5.2.1 | Note on extra help document issue                                                      | . 13 |
| 5.2.2 | Note on redundant code to be generated in ELCL components Create() function            | . 14 |
| 5.2.3 | Note on ELCL D flip flop component GUI warning display incorrectly                     | . 15 |
| 5.2.4 | Note on the unsupported setting items for some ELCL components                         | . 16 |
| 5.2.5 | Note on selecting "Event input from ELC" clock source of TRJ0 Interval timer component | . 16 |
| 6. F  | Points for Caution                                                                     | .17  |
| 6.1   | List of Caution                                                                        | . 17 |
| 6.2   | Details of Caution                                                                     | . 18 |
| 6.2.1 | About the build error message such as "section .bss virtual address range overlaps     |      |
|       | with .dtc_vectortable".                                                                | . 18 |
| 6.2.2 | Note on the installation of the Smart Configurator.                                    | . 19 |
| 6.2.3 | Note on using TRDIOA0 for Input capture and TRDIOB0 for Output compare at same time    | . 19 |
| 6.2.4 | Note on pulse width calculation of Timer RD input capture function                     | . 19 |
| 6.2.5 | Note on using Touch middleware and UART communication components                       | . 20 |
| 6.2.6 | Note on running R_Config_RTC_Set_CounterValue() always returns MD_BUSY1                | . 21 |
| Revis | sion History                                                                           | .22  |



## 1. Introduction

Smart Configurator is a utility for combining software to meet your needs. It supports the following three functions related to the embedding of Renesas drivers in your systems: importing middleware, generating driver code, and setting pins.

Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0 is equivalent to Smart Configurator for RL78 plugin in e<sup>2</sup> studio 2022-07.

## 1.1 System requirements

Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0 operating environment is as follows.

## 1.1.1 PC

- IBM PC/AT compatibles (Windows® 11 64-bit version, Windows® 10 64-bit versions, Windows® 8.1 64-bit versions)
- Processor: 1 GHz or higher (must support hyper-threading, multi-core CPUs)
- Memory capacity: 4 GB or more recommended.
- Hard disk capacity: 300 MB or more spare capacity
- Display: 1024 x 768 or higher resolution, 65,536 or more colors

## **1.1.2 Development Environments**

- Renesas Electronics Compiler for RL78 [CC-RL] V1.11 or later
- LLVM for Renesas RL78 10.0.0.202203 or later
- IAR Embedded Workbench for Renesas RL78 V4.21.3 or later
- SMS Assembler Note V1.00.00 or later

Note:

If you want to add SMS Assembler to  $e^2$  studio, install it from the integrated installer of  $e^2$  studio 21-04 or later. ( $e^2$  studio)

As with other compilers, select and install from the [Additional Software] - [Renesas Toolchains & Utilities] tab of the e<sup>2</sup> studio setup wizard.



## 2. Support List

## 2.1 Support Devices List

Below is a list of devices supported by the Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0.

## Table 2-1 Support Devices

| Group              |        |                                                         |  |  |
|--------------------|--------|---------------------------------------------------------|--|--|
| (HW Manual number) |        |                                                         |  |  |
| RL78/G23 Group     | 30pin  | R7F100GAFxSP, R7F100GAGxSP, R7F100GAHxSP, R7F100GAJxSP  |  |  |
| (R01UH0896EJ0100)  | 32pin  | R7F100GBFxNP, R7F100GBGxNP, R7F100GBHxNP, R7F100GBJxNP, |  |  |
|                    |        | R7F100GBFxFP, R7F100GBGxFP, R7F100GBHxFP, R7F100GBJxFP  |  |  |
|                    | 36pin  | R7F100GCFxLA, R7F100GCGxLA, R7F100GCHxLA, R7F100GCJxLA  |  |  |
|                    | 40pin  | R7F100GEFxNP, R7F100GEGxNP, R7F100GEHxNP, R7F100GEJxNP  |  |  |
|                    | 44pin  | R7F100GFFxFP, R7F100GFGxFP, R7F100GFHxFP, R7F100GFJxFP, |  |  |
|                    | пцтт   | R7F100GFKxFP, R7F100GFLxFP, R7F100GFNxFP                |  |  |
|                    |        | R7F100GGFxFB, R7F100GGGxFB, R7F100GGHxFB, R7F100GGJxFB, |  |  |
|                    | 48pin  | R7F100GGKxFB, R7F100GGLxFB, R7F100GGNxFB, R7F100GGFxNP, |  |  |
|                    | торіп  | R7F100GGGxNP, R7F100GGHxNP, R7F100GGJxNP, R7F100GGKxNP, |  |  |
|                    |        | R7F100GGLxNP, R7F100GGNxNP                              |  |  |
|                    | 52pin  | R7F100GJFxFA, R7F100GJGxFA, R7F100GJHxFA, R7F100GJJxFA, |  |  |
|                    | 02pm   | R7F100GJKxFA, R7F100GJLxFA, R7F100GJNxFA                |  |  |
|                    |        | R7F100GLFxFA, R7F100GLGxFA, R7F100GLHxFA, R7F100GLJxFA, |  |  |
|                    |        | R7F100GLKxFA, R7F100GLLxFA, R7F100GLNxFA, R7F100GLFxFB, |  |  |
|                    | 64pin  | R7F100GLGxFB, R7F100GLHxFB, R7F100GLJxFB, R7F100GLKxFB, |  |  |
|                    | 0.6    | R7F100GLLxFB, R7F100GLNxFB, R7F100GLFxLA, R7F100GLGxLA, |  |  |
|                    |        | R7F100GLHxLA, R7F100GLJxLA, R7F100GLKxLA, R7F100GLLxLA, |  |  |
|                    |        | R7F100GLNxLA                                            |  |  |
|                    |        | R7F100GMGxFA, R7F100GMHxFA, R7F100GMJxFA, R7F100GMKxFA, |  |  |
|                    | 80pin  | R7F100GMLxFA, R7F100GMNxFA, R7F100GMGxFB, R7F100GMHxFB, |  |  |
|                    |        | R7F100GMJxFB, R7F100GMKxFB, R7F100GMLxFB, R7F100GMNxFB  |  |  |
|                    | 400 .  | R7F100GPGxFB, R7F100GPHxFB, R7F100GPJxFB, R7F100GPKxFB, |  |  |
|                    | 100pin | R7F100GPLxFB, R7F100GPNxFB, R7F100GPGxFA, R7F100GPHxFA, |  |  |
|                    | 400    | R7F100GPJxFA, R7F100GPKxFA, R7F100GPLxFA, R7F100GPNxFA  |  |  |
|                    | 128pin | R7F100GSJxFB, R7F100GSKxFB, R7F100GSLxFB, R7F100GSNxFB  |  |  |
| RL78/F24 Group     | 32pin  | R7F124FBJ3xNP, R7F124FBJ4xNP, R7F124FBJ5xNP             |  |  |
| (R01UH0944EJ0050)  | 48pin  | R7F124FGJ3xFB, R7F124FGJ4xFB, R7F124FGJ5xFB             |  |  |
|                    | 64pin  | R7F124FLJ3xFB, R7F124FLJ4xFB, R7F124FLJ5xFB             |  |  |
|                    | 80pin  | R7F124FMJ3xFB, R7F124FMJ4xFB, R7F124FMJ5xFB             |  |  |
|                    | 100pin | R7F124FPJ3xFB, R7F124FPJ4xFB, R7F124FPJ5xFB             |  |  |



## 2.2 Support Components List

Below is a list of Components supported by the Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0.

## Table 2-2 Support Components (1/2)

✓ : Support, -: Non-support

| No | Components                                        | Mode                | RL78/G23 | RL78/F24 | Remarks |
|----|---------------------------------------------------|---------------------|----------|----------|---------|
| 1  | 12 Bit A/D Single Scan                            | -                   | -        | ~        |         |
| 2  | 12 Bit A/D Continuous Scan                        | -                   | -        | 1        |         |
| 3  | 12 Bit A/D Group Scan                             | -                   | -        | 1        |         |
| 4  | A/D Converter                                     | -                   | 1        | -        |         |
| 5  | Clock Output/Buzzer Output Controller             | -                   | 1        | ✓        |         |
| 6  | Comparator                                        | -                   | 1        | ~        |         |
| 7  | D/A Converter                                     | -                   | 1        | ✓        |         |
| 8  | Data Transfer Controller                          | -                   | 1        | ~        |         |
| 9  | Delay Counter                                     | -                   | 1        | ✓        |         |
| 10 | Divider Function                                  | -                   | 1        | ✓        |         |
| 11 | Event Link Controller                             | -                   | -        | ✓        |         |
| 12 | External Event Counter                            | -                   | 1        | ✓        |         |
| 13 | IIC Communication (Master mode)                   | -                   | 1        | ✓        |         |
| 14 | IIC Communication (Slave mode)                    | -                   | 1        | ✓        |         |
| 15 | Input Capture Function                            | -                   | -        | ✓        |         |
| 16 | Input Pulse Interval/Period<br>Measurement        | -                   | 1        | ~        |         |
| 17 | Input Signal High-/Low-Level Width<br>Measurement | -                   | 1        | ~        |         |
| 18 | Interrupt Controller                              | -                   | 1        | ✓        |         |
| 19 | Interval Timer                                    | 8 bit count mode    | 1        | 1        |         |
|    |                                                   | 16 bit count mode   | 1        | ✓        |         |
|    |                                                   | 16 bit capture mode | 1        | -        |         |
|    |                                                   | 32 bit count mode   | 1        | -        |         |
| 20 | Key Interrupt                                     | -                   | 1        | 1        |         |
| 21 | One-Shot Pulse Output                             | -                   | 1        | 1        |         |
| 22 | Output Compare Function                           | -                   | -        | 1        |         |
| 23 | Ports                                             | -                   | 1        | 1        |         |



## Release Note

## Table 2-3 Support Components (2/2)

✓ : Support, -: Non-support

| No | Components                        | Mode                            | RL78/G23 | RL78/F24 | Remarks                                        |
|----|-----------------------------------|---------------------------------|----------|----------|------------------------------------------------|
| 24 | PWM Option Unit A                 | -                               | -        | 1        |                                                |
| 25 | PWM Output                        | PWM mode                        | ✓        | ✓        |                                                |
|    |                                   | PWM3 mode                       | -        | 1        |                                                |
|    |                                   | Extended PWM mode               | -        | 1        |                                                |
| 26 | Real-Time Clock                   | -                               | 1        | 1        |                                                |
| 27 | Remote Control Signal<br>Receiver | -                               | 1        | -        |                                                |
| 28 | SNOOZE Mode Sequencer             | -                               | 1        | -        |                                                |
| 29 | SPI (CSI) Communication           | Transmission                    | ~        | ✓        |                                                |
|    |                                   | Reception                       | >        | 1        |                                                |
|    |                                   | Transmission/reception          | >        | <b>\</b> |                                                |
| 30 | Square Wave Output                | -                               | >        | 1        |                                                |
| 31 | Three-phase PWM Output            | Reset Synchronous PWM Mode      | -        | 1        |                                                |
|    |                                   | Complementary PWM Mode          | 1        | 1        |                                                |
|    |                                   | Extended Complementary PWM Mode | -        | 1        |                                                |
| 32 | UART Communication                | Transmission                    | 1        | 1        |                                                |
|    |                                   | Reception                       | ~        | 1        |                                                |
|    |                                   | Transmission/reception          | >        | 1        |                                                |
| 33 | Voltage Detector                  | -                               | >        | <b>\</b> |                                                |
| 34 | Watchdog Timer                    | -                               | 1        | ✓        |                                                |
| 35 | Logic & Event Link Controller     |                                 | ~        | -        | Need download in<br>Smart Configurator<br>RL78 |



Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07

Smart Configurator for RL78 V1.3.0

## 2.3 New support

## 2.3.1 Support RL78/F24 devices

See 2.1 Support Devices List for details on supported packages.

## 2.3.2 BSP (Board Support Package) revision update

BSP rev1.20 is supported and will be added as default BSP when creating Smart Configurator project.

## 2.3.3 Developer Assistance function is supported

Developer Assistance function provide a virtual tree with root node named "Developer Assistance" in project tree. By this function, user can search API information, call API by drag-drop operation and copy/paste usage example code easily. Detailed use guide, please refer to "User's Guide: e<sup>2</sup> studio" R20AN0579EC0101.



Figure 2-1 Developer assistance function

## 2.3.4 Support to output only initialization API function for individual configuration

From Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07, output only initialization API function can be applied for individual configuration (Only for the component type is Code Generator component). A context menu item named "Output only initialization API" has been added for each configuration. This context menu can be selected when Smart Configurator component preference setting "API function output" is set to "Output all API functions according to the setting". And when the context menu is selected, this configuration will only generate the initialization API in its generated files after clicking the "Generate Code" button.



Figure 2-2 Output only initialization API function for individual configuration



✓: Applicable, -: Not Applicable

## 3. Changes

This chapter describes changes to the Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0.

## 3.1 Correction of issues/limitations

| Table 3-1 | List of | Correction | of | issues/limitations |
|-----------|---------|------------|----|--------------------|
|-----------|---------|------------|----|--------------------|

| No | Description                                                                                             | RL78/G23 | RL78/F24 | Remarks |
|----|---------------------------------------------------------------------------------------------------------|----------|----------|---------|
| 1  | Fixed the issue of Smart Configurator Component setting in e <sup>2</sup> studio "Preferences" dialogue | 1        | -        |         |
| 2  | Fixed the issue of "Download ELCL modules" function                                                     | ~        | -        |         |
| 3  | Fixed the wrong macros in voltage detector (LVD) header file                                            | 1        | -        |         |

# 3.1.1 Fixed the issue of Smart Configurator Component setting in e<sup>2</sup> studio "Preferences" dialogue

If user didn't select RX family for e<sup>2</sup> studio 2022-01 installation, the Smart Configurator's Component setting menu in e<sup>2</sup> studio Preference dialog will not be shown. This issue has been fixed from Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0

## 3.1.2 Fixed the issue of "Download ELCL modules" function

The ELCL download function is available. User can download ELCL modules through entry link: <u>Download</u> <u>ELCL modules</u> in New Component dialog.

## 3.1.3 Fixed the wrong macros in voltage detector (LVD) header file

When using LVD1 reset mode, the reset mode can't be set correctly because the macro value in header file (r\_cg\_lvd.h) is wrong. This issue has been fixed from Smart Configurator for RL78 Plug-in in  $e^2$  studio 2022-07 Smart Configurator for RL78 V1.3.0.

```
/* Operation mode of voltage detection (LVD1SEL) */
#define 00 LVD MODE INT
                                         (0x00U)
                                                    /* interrupt mode */
#define 40 LVD MODE RESET
                                         (0 \times 40 U)
                                                    /* reset mode */
/* Voltage detection flag (LVDOF) */
#define 00 LVD0 FLAG OVER
                              (0x00U)
                                          /* supply voltage (VDD) >= detection
voltage (VLVD0), or LVD is off */
#define _01 LVD0 FLAG LESS
                              (0x01U)
                                          /* supply voltage (VDD) < detection</pre>
voltage (VLVD0) */
```



✓: Applicable, -: Not Applicable

## 3.2 Specification changes

### Table 3-2 List of Specification changes

| No | Description                                                                                                       | RL78/G23 | RL78/F24 | Remarks |
|----|-------------------------------------------------------------------------------------------------------------------|----------|----------|---------|
| 1  | Improvement for the clock setting in UART transmission/reception function                                         | 1        | -        |         |
| 2  | Improvement for using communication components<br>simultaneously                                                  | 1        | -        |         |
| 3  | Improvement for opening Smart Configurator in CS+                                                                 | ~        | -        |         |
| 4  | Improvement for TAU TDRnm input range more accurately when fCLK (not divided) is selecting as the operation clock | 1        | 1        |         |
| 5  | Removing CCD03 is from RL78/G23 44 pin package.                                                                   | 1        | -        |         |
| 6  | Improvement for "Input Pulse Interval Measurement"<br>component name                                              | 1        | 1        |         |

## 3.2.1 Improvement for the clock setting in UART transmission/reception function

When use UART transmission/reception functions, the clock setting on "Transmission" and "Reception" should be set as the same value. Otherwise, an error mark will be shown on the component node of "Component View" tree and the "Setting" error will be shown in "Configuration Problems" view.

| 54 🔯                                                 | Transmission Recept                     | tion         |                    |                                                |
|------------------------------------------------------|-----------------------------------------|--------------|--------------------|------------------------------------------------|
| type filter text                                     | UARTO clock setting                     |              |                    |                                                |
| <ul> <li>✓ ➢ Startup</li> <li>✓ ➢ Generic</li> </ul> | Operation clock                         |              | СК00               | ~                                              |
| 💣 r_bsp                                              | Clock source                            |              | fCLK/2             | <ul> <li>Clock frequency: 16000 kHz</li> </ul> |
| Communications     Config_UART0                      | Transfer mode sett<br>Single transfer m | -            | ○ Continuous trans | fer mode                                       |
|                                                      | Data length setting                     |              |                    |                                                |
|                                                      | ○7 bits                                 | 8 bits     8 | ○9 bits            | ◯ 16 bits                                      |
|                                                      | Transfer direction s                    | etting       | 0.1405             |                                                |
|                                                      | ● LSB                                   |              | ⊖ MSB              |                                                |
|                                                      | Parity setting                          |              |                    |                                                |
|                                                      | None                                    | ○0 parity    | Odd parity         | O Even parity                                  |
|                                                      | Stop bit length sett                    | ing          |                    |                                                |
|                                                      | 1 bit                                   |              | ○ 2 bits           |                                                |
|                                                      | Transfer data level                     | setting      |                    |                                                |
|                                                      | Non-reverse                             |              | OReverse           |                                                |
|                                                      |                                         |              |                    |                                                |
| verview Board Clocks System Compo                    | nents Pins Interrupt                    |              |                    |                                                |
|                                                      |                                         |              |                    |                                                |
| Console Sconfiguration Problems                      | <                                       |              |                    |                                                |
| errors, 0 warnings, 0 others<br>escription           |                                         | ~            |                    |                                                |
| Setting (2 items)                                    |                                         |              |                    |                                                |

Figure 3-1 The error of clock setting nonsynchronous in transmission/reception of UART



## 3.2.2 Improvement for using communication components simultaneously

When use UARTn reception function, please note to avoid using CSIn1 and IICn1 functions of odd channels at the same time. Otherwise, an error mark will be shown on the component node of "Component View" tree and the "Peripheral" error will be shown in "Configuration Problems" view.

| Components 🖻 🛃 🎘 🕀 🕀                         | Configure                                                                           |          |                  | ^                      |  |  |  |
|----------------------------------------------|-------------------------------------------------------------------------------------|----------|------------------|------------------------|--|--|--|
| Sta 100 Total                                | Reception<br>UART0 clock setting                                                    |          |                  |                        |  |  |  |
| ✓                                            | Operation clock<br>Clock source                                                     |          | СК00 ~<br>fCLK ~ | (Clock frequency: 3200 |  |  |  |
| ✓      ← Drivers     ✓      ← Communications | Data length setting<br>7 bits<br>Transfer direction setting                         | ● 8 bits | ⊖9 bits (        | ) 16 bits              |  |  |  |
| < > >                                        | ● LSB                                                                               | ,<br>    | () MSB           | ×                      |  |  |  |
| Overview Board Clocks System Comp            | ponents Pins Interrupt                                                              |          |                  |                        |  |  |  |
| 📃 Console 🔝 Configuration Problems           |                                                                                     |          |                  | y 8 - 🗆                |  |  |  |
| 4 errors, 0 warnings, 0 others               |                                                                                     |          |                  |                        |  |  |  |
| Description                                  |                                                                                     | ^        |                  |                        |  |  |  |
| > 😣 Interrupt (2 items)                      |                                                                                     |          |                  |                        |  |  |  |
| V 😢 Peripheral (2 items)                     |                                                                                     |          |                  |                        |  |  |  |
| 8 E04010001: Peripheral SAU01 u              |                                                                                     |          |                  |                        |  |  |  |
| 8 E04010001: Peripheral SAU01 u              | 8 E04010001: Peripheral SAU01 used by Config UARTO is already used by Config CSI01. |          |                  |                        |  |  |  |

Figure 3-2 The error of using communication components simultaneously

## 3.2.3 Improvement for opening Smart Configurator in CS+

In CS+, Smart Configurator can open the \*.scfg file which is under CS+ project folder successfully without restrictions of file name and the number of files. If there are more than one .scfg file under this folder, you will see the [File selection] dialogue when open Smart Configurator. User can select one \*.scfg file to open.

| File selection                | × |
|-------------------------------|---|
| Please select a project file: |   |
| pin.scfg                      |   |
| ○ SC_G23_1.scfg               |   |
| ⊖ temp1.scfg                  |   |
| ⊖ temp2.scfg                  |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
|                               |   |
| OK Cance                      |   |
| UN Cance                      | 2 |

Figure 3-3 [File selection] dialogue



# 3.2.4 Improvement for TAU TDRnm input range more accurately when fCLK (not divided) is selecting as the operation clock

When use Interval Timer (8 bit count mode and 16 bit count mode), Square Wave Output component and PWM Output component, to avoid setting TDRnm to 0000H the TDRnm input minimum value is from 0001H. Use Interval Timer (8 bit count mode) as example, when select fCLK (40MHz) as clock source, the Interval value minimum value is 2 count.

| Configure                      |                |                |                              |
|--------------------------------|----------------|----------------|------------------------------|
| Clock setting                  |                |                |                              |
| Operation clock                | СК02           | ~              |                              |
| Clock source                   | fCLK           | ~              | (Clock frequency: 40000 kHz) |
| Operation mode setting         |                |                |                              |
| Higher 8 bits                  | O Lower 8 bits |                | ⊖ Higher and lower 8 bits    |
| Interval timer setting         |                |                |                              |
| Interval value (higher 8 bits) | 2              | count $ \sim $ | (Actual value: 2)            |

Figure 3-4 TAU TDRnm input setting

## In Config\_TAU0\_1.h

| /************************************** | ******    | ***************************************     |
|-----------------------------------------|-----------|---------------------------------------------|
| Macro definitions                       |           |                                             |
| *****                                   | ********* | ***************************************     |
| #define _01_TAU_TDR01H_VALUE            | (0x01U)   | /* 8-bit timer data register 01 (TDR01H) */ |

## 3.2.5 Removing CCD03 from RL78/G23 44 pin package.

From Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0, CCD03 is not supported in RL78/G23 44 pin package.

## 3.2.6 Improvement for "Input Pulse Interval Measurement" component name

"Input Pulse Interval Measurement" component name is changed to "Input Pulse Interval/Period Measurement".



# 4. List of RENESAS TOOL NEWS AND TECHNICAL UPDATE

Below is a list of notifications delivered by RENESAS TOOL NEWS and TECHNICAL UPDATE.

| Issue date    | Document No. | Description                                                                                                                                                                                                                                                 | Applicabl<br>e MCUs | Fixed<br>version |
|---------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------|
| Oct. 01, 2021 | R20TS0757    | 1. Notes on creating LLVM for Renesas RL78<br>C/C++ Executable Project     2. Notes on using Port Input buffer function<br><u>https://www.renesas.com/document/tnn/notes-</u><br><u>e-studio-smart-configurator-plug-smart-</u><br><u>configurator-rl78</u> | RL78/G23            | V1.2.0           |
| Mar. 16, 2022 | R20TS0822    | 1. Notes when build or clean e <sup>2</sup> studio Smart<br>Configurator project<br><u>https://www.renesas.com/document/tnn/notes-</u><br><u>e-studio-smart-configurator-plug-smart-</u><br><u>configurator-rl78-0</u>                                      | RL78/G23            | V1.3.0           |



## 5. Points for Limitation

This section describes points for limitation regarding the Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0.

## 5.1 List of Limitation

| e 5-1 | List of Limitation                                                                     | 1        | : Ap     | plicable, -: Not Applicable |
|-------|----------------------------------------------------------------------------------------|----------|----------|-----------------------------|
| No    | Description                                                                            | RL78/G23 | RL78/F24 | Remarks                     |
| 1     | Note on extra help document issue                                                      | 1        | ✓        |                             |
| 2     | Note on redundant code to be generated in ELCL component Create() function             | ~        | -        |                             |
| 3     | Note on ELCL D flip flop component GUI warning display<br>incorrectly                  | 1        | -        |                             |
| 4     | Note on the unsupported setting items for some ELCL components                         | 1        | -        |                             |
| 5     | Note on selecting "Event input from ELC" clock source of TRJ0 Interval timer component | -        | 1        |                             |

## 5.2 Details of Limitation

## 5.2.1 Note on extra help document issue

For Smart Configurator, there is an extra help "Smart Browser" under "[Help] > [Help Contents]". Please ignore it.

| Hel | р             |                                 |
|-----|---------------|---------------------------------|
| ?   | Help Contents | 🔿 孩 Help - Smart Configurator   |
|     | Home Page     | Search:                         |
| 1   | Release Notes | Contents 👜 🗸 🚀                  |
|     | Tool News     | 🗄 🧇 Smart Browser               |
|     | API Manual    | 🗄 🥯 Smart Configurator for RL78 |
| ß   | About         |                                 |

Figure 5-1 Extra help issue



## 5.2.2 Note on redundant code to be generated in ELCL components Create() function

In the Create () function of following ELCL components, redundant code is generated via local variables assignment when setting a value to a register.

- ELCL edge detection thinning function
- ELCL chattering prevention
- ELCL manchester decoder
- ELCL multiple parameter monitor
- ELCL AND
- ELCL D flip flop
- ELCL EXOR
- ELCL selector
- ELCL Through

The following example is the used the logic cell 0 of ELCL logic cell block L1 for the ELCL AND component.



Figure 5-2 Redundant code in R\_Config\_AND\_Create()



## 5.2.3 Note on ELCL D flip flop component GUI warning display incorrectly

When selecting the event signal in ELCL D flip flop component, even if the selected signal consist with the hardware specification, there still displays the warning on the GUI.

### [Avoidance measure]

Make reference to the hardware manual and set the selectable event signal though warning appeared in GUI, the waring is no impact for the code generation.

The following is example of using flip-flop 0 and flip-flop 1 in ELCL logic cell block L1.











## 5.2.4 Note on the unsupported setting items for some ELCL components

In the following ELCL components, the input signal of logic cell block is no option and always fixed as 0, additionally the output level of the event signal cannot be set as "Negative logic output (inverted level)".

- ELCL AND
- ELCL D flip flop
- ELCL EXOR
- ELCL selector
- ELCL Through

### [Avoidance measure] None

# 5.2.5 Note on selecting "Event input from ELC" clock source of TRJ0 Interval timer component

In TRJ0 interval timer component, when select "Event input from ELC" as clock source, please select "count" as Timer value unit. "ms", "us" and "ns" are redundant items, they will be removed form next version.

| Config | ure                       |                    |                       |                     |
|--------|---------------------------|--------------------|-----------------------|---------------------|
|        | ck source setting         |                    |                       |                     |
| Clo    | ck source                 | Event input f      | rom ELC 🗸             | (Please set ELC)    |
| Tim    | er value setting          |                    |                       |                     |
| Tim    | er value                  | 100                | count $ \sim $        | (Actual value: 100) |
| Inte   | rrupt setting             |                    | ms<br>µs              |                     |
| Ø      | When the counter underflo | ows, generate an i | n <mark>ns I</mark> T | TRJ0)               |
| Prio   | rity                      | Level 3 (low)      | count                 |                     |

Figure 5-5 "count" selection for "Event input from ELC" clock source



## 6. Points for Caution

This section describes points for caution regarding the Smart Configurator for RL78 Plug-in in e<sup>2</sup> studio 2022-07 Smart Configurator for RL78 V1.3.0.

## 6.1 List of Caution

## Table 6-1 List of Caution

✓: Applicable, -: Not Applicable

|    |                                                                                                               | RL78/G23 | RL78/F24 |         |
|----|---------------------------------------------------------------------------------------------------------------|----------|----------|---------|
| No | Description                                                                                                   |          |          | Remarks |
| 1  | About the build error message such as "section .bss virtual address<br>range overlaps with .dtc_vectortable". | >        | 1        |         |
| 2  | About the installation of the Smart Configurator.                                                             | 1        | ✓        |         |
| 3  | Note on using TRDIOA0 for Input capture and TRDIOB0 for Output<br>compare at same time.                       | -        | 1        |         |
| 4  | Note on pulse width calculation of Timer RD input capture function                                            |          | 1        |         |
| 5  | Note on using Touch middleware and UART communication<br>components.                                          | 1        | -        |         |
| 6  | Note on running R_Config_RTC_Set_CounterValue() always<br>returns MD_BUSY1.                                   | 1        | 1        |         |



# 6.2 Details of Caution

# 6.2.1 About the build error message such as "section .bss virtual address range overlaps with .dtc\_vectortable".

When user use many components and DTC component together, the generated code build might fail due to some section address overlaps.

| ■ Console ×                                                                                                                                                                                                                         | ↓ ☆ 🔄 📰 🔠 두 🚉 🗐 🛃 🗨 😁 - 🗆     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| CDT Build Console [LLVM_R7F100GCJxLA_case1]<br>ld.lld: error: section .bss virtual address range over<br>>>> .bss range is [0xF9F00, 0xF9F31]<br>>>> .dtc_vectortable range is [0xF9F00, 0xF9F27]                                   |                               |
| ld.lld: error: section .bssf virtual address range ove<br>>>> .bssf range is [0xF9F32, 0xF9F7F]<br>>>> .dtc_controldata_0 range is [0xF9F40, 0xF9F47]                                                                               | rlaps with .dtc_controldata_0 |
| <pre>ld.lld: error: section .bss load address range overlap &gt;&gt;&gt; .bss range is [0xF9F00, 0xF9F31] &gt;&gt;&gt; .dtc_vectortable range is [0xF9F00, 0xF9F27]</pre>                                                           | s with .dtc_vectortable       |
| <pre>ld.lld: error: section .bssf load address range overla &gt;&gt;&gt; .bssf range is [0xF9F32, 0xF9F7F] &gt;&gt;&gt; .dtc_controldata_0 range is [0xF9F40, 0xF9F47] clang: error: ld.lld command failed with exit code 1 (</pre> |                               |
| <pre>makefile:110: recipe for target 'LLVM_R7F100GCJXLA_cas make: *** [LLVM_R7F100GCJXLA case1.elf] Error 1</pre>                                                                                                                   |                               |
| "make -j8 all" terminated with exit code 2. Build migh                                                                                                                                                                              | t be incomplete.              |
| 18:09:07 Build Failed. 2 errors, 0 warnings. (took 1s.                                                                                                                                                                              | 846ms)                        |

Figure 6-1 Build error message

Workaround:

The Smart Configurator cannot set ".bss" and ".bssf" section address. So user should consider to modify ".bss" and ".bssf" section address manually in "linker\_script.ld" file or change the DTC base address to avoid such section overlap error.

| Configure        |         |  |
|------------------|---------|--|
| Base setting     |         |  |
| DTC base address | 0xF9F00 |  |

Figure 6-2 DTC base address setting



## 6.2.2 Note on the installation of the Smart Configurator.

Do not set more than 64 characters for the installation directory.

You might see an error message "The specified path is too long" and will not be able to install Smart Configurator.

# 6.2.3 Note on using TRDIOA0 for Input capture and TRDIOB0 for Output compare at same time.

If user sets up TRDIOA0 for Input capture and TRDIOB0 for Output compare at the same time. Smart Configurator will output a Peripheral conflict error.

User can ignore this Smart Configurator error message and use these two functions at the same time.

## 6.2.4 Note on pulse width calculation of Timer RD input capture function

The pulse width calculation code is with the assumption that the counter is not cleared between two interrupts occurrence, except the input pulse width which is selected as counter clear trigger on GUI. For example, when "Clear by TRDGRAn input capture" is selected, only TRDIOAn pulse width calculation handle counter clear, other input pulse width calculation doesn't handle counter clear.

| nter clear                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Clear by TRDGRA0 input capture                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| <pre>tic voidnear r_Config_TRD0_trd0_interr<br/>uint16_t tmrd_pul_6_our = TRDGRA0;<br/>uint16_t tmrd_pul_6_our = TRDGRD0;<br/>uint16_t tmrd_pul_6_our = TRDGRD0;<br/>uint8_t tmrd_pul_d_our = TRDGRD0;<br/>uint8_t trdier0_temp = TRDIER0;<br/>TRDIER0 = 0x00U;<br/>/* overflow process */<br/>if ((TRDSR0 &amp; _10_TRD_INTOV_GENERATE_FLA<br/>{<br/>TRDSR0 &amp;= (uint8_t)~10_TRD_INTOV_GE<br/>g_tmrd0_ovf_d += 10;<br/>g_tmrd0_ovf_d += 10;<br/>g_tmrd0_ovf_d += 10;<br/>g_tmrd0_ovf_d += 10;<br/>g_tmrd0_ovf_d += 10;<br/>f((TRDSR0 &amp; _01_TRD_INTA_GENERATE_FLA<br/>{<br/>TRDGRA0 input capture interrupt */<br/>If ((TRDSR0 &amp; _01_TRD_INTA_GENERATE_FLA<br/>{<br/>t (00 == g_tmrd0_ovf_a)<br/>{<br/>g_tmrd0_active_width_a = (uint32<br/>}<br/>}<br/>}<br/>} </pre> | <pre>rupt(void) AG) == _10_TRD_INTOV_GENERATE_FLAG) ENERATE_FLAG; S) == _01_TRD_INTA_GENERATE_FLAG) NERATE_FLAG;</pre> |
| <pre>g_tmrd0_ovf_a = 0U; }</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | e pulse width calculation handle counter clear.                                                                        |
| /* TRDGRR0 input capture interrunt */                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                        |
| <pre>if ((TRDSR0 &amp; _02_TRD_INTB_GENERATE_FLAG {</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | G) == _02_TRD_INTB_GENERATE_FLAG)                                                                                      |
| <pre>TRDSR0 &amp;= (uint8_t)~_02_TRD_INTB_GEN if (0U == g_tmrd0_ovf_b) {     g tmrd0 active width b = (uint32</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | NERATE_FLAG;                                                                                                           |
| }<br>else                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <pre>2_t)(((0x10000UL * (uint32_t)g_tmrd0_ovf_b) + (uint32_t)tmrd_pul_b_cur)<br/>iint32_t)g_tmrd0_trdgrb_old);</pre>   |
| g_tmrd0_inactive_width_b = 00L;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | width calculation doesn't handle counter clear.                                                                        |

Figure 6-3 Counter clear setting in Input capture function



## 6.2.5 Note on using Touch middleware and UART communication components.

When use Touch middleware, please do not change the name of UART components. Otherwise, due the file name mismatch will bring build error.

For example, in touch middleware select UART0 as UART channel, for UART0 component please use Config\_UART0.

| Components 🚵 🛃 📮 🛛 | Configure                       | 0                  |
|--------------------|---------------------------------|--------------------|
| Si 🗱               |                                 | Value              |
| type filter text   | V 🏶 Configurations              |                    |
| ✓ 🗁 Startup        | # Parameter check               | Use system default |
| V > Generic        | # Support QE monitor using UART | Disable            |
| ericite            | # Support QE tuning using UART  | Disable            |
| ✓<br>→ Drivers     | # UART channel                  | UARTO              |
|                    |                                 |                    |
| Config_UART0       |                                 |                    |
| ✓  → Middleware    |                                 |                    |
| ∽ 🗁 Generic        |                                 |                    |
| 💣 r_ctsu           |                                 |                    |
| 💣 rm_touch         |                                 |                    |

Figure 6-4 Touch middleware and UART communication components



6.2.6 Note on running R\_Config\_RTC\_Set\_CounterValue() always returns MD\_BUSY1

For this case, user should manually increase macro "RTC\_WAITTIME\_2CYCLE" define value in file "Config\_RTC.h".

| /************************************** | **************                          |
|-----------------------------------------|-----------------------------------------|
| Macro definitions                       | * * * * * * * * * * * * * * * * * * * * |
| *************************************** |                                         |
| <br>#define RTC WAITTIME 2CYCLE         | (163U)                                  |

To avoid loss of user's code when e<sup>2</sup> studio build, as a workaround, user should turn off builder manually by the following steps:

(1) Right click the project on the project tree and click "Properties" from the popup menu.

| 1  | System Explorer   |           |
|----|-------------------|-----------|
| 15 | Command Prompt    |           |
|    | Validate          |           |
|    | Configure         | >         |
|    | Source            | >         |
|    | Properties        | Alt+Enter |
|    | ▼ <sup>h</sup> 5' |           |

Figure 6-5 Context menu of properties

(2) Choose the "Builders" item on the left of the property window, then select the "SC Code Generation Builder" on the right, click "Edit..." button.

| Properties for test668                                                                                           |                                                                                                                                       |            |                | $\times$ |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|----------|
| type filter text                                                                                                 | Builders                                                                                                                              |            | 0.00           | - 1      |
| > Resource<br>Buildow<br>> C/C++ Build<br>> C/C++ Bunetal<br>Project Natures<br>Project References<br>Renesas QE | Configure the builders for the project:<br>P BSC Code Generation Builder<br>P BCDT Builder<br>P BScanner Configuration Builder<br>P B | on Builder | New.<br>Import | -        |
| Rur(Debig Settings<br>Task Tags<br>> Validation                                                                  |                                                                                                                                       |            | Up<br>Down     |          |
| Ø                                                                                                                | Apply and Close                                                                                                                       |            | Cancel         |          |

Figure 6-6 Properties dialog window

(3) Deselect all the checkbox selections on the popup configure window and then click "OK"

| Configure Builder ×  |  |  |  |  |
|----------------------|--|--|--|--|
| Run this builder:    |  |  |  |  |
| After a "Clean"      |  |  |  |  |
| During manual builds |  |  |  |  |
| During auto builds   |  |  |  |  |
| During a "Clean"     |  |  |  |  |
|                      |  |  |  |  |
| OK Cancel            |  |  |  |  |

Figure 6-7 Configure builder dialog window



## **Revision History**

| Rev.                | Date                | Description |                                                                                                   |  |
|---------------------|---------------------|-------------|---------------------------------------------------------------------------------------------------|--|
|                     |                     | Page        | Summary                                                                                           |  |
| 1.01                | Apr 13, 2021        | -           | First edition issued                                                                              |  |
| 1.02 Jul 20, 2021 3 |                     | 3           | Update 1.1.2 Development Environments                                                             |  |
|                     |                     | 4           | Update HW manual number in table "Table 2 1 Support Devices"                                      |  |
|                     |                     | 7 - 8       | Update "2.3 New support"                                                                          |  |
|                     |                     | 9 - 13      | Update "3. Changes"                                                                               |  |
|                     |                     | 14-15       | Update "4. Points for Limitation"                                                                 |  |
| ,                   |                     | 2           | Update 1.1.2 Development Environments                                                             |  |
|                     |                     | 3           | Update 1.1.3 Operation Environment.                                                               |  |
|                     |                     | 5-6         | Update support level in table "Table 2-2 Support Devices" and "Table 2-3 Support Devices"         |  |
|                     |                     | 7           | Update "2.3 New support"                                                                          |  |
|                     |                     | 9-11        | Update "4. Points for Limitation"                                                                 |  |
|                     |                     | 11-12       | Add "Points for Caution"                                                                          |  |
| 1.04 Apr 20, 2022   |                     | 3           | Update "1.1.1 PC" and "1.1.2 Development Environments"                                            |  |
|                     |                     | 4           | Update "2.1 Support Devices List"                                                                 |  |
|                     |                     | 5           | Update "2.2 Support Components List"                                                              |  |
|                     |                     | 7           | Update "2.3 New support"                                                                          |  |
|                     |                     | 8           | Update "3. Changes"                                                                               |  |
|                     |                     | 12          | Update "4. List of RENESAS TOOL NEWS AND TECHNICAL UPDATE"                                        |  |
|                     |                     | 13          | Update "5. Points for Limitation"                                                                 |  |
|                     |                     | 17          | Update "6. Points for Caution"                                                                    |  |
| 1.05                | 1.05 Jul 20, 2022 7 |             | Add "2.3.4 Output only initialization API function has been improved for                          |  |
|                     |                     |             | individual configuration"                                                                         |  |
|                     |                     | -           | Remove "6.2.7 Note on CCRL build error E0562351 (in CS+) and E0562352 (in e <sup>2</sup> studio)" |  |



### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

#### 2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power is supplied until the power reaches the level at which resetting is specified.

#### 3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pullup power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

#### 4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. 5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external oscillator while program execution is in progress, wait until the target clock signal is stable.

#### 6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

### 7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed.

#### 8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

#### (Rev.5.0-1 October 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

#### www.renesas.com

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## Contact information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/.