# **inter<sub>sil</sub>**"

# ISL71610x

Total Dose Test Report

## Introduction

This report documents the results of Low Dose Rate (LDR) total dose testing and subsequent high temperature biased annealing of the ISL71610SLHM and ISL71610M passive-input digital signal isolator with a CMOS output. The tests were conducted to provide an assessment of the total dose hardness of the part and to provide an estimate of bias or anneal sensitivity. Parts were irradiated biased and unbiased at LDR (0.01rad(Si)/s). The ISL71610SLHM is rated to 75krad(Si) at LDR and the ISL71610M is rated at 30krad(Si) at LDR.

## **Related Literature**

For a full list of related documents, visit our website:

- ISL71610M device page
- ISL71610SLHM device page

## **Product Description**

The ISL71610x is a passive-input digital signal isolator with a CMOS output. It has a similar interface as traditional optocouplers but has better performance and higher package density.

The ISL71610x is manufactured with Giant Magnetoresistive (GMR) technology for small size, high speed, and low power. A ceramic/polymer composite barrier provides excellent isolation and an unlimited barrier life. A series external resistor sets the input coil current and a capacitor in parallel with the current-limiting resistor provides improved dynamic performance. This versatile component can be used to replace a variety of optocouplers, function over a wide range of data rates, edge speeds, and power supply levels. The device output is compatible with 3.3V and 5V supplies, allowing an interface to the controller without additional level shifting. With the coil energized with a minimum of ±8mA (bidirectional current), the ISL71610x is suitable for single-ended and differential drive applications.

The ISL71610x is offered in an 8 Ld 5mmx4mm NSOIC package and is fully specified across the military ambient temperature range of -55°C to +125°C.

The pinout for the ISL71610x is shown in Figure 1 with the pin descriptions shown in Table 1.



#### Figure 1. ISL71610x Package and Pin Configuration

#### Table 1. ISL71610x Pin Descriptions

| Pin Number | Pin Name | ESD Circuit | Description                                                                                                                          |
|------------|----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1, 4       | GND_I    | N/A         | No internal connection. Use for input shielding, connect to input side ground                                                        |
| 2          | IN+      | N/A         | Coil connection. The voltage applied to IN+ is more negative than IN- to cause the voltage of OUT to switch to $V_{OL}$ (logic low). |
| 3          | IN-      | N/A         | Coil connection. The voltage applied to IN- is more positive than IN+ to cause the voltage of OUT to switch to $V_{OL}$ (logic low). |
| 5          | GND_O    | N/A         | Ground return for VDD                                                                                                                |
| 6          | OUT      | 2           | Data output. The OUT pin logic high is the zero input current state.                                                                 |

| Pin Number | Pin Name | ESD Circuit | Description                                                                                                             |
|------------|----------|-------------|-------------------------------------------------------------------------------------------------------------------------|
| 7          | OE       |             | Output enable, active low. Internally pulled low with $100k\Omega$ to enable the output when this pin is not connected. |
| 8          | VDD      | N/A         | Receiver supply voltage                                                                                                 |

#### Table 1. ISL71610x Pin Descriptions (Continued)

## 1. Test Description

#### 1.1 Irradiation Facilities

The irradiation was performed at 0.01rad(Si)/s using the Renesas Palm Bay Hopewell Designs N40 panoramic commercial irradiator. This irradiator uses PbAI spectrum hardening filters to shield the test board and devices under test against low energy secondary gamma radiation. Biased irradiation and annealing were performed on all samples following irradiation, at 100°C for 168 hours in a small temperature chamber.

#### 1.2 Test Fixturing

Figure 2 shows the configurations used for biased irradiation.



Figure 2. ISL71610x TID Bias Schematic (V<sub>DD</sub> = 5.5V)

#### **1.3 Characterization Equipment and Procedures**

All electrical testing was performed at room temperature outside the irradiator, using production Automated Test Equipment (ATE) with data logging at each downpoint.

#### 1.4 Experimental Matrix

Irradiation was performed following the guidelines of MIL-STD-883 Test Method 1019. The experimental matrix consisted of 24 samples irradiated under bias and 24 samples irradiated with all pins grounded, bias. At anneal all samples were biased.

The ISL71610x samples were drawn from wafer lot 194606. All samples were packaged in the standard 8 Ld SOIC. Samples were processed through the standard burn-in cycle before irradiation.

#### 1.5 Downpoints

Downpoints for the tests were 0, 10, 30, 50, 75, and 100krad(Si), followed by a 168 hour high temperature anneal at 100°C under bias, as described in <u>Experimental Matrix</u>.

## 2. Test Results

#### 2.1 Attributes Data

Total dose testing of the ISL71610x is complete. All tested parameters passed the datasheet limits. <u>Table 2</u> summarizes the results.

| Table 2. | ISL71610x Total Dose Test Attributes Data |
|----------|-------------------------------------------|
|----------|-------------------------------------------|

| Dose Rate (rad(Si)/s) | Condition                     | Sample Size | Downpoint       | Pass ( <u>Note 1</u> ) | Fail |
|-----------------------|-------------------------------|-------------|-----------------|------------------------|------|
| 0.01                  | Biased<br>( <u>Figure 2</u> ) | 24          | Pre-irradiation | 24                     |      |
|                       |                               |             | 10krad(Si)      | 24                     | 0    |
|                       |                               |             | 30krad(Si)      | 24                     | 0    |
|                       |                               |             | 50krad(Si)      | 24                     | 0    |
|                       |                               |             | 75krad(Si)      | 24                     | 0    |
|                       |                               |             | 100krad(Si)     | 24                     | 0    |
|                       |                               |             | Anneal          | 24                     | 0    |
| 0.01                  | GND                           | 24          | Pre-irradiation | 24                     |      |
|                       |                               |             | 10krad(Si)      | 24                     | 0    |
|                       |                               |             | 30krad(Si)      | 24                     | 0    |
|                       |                               |             | 50krad(Si)      | 24                     | 0    |
|                       |                               |             | 75krad(Si)      | 24                     | 0    |
|                       |                               |             | 100krad(Si)     | 24                     | 0    |
|                       |                               |             | Anneal          | 24                     | 0    |

Note:

1. A pass indicates a sample that passes all post-irradiation datasheet limits.

#### 2.2 Key Parameter Variables Data

The plots in Figure 3 through Figure 19 show the TID response of selected parameters as shown in Table 3 in the Appendix. The plots show the average tested values of the key parameters as a function of total dose for both conditions, biased and grounded, and Post Anneal (PA). The plots also include error bars at each downpoint, representing the minimum and maximum measured values of the samples. However, in some plots, the error bars are not visible because of their values compared to the scale of the graph.



Figure 3. ISL71610x average coil resistance ( $R_{COIL}$ ) as a function of LDR irradiation and anneal. The error bars represent the minimum and maximum measured values. The datasheet limits are 47 $\Omega$  minimum and 112 $\Omega$  maximum.



Figure 4. ISL71610x average high input threshold, DC single-ended (I<sub>INH-DC</sub>) and differential (I<sub>INH-DIFF</sub>) as a function of LDR irradiation and anneal. The error bars represent the minimum and maximum measured values. The datasheet limit is 0.5mA minimum.



Figure 5. ISL71610x average low input threshold, DC single-ended (I<sub>INL-DC</sub>) and differential (I<sub>INL-DIFF</sub>) as a function of LDR irradiation and anneal. The error bars represent the minimum and maximum measured values. The datasheet limit is 8mA maximum.



Figure 6. ISL71610x average quiescent current ( $I_{DDQ}$ ) with  $V_{DD}$  = 5.0V and 3.3V and IN+ = IN- = OPEN as a function of LDR irradiation and anneal. The error bars represent the minimum and maximum measured values. The datasheet limit is 2mA maximum for 3.3V and 3mA maximum for 5V.



Figure 7. ISL71610x average output voltage high ( $V_{OH}$ ) with  $V_{DD}$  = 5V and  $I_{OUT}$  = 20µA and 4mA as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 4.9V minimum for 20µA and 4.6V minimum for 4mA.



Figure 8. ISL71610x average output voltage low ( $V_{OL}$ ) with  $V_{DD}$  = 5V and  $I_{OUT}$  = -20µA and -4mA as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 100mV maximum for -20µA and 800mV maximum for -4mA.



Figure 9. ISL71610x average output voltage high ( $V_{OH}$ ) with  $V_{DD}$  = 3.3V and  $I_{OUT}$  = 20µA and 4mA as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 3.2V minimum for 20µA and 3.0V minimum for 4mA.



Figure 10. ISL71610x average output voltage low ( $V_{OL}$ ) with  $V_{DD}$  = 3.3V and  $I_{OUT}$  = -20µA and -4mA as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 100mV maximum for -20µA and 800mV maximum for -4mA.







Figure 12. ISL71610x average logic low output drive current ( $I_{OL}$ ) with  $V_{DD}$  = 3.3V and 5V as a function of LDR irradiation and anneal. The error bars represent the minimum and maximum measured values. The datasheet limit is 7.0mA minimum.



Figure 13. ISL71610x average propagation delay ( $t_{PHL}$ ,  $t_{PLH}$ ) with  $V_{DD}$  = 5V as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 15ns maximum.



Figure 14. ISL71610x average propagation delay ( $t_{PHL}$ ,  $t_{PLH}$ ) with  $V_{DD}$  = 3.3V as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 18ns maximum.



Figure 15. ISL71610x average Pulse Width Distortion (PWD) as a function of LDR irradiation and anneal. The error bars represent the minimum and maximum measured values. The datasheet limit is 6ns maximum.



Figure 16. ISL71610x average enable to output propagation delay, high-to-high impedance ( $t_{PHZ}$ ) with  $V_{DD}$  = 3.3V and 5V as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 7ns maximum.



Figure 17. ISL71610x average enable to output propagation delay, low-to-high impedance ( $t_{PLZ}$ ) with  $V_{DD}$  = 3.3V and 5V as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 7ns maximum.



Figure 18. ISL71610x average enable to output propagation delay, high impedance-to-high ( $t_{PZH}$ ) with  $V_{DD}$  = 3.3V and 5V as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 7ns maximum.



Figure 19. ISL71610x average enable to output propagation delay, high impedance-to-low ( $t_{PZL}$ ) with  $V_{DD}$  = 3.3V and 5V as a function of LDR irradiation and anneal. The error bars (if visible) represent the minimum and maximum measured values. The datasheet limit is 7ns maximum.

## 3. Discussion and Conclusion

We report the results of a LDR total dose test of the ISL71610x radiation tolerant passive-input digital isolator. The irradiation of biased and grounded samples to 100krad(Si) was followed by a 168 hour anneal at 100°C under bias. All datasheet parameters passed at all downpoints, but as can be seen in Figure 13, Figure 14, Figure 17, Figure 18 and Figure 19, the ATE AC measurements (propagation delays) were not quite the same at the 30krad(Si) downpoint as the other downpoints, probably because of a slight setup variation. No evidence of bias dependence was observed.

## 4. Appendices

#### 4.1 Reported Parameters

<u>Table 3</u> lists the key parameters that are considered indicative of part performance. These parameters are plotted in <u>Figure 3</u> through <u>Figure 19</u>. All limits are taken from the ISL71610SLHM and ISL71610M datasheets.

| Figure   | Parameter               | Symbol                | Conditions                                                                      | Low Limit | High Limit | Unit |
|----------|-------------------------|-----------------------|---------------------------------------------------------------------------------|-----------|------------|------|
| <u>3</u> | Coil Input Resistance   | R <sub>COIL</sub>     | V <sub>DD</sub> = 3.0 - 5.5V                                                    | 47        | 112        | Ω    |
| <u>4</u> | DC High Input Threshold | I <sub>INH-DC</sub>   | Single Ended Circuit,<br>V <sub>DD</sub> = 4.5 - 5.5V                           | 0.5       | -          | mA   |
|          |                         | I <sub>INH-DIFF</sub> | Differential Circuit,<br>V <sub>DD</sub> = 3.0 - 5.5V, C <sub>BOOST</sub> = 0pF |           |            |      |
| <u>5</u> | DC Low Input Threshold  | I <sub>INL-DC</sub>   | Single Ended Circuit,<br>V <sub>DD</sub> = 4.5 - 5.5V                           | -         | 8          | mA   |
|          |                         | I <sub>INL-DIFF</sub> | Differential Circuit,<br>V <sub>DD</sub> = 3.0 - 5.5V, C <sub>BOOST</sub> = 0pF |           |            |      |

Table 3. ISL71610x Key Total Dose Parameters (T<sub>A</sub> = 25°C)

| Figure       | Parameter                                                      | Symbol           | Conditions                                                                                                                                                     | Low Limit | High Limit | Unit |
|--------------|----------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------|------|
| <u>6</u>     | Quiescent Current                                              | I <sub>DDQ</sub> | V <sub>DD</sub> = 5.0V,<br>IN+ = IN- = OPEN                                                                                                                    | -         | 3          | mA   |
|              |                                                                |                  | V <sub>DD</sub> = 3.3V,<br>IN+ = IN- = OPEN                                                                                                                    | -         | 2          | mA   |
| <u>7</u>     | Logic High Output Voltage                                      | V <sub>OH</sub>  | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = 20µA                                                                                                                  | 4.9       | -          | V    |
|              |                                                                |                  | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = 4mA                                                                                                                   | 4.6       | -          | V    |
| <u>8</u>     | Logic Low Output Voltage                                       | V <sub>OL</sub>  | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = -20µA                                                                                                                 | -         | 0.1        | V    |
|              |                                                                |                  | V <sub>DD</sub> = 5V, I <sub>OUT</sub> = -4mA                                                                                                                  | -         | 0.8        | V    |
| <u>9</u>     | Logic High Output Voltage                                      | V <sub>OH</sub>  | V <sub>DD</sub> = 3.3V, Ι <sub>OUT</sub> = 20μΑ                                                                                                                | 3.2       | -          | V    |
|              |                                                                |                  | V <sub>DD</sub> = 3.3V, I <sub>OUT</sub> = 4mA                                                                                                                 | 3.0       | -          | V    |
| <u>10</u>    | Logic Low Output Voltage                                       | V <sub>OL</sub>  | V <sub>DD</sub> = 3.3V, I <sub>OUT</sub> = -20µA                                                                                                               | -         | 0.1        | V    |
|              |                                                                |                  | V <sub>DD</sub> = 3.3V, I <sub>OUT</sub> = -4mA                                                                                                                | -         | 0.8        | V    |
| <u>11</u>    | Logic High Output Drive Current                                | I <sub>ОН</sub>  | V <sub>DD</sub> = 3.3V, 5V                                                                                                                                     | -         | -7         | mA   |
| <u>12</u>    | Logic Low Output Drive Current                                 | I <sub>OL</sub>  | V <sub>DD</sub> = 3.3V, 5V                                                                                                                                     | 7         | -          | mA   |
| <u>13</u> F  | Propagation Delay                                              | t <sub>PHL</sub> | $V_{DD}$ = 5V, single-ended circuit,                                                                                                                           | -         | 15         | ns   |
|              |                                                                | t <sub>PLH</sub> | T <sub>IR</sub> = T <sub>IF</sub> = 3ns, C <sub>BOOST</sub> = C <sub>OUT</sub> = 16pF,<br>R <sub>OUT</sub> = 1kΩ                                               |           |            |      |
| <u>14</u> Pr | Propagation Delay                                              | t <sub>PHL</sub> | V <sub>DD</sub> = 3.3V, single-ended circuit,                                                                                                                  | -         | 18         | ns   |
|              |                                                                | t <sub>PLH</sub> | $T_{IR} = T_{IF} = 3$ ns, C <sub>BOOST</sub> = C <sub>OUT</sub> = 16pF,<br>R <sub>OUT</sub> = 1kΩ                                                              |           |            |      |
| <u>15</u>    | Pulse Width Distortion                                         | PWD              | $V_{DD}$ = 3.3V, 5V, single-ended circuit,<br>T <sub>IR</sub> = T <sub>IF</sub> = 3ns, C <sub>BOOST</sub> = C <sub>OUT</sub> = 16pF,<br>R <sub>OUT</sub> = 1KΩ | -         | 6          | ns   |
| <u>16</u>    | Propagation Delay Enable to Output<br>(High-to-High Impedance) | t <sub>PHZ</sub> | V <sub>DD</sub> = 3.3V, 5V, C <sub>L</sub> = 15pF                                                                                                              | -         | 7          | ns   |
| <u>17</u>    | Propagation Delay Enable to Output<br>(Low-to-High Impedance)  | t <sub>PLZ</sub> | V <sub>DD</sub> = 3.3V, 5V, C <sub>L</sub> = 15pF                                                                                                              | -         | 7          | ns   |
| <u>18</u>    | Propagation Delay Enable to Output<br>(High Impedance-to-High) | t <sub>PZH</sub> | V <sub>DD</sub> = 3.3V, 5V, C <sub>L</sub> = 15pF                                                                                                              | -         | 7          | ns   |
| <u>19</u>    | Propagation Delay Enable to Output<br>(High Impedance-to-Low)  | t <sub>PZL</sub> | V <sub>DD</sub> = 3.3V, 5V, C <sub>L</sub> = 15pF                                                                                                              | -         | 7          | ns   |

| Table 3  | ISL71610x Key  | Total Doso | Parameters | $(T_{1} = 25^{\circ}C)$ |
|----------|----------------|------------|------------|-------------------------|
| Table 5. | ISL/ IOIUX Ney | TOTAL DOSE | Farameters | (1A - 25 C)             |

## 5. Revision History

| Rev. | Date      | Description     |
|------|-----------|-----------------|
| 1.00 | Sep.29.20 | Initial release |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/