

### HS-1840AxH

Combined Neutron and TID Testing of the HS-1840AxH Radiation Hardened 16-Channel Multiplexer

### Introduction

This report summarizes results of combined 1MeV equivalent neutron testing and High Dose Rate (HDR) Total lonizing Dose (TID) testing of the HS-1840AxH radiation hardened 16-channel multiplexers. The test was conducted to determine the sensitivity of the parts to displacement damage (DD) and total dose effects caused by neutron or proton environments. Neutron fluences ranged from 5×10<sup>11</sup>n/cm<sup>2</sup> to 1×10<sup>13</sup>n/cm<sup>2</sup>. HDR testing was completed through 100krad(Si).

### **Product Description**

The HS-1840ARH and HS-1840AEH are radiation hardened, monolithic 16-channel multiplexers constructed with the Renesas Rad-Hard Silicon Gate, bonded wafer, Dielectric Isolation process. They provide a high input impedance to the analog source if device power fails (open), or the analog signal voltage inadvertently exceeds the supply by up to ±35V, regardless of whether the device is powered on or off. Excellent for use in redundant applications, because the secondary device can be operated in a standby unpowered mode affording no additional power drain. More significantly, a high impedance exists between the active and inactive devices preventing any interaction.

One of sixteen channel selections is controlled by a 4-bit binary address plus an Enable-Inhibit input that conveniently controls the ON/OFF operation of several multiplexers in a system. All inputs have electrostatic discharge protection. The HS-1840ARH, HS-1840AEH are processed and screened in full compliance with MIL-PRF-38535 and QML standards. The devices are available in a 28-lead SBDIP and a 28-lead ceramic flatpack, which is shown in Figure 1. *Note:* For testing purposes, the 28-lead flatpack was used.



Figure 1. HS-1840AxH Package and Pinout

## Contents

| 1. Test Description |                           |                                             |  |  |  |  |
|---------------------|---------------------------|---------------------------------------------|--|--|--|--|
|                     |                           | Irradiation Facility                        |  |  |  |  |
|                     |                           | Test Fixturing                              |  |  |  |  |
|                     |                           | Radiation Dosimetry                         |  |  |  |  |
|                     |                           | Characterization Equipment and Procedures 4 |  |  |  |  |
|                     | 1.5                       | Experimental Matrix                         |  |  |  |  |
| 2.                  | Results                   |                                             |  |  |  |  |
|                     | 2.1                       | Attributes Data                             |  |  |  |  |
|                     | 2.2                       | Variables Data                              |  |  |  |  |
| 3.                  | Discussion and Conclusion |                                             |  |  |  |  |
|                     | Revision History          |                                             |  |  |  |  |
| Арр                 | endix                     |                                             |  |  |  |  |

## 1. Test Description

### 1.1 Irradiation Facility

Neutron fluence irradiations were performed on the test samples on January 14, 2022, at the University of Massachusetts, Lowell (UMASS Lowell) fast neutron irradiator per Mil-STD-883G, Method 1017.2, with each part unpowered during irradiation. The target irradiation levels were 5×10<sup>11</sup>n/cm<sup>2</sup>, 2×10<sup>12</sup>n/cm<sup>2</sup>, and 1×10<sup>13</sup>n/cm<sup>2</sup>. As neutron irradiation activates many of the heavier elements found in a packaged integrated circuit, the parts exposed at the higher neutron levels required (as expected) some cooldown time before being shipped back to Renesas (Palm Bay, FL) for electrical testing.

HDR testing was performed on January 25, 2022, using a Gammacell 220 gamma-ray irradiator located in the Renesas Palm Bay, Florida facility. The HDR irradiations were performed at 77rad(Si)/s per MIL-STD-883 Method 1019.7. A PbAI box was used to shield the test fixture and devices under test against low energy, secondary gamma radiation.

### 1.2 Test Fixturing

No formal irradiation test fixturing is involved for the neutron testing, as these DD tests are bag tests in the sense that the parts are irradiated with all leads unbiased.

Figure 2 shows the configuration used for the TID testing.

HS-1840ARH, HS-1840AEH, HS-1840BRH, HS-1840BEH



Figure 2. Irradiation Bias configuration for the HS-1840

### 1.3 Radiation Dosimetry

 Table 1 shows dosimetry from UMASS Lowell indicating the total accumulated gamma dose and actual neutron fluence exposure levels for each set of samples.

| Irradiation | Requested<br>Fluence<br>(n/cm <sup>2</sup> ) | Reactor<br>Power (kW) | Time (s) | Fluence Rate<br>(n/cm <sup>2</sup> -s) <sup>[1][2]</sup> | Gamma Dose<br>(rad(Si)) <sup>[3]</sup> | Measured<br>Fluence<br>(n/cm <sup>2</sup> ) <sup>[4]</sup> |  |
|-------------|----------------------------------------------|-----------------------|----------|----------------------------------------------------------|----------------------------------------|------------------------------------------------------------|--|
| CRF#62106-A | 5.00E+11                                     | 10                    | 617      | 8.10E+08                                                 | 70                                     | 5.38E+11                                                   |  |
| CRF#62106-B | 2.00E+12                                     | 100                   | 247      | 8.10E+09                                                 | 281                                    | 2.05E+12                                                   |  |
| CRF#62106-C | 1.00E+13                                     | 1000                  | 123      | 8.10E+10                                                 | 1401                                   | 1.14E+13                                                   |  |

Table 1. HS-1840AxH Neutron Fluence Dosimetry Data

1. Dosimetry method: ASTM E-265.

2. The neutron fluence rate is determined from *Initial Testing of the New Ex-Core Fast Neutron Irradiator at UMass Lowell (6/18/02)*. Validated on 6/07/2011 under the Trident II D5LE neutron facility study by Navy Crane.

- 3. Based on reactor power at 1000kW, the gamma dose is 41krad(Si)/hr ±5.3% as mapped by TLD-based dosimetry
- 4. Validated by S-32 flux monitors.

### 1.4 Characterization Equipment and Procedures

Electrical testing for the neutron test was performed before and after neutron irradiation using the Renesas production automated test equipment (ATE). All electrical testing was performed at room temperature.

All electrical testing for the HDR test was performed outside the irradiator using the ATE with datalogging at each downpoint. Downpoint electrical testing was performed at room temperature.

### 1.5 Experimental Matrix

Neutron testing proceeded in general accordance with the guidelines of MIL-STD-883 TM 1017. The experimental matrix consisted of five samples to be irradiated at  $5 \times 10^{11}$ n/cm<sup>2</sup>, five to be irradiated at  $2 \times 10^{12}$ n/cm<sup>2</sup>, and five to be irradiated at  $1 \times 10^{13}$ n/cm<sup>2</sup>. The actual levels achieved, which are shown in Table 2, were  $5.38 \times 10^{11}$ n/cm<sup>2</sup>,  $2.05 \times 10^{12}$ n/cm<sup>2</sup>, and  $1.14 \times 10^{13}$ n/cm<sup>2</sup>. Following neutron testing, each set of samples underwent HDR TID testing. Each set of samples was irradiated under bias to 100krad(Si) with downpoints at 30krad(Si), 50krad(Si), and 100krad(Si). Three control units were used.

The 15 HS-1840AxH samples were drawn from Lot G4T0LEH. Samples were packaged in the standard hermetic 28-lead ceramic flatpack (CDFP). Samples were processed through burn-in before irradiation and were screened to the SMD limits at room, low, and high temperatures before the start of neutron testing.

## 2. Results

Combined neutron and high dose rate total ionizing dose testing of the HS-1840AxH is complete and the results are reported in the balance of this report. It should be understood when interpreting the data that each neutron irradiation was performed on a different set of samples; the damage from neutron testing was not cumulative. Following neutron testing, each set of samples underwent HDR TID testing in which the damage was cumulative.

### 2.1 Attributes Data

| 1MeV Flue          | 1MeV Fluence, (n/cm <sup>2</sup> ) |            | Sample | Pass <sup>[1]</sup> | Fail | Notes      |  |
|--------------------|------------------------------------|------------|--------|---------------------|------|------------|--|
| Planned            | Actual                             | (krad(Si)) | Size   | F 455-1             | Fall | notes      |  |
|                    | 5.38×10 <sup>11</sup>              | 30         | 5      | 5                   | 0    |            |  |
| 5×10 <sup>11</sup> |                                    | 50         |        |                     |      | All passed |  |
|                    |                                    | 100        |        |                     |      |            |  |
|                    | 2.05×10 <sup>12</sup>              | 30         | 5      | 5                   | 0    |            |  |
| 2×10 <sup>12</sup> |                                    | 50         |        |                     |      | All passed |  |
|                    |                                    | 100        |        |                     |      |            |  |
|                    | 1.14×10 <sup>13</sup>              | 30         |        |                     |      |            |  |
| 1×10 <sup>13</sup> |                                    | 50         | 5      | 5                   | 0    | All passed |  |
|                    |                                    | 100        |        |                     |      |            |  |

#### Table 2. HS-1840AxH Attributes Data

1. A pass indicates a sample that passes all SMD limits.

### 2.2 Variables Data

The plots in Figure 3 through Figure 16 show data for key parameters before and after irradiation to each level. The plots show the mean of each parameter as a function of neutron and total dose irradiation. Each set of samples was irradiated to a different neutron fluence and is plotted as a distinct line. Each line only has markers at the radiation levels to which the corresponding set of samples was exposed. For example, the line representing a parameter of the set of samples irradiated to  $5 \times 10^{11}$ n/cm<sup>2</sup> has a marker at  $5 \times 10^{11}$ n/cm<sup>2</sup>, but not at  $2 \times 10^{12}$ n/cm<sup>2</sup> or  $1 \times 10^{13}$ n/cm<sup>2</sup>. All lines have makers at the pre-irradiation level and the total dose levels of 30krad(Si), 50krad(Si), and 100krad(Si).

For the switch measurements, the ATE program recorded the measurements for each of the 16 switches (such as leakage current), however, it was chosen to plot the average of the measurements. Therefore, if the graph and captions state that it is the average, the average of the 16 channels is plotted. Similarly, for the address and enable pins measurements, the average of A0-A4 and enable is plotted when the graph and captions state that it is the average of A0-A4 and enable is plotted when the graph and captions state that it is the average. The plots also include error bars at each downpoint, representing the minimum and maximum measured values of the samples, although in some plots the error bars might not be visible because of their values compared to the scale of the graph. While the applicable electrical limits taken from the SMD are also shown, it should be noted that these limits are provided for guidance only as the HS-1840AxH is not specified for the neutron environment.

All samples passed the post-irradiation SMD limits after all three neutron exposures up to and including 1.14×10<sup>13</sup>n/cm<sup>2</sup> and after HDR irradiation through 100krad(Si).



Figure 3. HS-1840AxH average input leakage current high, address or enable pins ( $I_{AH}$ ) at V+ = +15V, V- = -15V, following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all pins. The SMD limits are -1000nA minimum and 1000nA maximum.



Figure 4. HS-1840AxH average input leakage current low, address or enable pins ( $I_{AL}$ ) at V+ = +15V, V- = -15V, following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all pins. The SMD limits are -1000nA minimum and 1000nA maximum.

**inter<sub>sil</sub>** 



Figure 5. HS-1840AxH average leakage current into the source terminal of an off switch (I<sub>S(OFF)</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all channels. The SMD limits are -100nA minimum and 100nA maximum.



Figure 6. HS-1840AxH average leakage current into the source terminal of an off switch with power off (I<sub>S(OFF)power</sub> off) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all channels. The SMD limits are -100nA minimum and 100nA maximum.

**inter<sub>sil</sub>** 



Figure 7. HS-1840AxH average leakage current into the source terminal of an off switch with overvoltage applied (I<sub>S(OFF)overvoltage</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all channels. The SMD limits are -1500nA minimum and 1500nA maximum.



Figure 8. HS-1840AxH average leakage current into the drain terminal of an off switch with overvoltage applied (I<sub>D(OFF)overvoltage</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all channels. The SMD limits are -1000nA minimum and 1000nA maximum.

intersil



Figure 9. HS-1840AxH leakage current into the drain terminal of an off switch following (I<sub>D(OFF)</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values. The SMD limits are -100nA minimum and 100nA maximum.



Figure 10. HS-1840AxH average leakage current from an on driver into the switch (drain and source) (I<sub>D(ON)</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all channels. The SMD limits are -100nA minimum and 100nA maximum.

inter<sub>si</sub>



Figure 11. HS-1840AxH positive supply current (I+) and positive standby supply current (+I<sub>SBY</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values. The SMD limits are 50µA minimum and 500µA maximum.



Figure 12. HS-1840AxH negative supply current (I-) and negative standby supply current (-I<sub>SBY</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values. The SMD limits are - 500µA minimum and -50µA maximum.



Figure 13. HS-1840AxH average switch on resistance ( $r_{DS(ON)}$ ) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values across all channels. The SMD limits are 500 $\Omega$  minimum and 3000 $\Omega$  maximum.



Figure 14. HS-1840AxH break-before-make time delay (t<sub>D</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values. The SMD limit is 5ns minimum.



Figure 15. HS-1840AxH propagation delay time, address input to I/O channels ( $t_{on(A)}$ ,  $t_{OFF(A)}$ ) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values. The SMD limit is 1500ns maximum.



Figure 16. HS-1840AxH propagation delay time, enable to I/O channels (t<sub>ON(EN)</sub>, t<sub>OFF(EN)</sub>) following irradiation to each level. The error bars (if visible) represent the minimum and maximum measured values. The SMD limit is 1500ns maximum.

## 3. Discussion and Conclusion

This report summarizes results of combined 1MeV equivalent neutron testing and High Dose Rate (HDR) Total lonizing Dose (TID) testing of the HS-1840AxH radiation hardened 16-channel multiplexers. Parts were tested at actual fluences of  $5.4 \times 10^{11}$  n/cm<sup>2</sup>,  $2.1 \times 10^{12}$  n/cm<sup>2</sup> and  $1.1 \times 10^{13}$  n/cm<sup>2</sup>. Following neutron irradiation and testing, each set of samples underwent HDR TID testing. Each set of samples was irradiated under bias to 100krad(Si) with downpoints at 30krad(Si), 50krad(Si), and 100krad(Si). The results of key parameters before and after irradiation to each level are plotted in Figure 3 through Figure 16. The plots show the mean of each parameter as a function of neutron and total dose irradiation, with error bars that represent the minimum and maximum measured values. The figures also show the applicable electrical limits taken from the SMD, but it should be noted that these limits are provided for guidance only as the HS-1840AxH is not specified for the neutron environment.

All samples passed the post-irradiation SMD limits after all three neutron exposures up to and including 1.14×10<sup>13</sup>n/cm<sup>2</sup> and after HDR irradiation through 100krad(Si).

## 4. Revision History

| Revision Date |             | Description      |
|---------------|-------------|------------------|
| 1.00          | Sep 7, 2022 | Initial release. |

# Appendix

| Fig. | Parameter                                                                                                                                                                                                 | Symbol                                     | Test Conditions                                                                 | Low<br>Limit | High<br>Limit | Unit |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------|--------------|---------------|------|
| 3    | Input leakage current high, address or enable pins                                                                                                                                                        | I <sub>AH</sub>                            | $V_{AH}$ = 4V, $V_{AL}$ = 0.8V, $V_{EN}$ = 4V<br>and $V_{REF}$ = 5V, all unused | -1000        | 1000          | nA   |
| 4    | Input leakage current low, address or enable pins                                                                                                                                                         | I <sub>AL</sub>                            | inputs = 0V                                                                     |              |               |      |
| 5    | Leakage current into the source terminal of an off switch                                                                                                                                                 | I <sub>S(OFF)</sub>                        | V <sub>S</sub> = ±10V                                                           | -100         | 100           | nA   |
| 6    | Leakage current into the source terminal<br>of an off switch with power off $I_{S(OFF)power off}$ $V_S = +25V, V_A = 0V, V_{EN} = 0V,$<br>$V = 0V, V + = 0V, and V_{REF} = 0V,$<br>all unused inputs = 0V |                                            | -100                                                                            | 100          | nA            |      |
| 7    | Leakage current into the source terminal<br>of an off switch with overvoltage applied $I_{S(OFF)overvoltage}$ $V_D = 0V$ , all unused inputs = $0V$                                                       |                                            | V <sub>D</sub> = 0V, all unused inputs = 0V                                     | -1500        | 1500          | nA   |
| 8    | Leakage current into the drain terminal of an off switch with overvoltage applied                                                                                                                         | I <sub>D(OFF)overvoltage</sub>             | V <sub>D</sub> = 0V, all unused inputs = 0V                                     | -1000        | 1000          | nA   |
| 9    | Leakage current into the drain terminal of an off switch                                                                                                                                                  | I <sub>D(OFF)</sub>                        | V <sub>D</sub> = ±10V, all unused<br>inputs = +10V or -10V                      | -100         | 100           | nA   |
| 10   | Leakage current from an on driver into the switch (drain and source)                                                                                                                                      | I <sub>D(ON)</sub>                         | $V_{S}$ = +10V, $V_{D}$ = +10V, $V_{EN}$ = 0.8V,<br>all unused inputs = -10V    | -100         | 100           | nA   |
| 11   | Positive supply current                                                                                                                                                                                   | l+                                         | V <sub>A</sub> = 0V, V <sub>EN</sub> = 0.8V                                     | 50           | 500           | μA   |
|      | Positive standby supply current                                                                                                                                                                           | +I <sub>SBY</sub>                          | V <sub>A</sub> = 0V, V <sub>EN</sub> = 4.0V                                     | 50           | 500           | μA   |
| 12   | Negative supply current                                                                                                                                                                                   | I-                                         | V <sub>A</sub> = 0V, V <sub>EN</sub> = 0.8V                                     | -500         | -50           | μA   |
| 12   | Negative standby supply current                                                                                                                                                                           | -I <sub>SBY</sub>                          | V <sub>A</sub> = 0V, V <sub>EN</sub> = 4.0V                                     | -500         | -50           | μA   |
| 13   | Switch on-resistance                                                                                                                                                                                      | r <sub>DS(ON)</sub>                        | V <sub>S</sub> = V+, V <sub>EN</sub> = 0.8V, I <sub>D</sub> = -1mA              | 500          | 3000          | Ω    |
| 14   | Break-before-make time delay                                                                                                                                                                              | t <sub>D</sub>                             | $C_L = 50 pF, R_L = 1 k\Omega$                                                  | 5            | -             | ns   |
| 15   | Propagation delay time address input to I/O channels                                                                                                                                                      | t <sub>on(A)</sub> , t <sub>OFF(A)</sub>   | $C_L = 50 pF, R_L = 10 k\Omega$                                                 | -            | 1500          | ns   |
| 16   | Propagation delay time enable to I/O channels                                                                                                                                                             | t <sub>on(EN)</sub> , t <sub>OFF(EN)</sub> | $C_L = 50 pF, R_L = 1 k\Omega$                                                  | -            | 1500          | ns   |

#### Table 3. Reported Parameters

### **Related Information**

For a full list of related documents, visit our website:

- HS-1840AEH, HS-1840ARH device pages
- MIL-STD-883 test method 1017
- MIL-STD-883 test method 1019

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/