# QSpan/QSpan II™ Device Differences 8091862\_AN002\_08 October 2009 6024 Silver Creek Valley Road, San Jose, California 95138 Telephone: (800) 345-7015 • (408) 284-8200 • FAX: (408) 284-2775 Printed in U.S.A. ©2009 Integrated Device Technology, Inc. #### GENERAL DISCLAIMER Integrated Device Technology, Inc. reserves the right to make changes to its products or specifications at any time, without notice, in order to improve design or performance and to supply the best possible product. IDT does not assume any responsibility for use of any circuitry described other than the circuitry embodied in an IDT product. The Company makes no representations that circuitry described herein is free from patent infringement or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent, patent rights or other rights, of Integrated Device Technology, Inc. #### CODE DISCLAIMER Code examples provided by IDT are for illustrative purposes only and should not be relied upon for developing applications. Any use of the code examples below is completely at your own risk. IDT MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND CONCERNING THE NONINFRINGEMENT, QUALITY, SAFETY OR SUITABILITY OF THE CODE, EITHER EXPRESS OR IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. FURTHER, IDT MAKES NO REPRESENTATIONS OR WARRANTIES AS TO THE TRUTH, ACCURACY OR COMPLETENESS OF ANY STATEMENTS, INFORMATION OR MATERIALS CONCERNING CODE EXAMPLES CONTAINED IN ANY IDT PUBLICATION OR PUBLIC DISCLOSURE OR THAT IS CONTAINED ON ANY IDT INTERNET SITE. IN NO EVENT WILL IDT BE LIABLE FOR ANY DIRECT, CONSEQUENTIAL, INCIDENTAL, INDIRECT, PUNITIVE OR SPECIAL DAMAGES, HOWEVER THEY MAY ARISE, AND EVEN IF IDT HAS BEEN PREVIOUSLY ADVISED ABOUT THE POSSIBILITY OF SUCH DAMAGES. The code examples also may be subject to United States export control laws and may be subject to the export or import laws of other countries and it is your responsibility to comply with any applicable laws or regulations. #### LIFE SUPPORT POLICY Integrated Device Technology's products are not authorized for use as critical components in life support devices or systems unless a specific written agreement pertaining to such intended use is executed between the manufacturer and an officer of IDT. - 1. Life support devices or systems are devices or systems which (a) are intended for surgical implant into the body or (b) support or sustain life and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any components of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. IDT, the IDT logo, and Integrated Device Technology are trademarks or registered trademarks of Integrated Device Technology, Inc. ## **Contents** | 1. | Introduction | |----|--------------------------| | 2. | Hardware | | 3. | Software | | 4. | Backward Compatibility13 | ## 1. Introduction This document identifies the software and hardware changes between the QSpan II (CA91L862A) device and the QSpan (CA91L860B and CA91C860B) devices. It is intended to be used for reference purposes and assumes the reader is familiar with the QSpan family of devices. It is the intent of this document to make the transition from QSpan to QSpan II an easier process for our customers. For more information on the individual registers and their additional functionality, see the *QSpan* and *QSpan II User Manual*. The three sections Hardware, Software, and Backward Compatibility will correspond to package differences, QSpan II configuration (that is, new registers), functional differences (that is, anything relating to device operation). ## 1.1 Revision History #### 8091862\_AN002\_08, October 2009 This document was rebranded as IDT. It does not include any technical changes. #### 8091862\_AN002\_07, March 2006 This version incorporated the following changes: - Added "CA91L860B to CA91L862A (PBGA to PBGA)" on page 5. - Added "CA91C860B to CA91L862A (PQFP to PBGA)" on page 5. - Added Table 3 on page 7. - Added "VDD Needs to Change from 5V to 3.3V" on page 17. 2. Hardware 5 ## 2. Hardware The Hardware section consists of package differences. For information on what functionality these new pins add to the QSpan II, please see the *QSpan II User Manual*. ## 2.1 CA91L860B to CA91L862A (PBGA to PBGA) When converting a CA91L860B design to a CA91L862A design, the following information is relevant: - New QSpan II pins are defined in Table 1, and the AC signalling characteristics are shown in Table 4 on page 7. - Redefined pin of QSpan II production part (VH) is defined in Table 2 and "Backward Compatibility" on page 13, Note 4. Please note that for all inputs and bi-directional signals, internal resistors were added to allow these previous no-connect signals to be backward compatible. If new designs do not use any new functionality, these signals can be left as no-connects. The CA91L862A is a drop-in replacement for the CA91L860B accept for the VIO to VH redefinition. ## 2.2 CA91C860B to CA91L862A (PQFP to PBGA) All changes that apply to the (PBGA to PBGA) conversion as well as the following: - The CA91C860B is a different package; therefore, a re-layout of the board is required. - The CA91C860B does not contain the JTAG Interface or VIO pins (see Table 3 on page 7). - The VDD must be changed from 5V to 3.3V (see "Backward Compatibility" on page 13, Note 5). Please see the *QSpan* and *QSpan II User Manual* for the pin numbering differences. 2. Hardware 6 ## Table 1: New QSpan II Pins | DP[3:0] | Bidirectional | | | | | | | | | | |--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Data Parity: provides the parit | y information for the data on D[31:0]. It is valid on the same clock as the data. | | | | | | | | | | | ENUM# | Open Drain Output | | | | | | | | | | | Hot Swap Event Interrupt: not | ifies the PCI host that either a board has been inserted or is about to be extracted. | | | | | | | | | | | EXT_GNT#[6:1] | Output | | | | | | | | | | | External Grant: used by the Q | External Grant: used by the QSpan II to indicate to an external device that it has been granted access to the PCI bus | | | | | | | | | | | EXT_REQ#[6:1] | Bidirectional | | | | | | | | | | | External Request: used by an e<br>EXT_REQ#[6:1] pins high wh | external device to indicate to the QSpan II PCI bus arbiter that it wants ownership of the PCI bus. The QSpan II drives the unused nen an external arbiter is used. | | | | | | | | | | | HS_HEALTHY | Input | | | | | | | | | | | Hot Swap Healthy: QSpan II i | nternally OR's this input with PCI reset (RST#) to determine when back-end power is stable. | | | | | | | | | | | HS_LED | Output | | | | | | | | | | | | signal is driven by QSpan II to control the status of the LED. The signal is driven low to turn on the LED during the hardware ss. The signal is tri-stated during normal operation to turn off the LED. | | | | | | | | | | | HS_SWITCH | Input | | | | | | | | | | | Hot Swap Switch: QSpan II us open. | ses this input to monitor the state of the Hot Swap board ejector latch. A low value on this signal indicates that the ejector latch is | | | | | | | | | | | PCI_ARB_EN | Input | | | | | | | | | | | PCI Arbiter Enable: If PCI_A. arbiter. | RB_EN is sampled high at the negation of Reset, the QSpan II's PCI bus arbiter is enabled and will function as the PCI bus | | | | | | | | | | | PCI_DIS | Input | | | | | | | | | | | | his is a power-up option that makes the QSpan II hold off on ENUM# assertion and retry PCI configuration cycles to allow the al configuration. QSpan II accepts PCI configuration cycles after the PCI_DIS bit is cleared in the MISC_CTL2 register. | | | | | | | | | | | PME# | Open Drain Output | | | | | | | | | | | Power Management Event Into management event has occurred | errupt: This signal is asserted to request a change in its current power management state and/or to indicate that a power ed. | | | | | | | | | | | TEST1 | Input | | | | | | | | | | | This is a manufacturing test in | uput that should be left open. This pin has an internal pull-up resistor. | | | | | | | | | | | TEST2 | Input | | | | | | | | | | | This is a manufacturing test in | uput that should be left open. This pin has an internal pull-down resistor. | | | | | | | | | | | TEST3 | Input | | | | | | | | | | | This is a manufacturing test in | put that should be left open. This pin has an internal pull-down resistor. | | | | | | | | | | 2. Hardware 7 #### Table 2: Redefined QSPan II Pin | VH (formerly VIO) | Power (V <sub>DD</sub> ) | | | | | | | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Highest Signalling Voltage: V | Highest Signalling Voltage: VH is connected to the highest voltage level that the QSpan II I/Os will observe on either the QBus or the PCI bus. | | | | | | | Table 3: Additional New Pins When Migrating from the CA91C860B | TMS | Input | | | | | | | | | | |----------------------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--| | Test Mode Select: Used to con | Test Mode Select: Used to control the state of the Test Access Port Controller. | | | | | | | | | | | TDI | Input | | | | | | | | | | | Test Input: Used (in conjunction | on with TCK) to shift data and instructions into the Test Access Port (TAP) in a serial bit stream. | | | | | | | | | | | TDO | Output | | | | | | | | | | | Test Output: Used (in conjunc | tion with TCK) to shift data and instructions into the Test Access Port (TAP) in a serial bit stream. | | | | | | | | | | | TRST_ | Input | | | | | | | | | | | Test Reset: Used to force the T | Fest Access Port (TAP) into an initialized state. | | | | | | | | | | | тск | Input | | | | | | | | | | | Test Clock: Used to clock state | Test Clock: Used to clock state information and data into and out of the device during boundary scan. | | | | | | | | | | | VIO/VH | Input/Power | | | | | | | | | | | See Table 2. | | | | | | | | | | | **Table 4: New Signal AC Characteristics** | Pin Name | 17 mm<br>PBGA<br>Ball # | 27 mm<br>PBGA<br>Ball # | Туре | Input<br>Type | Output<br>Type | Reset<br>State | IOL<br>(mA) | IOH<br>(mA) | Interface | Signal Description | |---------------|-------------------------|-------------------------|------|---------------|----------------|----------------|-------------|-------------|-----------|----------------------------------| | DP[0] | A5 | C6 | | | | | | | | | | DP[1] | C5 | В5 | В | TTL | 3S | Hi-Z | 8 | -8 | QBus | Data Parity Lines | | DP[2] | В5 | A4 | | | | | | | | | | DP[3] | D4 | C5 | | | | | | | | | | ENUM# | G4 | K1 | 0 | , | OD | Hi-Z | 8 | -8 | - | CompactPCI Hot Swap event output | | EXT_GNT#[6:1] | See<br>Manual | See<br>Manual | 0 | PCI | 38 | Hi-Z | 1 | 1 | PCI | External Grant | | EXT_REQ#[6:1] | See<br>Manual | See<br>Manual | I | PCI | 3S | Hi-Z | - | - | PCI | External Request | | Pin Name | 17 mm<br>PBGA<br>Ball # | 27 mm<br>PBGA<br>Ball # | Туре | Input<br>Type | Output<br>Type | Reset<br>State | IOL<br>(mA) | IOH<br>(mA) | Interface | Signal Description | |------------|-------------------------|-------------------------|------|---------------|----------------|----------------|-------------|-------------|-----------|------------------------------------------------------------------| | HS_HEALTHY | K4 | N2 | I | TTL (PD) | - | - | - | - | - | Hot Swap Healthy Signal | | HS_LED | H2 | L2 | 0 | - | OD | Low | 8 | -8 | - | LED control output for<br>Hot Swap | | HS_SWITCH | J2 | L4 | I | TTL (PD) | - | - | - | - | - | Switch input for<br>Hot Swap | | PCI_ARB_EN | C4 | B4 | I | TTL (PD) | - | - | - | - | PCI | Power up option to enable PCI Bus Arbiter | | PCI_DIS | К3 | M4 | I | TTL<br>(PD) | 1 | 1 | - | - | PCI | Power up option to<br>disable PCI config<br>accesses to QSpan II | | PME# | J1 | M2 | О | - | OD | Hi-Z | 8 | -8 | - | Power management event | | TEST1 | B12 | B15 | I | CMOS<br>(PU) | 1 | 1 | - | - | - | Manufacturing Test Pin | | TEST2 | A14 | D14 | I | TTL<br>(PD) | - | 1 | - | - | - | Manufacturing Test Pin | | TEST3 | C12 | C15 | I | TTL<br>(PD) | - | - | - | - | - | Manufacturing Test Pin | | TCK | H13 | J20 | I | TTL | - | Hi-Z | - | - | JTAG | JTAG Test Clock<br>Input | | TDI | K15 | L18 | I | TTL (PU) | - | Hi-Z | - | - | JTAG | JTAG Test Data Input | | TDO | K13 | M19 | О | TTL | 3S | Hi-Z | 8 | -8 | JTAG | JTAG Test Data<br>Output | | TMS | J16 | K20 | I | TTL (PU) | - | - | - | - | JTAG | JTAG Mode Select | | TRST_ | H14 | K18 | I | TTL (PU) | - | - | - | - | JTAG | JTAG Test Reset | ## 3. Software This section contains two tables. Table 5 explains new QSpan II register fields that were added to the existing QSpan registers. Table 6 represents all new registers and their fields within the QSpan II. The part numbering scheme for the QSpan II has a Z or Z1 at the end of the part number that denotes the prototyping phase. The Z is the first prototype, and Z1 is the second prototype of the QSpan II. When the QSpan II went from a prototype device to a production device, the Zx was dropped from the part numbering scheme. **Table 5: Changed Registers** | Register | Offset | Field | Bit(s) | QSpan IIZ1 | QSpan IIZ | QSpan | Comment | | | |-------------|--------|------------|--------|------------|-----------|--------|------------------------------------------------------------------------------------------------------|--|--| | PCI_ID | 0x000 | DID[15:0] | 31:16 | 0x0862 | 0x0862 | 0x0860 | Updated Device ID | | | | PCI_CS | 0x004 | CAP_L | 20 | 1 | 1 | N/A | New field for VPD support | | | | PCI_CLASS | 0x008 | RID[7:0] | 7:0 | 0x01 | 0x00 | 0x02 | Updated RID | | | | PCI_BST0 | 0x018 | PREF | 3 | 0 | 0 | N/A | Enable Prefetch Reads - loaded from EEPROM or QBus | | | | PCI_BST1 | 0x01C | PREF | 3 | 0 | 0 | N/A | Enable Prefetch Reads - loaded from EEPROM or QBus | | | | PCI_MISC1 | 0x03C | INT_PIN[0] | 8 | 1 | 1 | N/A | PCI Interrupt Pin. If equals 1 QSpan uses 1 PCI interrupt. If equals 0 QSpan uses no PCI interrupts. | | | | PB_ERRCS | 0x140 | UNL_QSC | 23 | 0 | 0 | N/A | Unlock QBus Slave Channel | | | | IDMA/DMA_CS | 0.400 | CHAIN | 6 | 0 | 0 | N/A | New field to select DMA mode | | | | IDMA/DMA_CS | 0x400 | DMA | 5 | 0 | 0 | N/A | New field to select DMA | | | | | | OFF_S | 8 | 0 | 0 | N/A | I2O - Outbound Free_List Full Status | | | | | | IPF_S | 9 | 0 | 0 | N/A | I2O - Inbound Free_List Full Status | | | | | | OFE_S | 10 | 1 | 1 | N/A | I2O - Outbound Free_List Empty Status | | | | | | IFE_S | 11 | 1 | 1 | N/A | I2O - Inbound Free_List Empty Status | | | | | | IPN_S | 12 | 0 | 0 | N/A | I2O - Inbound Post_List New Entry Interrupt Status | | | | INT_STAT | 0x600 | OPNE_S | 13 | 0 | 0 | N/A | I2O - Outbound Post_List Not Empty Status | | | | 1111_51711 | 0.000 | PSC_IS | 14 | 0 | 0 | N/A | Power State Change Interrupt Status | | | | | | QDPE_S | 15 | 0 | N/A | N/A | QBus Data Parity Error Status | | | | | | MB0_IS | 16 | 0 | 0 | N/A | MailBox0 Interrupt Status | | | | | | MB1_IS | 17 | 0 | 0 | N/A | MailBox1 Interrupt Status | | | | | | MB2_IS | 18 | 0 | 0 | N/A | MailBox2 Interrupt Status | | | | | | MB3_IS | 19 | 0 | 0 | N/A | MailBox3 Interrupt Status | | | | | | OFF_EN | 8 | 0 | 0 | N/A | I2O - Outbound Free_List Full Enable | | | | | | IPF_EN | 9 | 0 | 0 | N/A | I2O - Inbound Free_List Full Enable | | | | | | OFE_EN | 10 | 0 | 0 | N/A | I2O - Outbound Free_List Empty Enable | | | | | | IFE_EN | 11 | 0 | 0 | N/A | I2O - Inbound Free_List Empty Enable | | | | | | IPN_EN | 12 | 0 | 0 | N/A | I2O - Inbound Post_List New Entry Interrupt Enable | | | | INT_CTL | 0-604 | OPNE_EN | 13 | 0 | 0 | N/A | I2O - Outbound Post_List Not Empty Enable | | | | INT_CIL | 0x604 | PSC_EN | 14 | 0 | 0 | N/A | Power State Change Interrupt Enable | | | | | | QDPE_EN | 15 | 0 | N/A | N/A | QBus Data Parity Error Enable | | | | | | MB0_EN | 16 | 0 | 0 | N/A | MailBox0 Interrupt Enable | | | | | | MB1_EN | 17 | 0 | 0 | N/A | MailBox1 Interrupt Enable | | | | | | MB2_EN | 18 | 0 | 0 | N/A | MailBox2 Interrupt Enable | | | | | | MB3_EN | 19 | 0 | 0 | N/A | MailBox3 Interrupt Enable | | | | Register | Offset | Field | Bit(s) | QSpan IIZ1 | QSpan IIZ | QSpan | Comment | |-----------|--------|---------|--------|------------|-----------|-------|-------------------------------------------------------| | | | OFF_EN | 8 | 0 | 0 | N/A | I2O - Outbound Free_List Full Direction | | | | IPF_EN | 9 | 0 | 0 | N/A | I2O - Inbound Free_List Full Direction | | | | OFE_EN | 10 | 0 | 0 | N/A | I2O - Outbound Free_List Empty Direction | | | | IFE_EN | 11 | 0 | 0 | N/A | I2O - Inbound Free_List Empty Direction | | | | IPN_EN | 12 | 0 | 0 | N/A | I2O - Inbound Post_List New Entry Interrupt Direction | | INT DIR | | OPNE_EN | 13 | 1 | 1 | N/A | I2O - Outbound Post_List Not Empty Direction | | IVI_DIK | 0x608 | PSC_EN | 14 | 0 | 0 | N/A | Power State Change Interrupt Direction | | | | QDPE_EN | 15 | 0 | N/A | N/A | QBus Data Parity Error Direction | | | | MB0_EN | 16 | 0 | 0 | N/A | MailBox0 Interrupt Direction | | | | MB1_EN | 17 | 0 | 0 | N/A | MailBox1 Interrupt Direction | | | | MB2_EN | 18 | 0 | 0 | N/A | MailBox2 Interrupt Direction | | | | MB3_EN | 19 | 0 | 0 | N/A | MailBox3 Interrupt Direction | | QBSI0_CTL | 0xF00 | PREN | 23 | 0 | N/A | N/A | Prefetch Read Enable | | QBSI1_CTL | 0xF10 | PREN | 23 | 0 | N/A | N/A | Prefetch Read Enable | **Table 6: New Registers** | Register | Offset | Field | Bit Location | QSpan IIZ1 | QSpan IIZ | QSpan | Comment | |------------|--------|---------|--------------|------------|-----------|-------|-----------------------------------------------------------------| | I2O_BAR | 0x010 | BA | 31-16 | 0 | 0 | N/A | Exists when I2O_EN=1 in I2O_CS Register. PCI_BSM moves to 0x018 | | PCI_CP | 0x034 | CAP_PT | 7-0 | 0xDC | 0xDC | N/A | Capabilities Pointer | | | | CAP_ID | 7-0 | 0x01 | 0x01 | N/A | Capability ID | | | | NXT_IP | 15-8 | 0xE4 | 0xE4 | N/A | Next Item Pointer | | | | PM_VER | 18-16 | 001 | 001 | N/A | Power Management Version | | | | PME_CLK | 19 | 0 | 0 | N/A | PME Clock | | PCI_PMC | 0x0DC | APS | 20 | 0 | 0 | N/A | Auxillary Power Source | | | | DSI | 21 | 0 | 0 | N/A | Device Specific Initialization | | | | D1_SP | 25 | 0 | 0 | N/A | D1 Support | | | | D2_SP | 26 | 0 | 0 | N/A | D2 Support | | | | PME_SP | 31-27 | 0 | 0 | N/A | PME Support | | | | PWR_ST | 1-0 | 0 | 0 | N/A | Power State | | PCI PMCS | 0.050 | PME_EN | 8 | 0 | 0 | N/A | PME Enable | | I CI_I MCS | 0x0E0 | PME_ST | 15 | 0 | 0 | N/A | PME Status | | | | P2P_BSE | 23-16 | 0 | 0 | N/A | PCI to PCI support extensions | | Register | Offset | Field | Bit Location | QSpan IIZ1 | QSpan IIZ | QSpan | Comment | |----------|--------|-----------|--------------|------------|-----------|-------|---------------------------------------------| | | | CAP_ID | 7-0 | 0x06 | 0x06 | N/A | Capability ID | | | | NXT_IP | 15-8 | 0 | 0 | N/A | Next Item Pointer | | CPCI_HS | 0.074 | EIM | 17 | 0 | 0 | N/A | ENUM# Interrupt Mask | | Crci_ns | 0x0E4 | LOO | 19 | 0 | 0 | N/A | LED On/Off | | | | EXT | 22 | 0 | 0 | N/A | ENUM# Status - Extraction | | | | INS | 23 | 0 | 0 | N/A | ENUM# Status - Insertion | | | | CAP_ID | 7-0 | 0x03 | 0x03 | N/A | Capability ID | | PCI_VPD | 0.050 | NXT_IP | 15-8 | 0 | 0 | N/A | Next Item Pointer | | TCI_VID | 0x0E8 | VPD_ADDR | 23-16 | 0 | 0 | N/A | VPD Address | | | | VPD_F | 31 | 0 | 0 | N/A | VPD Flag | | VPD_DATA | 0x0EC | VPD_DATA | 31-0 | 0 | 0 | N/A | VPD Data | | | | I2O_EN | 0 | 0 | 0 | N/A | I2O Enable | | | | RR_BP | 1 | 0 | 0 | N/A | Register Read of Bottom Pointer | | | | FIFO_SIZE | 6-4 | 0 | 0 | N/A | Specifies the size of the circular FIFO | | | | OP_F | 8 | 0 | 0 | N/A | Outbound Post List FIFO Full | | | | OF_F | 9 | 0 | 0 | N/A | Outbound Free List FIFO Full | | I2O_CS | 0x200 | IP_F | 10 | 0 | 0 | N/A | Inbound Post List FIFO Full | | 120_C3 | | IF_F | 11 | 0 | 0 | N/A | Inbound Free List FIFO Full | | | | OP_E | 12 | 1 | 1 | N/A | Outbound Post List FIFO Empty | | | | OF_E | 13 | 1 | 1 | N/A | Outbound Free List FIFO Empty | | | | IP_E | 14 | 1 | 1 | N/A | Inbound Post List FIFO Empty | | | | IF_E | 15 | 1 | 1 | N/A | Inbound Free List FIFO Empty | | | | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address | | | | IF_TP | 19-2 | 0 | 0 | N/A | Inbound Free List Top Pointer | | IIF_TP | 0x204 | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | | | IF_BP | 19-2 | 0 | 0 | N/A | Inbound Free List Bottom Pointer | | IIF_BP | 0x208 | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | | | IP_TP | 19-2 | 0 | 0 | N/A | Inbound Post List Top Pointer | | IIP_TP | 0x20C | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | | | IP_BP | 19-2 | 0 | 0 | N/A | Inbound Post List Bottom Pointer | | IIP_BP | 0x210 | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | | | OF_TP | 19-2 | 0 | 0 | N/A | Outbound Free List top Pointer | | IOF_TP | 0x214 | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | | | OF_BP | 19-2 | 0 | 0 | N/A | Outbound Free List Bottom Pointer | | IOF_BP | 0x218 | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | Register | Offset | Field | Bit Location | QSpan IIZ1 | QSpan IIZ | QSpan | Comment | |-----------|--------|------------|--------------|------------|-----------|-------|-------------------------------------------------------| | | | OP_TP | 19-2 | 0 | 0 | N/A | Outbound Post List Top Pointer | | IOP_TP | 0x21C | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | | | OP_BP | 19-2 | 0 | 0 | N/A | Outbound Post List Bottom Pointer | | IOP_BP | 0x220 | QIBA | 31-20 | 0 | 0 | N/A | QBus I2O Base Address (specified in I2O_CS) | | DMA_QADD | 0x40C | Q_ADDR | 31-2 | 0 | 0 | N/A | QBus Address for DMA Transfers | | | | STOP_STAT | 6 | 0 | 0 | N/A | DMA Stop Status | | | | STOP | 7 | 0 | 0 | N/A | DMA Stop | | | | CP_LOC | 8 | 0 | 0 | N/A | Command Packet Location | | | | MDBS | 9 | 0 | N/A | N/A | Maximum DMA Burst Size on QBus | | | | BRSTEN | 14 | 0 | 0 | N/A | QBus Burst Enable | | DMA_CS | 0.410 | BURST_4 | 15 | 0 | 0 | N/A | QBus Burst Four Data Phases | | DMA_CS | 0x410 | Q_OFF | 18-16 | 0 | 0 | N/A | DMA QBus Off Counter | | | | IWM | 23-20 | 0 | 0 | N/A | Programmable I-FIFO Watermark | | | | INVEND | 24 | 0 | 0 | N/A | Invert Endianess | | | | DSIZE | 26-25 | 0 | 0 | N/A | QBus destination Port Size | | | | DIR | 27 | 0 | 0 | N/A | DMA Direction | | | | TC | 31-28 | 0 | 0 | N/A | QBus Transaction Code | | DMA_CPP | 0x414 | СРР | 31-4 | 0 | 0 | N/A | DMA Command Packet Pointer | | | | QINT_PME | 0 | 0 | 0 | N/A | QINT Assertion in D3hot Power State<br>Generates PME# | | | | PSC_QRST | 1 | 0 | 0 | N/A | Power State Change causes QBus Reset | | | | NOTO | 2 | 0 | N/A | N/A | No Transaction Ordering | | | | EEPROM_ACC | 3 | 0 | N/A | N/A | EEPROM Access after Power-up | | | | QBUS_PAR | 4 | 0 | N/A | N/A | QBus Parity Encoding | | | | QSC_PW | 8 | 0 | 0 | N/A | QBus Slave Channel Posted Write Optimization | | | | REG_AC | 9 | 0 | 0 | N/A | Register Access Control | | | | PRCNT2 | 15:10 | 000001 | N/A | N/A | Prefetch Read Byte Count 2 | | MISC_CTL2 | 0x808 | PR_SING | 16 | 0 | 0 | N/A | QBus Prefetch Single Data Phase | | | | BURST_4 | 17 | 0 | 0 | N/A | QBus Burst four Data Phases | | | | TA_BE_EN | 18 | 0 | 0 | N/A | PCI Target Abort - Bus Error mapping<br>Enable | | | | PTC_PD | 19 | 0 | N/A | N/A | PCI Target Channel Prefetch Disconnect | | | | MAX_RTRY | 21:20 | 0 | N/A | N/A | Max. # of retries by QSpan II master on PCI | | | | KEEP_BB | 22 | 0 | N/A | N/A | Keep /BB asserted for back-to-back cycles | | | | PTB_IB | 23 | 0 | N/A | N/A | PCI Target Channel Prefetch Count<br>Image Based | | | | PCI_DIS | 31 | 0 | 0 | N/A | PCI Access Disabled | | Register | Offset | Field | Bit Location | QSpan IIZ1 | QSpan IIZ | QSpan | Comment | |----------|--------|---------|--------------|-----------------|-----------|-------|-------------------------------------------------| | | | BM_PARK | 2-0 | 0 | N/A | N/A | Select Master for PCI Bus parking | | | | PARK | 3 | 0 | N/A | N/A | PCI Bus parking scheme | | PARB_CTL | 0x810 | PARB_EN | 7 | Power-up option | N/A | N/A | PCI Bus Arbiter Enable | | | | QS_PRI | 8 | 0 | N/A | N/A | Arbitration Level for QSpan | | | | Mx_PRI | 15-9 | 0 | N/A | N/A | Arbitration level for PCI master device x. | | I2O_OPIS | 0x030 | OP_ISR | 3 | 0 | 0 | N/A | Outbound Post List Interrupt Service<br>Request | | I2O_OPIM | 0x034 | OP_IM | 3 | 1 | 1 | N/A | Outbound Post List Interrupt Mask | | I2O_INQ | 0x040 | IN_Q | 31-0 | 0 | 0 | N/A | I2O Inbound Queue | | I2O_OUTQ | 0x044 | OUT_Q | 31-0 | 0 | 0 | N/A | I2O Outbound Queue | ## 4. Backward Compatibility This section deals with potential operability issues that may be encountered or avoided due to functionality changes. Please find the description of the changes below. ### 1. BR Negation During Burst Transfers This compatibility issue will only affect your application if an external arbiter has been implemented on the QBus and the $\overline{BR}$ signal is used to decode burst transfers in the arbiter logic. For QSpan (CA91L860B, CA91C860B) burst transfers the $\overline{BR}$ signal will be negated from the same rising clock edge as the negation of $\overline{BB}$ . However, for QSpan II (CA91L862A) burst transfers the $\overline{BR}$ signal will be negated from the rising clock edge that samples the $\overline{BG}$ signal low. ## 2. BR During Reset This issue will only affect your application if an external arbiter is being implemented on the QBus. The QSpan (CA91L860B, CA91C860B) will drive $\overline{BR}$ high while being held in reset. The QSpan II (CA91L862A) will tristate $\overline{BR}$ while being held in reset and drive $\overline{BR}$ high two clock cycles after reset has negated. The arbiter should not be designed to sample $\overline{BR}$ until two clock cycles after the negation of reset, otherwise $\overline{BR}$ may be sampled low resulting in the arbiter asserting $\overline{BG}$ to the QSpan II (CA91L862A) and hanging the system. ### 3. QDPE\_S Bit Set in the INT\_STAT (0x600) Register The production QSpan II (CA91L862A) has the ability to monitor QBus data parity. The DP[3:0] lines were defined as no connects (N/C) in all previous revisions of the QSpan (CA91L860B) and QSpan II (CA91C862A-xxxxZ). If data parity support is not implemented when migrating to the production QSpan II (CA91L862A) the QDPE\_S bit (bit 15) will be set when data is transferred through the production QSpan II (CA91L862A). Therefore, the applications interrupt service routine (ISR) must ignore the QDPE\_S bit in the INT\_STAT register. #### 4. Redefinition of VIO to VH pin. The QSpan (CA91L860B) and QSpan II (CA91L862A-xxCEZx) define pin R3 as VIO. Pin R3 has been redefined in the QSpan II production part (CA91L862A-xxCE) as VH. This change may impact some board designs. The QSpan (CA91L860B)/QSpan IIZx defines VIO as an input pin. The VIO pin is used to determine the PCI signalling characteristics. This implementation restricts the power up sequencing of the device. If 5V is applied to the VIO pin, then the 3.3V power ramp must occur before the 5V power to ensure the current specification for the VIO pin is not exceeded. The current may be limited to VIO through an external series resistor. The QSpan II production part defines VH (Highest I/O voltage) as a power pin. This implementation removes the restriction on power sequencing. VH must be connected to the highest voltage level that the QSpan II I/Os will observe on either the QBus or the PCI Bus (see Table 7). The QSpan II production part contains Universal PCI Buffers. As a result, the signalling characteristics of the QSpan II production part will operate in both a 5V and 3.3V signalling environment. | Table 7: | Voltage | required | to be | e applied 1 | to VH | |----------|---------|----------|-------|-------------|-------| | | | | | | | | PCI Bus Voltage (V) | QBus Voltage<br>(V) | VH Voltage<br>(V) | |---------------------|---------------------|-------------------| | 3.3 | 3.3 | 3.3 | | 5 | 5 | 5 | | 3.3 | 5 | 5 | | 5 | 3.3 | 5 | | VIO* | 3.3 | VIO* | | VIO* | 5 | 5 | <sup>\*</sup>VIO denotes the signal connection to the PCI bus connector for Universal Signalling. The transition to the QSpan II production part will require you to review the current board design. This may require a change to your assembly instructions/BOM (ie. requirement to change resistor value) or worst case require a change to the PCB (or strap added) The key areas to review will be: - the value of the current limiting resistor on VIO - the voltage that is applied to VH/VIO pin on QSpan - the highest I/O voltage level the QSpan II production part will observe Please see Table 8 for the full details on the required actions for each possible design implementation. The yellow rows within Table 8 indicate the majority of designs that will be impacted, provided the previously defined requirements for VIO (R3 on device) were implemented. Table 8: Implications of VIO/VH redefinition. | Current VIO Connection | PCI Bus Voltage<br>(V) | QBus Voltage<br>(V) | Required Action for VH Connection | |-------------------------|------------------------|---------------------|------------------------------------------------------------| | | , , | , , | *** **** | | Directly to 3.3V | 3.3 | 3.3 | Leave as is. | | | 3.3 | 5 | Connect VH directly to 5V | | | 5 | 3.3 | Connect VH directly to 5V | | | 5 | 5 | Connect VH directly to 5V | | | VIO* | 3.3 | Connect VH directly to VIO* | | | VIO* | 5 | Connect VH directly to 5V | | Series resistor to 3.3V | 3.3 | 3.3 | Replace with 0 ohm resistor | | | 3.3 | 5 | Remove the resistor Connect VH directly to 5V | | | 5 | 3.3 | Replace with 0 ohm resistor<br>Connect VH directly to 5V | | | 5 | 5 | Replace with 0 ohm resistor<br>Connect VH directly to 5V | | | VIO* | 3.3 | Replace with 0 ohm resistor Connect VH directly to VIO* | | | VIO* | 5 | Remove the resistor Connect VH directly to 5V | | Directly to 5V | 3.3 | 3.3 | Connect VH directly to 3.3V | | | 3.3 | 5 | Leave as is. | | | 5 | 3.3 | Leave as is. | | | 5 | 5 | Leave as is. | | | VIO* | 3.3 | Connect VH directly to VIO* | | | VIO* | 5 | Leave as is. | | Series resistor to 5V | 3.3 | 3.3 | Replace with 0 ohm resistor<br>Connect VH directly to 3.3V | | | 3.3 | 5 | Replace with 0 ohm resistor | | | 5 | 3.3 | Replace with 0 ohm resistor | | | 5 | 5 | Replace with 0 ohm resistor | | | VIO* | 3.3 | Replace with 0 ohm resistor Connect VH directly to VIO* | | | VIO* | 5 | Replace with 0 ohm resistor | | Current VIO Connection | PCI Bus Voltage<br>(V) | QBus Voltage<br>(V) | Required Action for VH<br>Connection | |-------------------------|------------------------|---------------------|---------------------------------------------------------| | Directly to VIO* | 3.3 | 3.3 | Connect VH directly to VIO* | | | 3.3 | 5 | Connect VH directly to 5V | | | 5 | 3.3 | Connect VH directly to 5V | | | 5 | 5 | Connect VH directly to 5V | | | VIO* | 3.3 | Leave as is. | | | VIO* | 5 | Connect VH directly to 5V | | Series resistor to VIO* | 3.3 | 3.3 | Replace with 0 ohm resistor Connect VH directly to VIO* | | | 3.3 | 5 | Replace with 0 ohm resistor Connect VH directly to 5V | | | 5 | 3.3 | Replace with 0 ohm resistor Connect VH directly to 5V | | | 5 | 5 | Replace with 0 ohm resistor Connect VH directly to 5V | | | VIO* | 3.3 | Replace with 0 ohm resistor | | | VIO* | 5 | Replace with 0 ohm resistor Connect VH directly to 5V | \*VIO denotes the signal connection to the PCI bus connector for Universal Signalling. #### 5. VDD Needs to Change from 5V to 3.3V The QSpan (CA91C860B) is a 5V only device. The QSpan II (CA91L862A) is a 3.3V device with 5V tolerant inputs. Designs migrating from the QSpan (CA91C860B) need to provide the QSpan II (CA91L862A) a 3.3V supply voltage (VDD). For more information, see the "Electrical Characteristics" section of the *QSpan II User Manual*. The QSpan (CA91C860B) did not implement the VIO pin as did the CA91L860B device, thus, Note 4 needs to be followed when migrating QSpan (CA91C860B) designs to the QSpan II (CA91L862A). The QSpan II defines pin VH which must be connected to the highest voltage the QSpan II I/Os will experience. CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: email: EHBhelp@idt.com phone: 408-360-1538 Document: 8091862\_AN002\_08 DISCLAIMER Integrated Device Technology, Inc. (IDT) and its subsidiaries reserve the right to modify the products and/or specifications described herein at any time and at IDT's sole discretion. All information in this document, including descriptions of product features and performance, is subject to change without notice. Performance specifications and the operating parameters of the described products are determined in the independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties. IDT's products are not intended for use in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT. Integrated Device Technology, IDT and the IDT logo are registered trademarks of IDT. Other trademarks and service marks used herein, including protected names, logos and designs, are the property of IDT or their respective third party owners. Copyright 2009. All rights reserved. October 2009