ISL70321SEHDEMO1Z
User’s Manual: Demonstration Board

High Reliability
1. Overview

The ISL70321SEHDEMO1Z is a Small Form Factor (SFF) board suitable for integrating onto an existing circuit board or onto a prototype system circuit. The demonstration board provides up to four sequencing events for Point-of-Load (POL) regulators powering multi-rail loads.

The ISL70321SEHDEMO1Z provides access to the IC pins for integration along with a minimum of external passives to provide decoupling, a 2:1 resistive divider on the four VM inputs, pull-ups, and the timers set to 2ms and 4ms for the delay and power-good durations, respectively.

1.1 Key Features

- Small, compact design
- Easy to integrate into an existing circuit
- Highly customizable

1.2 Specifications

This board provides for the following operating conditions:

- Nominal $V_{IN} = 3.3\text{V to 12V}$
- Sequence up and down in reverse order
- 1.5% accuracy voltage monitoring
- Adjustable voltage monitoring thresholds
- Adjustable delay between sequenced events
- Adjustable power-good delay

1.3 Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ISL70321SEHDEMO1Z</td>
<td>ISL70321SEH Mini Demonstration Board</td>
</tr>
</tbody>
</table>

1.4 Related Literature

- For a full list of related documents please visit our website
  - ISL70321SEH product page

![Figure 1. Block Diagram](image-url)
2. **Board Functional Description**

The ISL70321SEHDEMO1Z demonstration board provides a simple platform with which to drop in an integrated circuit solution to sequence up to four events into an existing or a prototype multi power supply system circuit.

After it is connected into the circuit and properly addressed using the UP and INIT inputs, the ISL70321DEMO1Z starts sequencing the ENABLE outputs from low to high, EN1 through EN4 order. The DONE output is released to pull high after sequencing is completed.

After the UP input is pulled low, the ISL70321SEHDEMO1Z starts sequencing the ENABLE outputs from high to low, EN4 through EN1 order. The DONE output is pulled low when the down sequencing is completed.

The ISL70321SEHDEMO1Z is shown in Figures 8 through 10 in photographic and schematic forms.

2.1 **Operating Range**

The ISL70321SEHDEMO1Z is configured for the operating conditions of VDD from 3V to 13.2V, with the ENx outputs resistively connected to the VCC5 5V pull-up supply. The VMx, UP, and INIT inputs are limited to a maximum of 5V.

2.2 **Default Configuration Settings**

All functional and performance configuration settings for this demonstration board will be set by the circuit design requirements. However, a default set of conditions for the VM input threshold and the delay timing have been configured for building familiarity with its functions before system integration.

The default configuration is set as follows:

- The VMx inputs all have 2:1 resistor dividers from the VMx_IN connection points to the VM1 to VM4 inputs. This sets the nominal VM rising input voltage threshold to be ~1.2V.
- The ENx, DONE, and KILL outputs all have 10kΩ pull-up resistors to VCC5.
- The Power-Good Timer (PGTMR) and the Time Delay (TDLY) pins both have 10kΩ resistors to ground providing a nominal 4ms for the monitored voltage to be ‘GOOD’ and a nominal 2ms for the delay between sequenced enable outputs.

2.3 **Quick Start Guide**

With the default or user intended configuration components in place, ensure that the board is properly connected to the appropriate supplies and loads before applying any power.

1. Change the delay and power-good timer resistors on the board as necessary to achieve the desired timing of sequenced events using the provided resistor positions.
2. Connect the appropriate bias supply to VDD and GND.
3. Connect the enabling input of the POLs to be sequenced to the appropriate ISL70321SEH ENx outputs in order of desired turn-on sequence
4. Connect the POL outputs to the appropriate ISL70321SEH VMx inputs.
5. Connect UP to the appropriate signaling input.
6. Use oscilloscopes and DVMs to monitor signals and voltages.
7. Turn system input power supply ON.
8. Signal the UP input.
9. Observe sequencing function and adjust timing and threshold voltages as desired.
3. Application Considerations

3.1 Connecting Unused Rails

The simplified schematic in Figure 2 highlights the necessary connections for unused ENx and VMXun pins. The unused VMx and ENx must be shorted together in pairs and each pair pulled up to VCC5 with an external resistor. An unused ENx/VMx pair can be used to establish a delayed active high output for downstream signaling. Figures 4 and 5 illustrate three POLs being turned on and off respectively.

![Figure 2. Connecting Unused Rails](image)

3.2 Automatic Fault Clearing Reset and Restart Configuration

There is an auto restart configuration in case the ISL70321SEH is set up to be self starting upon bias without signaling. When the ISL70321SEH restarts, it will sequence up all of its ENABLE outputs without intervention. The EN output delays can be programmed to allow for the downstream sequenced circuits to be ready before being enabled. Faults resulting in an immediate KILL will then make the ISL70321SEH cycle through an infinite number of attempts at restarting and KILL shut down until the fault is cleared. Figure 3 shows the auto restart connection. When KILL is invoked, it is used to automatically clear and reset the sequencer. This results in the ISL70321SEH attempting to restart the entire sequence up progression. Figure 6 shows the details of a low VM input (to invoke a KILL), the KILL output pulling low with both the UP and INIT pins low as well. Figure 7 shows the resulting restart with EN1, EN, DONE, and KILL signals.

This configuration can be used if required criteria must be met before turn-on by continuously checking for those requirements while attempting turn-on.

In this configuration, the sequence down can be invoked through a pull down on UP/INIT with isolation to KILL input. Using KILL as an input will produce a simultaneous shutdown of the EN outputs.

![Figure 3. Auto Fault Clear and Reset Configuration](image)
3. Application Considerations

Figure 4. Sequencing On 3 POLs, RTDLY = 2ms

Figure 5. Sequencing Off 3 POLs, RTDLY = 2ms

Figure 6. VM Low to KILL, UP, and EN1

Figure 7. Auto Fault Clear and Reset Waveform
4. PCB Layout Guidelines

The ISL70321SEHDEMO1Z PCB layout has been optimized for size and ease of use.

The following key features are:

• The small 2” x 1” size allows easy drop-in placement in system
• Connection posts allow for quick wire-in to circuitry
• 0402 components provide easy handling and customization.

4.1 ISL70321SEHDEMO1Z Evaluation Board

![Figure 8. Top of Board](image)

![Figure 9. Bottom of Board](image)

4.2 ISL70321SEHDEMO1Z Schematic

![Figure 10. ISL70321SEHDEMO1Z Schematic](image)
4.3 Bill of Materials

<table>
<thead>
<tr>
<th>Item</th>
<th>Qty</th>
<th>Reference Designator</th>
<th>Value</th>
<th>Tol (%)</th>
<th>Rating</th>
<th>Type</th>
<th>PCB Footprint</th>
<th>Manufacturer</th>
<th>Manufacturer Part Number</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>U1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Intersil</td>
<td>ISL70321SEH/PROTO</td>
</tr>
<tr>
<td>2</td>
<td>2</td>
<td>C1, C2</td>
<td>0.47µF</td>
<td>10</td>
<td>16V</td>
<td>X7R</td>
<td>SM0603</td>
<td>Various</td>
<td>Generic</td>
</tr>
<tr>
<td>3</td>
<td>1</td>
<td>C3</td>
<td>0.22µF</td>
<td>10</td>
<td>16V</td>
<td>X7R</td>
<td>SM0402</td>
<td>Various</td>
<td>Generic</td>
</tr>
<tr>
<td>4</td>
<td>17</td>
<td>R1 - R17</td>
<td>10kΩ</td>
<td>1</td>
<td>1/16W</td>
<td>CHIP</td>
<td>SM0402</td>
<td>Various</td>
<td>Generic</td>
</tr>
</tbody>
</table>

4.4 Board Layout

Figure 11. Top Silkscreen

Figure 12. Top Layer

Figure 13. Bottom Trace Layers

Figure 14. Bottom Silkscreen
## 5. Revision History

<table>
<thead>
<tr>
<th>Rev.</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.00</td>
<td>Jul 24, 2017</td>
<td>Initial release</td>
</tr>
</tbody>
</table>