# RZ/N1D Group, RZ/N1S Group, RZ/N1L Group User's Manual: PWMTimer RZ Family RZ/N Series All information contained in these materials, including products and product specifications, represents information on the product at the time of publication and is subject to change by Renesas Electronics Corp. without notice. Please review the latest information published by Renesas Electronics Corp. through various means, including the Renesas Electronics Corp. website (http://www.renesas.com). #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) #### Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>. ### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. #### 1. Precaution against Electrostatic Discharge (ESD) A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. #### 2. Processing at power-on The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. #### 3. Input of signal during power-off state Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. #### 4. Handling of unused pins Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. #### 5. Clock signals After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. #### 6. Voltage application waveform at input pin Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.). #### 7. Prohibition of access to reserved addresses Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not guaranteed. #### 8. Differences between products Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. ### How to Use This Manual ### 1. Objective and Target Users This manual was written to explain the hardware functions and electrical characteristics of this LSI to the target users, i.e. those who will be using this LSI in the design of application systems. Target users are expected to understand the fundamentals of electrical circuits, logic circuits, and microcomputers. This manual is organized in the following items: an overview of the product, descriptions of the CPU, system control functions, and peripheral functions, electrical characteristics of the device, and usage notes. When designing an application system that includes this LSI, take all points to note into account. Points to note are given in their contexts and at the final part of each section, and in the section giving usage notes. The list of revisions is a summary of major points of revision or addition for earlier versions. It does not cover all revised items. For details on the revised points, see the actual locations in the manual. The following documents have been prepared for reference. #### ■ Documents related to RZ/N1 | Document Name | Document Number | |----------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group DATASHEET | R01DS0323EJ**** | | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group User's Manual: System Introduction, Multiplexing, Electrical and Mechanical Information | R01UH0750EJ**** | | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group User's Manual: System Control and Peripheral | R01UH0751EJ**** | | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group User's Manual: Peripherals | R01UH0752EJ**** | | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group User's Manual: R-IN Engine and Ethernet Peripherals | R01UH0753EJ**** | | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group User's Manual: PWMTimer | R01UH0913EJ****<br>(this manual) | ### 2. Description of Registers Each register description includes a bit chart, illustrating the arrangement of bits, and a table of bits, describing the meanings of the bit settings. The standard format and notation for bit charts and tables are described below. (1) R/W: The bit or field is readable and writable. R/(W): The bit or field is readable and writable. However, writing to this bit or field has some limitations. For details on the limitations, see the description or notes of respective registers. R: The bit or field is readable. Writing to this bit or field has no effect. W: The bit or field is writable. Reading to this bit or field is not guaranteed. - (2) Reserved. Make sure to use the specified value when writing to this bit or field; otherwise, the correct operation is not guaranteed. - (3) Setting prohibited. The correct operation is not guaranteed if such a setting is performed. ### 3. List of Abbreviations and Acronyms | Abbreviation | Full Form | |--------------|---------------------------------------------| | AHB | Arm Advanced High-performance Bus | | APB | Arm Advanced Peripheral Bus | | AXI | Arm Advanced eXtensible Interface | | bps | bits per second | | CA7 | Arm Cortex-A7 module | | CM3 | Arm Cortex-M3 module | | CRC | Cyclic Redundancy Check | | DMA | Direct Memory Access | | DMAC | Direct Memory Access Controller | | Hi-Z | High Impedance | | HSR | High-availability Seamless Redundancy | | HW-RTOS | Hard Ware Real Time OS | | I/O | Input/Output | | INTC | Interrupt Controller | | LSB | Least Significant Bit | | MSB | Most Significant Bit | | NC | Non-Connect | | NoC | Network-on-Chip | | PLL | Phase Locked Loop | | PWM | Pulse Width Modulation | | UART | Universal Asynchronous Receiver/Transmitter | | OTP | One Time Programmable | | PTP | Precision Time Protocol | | PRP | Parallel Redundancy Protocol | | SoC | System On Chip | ### 4. Description of the Access Size Access size: 8 bits = Byte 16 bits = HalfWord 32 bits = Word Arm is a registered trademark of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. All trademarks and registered trademarks are the property of their respective owners. ### **Table of Content** | Section | 1 I | PWMTimer | .10 | |---------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 1.1 | Ove | rview | 10 | | 1.2 | Sigr | nal Interfaces | 12 | | 1.3 | Reg | ister Map | 13 | | 1.4 | Reg | ister Description | 15 | | | 4.1 | rPWMTimer_FILTER_IN_[s] — Configuration of FilterIN Modules (s = 0, 10) | | | | 4.2 | rPWMTimer_FILTER_IN_[s] — Configuration of FilterIN Modules (s = 2, 12) | 17 | | | 4.3<br>4.4 | rPWMTimer_FORCE_INPUT_[n] — Force the Output Value of FilterIN Modules (n = 01) rPWMTimer_OUTPUTCTRL_[n] — Configuration of OutputCtrl Modules (n = 03) | | | | 4.4<br>4.5 | rPWMTimer_OUTPUTCTRL_FORCE_OUT_0 — Force the Output Value of OutputCtrl | 19 | | | | Modules | 20 | | 1. | 4.6 | rPWMTimer_OUTPUTCTRL_RELEASE_OUT — Release the Output Value Forced in | | | | | OutputCtrl Modules | | | | 4.7 | rPWMTimer_EVENT_MANAGER_INT_STATUS — Global Interrupt System Status | | | | 4.8 | rPWMTimer_EVENT_MANAGER_INT_MASK — Mask for Global Interrupt System | | | | 4.9 | rPWMTimer_PWM_CMP1_MASK — Mask for PWM CMP1 Flags | | | | | rPWMTimer_PWM_OVERFLOW_MASK — Mask for PWM Overflow FlagsrPWMTimer_PWM_UNDERFLOW_MASK — Mask for PWM Underflow Flags | | | | | rPWMTimer_HWSTORE_OR[r]_STORE_MASK — Mask for PWM OR[r] Store Trigger Fla | | | | 7.12 | (r = 1, 3) | _ | | 1. | 4.13 | rPWMTimer_PWM_MODE_[k] — Management of the Timebase Mode (k = 01) | 28 | | 1. | 4.14 | rPWMTimer_PWM_CLOCK_[q]_[k] — Configuration of the Clock Input in the PWM Modul | les | | | | (q = 01, k = 01) | 30 | | 1. | 4.15 | rPWMTimer_PWM_UPDOWN_[d]_[k] — Configuration of the Up/Down Input in the PWM | | | | | Modules (d = 03, k = 01) | | | 1. | 4.16 | rPWMTimer_PWM_TRIG0_[k] — Configuration of the Trig0 Input in the PWM Modules (k | | | 1 | 117 | 01)rPWMTimer_PWM_TRIG1_[k] — Configuration of the Trig1 Input in the PWM Modules (k | | | 1. | 4.17 | 0.1) | | | 1. | 4.18 | rPWMTimer_PWM_OUTPUTGEN[d]_[k] — Configuration of the Outputs Generator in the | | | | | PWM Modules (d = 03, k = 01) | | | 1. | 4.19 | rPWMTimer_PWM_BLOCK_CLOCK_[k] — Configuration of the Block_Clock in the PWM | | | | | Module (k = 01) | 35 | | 1. | 4.20 | $rPWMTimer\_TIMEBASE\_[i]\_[k] Current \ Counter \ Value \ of the \ 16bits \ Timebase \ (i=07)$ | | | | 4.04 | = 0.1) | 36 | | 1. | 4.21 | rPWMTimer_TIMEBASE_[n*2][n*2+1]_[k] — Current Counter Value of the 32bits Cascade Timebase (n = 03, k = 01) | | | 1 | 4 22 | rPWMTimer_TIMEBASE_[ $(n+1)*2-1$ ][ $(n+1)*2$ ]_[ $k$ ] — Current Counter Value of the 32bits | 31 | | | 7.22 | Cascaded Timebase (n = $02$ , k = $01$ ) | 38 | | 1. | 4.23 | rPWMTimer_SCALEVALUE_[i]_[k] — Cascade Value Setting (i = 07, k = 01) | 39 | | | | rPWMTimer_TIMEBASE_MUX_[q]_[k] — Configuration of the Compare/Capture System | | | | | Input Mux Table (q = 01, k = 01) | 40 | | 1. | 4.25 | rPWMTimer_HWSTORE_CONF_[i]_[k] — Configuration of the Hardware Store Trigger | | | | 4.00 | System in the PWM Modules (i = 07, k = 01) | | | 1. | 4.26 | rPWMTimer_HWSTORE_MUX_[i]_[k] — Multiplexers Configuration of the Hardware Store | | | 1 | <i>1</i> 27 | Trigger System in the PWM Modules (i = 07, k = 01) | | | 1. | <b>⊣.∠</b> 1 | the PWM Modules (k = 01) | | | 1. | 4.28 | rPWMTimer_HWSTORE_UNLOCK_[k] — Unlock the Option Registers in the PWM Modu | ıles | | | - | (k = 01) | | | 1. | 4.29 | rPWMTimer_OPTIONREG[r]_[i]_[k] — Option Register [r] Value of the 16bits Timebase (i | = | | | | 07, r = 03, k = 01) | 47 | | 1.4.30 | rPWMTimer_OPTIONREG[r]_[n*2][n*2+1]_[k] — Option Register [r] Value of the 32bits Cascaded Timebase (n = 03, r = 03, k = 01) | <b>1</b> 2 | |---------|------------------------------------------------------------------------------------------------------------------------------|------------| | 1.4.31 | rPWMTimer_OPTIONREG[r]_[(n+1)*2-1][(n+1)*2]_[k] — Option Register [r] Value of the | | | 1 4 22 | 32bits Cascaded Timebase (n = 02, r = 03, k = 01) | 49 | | 1.4.32 | rPWMTimer_PWM_SOFTSTART — Set the Count Enable Input of the PWM Modules in "Start" Mode | ΕO | | 1 1 22 | | 50 | | 1.4.33 | "Stop" Mode | E1 | | 1 1 21 | rPWMTimer_PWM_SOFTUPDOWN_0 — Set the Up/Down Outputs of the PWM Modules | | | | rPWMTimer_PWM_SOFTRESET — Set the Reset Trigger of the Timebases | | | | rPWMTimer_PWM_CMP1_FLAG_POLARITY — PWM CMP1 Flags Configuration | | | 1.4.37 | | | | | rPWMTimer_PWM_MAX_OVERFLOW — PWM Overflow Detection Flags | | | | rPWMTimer_PWM_MIN_UNDERFLOW — PWM Underflow Detection Flags | | | | rPWMTimer_HWSTORE_OR[r]_STORE_FLAG — PWM OR[r] Store Trigger Flags (r = 1, | | | | | 59 | | 1.4.41 | | | | | (s = 0, 2) | | | 1.4.42 | rPWMTimer_ROUTING_OUT_[n] — Configuration of the PWMTimer's Multiplexed Output | | | | "OUT" (n = 03) | 62 | | | rPWMTimer_ROUTING_OUTCTRL_0 — Configuration of OutputCtrl0 Module's Inputs | | | | rPWMTimer_ROUTING_OUTCTRL_1 — Configuration of OutputCtrl1 Module's Inputs | | | | rPWMTimer_ROUTING_OUTCTRL_2 — Configuration of OutputCtrl2 Module's Inputs | | | | rPWMTimer_ROUTING_OUTCTRL_3 — Configuration of OutputCtrl3 Module's Inputs | | | 1.4.47 | | | | 1.4.48 | | | | 1.4.49 | | | | 1.4.50 | | | | 1.4.51 | rPWMTimer_ROUTING_OUTCTRL_8 — Configuration of OutputCtrl8 Module's Inputs | | | 1.4.52 | | | | 1.4.53 | | | | | rPWMTimer_ROUTING_OUTCTRL_11 — Configuration of OutputCtrl11 Module's Inputs | | | | rPWMTimer_ROUTING_OUTCTRL_12 — Configuration of OutputCtrl12 Module's Inputs | | | | rPWMTimer_ROUTING_OUTCTRL_13 — Configuration of OutputCtrl13 Module's Inputs | | | | rPWMTimer_ROUTING_OUTCTRL_14 — Configuration of OutputCtrl14 Module's Inputs | | | 1.4.58 | rPWMTimer_ROUTING_OUTCTRL_15 — Configuration of OutputCtrl15 Module's Inputs | 78 | | 1.5 Ope | eration | 79 | | 1.5.1 | PWMTimer Top Interconnect and Multiplexing | 79 | | 1.5.2 | PWMTimer Core | | | 1.5.3 | PWMTimer Core Interconnection | 81 | | 1 | .5.3.1 PWM Module Routing Tables | 81 | | 1 | .5.3.2 OutputCtrl Module Routing Tables | | | 1.5.4 | FilterIN Module | | | 1 | .5.4.1 PolarIn | 83 | | 1 | .5.4.2 Bounce | 83 | | 1 | .5.4.3 Force & Enable | 84 | | 1.5.5 | OutputCtrl Module | 85 | | 1.5.6 | PWM Module | 86 | | 1 | .5.6.1 Clock Prescaler | 87 | | 1 | .5.6.2 Single Counter Module | 87 | | 1 | .5.6.3 Cascading Single Counter Modules | 97 | | 1 | .5.6.4 Master Counter Feature of the Single Counter Modules | 98 | | 1.5.7 | Event Manager Module | 99 | | 1.5.8 | Programming PWMTimer | 100 | | | | | | 1.5.8.1 | Common Initial Setting Example | 100 | |---------|--------------------------------|-----| | | PWM Output by Compare Match | | | | Master Counter | | | 1.5.8.4 | Input Capture | 104 | | | Pulse Measurement | | #### Section 1 PWMTimer #### 1.1 Overview The PWMTimer provides 16 basic 16-bit counters with compare match and capture functions. #### The PWMTimer features: - Six filtered inputs with following features: - Bounce filter - Polarity selection - Force & Enable system - 40 external inputs (PWM\_IN) - 16 basic 16-bit counters that can be cascaded to generate 32-bit counter: - Can be synchronized with other counters - Programmable management of event on: - Clock: External input and clock prescaler - Up/Down: max/min value detection - Capture trigger: External input and max/min value detection - Organized in two PWM modules with for each, the following resources: - Eight 16-bit counters - Two clock prescalers 10-bit - 32-bit counter by cascading two 16-bit counters - Programmable resources for each counter can be configured in following functions: - (1) Capture registers (up to 2) - (2) Compare register - (3) Registers for buffer transfer - (4) Ranged mode (by setting the max value register) - Waveform with synchronized phases: - · Sawtooth waveform - Triangular waveform - Event counting - 16 outputs controllers with following features: - Force & Enable system - Polarity selection - 20 external outputs (PWM\_OUT) - Interruption management - Operating frequency: 100 MHz The potential pins which can be used by PWMTimer Top are: - PWM\_IN[39:0] - PWM\_OUT[19:0] Figure 1.1 PWMTimer Top Interfaces and Connections ### 1.2 Signal Interfaces Table 1.1 Signal Interface | | | T | |-----------------|--------|----------------------------------------------------------------| | | Input | | | Signal Name | Output | Description | | Clock | | | | PWM_PCLK | Input | Internal bus clock (APB) | | Interrupt | | | | PWM_Int | Output | Level sensitive interrupt output, Active High | | External Signal | | | | PWM_IN[39:0] | Input | Input dedicated to PWMTimer Top. | | | | Each input can be linked to several inputs of PWMTimer Core. | | PWM_OUT[19:0] | Output | Output dedicated to PWMTimer Top. | | | | Each output can be linked to several outputs of PWMTimer Core. | ### 1.3 Register Map #### NOTE This section basically uses the following indexes. - k: PWM module (k = 0..1) - i: Single counter module (i = 0..7) - d: Each of two single counters (d = int(i/2), d = 0..3) - q: Each of four single counters (q = int(i/4), q = 0..1) - r: Option register: OR (r = 0..3) Table 1.2 Register Map | Address | Register Symbol | Register Name | |-----------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------| | 4006 8000h + 2h × s | rPWMTimer_FILTER_IN_[s] (s = 0, 2, 10, 12) | Configuration of FilterIN Modules | | 4006 80A0h + 4h × n | rPWMTimer_FORCE_INPUT_[n] (n = 01) | Force the Output Value of FilterIN Modules | | 4006 8200h + 4h × n | rPWMTimer_OUTPUTCTRL_[n] (n = 03) | Configuration of OutputCtrl Modules | | 4006 8330h | rPWMTimer_OUTPUTCTRL_FORCE_OUT_0 | Force the Output Value of OutputCtrl Modules | | 4006 8340h | rPWMTimer_OUTPUTCTRL_RELEASE_OUT | Release the Output Value Forced in OutputCtrl Modules | | 4006 8C00h | rPWMTimer_EVENT_MANAGER_INT_STATUS | Global Interrupt System Status | | 4006 8C80h | rPWMTimer_EVENT_MANAGER_INT_MASK | Mask for Global Interrupt System | | 4006 8CC4h | rPWMTimer_PWM_CMP1_MASK | Mask for PWM CMP1 Flags | | 4006 8CC8h | rPWMTimer_PWM_OVERFLOW_MASK | Mask for PWM Overflow Flags | | 4006 8CCCh | rPWMTimer_PWM_UNDERFLOW_MASK | Mask for PWM Underflow Flags | | 4006 8CD0h + 4h × r | rPWMTimer_HWSTORE_OR[r]_STORE_MASK (r = 1, 3) | Mask for PWM OR[r] Store Trigger Flags | | 4006 9000h + 400h × k | rPWMTimer_PWM_MODE_[k] (k = 01) | Management of the Timebase Mode | | 4006 9030h + 400h × k +<br>4h × q | rPWMTimer_PWM_CLOCK_[q]_[k]<br>(q = 01, k = 01) | Configuration of the Clock Input in the PWM Modules | | 4006 9040h + 400h × k +<br>4h × d | rPWMTimer_PWM_UPDOWN_[d]_[k]<br>(d = 03, k = 01) | Configuration of the Up/Down Input in the PWM Modules | | 4006 9070h + 400h × k | rPWMTimer_PWM_TRIG0_[k] (k = 01) | Configuration of the Trig0 Input in the PWM Modules | | 4006 9080h + 400h × k | rPWMTimer_PWM_TRIG1_[k] (k = 01) | Configuration of the Trig1 Input in the PWM Modules | | 4006 90C0h + 400h × k +<br>4h × d | rPWMTimer_PWM_OUTPUTGEN[d]_[k]<br>(d = 03, k = 01) | Configuration of the Outputs Generator in the PWM Modules | | 4006 90E0h + 400h × k | rPWMTimer_PWM_BLOCK_CLOCK_[k] (k = 01) | Configuration of the Block_Clock in the PWM Module | | 4006 9100h + 400h × k +<br>4h × i | rPWMTimer_TIMEBASE_[i]_[k] (i = 07, k = 01) | Current Counter Value of the 16bits Timebase | | 4006 9120h + 400h × k +<br>4h × n | rPWMTimer_TIMEBASE_[n*2][n*2+1]_[k]<br>(n = 03, k = 01) | Current Counter Value of the 32bits Cascaded Timebase | | 4006 9130h + 400h × k +<br>4h × n | rPWMTimer_TIMEBASE_[(n+1)*2-1][(n+1)*2]_[k]<br>(n = 02, k = 01) | Current Counter Value of the 32bits Cascaded Timebase | | 4006 9140h + 400h × k +<br>4h × i | rPWMTimer_SCALEVALUE_[i]_[k]<br>(i = 07, k = 01) | Cascade Value Setting | | 4006 91A0h + 400h × k +<br>4h × q | rPWMTimer_TIMEBASE_MUX_[q]_[k]<br>(q = 01, k = 01) | Configuration of the Compare/Capture System Input Mux Table | | Address | Register Symbol | Register Name | |---------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | 4006 91B0h + 400h × k +<br>4h × i | rPWMTimer_HWSTORE_CONF_[i]_[k]<br>(i = 07, k = 01) | Configuration of the Hardware Store Trigger<br>System in the PWM Modules | | 4006 91D0h + 400h × k +<br>4h × i | rPWMTimer_HWSTORE_MUX_[i]_[k]<br>(i = 07, k = 01) | Multiplexers Configuration of the Hardware Store<br>Trigger System in the PWM Modules | | 4006 91F0h + 400h × k | rPWMTimer_HWSTORE_LOCK_[k] (k = 01) | Lock or Read Lock Status of the Option Registers in the PWM Modules | | 4006 91F4h + 400h × k | rPWMTimer_HWSTORE_UNLOCK_[k] (k = 01) | Unlock the Option Registers in the PWM Modules | | 4006 9200h + 400h × k +<br>40h × r + 4h × i | rPWMTimer_OPTIONREG[r]_[i]_[k]<br>(i = 07, r = 03, k = 01) | Option Register [r] Value of the 16bits Timebase | | 4006 9220h + 400h × k +<br>40h × r + 4h × n | rPWMTimer_OPTIONREG[r]_[n*2][n*2+1]_[k]<br>(n = 03, r = 03, k = 01) | Option Register [r] Value of the 32bits Cascaded Timebase | | 4006 9230h + 400h × k +<br>40h × r + 4h × n | rPWMTimer_OPTIONREG[r]_[(n+1)*2-1][(n+1)*2]_[k]<br>(n = 02, r = 03, k = 01) | Option Register [r] Value of the 32bits Cascaded Timebase | | 4006 A010h | rPWMTimer_PWM_SOFTSTART | Set the Count Enable Input of the PWM Modules in "Start" Mode | | 4006 A018h | rPWMTimer_PWM_SOFTSTOP | Set the Count Enable Input of the PWM Modules in "Stop" Mode | | 4006 A040h | rPWMTimer_PWM_SOFTUPDOWN_0 | Set the Up/Down Outputs of the PWM Modules | | 4006 A050h | rPWMTimer_PWM_SOFTRESET | Set the Reset Trigger of the Timebases | | 4006 A0D4h | rPWMTimer_PWM_CMP1_FLAG_POLARITY | PWM CMP1 Flags Configuration | | 4006 A0DCh | rPWMTimer_PWM_CMP1_FLAG | PWM CMP1 Flags | | 4006 A108h | rPWMTimer_PWM_MAX_OVERFLOW | PWM Overflow Detection Flags | | 4006 A10Ch | rPWMTimer_PWM_MIN_UNDERFLOW | PWM Underflow Detection Flags | | 4006 A1D0h + 4h × r | rPWMTimer_HWSTORE_OR[r]_STORE_FLAG<br>(r = 1, 3) | PWM OR[r] Store Trigger Flags | | 4006 B100h + 4h × s | rPWMTimer_ROUTING_IN_[s] (s = 0, 2) | Configuration of the PWMTimer's Multiplexed Inputs "IN" | | 4006 B200h + 4h × n | rPWMTimer_ROUTING_OUT_[n] (n = 03) | Configuration of the PWMTimer's Multiplexed Outputs "OUT" | | 4006 B800h | rPWMTimer_ROUTING_OUTCTRL_0 | Configuration of OutputCtrl0 Module's Inputs | | 4006 B804h | rPWMTimer_ROUTING_OUTCTRL_1 | Configuration of OutputCtrl1 Module's Inputs | | 4006 B808h | rPWMTimer_ROUTING_OUTCTRL_2 | Configuration of OutputCtrl2 Module's Inputs | | 4006 B80Ch | rPWMTimer_ROUTING_OUTCTRL_3 | Configuration of OutputCtrl3 Module's Inputs | | 4006 B810h | rPWMTimer_ROUTING_OUTCTRL_4 | Configuration of OutputCtrl4 Module's Inputs | | 4006 B814h | rPWMTimer_ROUTING_OUTCTRL_5 | Configuration of OutputCtrl5 Module's Inputs | | 4006 B818h | rPWMTimer_ROUTING_OUTCTRL_6 | Configuration of OutputCtrl6 Module's Inputs | | 4006 B81Ch | rPWMTimer_ROUTING_OUTCTRL_7 | Configuration of OutputCtrl7 Module's Inputs | | 4006 B820h | rPWMTimer_ROUTING_OUTCTRL_8 | Configuration of OutputCtrl8 Module's Inputs | | 4006 B824h | rPWMTimer_ROUTING_OUTCTRL_9 | Configuration of OutputCtrl9 Module's Inputs | | 4006 B828h | rPWMTimer_ROUTING_OUTCTRL_10 | Configuration of OutputCtrl10 Module's Inputs | | 4006 B82Ch | rPWMTimer_ROUTING_OUTCTRL_11 | Configuration of OutputCtrl11 Module's Inputs | | 4006 B830h | rPWMTimer_ROUTING_OUTCTRL_12 | Configuration of OutputCtrl12 Module's Inputs | | 4006 B834h | rPWMTimer_ROUTING_OUTCTRL_13 | Configuration of OutputCtrl13 Module's Inputs | | 4006 B838h | rPWMTimer_ROUTING_OUTCTRL_14 | Configuration of OutputCtrl14 Module's Inputs | | 4006 B83Ch | rPWMTimer_ROUTING_OUTCTRL_15 | Configuration of OutputCtrl15 Module's Inputs | ### 1.4 Register Description ### 1.4.1 rPWMTimer\_FILTER\_IN\_[s] - Configuration of FilterIN Modules (s = 0, 10) For FilterIN module 0..1, 10..11 (For Trig1 and Trig0) These registers use a specific mask system. **Address:** 4006 8000h + 2h × s | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|----------------------------------------------------------------|-----|-----|--------------------------------|-----|-----|-----|-------|--------|--------|---------|-----|-----|-----|-----|-------------------------| | | bMOST<br>_SIGNI<br>FICANT<br>_BIT_R<br>EGISTE<br>R_ACC<br>ESS | _ | - | bBOUN<br>CE_ST<br>EP_[s+<br>1] | | | | bBOUN | CE_THF | RESHOL | D_[s+1] | | | | ı | bPOLA<br>R_IN_[s<br>+1] | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | bLEAST<br>_SIGNI<br>FICANT<br>_BIT_R<br>EGISTE<br>R_ACC<br>ESS | - | - | bBOUN<br>CE_ST<br>EP_[s] | | | | bBOU | NCE_TH | IRESHO | LD_[s] | | | | _ | bPOLA<br>R_IN_[s<br>] | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.3 rPWMTimer\_FILTER\_IN\_[s] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 | bMOST_SIGNIFICAN<br>T_BIT_REGISTER_A<br>CCESS | • | W | | b30 to b29 | Reserved | Keep initial value. | R/W | | b28 | bBOUNCE_STEP_[s<br>+1] | Clock Divider Used by the Bounce Filter of FilterIN [s+e]: 1'b0: PWM_PCLK/8 1'b1: PWM_PCLK/2048 For this bit e:1 (FilterIN 1,11) | R/W | | b27 to b18 | bBOUNCE_THRESH<br>OLD_[s+1] | Configuration of the Bounce Filter of FilterIN [s+e]: 10'd0: Direct (No bounce filter) 10'd1: 1 bounce clock period 10'd2: 2 bounce clock periods 10'dX: X bounce clock periods 10'd1023: 1023 bounce clock periods For these bits e:1 (FilterIN 1,11) | R/W | | b17 | Reserved | Keep initial value. | R/W | | b16 | bPOLAR_IN_[s+1] | Polarity Selection of FilterIN [s+e]: 1'b0: Direct 1'b1: Inverted For this bit e:1 (FilterIN 1,11) | R/W | | b15 | bLEAST_SIGNIFICA<br>NT_BIT_REGISTER_<br>ACCESS | Always read as 0. Writing '1' in this register activates the write enable of the 16 least significant bits of the register for the current access. | W | | b14 to b13 | Reserved | Keep initial value. | R/W | | b12 | bBOUNCE_STEP_[s] | See above bBOUNCE_STEP_[s+1] with e:0 (FilterIN 0,10) | R/W | | b11 to b2 | bBOUNCE_THRESH<br>OLD_[s] | See above bBOUNCE_THRESHOLD_[s+1] with e:0 (FilterIN 0,10) | R/W | | Bit Position | Bit Name | Function | R/W | |--------------|---------------|----------------------------------------------------|-----| | b1 | Reserved | Keep initial value. | R/W | | b0 | bPOLAR_IN_[s] | See above bPOLAR_IN_[s+1] with e:0 (FilterIN 0,10) | R/W | ### 1.4.2 rPWMTimer\_FILTER\_IN\_[s] - Configuration of FilterIN Modules (s = 2, 12) For FilterIN module 2, 12 (For ClockIn) These registers use a specific mask system. **Address:** 4006 8000h + 2h × s Table 1.4 rPWMTimer\_FILTER\_IN\_[s] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 | Reserved | Write with 0. | W | | b30 to b16 | Reserved | Keep initial value. | R/W | | b15 | bLEAST_SIGNIFICA<br>NT_BIT_REGISTER_<br>ACCESS | Always read as 0. Writing '1' in this register activates the write enable of the 16 least significant bits of the register for the current access. | W | | b14 to b13 | Reserved | Keep initial value. | R/W | | b12 | bBOUNCE_STEP_[s] | Clock Divider Used by the Bounce Filter of FilterIN [s]: 1'b0: PWM_PCLK/8 1'b1: PWM_PCLK/2048 (FilterIN 2, 12) | R/W | | b11 to b2 | bBOUNCE_THRESH<br>OLD_[s] | Configuration of the Bounce Filter of FilterIN [s]: 10'd0: Direct (No bounce filter) 10'd1: 1 bounce clock period 10'd2: 2 bounce clock periods 10'dX: X bounce clock periods 10'd1023: 1023 bounce clock periods (FilterIN 2, 12) | R/W | | b1 | Reserved | Keep initial value. | R/W | | b0 | bPOLAR_IN_[s] | Polarity Selection of FilterIN [s]: 1'b0: Direct 1'b1: Inverted (FilterIN 2, 12) | R/W | ## 1.4.3 rPWMTimer\_FORCE\_INPUT\_[n] - Force the Output Value of FilterIN Modules (n = 0..1) For FilterIN module 0..2, 10..12. These registers use a specific mask system. **Address:** 4006 80A0h + 4h × n Table 1.5 rPWMTimer\_FORCE\_INPUT\_[n] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b30 | Reserved | Always read as 0. | R | | b29 | Reserved | Write with 0. | W | | b28 to b27 | Reserved | Keep initial value. | R/W | | b26 | Reserved | Write with 0. | W | | b25 to b24 | Reserved | Keep initial value. | R/W | | b23 | Reserved | Write with 0. | W | | b22 to b21 | Reserved | Keep initial value. | R/W | | b20 | Reserved | Write with 0. | W | | b19 to b18 | Reserved | Keep initial value. | R/W | | b17 | Reserved | Write with 0. | W | | b16 to b15 | Reserved | Keep initial value. | R/W | | b14 | Reserved | Write with 0. | W | | b13 to b12 | Reserved | Keep initial value. | R/W | | b11 | Reserved | Write with 0. | W | | b10 to b9 | Reserved | Keep initial value. | R/W | | b8 | bMASK_SET_RESET<br>_[n*10+2] | Always read as 0. Writing '1' in this register activates the write enable of the bits 7 and 6 of the register for the current access. | W | | b7 to b6 | bFORCE_IN_[n*10+2] | Force Configuration for FilterIN [n*10+e]: 2'b00: Direct, output follows the input. 2'b01: Output is forced to "1". 2'b1X: Output is forced to "0". For these bits e:2 (FilterIN 2, 12) | R/W | | b5 | bMASK_SET_RESET<br>_[n*10+1] | Always read as 0. Writing '1' in this register activates the write enable of the bits 4 and 3 of the register for the current access. | W | | b4 to b3 | bFORCE_IN_[n*10+1] | See above bFORCE_IN_[n*10+2] with e:1 (FilterIN 1, 11) | R/W | | b2 | bMASK_SET_RESET<br>_[n*10] | Always read as 0. Writing '1' in this register activates the write enable of the bits 1 and 0 of the register for the current access. | W | | b1 to b0 | bFORCE_IN_[n*10] | See above bFORCE_IN_[n*10+2] with e:0 (FilterIN 0, 10) | R/W | ## 1.4.4 rPWMTimer\_OUTPUTCTRL\_[n] - Configuration of OutputCtrl Modules (n = 0..3) For OutputCtrl module 0..15. **Address:** 4006 8200h +4h × n | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|----------------------------------|-----|-----|-----|-----|-----------------------------------|-----|-----|----------------------------------|-----|-----|-----|-----|-----------------------------------|-----| | | | bBYPA<br>SS_MO<br>DE_[n*4<br>+3] | | _ | _ | | bINVER<br>TED_S<br>ET_[n*4<br>+3] | _ | _ | bBYPA<br>SS_MO<br>DE_[n*4<br>+2] | | _ | _ | | bINVER<br>TED_S<br>ET_[n*4<br>+2] | _ | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | ı | bBYPA<br>SS_MO<br>DE_[n*4<br>+1] | | - | _ | | bINVER<br>TED_S<br>ET_[n*4<br>+1] | - | _ | bBYPA<br>SS_MO<br>DE_[n*4<br>] | | - | _ | | bINVER<br>TED_S<br>ET_[n*4<br>] | _ | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.6 rPWMTimer\_OUTPUTCTRL\_[n] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 | Reserved | Keep initial value. | R/W | | b30 | bBYPASS_MODE_[n*<br>4+3] | Select OutputCtrl [n*4+e] Mode Should be set to 1. For this bit e:3 (OutputCtrl 3, 7, 11, 15) | R/W | | b29 to b26 | Reserved | Keep initial value. | R/W | | b25 | bINVERTED_SET_[n*<br>4+3] | Select the Polarity of the Input of OutputCtrl [n*4+e]: 1'b0: Direct mode 1'b1: Inverted mode For this bit e:3 (OutputCtrl 3, 7, 11, 15) | R/W | | b24 to b23 | Reserved | Keep initial value. | R/W | | b22 | bBYPASS_MODE_[n*<br>4+2] | See above bBYPASS_MODE_[n*4+3] with e:2 (OutputCtrl 2, 6, 10, 14) | R/W | | b21 to b18 | Reserved | Keep initial value. | R/W | | b17 | bINVERTED_SET_[n*<br>4+2] | See above bINVERTED_SET_[n*4+3] with e:2 (OutputCtrl 2, 6, 10, 14) | R/W | | b16 to b15 | Reserved | Keep initial value. | R/W | | b14 | bBYPASS_MODE_[n*<br>4+1] | See above bBYPASS_MODE_[n*4+3] with e:1 (OutputCtrl 1, 5, 9, 13) | R/W | | b13 to b10 | Reserved | Keep initial value. | R/W | | b9 | bINVERTED_SET_[n*<br>4+1] | See above bINVERTED_SET_[n*4+3] with e:1 (OutputCtrl 1, 5, 9, 13) | R/W | | b8 to b7 | Reserved | Keep initial value. | R/W | | b6 | bBYPASS_MODE_[n*<br>4] | See above bBYPASS_MODE_[n*4+3] with e:0 (OutputCtrl 0, 4, 8, 12) | R/W | | b5 to b2 | Reserved | Keep initial value. | R/W | | b1 | bINVERTED_SET_[n*<br>4] | See above bINVERTED_SET_[n*4+3] with e:0 (OutputCtrl 0, 4, 8, 12) | R/W | | b0 | Reserved | Keep initial value. | R/W | ### 1.4.5 rPWMTimer\_OUTPUTCTRL\_FORCE\_OUT\_0 - Force the Output Value of OutputCtrl Modules Force the output value of OutputCtrl module 0..15. This register uses a specific mask system. The 16 most significant bits are used as mask for the 16 least significant bits representing the data to be written. 4006 8330h Address: Bit b31 b30 b29 b28 b27 b26 b25 b24 b23 b22 b21 b20 b19 b18 b17 b16 bFORCE\_OUT\_MASK Value after reset 0 0 0 0 0 0 0 0 Bit b15 b14 b13 b12 b11 b10 b9 b8 b7 b6 b5 b4 b3 b2 b1 b0 BFORC E\_OUT E\_OUT E\_OUT \_15 14 \_13 \_12 \_11 \_10 \_8 \_6 \_4 \_3 \_0 Value after reset 0 0 0 0 0 0 Table 1.7 rPWMTimer\_OUTPUTCTRL\_FORCE\_OUT\_0 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | bFORCE_OUT_MAS<br>K | Always read as 0. Writing '1' in a bit of this register activates the write enable of the corresponding bit for the current access. | W | | b15 | bFORCE_OUT_15 | Force Output Configuration for OutputCtrl [e]: This bit is W with mask. Write "1" sets output to "1". | W | | | | Write "0" sets output to "0". Write "0" sets output to "0". Write has no effect if the corresponding Mask bit = "0". For this bit e:15 (OutputCtrl 15) | | | b14 | bFORCE_OUT_14 | See above with e:14 (OutputCtrl 14) | W | | b13 | bFORCE_OUT_13 | See above with e:13 (OutputCtrl 13) | W | | b12 | bFORCE_OUT_12 | See above with e:12 (OutputCtrl 12) | W | | b11 | bFORCE_OUT_11 | See above with e:11 (OutputCtrl 11) | W | | b10 | bFORCE_OUT_10 | See above with e:10 (OutputCtrl 10) | W | | b9 | bFORCE_OUT_9 | See above with e:9 (OutputCtrl 9) | W | | b8 | bFORCE_OUT_8 | See above with e:8 (OutputCtrl 8) | W | | b7 | bFORCE_OUT_7 | See above with e:7 (OutputCtrl 7) | W | | b6 | bFORCE_OUT_6 | See above with e:6 (OutputCtrl 6) | W | | b5 | bFORCE_OUT_5 | See above with e:5 (OutputCtrl 5) | W | | b4 | bFORCE_OUT_4 | See above with e:4 (OutputCtrl 4) | W | | b3 | bFORCE_OUT_3 | See above with e:3 (OutputCtrl 3) | W | | b2 | bFORCE_OUT_2 | See above with e:2 (OutputCtrl 2) | W | | b1 | bFORCE_OUT_1 | See above with e:1 (OutputCtrl 1) | W | | b0 | bFORCE_OUT_0 | See above with e:0 (OutputCtrl 0) | W | ## 1.4.6 rPWMTimer\_OUTPUTCTRL\_RELEASE\_OUT – Release the Output Value Forced in OutputCtrl Modules **Address:** 4006 8340h Table 1.8 rPWMTimer\_OUTPUTCTRL\_RELEASE\_OUT Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------|------------------------------------------|-----| | b31 to b16 | Reserved | Write with 0. | W | | b15 | bRELEASE_OUT_15 | Release Force Output for OutputCtrl [e]: | W | | | | Write "0" has no effect. | | | | | Write "1" release output force value. | | | | | Initial output is released. | | | | | For this bit e:15 (OutputCtrl 15) | | | b14 | bRELEASE_OUT_14 | See above with e:14 (OutputCtrl 14) | W | | b13 | bRELEASE_OUT_13 | See above with e:13 (OutputCtrl 13) | W | | b12 | bRELEASE_OUT_12 | See above with e:12 (OutputCtrl 12) | W | | b11 | bRELEASE_OUT_11 | See above with e:11 (OutputCtrl 11) | W | | b10 | bRELEASE_OUT_10 | See above with e:10 (OutputCtrl 10) | W | | b9 | bRELEASE_OUT_9 | See above with e:9 (OutputCtrl 9) | W | | b8 | bRELEASE_OUT_8 | See above with e:8 (OutputCtrl 8) | W | | b7 | bRELEASE_OUT_7 | See above with e:7 (OutputCtrl 7) | W | | b6 | bRELEASE_OUT_6 | See above with e:6 (OutputCtrl 6) | W | | b5 | bRELEASE_OUT_5 | See above with e:5 (OutputCtrl 5) | W | | b4 | bRELEASE_OUT_4 | See above with e:4 (OutputCtrl 4) | W | | b3 | bRELEASE_OUT_3 | See above with e:3 (OutputCtrl 3) | W | | b2 | bRELEASE_OUT_2 | See above with e:2 (OutputCtrl 2) | W | | b1 | bRELEASE_OUT_1 | See above with e:1 (OutputCtrl 1) | W | | b0 | bRELEASE_OUT_0 | See above with e:0 (OutputCtrl 0) | W | ### 1.4.7 rPWMTimer\_EVENT\_MANAGER\_INT\_STATUS – Global Interrupt System Status Address: 4006 8C00h Table 1.9 rPWMTimer\_EVENT\_MANAGER\_INT\_STATUS Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Always read as 0. | R | | b15 | bint_from_hwst<br>ore_or3_store_<br>flag | Interrupt Status from rPWMTimer_HWSTORE_OR3_STORE_FLAG Flags Register This bit is set to "1" by hardware when a not-masked flag is equal to "1". This bit is set to "0" by hardware when all the not-masked flags are equal to "0" or when all the flags are masked. | R | | b14 | Reserved | Always read as 0. | R | | b13 | bINT_FROM_HWST<br>ORE_OR1_STORE_<br>FLAG | Interrupt Status from rPWMTimer_HWSTORE_OR1_STORE_FLAG Flags Register See above bINT_FROM_HWSTORE_OR3_STORE_FLAG | R | | b12 | Reserved | Always read as 0. | R | | b11 | bINT_FROM_PWM_<br>UNDERFLOW | Interrupt Status from rPWMTimer_PWM_MIN_UNDERFLOW Flags Register See above bINT_FROM_HWSTORE_OR3_STORE_FLAG | R | | b10 | bINT_FROM_PWM_<br>OVERFLOW | Interrupt Status from rPWMTimer_PWM_MAX_OVERFLOW Flags Register See above bINT_FROM_HWSTORE_OR3_STORE_FLAG | R | | b9 | bINT_FROM_PWM_<br>CMP1_FLAG | Interrupt Status from rPWMTimer_PWM_CMP1_FLAG Flags Register See above bINT_FROM_HWSTORE_OR3_STORE_FLAG | R | | b8 to b0 | Reserved | Always read as 0. | R | 0 0 Value after reset 0 0 0 0 0 ## 1.4.8 rPWMTimer\_EVENT\_MANAGER\_INT\_MASK – Mask for Global Interrupt System Address: 4006 8C80h Bit b31 b29 b28 b27 b26 b25 b24 b23 b22 b21 b20 b19 b18 b17 b16 b30 Value after reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 b10 b7 b6 Bit b15 b14 b13 b12 b11 b9 b8 b5 b4 b3 b2 b1 b0 bMASK bMASK \_FOR\_ \_FOR\_ bMASK bMASK bMASK \_FOR\_ PWM\_C -HWSTC -wsto \_FOR\_ \_FOR\_ RE\_OR RE\_OR PWM\_U PWM\_ 3\_STO RE\_FL AG 1\_STO RE\_FL AG MP1\_F NDERF OVERF LOW LOW LAG Table 1.10 rPWMTimer\_EVENT\_MANAGER\_INT\_MASK Register Contents 0 0 0 0 0 0 0 | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Always read as 0. | R | | b15 | bMASK_FOR_HWST<br>ORE_OR3_STORE_ | Mask for Interrupt Status from rPWMTimer_HWSTORE_OR3_STORE_FLAG Flags Register | R/W | | | FLAG | 1'b0: Register is masked; flags from this register cannot trigger an interrupt. | | | | | 1'b1: Register is not masked; not-masked flags from this register trigger an interrupt. | | | b14 | Reserved | Keep initial value. | R/W | | b13 | bMASK_FOR_HWST<br>ORE_OR1_STORE_ | Mask for Interrupt Status from rPWMTimer_HWSTORE_OR1_STORE_FLAG Flags Register | R/W | | | FLAG | See above bMASK_FOR_HWSTORE_OR3_STORE_FLAG | | | b12 | Reserved | Keep initial value. | R/W | | b11 | bMASK_FOR_PWM_<br>UNDERFLOW | Mask for Interrupt Status from rPWMTimer_PWM_MIN_UNDERFLOW Flags Register See above bMASK_FOR_HWSTORE_OR3_STORE_FLAG | R/W | | b10 | bMASK_FOR_PWM_<br>OVERFLOW | Mask for Interrupt Status from rPWMTimer_PWM_MAX_OVERFLOW Flags Register See above bMASK_FOR_HWSTORE_OR3_STORE_FLAG | R/W | | b9 | bMASK_FOR_PWM_<br>CMP1_FLAG | Mask for Interrupt Status from rPWMTimer_PWM_CMP1_FLAG Flags Register See above bMASK_FOR_HWSTORE_OR3_STORE_FLAG | R/W | | b8 to b0 | Reserved | Keep initial value. | R/W | ### 1.4.9 rPWMTimer\_PWM\_CMP1\_MASK - Mask for PWM CMP1 Flags Address: 4006 8CC4h Table 1.11 rPWMTimer\_PWM\_CMP1\_MASK Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bPWM_CMP1_MASK<br>_15 | Mask for CMP1 Status Flag of Single Counter [i] from PWM [k] 1'b0: Flag is masked; This flag cannot trigger an interrupt. 1'b1: Flag is not masked; This flag can trigger an interrupt. For this bit i:7 and k:1 (PWM 1: single counter 7) | R/W | | b14 | bPWM_CMP1_MASK<br>_14 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bPWM_CMP1_MASK<br>_13 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bPWM_CMP1_MASK<br>_12 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bPWM_CMP1_MASK<br>_11 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bPWM_CMP1_MASK<br>_10 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bPWM_CMP1_MASK<br>_9 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bPWM_CMP1_MASK<br>_8 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bPWM_CMP1_MASK<br>_7 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bPWM_CMP1_MASK<br>_6 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bPWM_CMP1_MASK<br>_5 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bPWM_CMP1_MASK<br>_4 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bPWM_CMP1_MASK<br>_3 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bPWM_CMP1_MASK<br>_2 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bPWM_CMP1_MASK<br>_1 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | b0 | bPWM_CMP1_MASK<br>_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | #### 1.4.10 rPWMTimer\_PWM\_OVERFLOW\_MASK - Mask for PWM Overflow Flags Address: 4006 8CC8h Table 1.12 rPWMTimer\_PWM\_OVERFLOW\_MASK Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bPWM_OVERFLOW_<br>MASK_7_1 | Mask for Overflow Flag from the Single Counter [i] of PWM [k] 1'b0: Flag is masked; This flag cannot trigger an interrupt. 1'b1: Flag is not masked; This flag can trigger an interrupt. For this bit i:7 and k:1 (PWM 1: single counter 7) | R/W | | b14 | bPWM_OVERFLOW_<br>MASK_6_1 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bPWM_OVERFLOW_<br>MASK_5_1 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bPWM_OVERFLOW_<br>MASK_4_1 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bPWM_OVERFLOW_<br>MASK_3_1 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bPWM_OVERFLOW_<br>MASK_2_1 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bPWM_OVERFLOW_<br>MASK_1_1 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bPWM_OVERFLOW_<br>MASK_0_1 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bPWM_OVERFLOW_<br>MASK_7_0 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bPWM_OVERFLOW_<br>MASK_6_0 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bPWM_OVERFLOW_<br>MASK_5_0 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bPWM_OVERFLOW_<br>MASK_4_0 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bPWM_OVERFLOW_<br>MASK_3_0 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bPWM_OVERFLOW_<br>MASK_2_0 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bPWM_OVERFLOW_<br>MASK_1_0 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | b0 | bPWM_OVERFLOW_<br>MASK_0_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | #### 1.4.11 rPWMTimer\_PWM\_UNDERFLOW\_MASK - Mask for PWM Underflow Flags Address: 4006 8CCCh Table 1.13 rPWMTimer\_PWM\_UNDERFLOW\_MASK Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bPWM_UNDERFLO<br>W_MASK_7_1 | Mask for Underflow Flag from the Single Counter [i] of PWM [k] 1'b0: Flag is masked; This flag cannot trigger an interrupt. 1'b1: Flag is not masked; This flag can trigger an interrupt. For this bit i:7 and k:1 (PWM 1: single counter 7) | R/W | | b14 | bPWM_UNDERFLO<br>W_MASK_6_1 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bPWM_UNDERFLO<br>W_MASK_5_1 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bPWM_UNDERFLO<br>W_MASK_4_1 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bPWM_UNDERFLO<br>W_MASK_3_1 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bPWM_UNDERFLO<br>W_MASK_2_1 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bPWM_UNDERFLO<br>W_MASK_1_1 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bPWM_UNDERFLO<br>W_MASK_0_1 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bPWM_UNDERFLO<br>W_MASK_7_0 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bPWM_UNDERFLO<br>W_MASK_6_0 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bPWM_UNDERFLO<br>W_MASK_5_0 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bPWM_UNDERFLO<br>W_MASK_4_0 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bPWM_UNDERFLO<br>W_MASK_3_0 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bPWM_UNDERFLO<br>W_MASK_2_0 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bPWM_UNDERFLO<br>W_MASK_1_0 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | b0 | bPWM_UNDERFLO<br>W_MASK_0_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | ## 1.4.12 rPWMTimer\_HWSTORE\_OR[r]\_STORE\_MASK - Mask for PWM OR[r] Store Trigger Flags (r = 1, 3) **Address:** 4006 8CD0h + 4h × r | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-------|---------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | | | _ | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | bOR[r]_ | | | | | | | | | | | | | | | | | STORE | | _MASK | | _15 | _14 | _13 | _12 | _11 | _10 | _9 | _8_ | _7 | _6 | _5 | _4 | _3 | _2 | _1 | _0 | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Fable 1.14 rPWMTimer\_HWSTORE\_OR[r]\_STORE\_MASK Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bOR[r]_STORE_MAS<br>K_15 | Mask for OR[r] Store Trigger Flag from the Single Counter [i] from PWM [k] 1'b0: Flag is masked; This flag cannot trigger an interrupt. 1'b1: Flag is not masked; This flag can trigger an interrupt. For this bit i:7 and k:1 (PWM 1: single counter 7) | R/W | | b14 | bOR[r]_STORE_MAS<br>K_14 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bOR[r]_STORE_MAS<br>K_13 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bOR[r]_STORE_MAS<br>K_12 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bOR[r]_STORE_MAS<br>K_11 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bOR[r]_STORE_MAS<br>K_10 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bOR[r]_STORE_MAS<br>K_9 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bOR[r]_STORE_MAS<br>K_8 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bOR[r]_STORE_MAS<br>K_7 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bOR[r]_STORE_MAS<br>K_6 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bOR[r]_STORE_MAS<br>K_5 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bOR[r]_STORE_MAS<br>K_4 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bOR[r]_STORE_MAS<br>K_3 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bOR[r]_STORE_MAS<br>K_2 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bOR[r]_STORE_MAS<br>K_1 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | b0 | bOR[r]_STORE_MAS<br>K_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | ## 1.4.13 rPWMTimer\_PWM\_MODE\_[k] - Management of the Timebase Mode (k = 0..1) **Address:** 4006 9000h + 400h × k | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-------|----------------------------------|--------|-------|-------------------------------|-------|--------|-------------------------|-------------------------------|----------------------------------|--------|--------------------------------------------------|-------------------------------|-------|--------|-------------------------| | | | bPWM_<br>CASCA<br>DED_M<br>ODE_7 | | LE_CO | bPWM_<br>RANGE<br>DMODE<br>_6 | | R_SING | MASTE<br>GLE_CO<br>ER_6 | bPWM_<br>RANGE<br>DMODE<br>_5 | bPWM_<br>CASCA<br>DED_M<br>ODE_5 | R_SING | INIASIE | bPWM_<br>RANGE<br>DMODE<br>_4 | CASCA | R_SING | MASTE<br>SLE_CO<br>ER_4 | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | DMODE | 0 4 0 0 7 | K_SING | LE_CO | bPWM_<br>RANGE<br>DMODE<br>_2 | CASCA | R_SING | MASIE | KANGE | bPWM_<br>CASCA<br>DED_M<br>ODE_1 | - | bPWM_<br>MASTE<br>R_SING<br>LE_CO<br>UNTER<br>_1 | RANGE<br>DMODE | | _ | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.15 rPWMTimer\_PWM\_MODE\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------------|---------------------------------------------------------------------------------------------------|--------| | b31 | bPWM_RANGEDMO<br>DE_7 | Counting Mode of the Single Counter 7 of PWM [k]: 1'b0: Free running mode: Max value is 16'hFFFF. | R/W | | | 52_1 | 1'b1: Ranged mode: Max value is determined by an option register 0. | | | b30 | | Functional Mode of the Single Counter 7 of PWM [k]: | R/W | | | MODE_7 | 1'b0: Stand alone or first element of cascaded counters. | | | | | 1'b1: Cascaded with previous counter, cascaded logic is enabled. | | | b29 to b28 | bPWM_MASTER_SI<br>NGLE_COUNTER_7 | Configuration of the Master Counter Feature of the Single Counter 7 of PWM [k]: | R/W | | | NGLE_COUNTER_7 | 2'b00: Disabled | | | | | 2'b01: Single counter 6 is the master counter. 2'b10: Single counter 5 is the master counter. | | | | | 2'b11: Single counter 4 is the master counter. | | | b27 | bPWM RANGEDMO | Counting Mode of the Single Counter 6 of PWM [k]: | R/W | | 021 | DE_6 | See above bPWM_RANGEDMODE_7 | IX/ VV | | b26 | bPWM_CASCADED_ | Functional Mode of the Single Counter 6 of PWM [k]: | R/W | | | MODE_6 | See above bPWM_CASCADED_MODE_7 | | | b25 to b24 | bPWM_MASTER_SI<br>NGLE_COUNTER_6 | Configuration of the Master Counter Feature of the Single Counter 6 of PWM [k]: 2'b00: Disabled | R/W | | | | 2'b01: Single counter 5 is the master counter. | | | | | 2'b10: Single counter 4 is the master counter. | | | | | 2'b11: Single counter 3 is the master counter. | | | b23 | bPWM_RANGEDMO | Counting Mode of the Single Counter 5 of PWM [k]: | R/W | | | DE_5 | See above bPWM_RANGEDMODE_7 | | | b22 | bPWM_CASCADED_ | Functional Mode of the Single Counter 5 of PWM [k]: | R/W | | | MODE_5 | See above bPWM_CASCADED_MODE_7 | | | b21 to b20 | bPWM_MASTER_SI<br>NGLE_COUNTER_5 | Configuration of the Master Counter Feature of the Single Counter 5 of PWM [k]: 2'b00: Disabled | R/W | | | | 2'b01: Single counter 4 is the master counter. | | | | | 2'b10: Single counter 3 is the master counter. | | | | | 2'b11: Single counter 2 is the master counter. | | | b19 | bPWM_RANGEDMO | Counting Mode of the Single Counter 4 of PWM [k]: | R/W | | | DE_4 | See above bPWM_RANGEDMODE_7 | | | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b18 | bPWM_CASCADED_<br>MODE_4 | Functional Mode of the Single Counter 4 of PWM [k]: See above bPWM_CASCADED_MODE_7 | R/W | | b17 to b16 | bPWM_MASTER_SI<br>NGLE_COUNTER_4 | Configuration of the Master Counter Feature of the Single Counter 4 of PWM [k]: 2'b00: Disabled 2'b01: Single counter 3 is the master counter. 2'b10: Single counter 2 is the master counter. 2'b11: Single counter 1 is the master counter. | R/W | | b15 | bPWM_RANGEDMO<br>DE_3 | Counting Mode of the Single Counter 3 of PWM [k]: See above bPWM_RANGEDMODE_7 | R/W | | b14 | bPWM_CASCADED_<br>MODE_3 | Functional Mode of the Single Counter 3 of PWM [k]: See above bPWM_CASCADED_MODE_7 | R/W | | b13 to b12 | bPWM_MASTER_SI<br>NGLE_COUNTER_3 | Configuration of the Master Counter Feature of the Single Counter 3 of PWM [k]: 2'b00: Disabled 2'b01: Single counter 2 is the master counter. 2'b10: Single counter 1 is the master counter. 2'b11: Single counter 0 is the master counter. | R/W | | b11 | bPWM_RANGEDMO<br>DE_2 | Counting Mode of the Single Counter 2 of PWM [k]: See above bPWM_RANGEDMODE_7 | R/W | | b10 | bPWM_CASCADED_<br>MODE_2 | Functional Mode of the Single Counter 2 of PWM [k]: See above bPWM_CASCADED_MODE_7 | R/W | | b9 to b8 | bPWM_MASTER_SI<br>NGLE_COUNTER_2 | Configuration of the Master Counter Feature of the Single Counter 2 of PWM [k]: 2'b00: Disabled 2'b01: Single counter 1 is the master counter. 2'b10: Single counter 0 is the master counter. 2'b11: Reserved | R/W | | b7 | bPWM_RANGEDMO<br>DE_1 | Counting Mode of the Single Counter 1 of PWM [k]: See above bPWM_RANGEDMODE_7 | R/W | | b6 | bPWM_CASCADED_<br>MODE_1 | Functional Mode of the Single Counter 1 of PWM [k]: See above bPWM_CASCADED_MODE_7 | R/W | | b5 | Reserved | Always read as 0. | R | | b4 | bPWM_MASTER_SI<br>NGLE_COUNTER_1 | Configuration of the Master Counter Feature of the Single Counter 1 of PWM [k]: 1'b0: Disabled 1'b1: Single counter 0 is the master counter. | R/W | | b3 | bPWM_RANGEDMO<br>DE_0 | Counting Mode of the Single Counter 0 of PWM [k]: See above bPWM_RANGEDMODE_7 | R/W | | b2 to b0 | Reserved | Keep initial value. | R/W | | | | | | #### rPWMTimer\_PWM\_CLOCK\_[q]\_[k] - Configuration of the Clock Input in the 1.4.14 PWM Modules (q = 0..1, k = 0..1) **Address:** $4006\ 9030h + 400h \times k + 4h \times q$ | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|----------------|-----|-------|-------------|---------|-----|-----|-----|----------------|-----|-------|-------------|----------| | | _ | - | | _CLOCK<br>4+3] | _ | bMUXE | DCLOCK<br>] | _[q*4+3 | _ | _ | _ | _CLOCK<br>4+2] | _ | bMUXE | DCLOCK<br>] | (_[q*4+2 | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | _ | - | | _CLOCK<br>4+1] | - | bMUXE | DCLOCK<br>] | _[q*4+1 | _ | _ | | _CLOCK<br> *4] | _ | bMUXE | DCLOC | K_[q*4] | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Table 1.16 | rPWMTimer_PWM_ | _CLOCK_[q]_[k] Register Contents | | |--------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Bit Position | Bit Name | Function | R/W | | b31 to b30 | Reserved | Always read as 0. | R | | b29 to b28 | bEDGE_CLOCK_[q*4<br>+3] | Clock Edge Detector Configuration of the Clock Input [q*4+e] in PWM [k]: 2'b00: Direct, output follows the input. 2'b01: Pulse on input rising edge. 2'b10: Pulse on input falling edge. 2'b11: Pulse on both input rising and falling edge. For these bits e:3 (single counter 3, 7) | R/W | | b27 | Reserved | Always read as 0. | R | | b26 to b24 | bMUXEDCLOCK_[q*<br>4+3] | Clock Multiplexer of the Clock Input [q*4+e] in PWM [k]: 3'b000: Mux output = 1 (PWM_PCLK) 3'b001: Mux output = ClockIn.[k] 3'b110: Mux output = Block_Clock.0.[k] 3'b111: Mux output = Block_Clock.1.[k] Others: Reserved For these bits e:3 (single counter 3, 7) | R/W | | b23 to b22 | Reserved | Always read as 0. | R | | b21 to b20 | bEDGE_CLOCK_[q*4<br>+2] | See above bEDGE_CLOCK_[q*4+3] with e:2 (single counter 2, 6) | R/W | | b19 | Reserved | Always read as 0. | R | | b18 to b16 | bMUXEDCLOCK_[q*<br>4+2] | See above bMUXEDCLOCK_[q*4+3] with e:2 (single counter 2, 6) | R/W | | b15 to b14 | Reserved | Always read as 0. | R | | b13 to b12 | bEDGE_CLOCK_[q*4<br>+1] | See above bEDGE_CLOCK_[q*4+3] with e:1 (single counter 1, 5) | R/W | | b11 | Reserved | Always read as 0. | R | | b10 to b8 | bMUXEDCLOCK_[q*<br>4+1] | See above bMUXEDCLOCK_[q*4+3] with e:1 (single counter 1, 5) | R/W | | b7 to b6 | Reserved | Always read as 0. | R | | b5 to b4 | bEDGE_CLOCK_[q*4<br>] | See above bEDGE_CLOCK_[q*4+3] with e:0 (single counter 0, 4) | R/W | | b3 | Reserved | Always read as 0. | R | | b2 to b0 | bMUXEDCLOCK_[q*<br>4] | See above bMUXEDCLOCK_[q*4+3] with e:0 (single counter 0, 4) | R/W | ## 1.4.15 rPWMTimer\_PWM\_UPDOWN\_[d]\_[k] - Configuration of the Up/Down Input in the PWM Modules (d = 0..3, k = 0..1) **Address:** 4006 9040h + 400h × k + 4h × d | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----------------|-----------------|---------------------------|-----|-----|-----|-----|-----|-----|-------------------------|-----|-----|-----|-----|-----|-----| | | bUPDO\<br>DE_[c | NN_MO<br>l*2+1] | bORED<br>DOWN_<br>[d*2+1] | - | - | ı | | _ | | bORED<br>UP_[d*2<br>+1] | _ | - | ı | | _ | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | bUPDO\<br>DE_ | MN_MO | bORED<br>DOWN_<br>[d*2] | _ | - | _ | | _ | | bORED<br>UP_[d*2<br>] | _ | - | _ | | _ | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.17 rPWMTimer\_PWM\_UPDOWN\_[d]\_[k] Register Contents | Table 1.17 | rPWM1imer_PWM | _UPDOWN_[d]_[k] Register Contents | | |--------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Bit Position | Bit Name | Function | R/W | | b31 to b30 | bUPDOWN_MODE_[<br>d*2+1] | Up/Down Mode of Up/Down Input [d*2+e] in PWM [k]: 2'b00: Set/Reset mode: Set by "Set signal", Reset by "Reset signal". 2'b01: Reserved 2'b10: Bypass mode: Up/Down = "Set signal" 2'b11: Bypass mode: Up/Down = Inverted "Reset signal" Refer to Section 1.5.6.2(1)(b), Up/Down Input for Set signal and Reset signal. For these bits e:1 (single counter 1, 3, 5, 7) | R/W | | b29 | bOREDDOWN_[d*2+<br>1] | MAX Detection Input for "Reset signal" of Up/Down Input [d*2+e] in PWM [k]: 1'b0: Mux output = 0 1'b1: Mux output = MAX.[d*2+e].in For this bit e:1 (single counter 1, 3, 5, 7) | R/W | | b28 to b27 | Reserved | Keep initial value. | R/W | | b26 | Reserved | Always read as 0. | R | | b25 to b23 | Reserved | Keep initial value. | R/W | | b22 | bOREDUP_[d*2+1] | MIN Detection Input for "Set signal" of Up/Down Input [d*2+e] in PWM [k]: 1'b0: Mux output = 0 1'b1: Mux output = MIN.[d*2+e].in For this bit e:1 (single counter 1, 3, 5, 7) | R/W | | b21 to b20 | Reserved | Keep initial value. | R/W | | b19 | Reserved | Always read as 0. | R | | b18 to b16 | Reserved | Keep initial value. | R/W | | b15 to b14 | bUPDOWN_MODE_[<br>d*2] | See above bUPDOWN_MODE_[d*2+1] with e:0 (single counter 0, 2, 4, 6) | R/W | | b13 | bOREDDOWN_[d*2] | See above bOREDDOWN_[d*2+1] with e:0 (single counter 0, 2, 4, 6). | R/W | | b12 to b11 | Reserved | Keep initial value. | R/W | | b10 | Reserved | Always read as 0. | R | | b9 to b7 | Reserved | Keep initial value. | R/W | | b6 | bOREDUP_[d*2] | See above bOREDUP_[d*2+1] with e:0 (single counter 0, 2, 4, 6). | R/W | | b5 to b4 | Reserved | Keep initial value. | R/W | | b3 | Reserved | Always read as 0. | R | | b2 to b0 | Reserved | Keep initial value. | R/W | | | | | | ## 1.4.16 rPWMTimer\_PWM\_TRIG0\_[k] - Configuration of the Trig0 Input in the PWM Modules (k = 0..1) Address: 4006 9070h + 400h × k Table 1.18 rPWMTimer\_PWM\_TRIG0\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------|---------------------------------------------------|-----| | b31 | Reserved | Always read as 0. | R | | b30 to b28 | bTRIG0_7 | Trig0 Input of the Single Counter [i] in PWM [k]: | R/W | | | | 3'b000: Mux output = 0 | | | | | 3'b001: Mux output = Trig0.[i] | | | | | Others: Reserved | | | | | For these bits i:7 | | | b27 | Reserved | Always read as 0. | R | | b26 to b24 | bTRIG0_6 | See above with i:6 | R/W | | b23 | Reserved | Always read as 0. | R | | b22 to b20 | bTRIG0_5 | See above with i:5 | R/W | | b19 | Reserved | Always read as 0. | R | | b18 to b16 | bTRIG0_4 | See above with i:4 | R/W | | b15 | Reserved | Always read as 0. | R | | b14 to b12 | bTRIG0_3 | See above with i:3 | R/W | | b11 | Reserved | Always read as 0. | R | | b10 to b8 | bTRIG0_2 | See above with i:2 | R/W | | b7 | Reserved | Always read as 0. | R | | b6 to b4 | bTRIG0_1 | See above with i:1 | R/W | | b3 | Reserved | Always read as 0. | R | | b2 to b0 | bTRIG0_0 | See above with i:0 | R/W | ## 1.4.17 rPWMTimer\_PWM\_TRIG1\_[k] - Configuration of the Trig1 Input in the PWM Modules (k = 0..1) Address: 4006 9080h + 400h x k Table 1.19 rPWMTimer\_PWM\_TRIG1\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------|---------------------------------------------------|-----| | b31 | Reserved | Always read as 0. | R | | b30 to b28 | bTRIG1_7 | Trig1 Input of the Single Counter [i] in PWM [k]: | R/W | | | | 3'b000: Mux output = 0 | | | | | 3'b001: Mux output = Trig1.[i] | | | | | Others: Reserved | | | | | For these bits i:7 | | | b27 | Reserved | Always read as 0. | R | | b26 to b24 | bTRIG1_6 | See above with i:6 | R/W | | b23 | Reserved | Always read as 0. | R | | b22 to b20 | bTRIG1_5 | See above with i:5 | R/W | | b19 | Reserved | Always read as 0. | R | | b18 to b16 | bTRIG1_4 | See above with i:4 | R/W | | b15 | Reserved | Always read as 0. | R | | b14 to b12 | bTRIG1_3 | See above with i:3 | R/W | | b11 | Reserved | Always read as 0. | R | | b10 to b8 | bTRIG1_2 | See above with i:2 | R/W | | b7 | Reserved | Always read as 0. | R | | b6 to b4 | bTRIG1_1 | See above with i:1 | R/W | | b3 | Reserved | Always read as 0. | R | | b2 to b0 | bTRIG1_0 | See above with i:0 | R/W | ## 1.4.18 rPWMTimer\_PWM\_OUTPUTGEN[d]\_[k] - Configuration of the Outputs Generator in the PWM Modules (d = 0..3, k = 0..1) **Address:** 4006 90C0h + 400h × k + 4h × d | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-----|-----|----------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | _ | | | _ | | bCMP1_<br>ED_MO<br>+ | | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | | _ | | bCMP1_<br>ED_MO | | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.20 rPWMTimer\_PWM\_OUTPUTGEN[d]\_[k] Register Contents | Table 1.20 | rPWMTimer_PWM | _OUTPUTGEN[d]_[k] Register Contents | | |--------------|--------------------------------|----------------------------------------------------------------------------------------------|-----| | Bit Position | Bit Name | Function | R/W | | b31 to b29 | Reserved | Always read as 0. | R | | b28 to b26 | Reserved | Keep initial value. | R/W | | b25 to b24 | bCMP1_STOPPED_<br>MODE_[d*2+1] | The Output CMP1 of the Single Counter [d*2+e] in PWM [k], When Count Enable Is Disable State | R/W | | | | 2'b00: Reset: 1'b0 | | | | | 2'b01: Set: 1'b1 | | | | | Others: Reserved | | | | | For these bits e:1 (single counter 1, 3, 5, 7) | | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b10 | Reserved | Keep initial value. | R/W | | b9 to b8 | bCMP1_STOPPED_<br>MODE_[d*2] | See above bCMP1_STOPPED_MODE_[d*2+1] with e:0 (single counter 0, 2, 4, 6) | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.19 rPWMTimer\_PWM\_BLOCK\_CLOCK\_[k] - Configuration of the Block\_Clock in the PWM Module (k = 0..1) Any write access to this register restart the prescaler system. **Address:** 4006 90E0h + 400h × k Table 1.21 rPWMTimer\_PWM\_BLOCK\_CLOCK\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b26 | Reserved | Always read as 0. | R | | b25 to b16 | bPWM_CLOCK_PRE<br>SCALER_1 | Clock Divider for the Block_Clock [e] Prescaler System in PWM [k]: 10'd0: PWM_PCLK/2 10'd1: PWM_PCLK/4 10'd2: PWM_PCLK/6 10'dX: PWM_PCLK/((X+1) × 2) 10'd1023: PWM_PCLK/2048 For these bits e:1 | R/W | | b15 to b10 | Reserved | Always read as 0. | R | | b9 to b0 | bPWM_CLOCK_PRE<br>SCALER_0 | See above with e:0 | R/W | ## 1.4.20 rPWMTimer\_TIMEBASE\_[i]\_[k] - Current Counter Value of the 16bits Timebase (i = 0..7, k = 0..1) Address: 4006 9100h + 400h × k + 4h × i Table 1.22 rPWMTimer\_TIMEBASE\_[i]\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|----------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Always read as 0. | R | | b15 to b0 | bTIMEBASE_COUNT<br>_[i]_[k] | Current Value of the Timebase Counter in the Single Counter [i] of PWM [k] | R/W | ## 1.4.21 rPWMTimer\_TIMEBASE\_[n\*2][n\*2+1]\_[k] - Current Counter Value of the 32bits Cascaded Timebase (n = 0..3, k = 0..1) **Address:** 4006 9120h + 400h × k + 4h × n | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |------------------------|-----|-----|-----|-----|-----|-----|--------|--------|---------|-----------|-----|-----|-----|-----|-----|-----| | | | | | | | | bTIMEB | ASE_CC | OUNT_[n | *2+1]_[k] | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | bTIME | BASE_C | OUNT_[ | n*2]_[k] | | | | | | | | L<br>Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.23 rPWMTimer\_TIMEBASE\_[n\*2][n\*2+1]\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | bTIMEBASE_COUNT<br>_[n*2+1]_[k] | Current Value of the Timebase Counter in the Single Counter $[n^*2+e]$ of PWM $[k]$ For these bits e:1 (single counter 1, 3, 5, 7) | R/W | | b15 to b0 | bTIMEBASE_COUNT<br>_[n*2]_[k] | See above with e:0 (single counter 0, 2, 4, 6) | R/W | ### 1.4.22 rPWMTimer\_TIMEBASE\_[(n+1)\*2-1][(n+1)\*2]\_[k] - Current Counter Value of the 32bits Cascaded Timebase (n = 0..2, k = 0..1) **Address:** 4006 9130h + 400h × k + 4h × n | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-----|-----|--------|--------|----------|-----------|-----|-----|-----|-----|-----|-----| | | | | | | | b | TIMEBA | SE_COL | INT_[(n+ | 1)*2-0]_[ | [k] | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | b | TIMEBA | SE_COL | INT_[(n+ | 1)*2-1]_[ | [k] | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.24 rPWMTimer\_TIMEBASE\_[(n+1)\*2-1][(n+1)\*2]\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | bTIMEBASE_COUNT<br>_[(n+1)*2-0]_[k] | Current Value of the Timebase Counter in the Single Counter [(n+1)*2-e] of PWM [k] For these bits e:0 (single counter 2, 4, 6) | R/W | | b15 to b0 | bTIMEBASE_COUNT<br>_[(n+1)*2-1]_[k] | See above with e:1 (single counter 1, 3, 5) | R/W | #### 1.4.23 rPWMTimer\_SCALEVALUE\_[i]\_[k] - Cascade Value Setting (i = 0..7, k = 0..1) **Address:** $4006\ 9140h + 400h \times k + 4h \times i$ | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|--------|----------|------|-----|-----| | | | | | | | | | _ | _ | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | - | _ | | | | | | bS | CALEVA | LUE_[i]_ | _[k] | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Table 1.25 rPWMTimer\_SCALEVALUE\_[i]\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b8 | Reserved | Always read as 0. | R | | b7 to b0 | bSCALEVALUE_[i]_[k<br>] | Cascade Value of the Timebase Counter in the Single Counter [i] of PWM [k]. Caution) If the cascaded logic in the single counter [i] of PWM [k] is enable (rPWMTimer_PWM_MODE_[k].bPWM_CASCADED_MODE_[i] = 1), these bits should be set to 8'h00. In other cases, these bits should be set to 8'h01. | R/W | ## 1.4.24 rPWMTimer\_TIMEBASE\_MUX\_[q]\_[k] - Configuration of the Compare/Capture System Input Mux Table (q = 0..1, k = 0..1) **Address:** 4006 91A0h+ 400h × k + 4h × q | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-----|-----|----------------|-------------------------------------------|-----|-----|-----|-----|-----|-----|----------------|-------------------------------------| | | - | _ | | - | _ | | ASE_M<br>UX_OR | bTIMEB<br>ASE_M<br>UX_OR<br>0_[q*4+<br>3] | - | _ | | - | _ | | ASE_M<br>UX_OR | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | _ | _ | | _ | _ | | ASE_M<br>UX_OR | bTIMEB<br>ASE_M<br>UX_OR<br>0_[q*4+<br>1] | - | _ | | - | _ | | ASE_M<br>UX_OR | bTIMEB<br>ASE_M<br>UX_OR<br>0_[q*4] | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.26 rPWMTimer\_TIMEBASE\_MUX\_[q]\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b30 | Reserved | Always read as 0. | R | | b29 to b26 | Reserved | Keep initial value. | R/W | | b25 | bTIMEBASE_MUX_O<br>R2_[q*4+3] | Enable Buffer Transfer to OR2 in the Single Counter [q*4+e]:<br>Should be set to 1.<br>For this bit e:3 (single counter 3, 7) | R/W | | b24 | bTIMEBASE_MUX_O<br>R0_[q*4+3] | Enable Buffer Transfer to OR0 in the Single Counter [q*4+e]:<br>Should be set to 1.<br>For this bit e:3 (single counter 3, 7) | R/W | | b23 to b22 | Reserved | Always read as 0. | R | | b21 to b18 | Reserved | Keep initial value. | R/W | | b17 | bTIMEBASE_MUX_O<br>R2_[q*4+2] | See above bTIMEBASE_MUX_OR2_[q*4+3] with e:2 (single counter 2, 6) | R/W | | b16 | bTIMEBASE_MUX_O<br>R0_[q*4+2] | See above bTIMEBASE_MUX_OR0_[q*4+3] with e:2 (single counter 2, 6) | R/W | | b15 to b14 | Reserved | Always read as 0. | R | | b13 to b10 | Reserved | Keep initial value. | R/W | | b9 | bTIMEBASE_MUX_O<br>R2_[q*4+1] | See above bTIMEBASE_MUX_OR2_[q*4+3] with e:1 (single counter 1, 5) | R/W | | b8 | bTIMEBASE_MUX_O<br>R0_[q*4+1] | See above bTIMEBASE_MUX_OR0_[q*4+3] with e:1 (single counter 1, 5) | R/W | | b7 to b6 | Reserved | Always read as 0. | R | | b5 to b2 | Reserved | Keep initial value. | R/W | | b1 | bTIMEBASE_MUX_O<br>R2_[q*4] | See above bTIMEBASE_MUX_OR2_[q*4+3] with e:0 (single counter 0, 4) | R/W | | b0 | bTIMEBASE_MUX_O<br>R0_[q*4] | See above bTIMEBASE_MUX_OR0_[q*4+3] with e:0 (single counter 0, 4) | R/W | ### 1.4.25 rPWMTimer\_HWSTORE\_CONF\_[i]\_[k] - Configuration of the Hardware Store Trigger System in the PWM Modules (i = 0..7, k = 0..1) **Address:** 4006 91B0h+ 400h × k + 4h × i | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----------------------------------|-----|-----|-----|-----| | | _ | | _ | | | _ | | | _ | _ | | bHWST<br>ORE_S<br>YNC_T<br>RIG_2 | | _ | _ | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | _ | _ | _ | _ | | _ | _ | | | _ | | bHWST<br>ORE_S<br>YNC_T<br>RIG_0 | | _ | _ | | | Value after reset | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Table 1.27 rPWMTimer\_HWSTORE\_CONF\_[i]\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------|-----| | b31 | Reserved | Keep initial value. | R/W | | b30 to b28 | Reserved | Always read as 0. | R | | b27 to b25 | Reserved | Keep initial value. | R/W | | b24 to b21 | Reserved | Always read as 0. | R | | b20 | bHWSTORE_SYNC_<br>TRIG_2 | Enable or Disable the Store Trigger Resynchronization System for Option Register OR2 in the Single Counter [i] of PWM [k]: | R/W | | | | 1'b0: No resynchronization | | | | | 1'b1: Synchronous with Timebase's clock | | | | | Set to 0 when transferring the capture value, otherwise set to 1. | | | b19 to b16 | Reserved | Keep initial value. | R/W | | b15 to b14 | Reserved | Always read as 0. | R | | b13 | Reserved | Keep initial value. | R/W | | b12 | Reserved | Always read as 0. | R | | b11 to b8 | Reserved | Keep initial value. | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 | bHWSTORE_SYNC_<br>TRIG_0 | Enable or Disable the Store Trigger Resynchronization System for Option Register OR0 in the Single Counter [i] of PWM [k]: | R/W | | | | 1'b0: No resynchronization | | | | | 1'b1: Synchronous with Timebase's clock | | | | | Set to 0 when transferring the capture value, otherwise set to 1. | | | b3 to b0 | Reserved | Keep initial value. | R/W | # 1.4.26 rPWMTimer\_HWSTORE\_MUX\_[i]\_[k] - Multiplexers Configuration of the Hardware Store Trigger System in the PWM Modules (i = 0..7, k = 0..1) **Address:** 4006 91D0h + 400h × k + 4h × i | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-------|----------------------|------|--------|---------|----------------------|-----|---------------|-----|-----------------------|-----|---------------|-------|-----------------| | | | - | _ | | bHWS | TORE_T | RIG2_GI | ENSYS | | ORE_E<br>_OR3 | | ORE_E<br>_OR2 | | ORE_E<br>_OR1 | | ORE_E<br>_OR0 | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | _ | _ | UXED_ | ORE_M<br>TRIG_O<br>3 | | _ | UXED_ | ORE_M<br>TRIG_O<br>2 | | _ | | ORE_M<br>TRIG_O<br>:1 | | _ | UXED_ | ORE_M<br>TRIG_O | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.28 rPWMTimer\_HWSTORE\_MUX\_[i]\_[k] Register Contents | Table 1.28 | IFWWITHHEI_HWSI | ORE_MUX_[I]_[K] Register Contents | | |--------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Bit Position | Bit Name | Function | R/W | | b31 to b28 | Reserved | Always read as 0. | R | | b27 to b24 | bHWSTORE_TRIG2_<br>GENSYS | Trig2 Generation System Configuration in the Single Counter [i] of PWM [k]: 4'b0000: Trig2 = Reserved 4'b0001: Trig2 = MIN.i.in 4'b0010: Trig2 = MAX.i.in 4'b0011: Trig2 = MAX.i.in or MIN.i.in Others: Trig2 = Reserved | R/W | | b23 to b22 | bHWSTORE_EDGE_<br>OR3 | Input Trigger Multiplexer Edge Detector Configuration for Option Register OR[r] in the Single Counter [i] of PWM [k]: 2'b00: Direct, output follows the input 2'b01: Pulse on input rising edge 2'b10: Pulse on input falling edge 2'b11: Pulse on both input rising and falling edge For these bits r:3 | R/W | | b21 to b20 | bHWSTORE_EDGE_<br>OR2 | See above bHWSTORE_EDGE_OR3 with r:2 | R/W | | b19 to b18 | bHWSTORE_EDGE_<br>OR1 | See above bHWSTORE_EDGE_OR3 with r:1 | R/W | | b17 to b16 | bHWSTORE_EDGE_<br>OR0 | See above bHWSTORE_EDGE_OR3 with r:0 | R/W | | b15 to b14 | Reserved | Always read as 0. | R | | b13 to b12 | bHWSTORE_MUXED<br>_TRIG_OR3 | Input Trigger Multiplexer Configuration for Option Register OR[r] in the Single Counter [i] of the PWM [k]: 2'b00: Mux output = 0 2'b01: Mux output = Trig0 2'b10: Mux output = Trig1 2'b11: Mux output = Trig2 For these bits r:3 | R/W | | b11 to b10 | Reserved | Always read as 0. | R | | b9 to b8 | bHWSTORE_MUXED<br>_TRIG_OR2 | See above bHWSTORE_MUXED_TRIG_OR3 with r:2 | R/W | | b7 to b6 | Reserved | Always read as 0. | R | | b5 to b4 | bHWSTORE_MUXED<br>_TRIG_OR1 | See above bHWSTORE_MUXED_TRIG_OR3 with r:1 | R/W | | b3 to b2 | Reserved | Always read as 0. | R | | b1 to b0 | bHWSTORE_MUXED<br>_TRIG_OR0 | See above bHWSTORE_MUXED_TRIG_OR3 with r:0 | R/W | ### 1.4.27 rPWMTimer\_HWSTORE\_LOCK\_[k] – Lock or Read Lock Status of the Option Registers in the PWM Modules (k = 0..1) **Address:** 4006 91F0h + 400h × k | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|----------------| | | | - | bHWST | - | - | - | - | - | - | | - | - | | - | - | | | | R3_LO | R2_LO | R1_LO | R0_LO | R3_LO | R2_LO | R1_LO | R0_LO | R3_LO | R2_LO | R1_LO | R0_LO | R3_LO | R2_LO | R1_LO | ORE_O<br>R0_LO | | | CK_7 | CK_7 | CK_7 | CK_7 | CK_6 | CK_6 | CK_6 | CK_6 | CK_5 | CK_5 | CK_5 | CK_5 | CK_4 | CK_4 | CK_4 | CK_4 | | Value after reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | bHWST | | ORE_O | | R3_LO | R2_LO | R1_LO | R0_LO | R3_LO | R2_LO | R1_LO | R0_LO | R3_LO | R2_LO | R1_LO | R0_LO | R3_LO | R2_LO | R1_LO | R0_LO | | | CK_3 | CK_3 | CK_3 | CK_3 | CK_2 | CK_2 | CK_2 | CK_2 | CK_1 | CK_1 | CK_1 | CK_1 | CK_0 | CK_0 | CK_0 | CK_0 | | Value after reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Table 1.29 rPWMTimer\_HWSTORE\_LOCK\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 | bHWSTORE_OR3_L<br>OCK_7 | Lock System Status of the Option Register OR[r] in the Single Counter [i]: Read status: 1'b0: Option register is not locked. 1'b1: Option register is locked. Write: Writing "1" will lock the option register. Writing "0" has no effect. For this bit i:7 and r:3 (single counter 7: option register OR3) Refer to Section 1.4.28, rPWMTimer_HWSTORE_UNLOCK_[k] - Unlock the Option Registers in the PWM Modules (k = 01) for registers details. | R/W | | b30 | bHWSTORE_OR2_L<br>OCK_7 | See above with i:7 and r:2 (single counter 7: option register OR2) | R/W | | b29 | bHWSTORE_OR1_L<br>OCK_7 | See above with i:7 and r:1 (single counter 7: option register OR1) | R/W | | b28 | bHWSTORE_OR0_L<br>OCK_7 | See above with i:7 and r:0 (single counter 7: option register OR0) | R/W | | b27 | bHWSTORE_OR3_L<br>OCK_6 | See above with i:6 and r:3 (single counter 6: option register OR3) | R/W | | b26 | bHWSTORE_OR2_L<br>OCK_6 | See above with i:6 and r:2 (single counter 6: option register OR2) | R/W | | b25 | bHWSTORE_OR1_L<br>OCK_6 | See above with i:6 and r:1 (single counter 6: option register OR1) | R/W | | b24 | bHWSTORE_OR0_L<br>OCK_6 | See above with i:6 and r:0 (single counter 6: option register OR0) | R/W | | b23 | bHWSTORE_OR3_L<br>OCK_5 | See above with i:5 and r:3 (single counter 5: option register OR3) | R/W | | b22 | bHWSTORE_OR2_L<br>OCK_5 | See above with i:5 and r:2 (single counter 5: option register OR2) | R/W | | b21 | bHWSTORE_OR1_L<br>OCK_5 | See above with i:5 and r:1 (single counter 5: option register OR1) | R/W | | b20 | bHWSTORE_OR0_L<br>OCK_5 | See above with i:5 and r:0 (single counter 5: option register OR0) | R/W | | b19 | bHWSTORE_OR3_L<br>OCK_4 | See above with i:4 and r:3 (single counter 4: option register OR3) | R/W | | b18 | bHWSTORE_OR2_L<br>OCK_4 | See above with i:4 and r:2 (single counter 4: option register OR2) | R/W | | Bit Position | Bit Name | Function | R/W | |--------------|-------------------------|--------------------------------------------------------------------|-----| | b17 | bHWSTORE_OR1_L<br>OCK_4 | See above with i:4 and r:1 (single counter 4: option register OR1) | R/W | | b16 | bHWSTORE_OR0_L<br>OCK_4 | See above with i:4 and r:0 (single counter 4: option register OR0) | R/W | | b15 | bHWSTORE_OR3_L<br>OCK_3 | See above with i:3 and r:3 (single counter 3: option register OR3) | R/W | | b14 | bHWSTORE_OR2_L<br>OCK_3 | See above with i:3 and r:2 (single counter 3: option register OR2) | R/W | | b13 | bHWSTORE_OR1_L<br>OCK_3 | See above with i:3 and r:1 (single counter 3: option register OR1) | R/W | | b12 | bHWSTORE_OR0_L<br>OCK_3 | See above with i:3 and r:0 (single counter 3: option register OR0) | R/W | | b11 | bHWSTORE_OR3_L<br>OCK_2 | See above with i:2 and r:3 (single counter 2: option register OR3) | R/W | | b10 | bHWSTORE_OR2_L<br>OCK_2 | See above with i:2 and r:2 (single counter 2: option register OR2) | R/W | | b9 | bHWSTORE_OR1_L<br>OCK_2 | See above with i:2 and r:1 (single counter 2: option register OR1) | R/W | | b8 | bHWSTORE_OR0_L<br>OCK_2 | See above with i:2 and r:0 (single counter 2: option register OR0) | R/W | | b7 | bHWSTORE_OR3_L<br>OCK_1 | See above with i:1 and r:3 (single counter 1: option register OR3) | R/W | | b6 | bHWSTORE_OR2_L<br>OCK_1 | See above with i:1 and r:2 (single counter 1: option register OR2) | R/W | | b5 | bHWSTORE_OR1_L<br>OCK_1 | See above with i:1 and r:1 (single counter 1: option register OR1) | R/W | | b4 | bHWSTORE_OR0_L<br>OCK_1 | See above with i:1 and r:0 (single counter 1: option register OR0) | R/W | | b3 | bHWSTORE_OR3_L<br>OCK_0 | See above with i:0 and r:3 (single counter 0: option register OR3) | R/W | | b2 | bHWSTORE_OR2_L<br>OCK_0 | See above with i:0 and r:2 (single counter 0: option register OR2) | R/W | | b1 | bHWSTORE_OR1_L<br>OCK_0 | See above with i:0 and r:1 (single counter 0: option register OR1) | R/W | | b0 | bHWSTORE_OR0_L<br>OCK_0 | See above with i:0 and r:0 (single counter 0: option register OR0) | R/W | ## 1.4.28 rPWMTimer\_HWSTORE\_UNLOCK\_[k] – Unlock the Option Registers in the PWM Modules (k = 0..1) **Address:** 4006 91F4h+ 400h × k | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | | bHWST | | | | | | | | | | | | | | | | | ORE_O | | | | | | | | | | | | | | | | | | R0_UN | | | LOCK_ | LOCK_ | LOCK_ | LOCK_ | LOCK_ | LOCK_ | _ | _ | rock_ | LOCK_ | LOCK_ | LOCK_ | LOCK_ | LOCK_ | LOCK_ | . – | | | / | / | / | / | 6 | 6 | 6 | 6 | 5 | 5 | 5 | 5 | 4 | 4 | 4 | 4 | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | bHWST | | ORE_O | | | | | | | | | | | | | | | | R1_UN | | | | LOCK_ | _ | _ | LOCK_ | | | 3 | 3 | 3 | 3 | 2 | 2 | 2 | 2 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ٥ | 0 | 0 | 0 | 0 | Table 1.30 rPWMTimer\_HWSTORE\_UNLOCK\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 | bHWSTORE_OR3_U<br>NLOCK_7 | Unlock the Option Register OR[r] in the Single Counter [i]: Writing "1" will unlock the option register. Writing "0" has no effect. For this bit i:7 and r:3 (single counter 7: option register OR3) | W | | b30 | bHWSTORE_OR2_U<br>NLOCK_7 | See above with i:7 and r:2 (single counter 7: option register OR2) | W | | b29 | bHWSTORE_OR1_U<br>NLOCK_7 | See above with i:7 and r:1 (single counter 7: option register OR1) | W | | b28 | bHWSTORE_OR0_U<br>NLOCK_7 | See above with i:7 and r:0 (single counter 7: option register OR0) | W | | b27 | bHWSTORE_OR3_U<br>NLOCK_6 | See above with i:6 and r:3 (single counter 6: option register OR3) | W | | b26 | bHWSTORE_OR2_U<br>NLOCK_6 | See above with i:6 and r:2 (single counter 6: option register OR2) | W | | b25 | bHWSTORE_OR1_U<br>NLOCK_6 | See above with i:6 and r:1 (single counter 6: option register OR1) | W | | b24 | bHWSTORE_OR0_U<br>NLOCK_6 | See above with i:6 and r:0 (single counter 6: option register OR0) | W | | b23 | bHWSTORE_OR3_U<br>NLOCK_5 | See above with i:5 and r:3 (single counter 5: option register OR3) | W | | b22 | bHWSTORE_OR2_U<br>NLOCK_5 | See above with i:5 and r:2 (single counter 5: option register OR2) | W | | b21 | bHWSTORE_OR1_U<br>NLOCK_5 | See above with i:5 and r:1 (single counter 5: option register OR1) | W | | b20 | bHWSTORE_OR0_U<br>NLOCK_5 | See above with i:5 and r:0 (single counter 5: option register OR0) | W | | b19 | bHWSTORE_OR3_U<br>NLOCK_4 | See above with i:4 and r:3 (single counter 4: option register OR3) | W | | b18 | bHWSTORE_OR2_U<br>NLOCK_4 | See above with i:4 and r:2 (single counter 4: option register OR2) | W | | b17 | bHWSTORE_OR1_U<br>NLOCK_4 | See above with i:4 and r:1 (single counter 4: option register OR1) | W | | b16 | bHWSTORE_OR0_U<br>NLOCK_4 | See above with i:4 and r:0 (single counter 4: option register OR0) | W | | Bit Position | Bit Name | Function | R/W | |--------------|---------------------------|--------------------------------------------------------------------|-----| | b15 | bHWSTORE_OR3_U<br>NLOCK_3 | See above with i:3 and r:3 (single counter 3: option register OR3) | W | | b14 | bHWSTORE_OR2_U<br>NLOCK_3 | See above with i:3 and r:2 (single counter 3: option register OR2) | W | | b13 | bHWSTORE_OR1_U<br>NLOCK_3 | See above with i:3 and r:1 (single counter 3: option register OR1) | W | | b12 | bHWSTORE_OR0_U<br>NLOCK_3 | See above with i:3 and r:0 (single counter 3: option register OR0) | W | | b11 | bHWSTORE_OR3_U<br>NLOCK_2 | See above with i:2 and r:3 (single counter 2: option register OR3) | W | | b10 | bHWSTORE_OR2_U<br>NLOCK_2 | See above with i:2 and r:2 (single counter 2: option register OR2) | W | | b9 | bHWSTORE_OR1_U<br>NLOCK_2 | See above with i:2 and r:1 (single counter 2: option register OR1) | W | | b8 | bHWSTORE_OR0_U<br>NLOCK_2 | See above with i:2 and r:0 (single counter 2: option register OR0) | W | | b7 | bHWSTORE_OR3_U<br>NLOCK_1 | See above with i:1 and r:3 (single counter 1: option register OR3) | W | | b6 | bHWSTORE_OR2_U<br>NLOCK_1 | See above with i:1 and r:2 (single counter 1: option register OR2) | W | | b5 | bHWSTORE_OR1_U<br>NLOCK_1 | See above with i:1 and r:1 (single counter 1: option register OR1) | W | | b4 | bHWSTORE_OR0_U<br>NLOCK_1 | See above with i:1 and r:0 (single counter 1: option register OR0) | W | | b3 | bHWSTORE_OR3_U<br>NLOCK_0 | See above with i:0 and r:3 (single counter 0: option register OR3) | W | | b2 | bHWSTORE_OR2_U<br>NLOCK_0 | See above with i:0 and r:2 (single counter 0: option register OR2) | W | | b1 | bHWSTORE_OR1_U<br>NLOCK_0 | See above with i:0 and r:1 (single counter 0: option register OR1) | W | | b0 | bHWSTORE_OR0_U<br>NLOCK_0 | See above with i:0 and r:0 (single counter 0: option register OR0) | W | # 1.4.29 rPWMTimer\_OPTIONREG[r]\_[i]\_[k] – Option Register [r] Value of the 16bits Timebase (i = 0..7, r = 0..3, k = 0..1) **Address:** $4006\ 9200h + 400h \times k + 40h \times r + 4h \times i$ Table 1.31 rPWMTimer\_OPTIONREG[r]\_[i]\_[k] Register Contents | В | Bit Position | Bit Name | Function | R/W | |---|--------------|---------------------|-------------------------------------------------------------------------|-----| | b | 31 to b16 | Reserved | Always read as 0. | R | | b | 15 to b0 | bTIMEBASE_OR[r]_[i] | Value of the Option Register OR[r] in the Single Counter [i] of PWM [k] | R/W | ## 1.4.30 rPWMTimer\_OPTIONREG[r]\_[n\*2][n\*2+1]\_[k] - Option Register [r] Value of the 32bits Cascaded Timebase (n = 0..3, r = 0..3, k = 0..1) **Address:** $4006\ 9220h + 400h \times k + 40h \times r + 4h \times n$ | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-----|-----|------|--------|----------|-------|-----|-----|-----|-----|-----|-----| | | | | | | | | bTIM | EBASE_ | OR[r]_[n | *2+1] | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | bTIM | EBASE_ | OR[r]_[n | *2+0] | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.32 rPWMTimer\_OPTIONREG[r]\_[n\*2][n\*2+1]\_[k] Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | bTIMEBASE_OR[r]_[<br>n*2+1] | Value of the Option Register OR[r] in the Single Counter [n*2+e] of PWM [k] For these bits e:1 (single counter 1, 3, 5, 7). | R/W | | b15 to b0 | bTIMEBASE_OR[r]_[<br>n*2+0] | See above with e:0 (single counter 0, 2, 4, 6) | R/W | ## 1.4.31 rPWMTimer\_OPTIONREG[r]\_[(n+1)\*2-1][(n+1)\*2]\_[k] – Option Register [r] Value of the 32bits Cascaded Timebase (n = 0..2, r = 0..3, k = 0..1) **Address:** $4006\ 9230h + 400h \times k + 40h \times r + 4h \times n$ | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-----|-----|-------|--------|-----------|------------------|-----|-----|-----|-----|-----|-----| | | | | | | | | bTIME | BASE_C | R[r]_[(n+ | <b>⊦</b> 1)*2-0] | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | bTIME | BASE_C | R[r]_[(n+ | <b>⊦</b> 1)*2-1] | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Table 1.33 $rPWMTimer\_OPTIONREG[r]\_[(n+1)^*2-1][(n+1)^*2]\_[k] \ Register \ Contents$ | Bit Position | Bit Name | Function | R/W | |--------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | bTIMEBASE_OR[r]_[(<br>n+1)*2-0] | Value of the Option Register OR[r] in the Single Counter [(n+1)*2-e] of PWM [k] For these bits e:0 (single counter 2, 4, 6) | R/W | | b15 to b0 | bTIMEBASE_OR[r]_[(<br>n+1)*2-1] | See above with e:1 (single counter 1, 3, 5) | R/W | ### 1.4.32 rPWMTimer\_PWM\_SOFTSTART – Set the Count Enable Input of the PWM Modules in "Start" Mode Address: 4006 A010h Table 1.34 rPWMTimer\_PWM\_SOFTSTART Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------|------------------------------------------------------|-----| | b31 to b16 | Reserved | Write with 0. | W | | b15 | bSOFTSTART_7_1 | Start Event for the Single Counter [i] of PWM [k]: | W | | | | Write "0" has no effect. | | | | | Write "1" sets Count Enable to "Enable state". | | | | | For this bit i:7 and k:1 (PWM 1: single counter 7) | | | b14 | bSOFTSTART_6_1 | See above with i:6 and k:1 (PWM 1: single counter 6) | W | | b13 | bSOFTSTART_5_1 | See above with i:5 and k:1 (PWM 1: single counter 5) | W | | b12 | bSOFTSTART_4_1 | See above with i:4 and k:1 (PWM 1: single counter 4) | W | | b11 | bSOFTSTART_3_1 | See above with i:3 and k:1 (PWM 1: single counter 3) | W | | b10 | bSOFTSTART_2_1 | See above with i:2 and k:1 (PWM 1: single counter 2) | W | | b9 | bSOFTSTART_1_1 | See above with i:1 and k:1 (PWM 1: single counter 1) | W | | b8 | bSOFTSTART_0_1 | See above with i:0 and k:1 (PWM 1: single counter 0) | W | | b7 | bSOFTSTART_7_0 | See above with i:7 and k:0 (PWM 0: single counter 7) | W | | b6 | bSOFTSTART_6_0 | See above with i:6 and k:0 (PWM 0: single counter 6) | W | | b5 | bSOFTSTART_5_0 | See above with i:5 and k:0 (PWM 0: single counter 5) | W | | b4 | bSOFTSTART_4_0 | See above with i:4 and k:0 (PWM 0: single counter 4) | W | | b3 | bSOFTSTART_3_0 | See above with i:3 and k:0 (PWM 0: single counter 3) | W | | b2 | bSOFTSTART_2_0 | See above with i:2 and k:0 (PWM 0: single counter 2) | W | | b1 | bSOFTSTART_1_0 | See above with i:1 and k:0 (PWM 0: single counter 1) | W | | b0 | bSOFTSTART_0_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | W | ### 1.4.33 rPWMTimer\_PWM\_SOFTSTOP – Set the Count Enable Input of the PWM Modules in "Stop" Mode Address: 4006 A018h Table 1.35 rPWMTimer\_PWM\_SOFTSTOP Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|---------------|------------------------------------------------------|-----| | b31 to b16 | Reserved | Write with 0. | W | | b15 | bSOFTSTOP_7_1 | Stop Event for the Single Counter [i] of PWM [k]: | W | | | | Write "0" has no effect. | | | | | Write "1" sets Count Enable to "Disable state". | | | | | For this bit i:7 and k:1 (PWM 1: single counter 7) | | | b14 | bSOFTSTOP_6_1 | See above with i:6 and k:1 (PWM 1: single counter 6) | W | | b13 | bSOFTSTOP_5_1 | See above with i:5 and k:1 (PWM 1: single counter 5) | W | | b12 | bSOFTSTOP_4_1 | See above with i:4 and k:1 (PWM 1: single counter 4) | W | | b11 | bSOFTSTOP_3_1 | See above with i:3 and k:1 (PWM 1: single counter 3) | W | | b10 | bSOFTSTOP_2_1 | See above with i:2 and k:1 (PWM 1: single counter 2) | W | | b9 | bSOFTSTOP_1_1 | See above with i:1 and k:1 (PWM 1: single counter 1) | W | | b8 | bSOFTSTOP_0_1 | See above with i:0 and k:1 (PWM 1: single counter 0) | W | | b7 | bSOFTSTOP_7_0 | See above with i:7 and k:0 (PWM 0: single counter 7) | W | | b6 | bSOFTSTOP_6_0 | See above with i:6 and k:0 (PWM 0: single counter 6) | W | | b5 | bSOFTSTOP_5_0 | See above with i:5 and k:0 (PWM 0: single counter 5) | W | | b4 | bSOFTSTOP_4_0 | See above with i:4 and k:0 (PWM 0: single counter 4) | W | | b3 | bSOFTSTOP_3_0 | See above with i:3 and k:0 (PWM 0: single counter 3) | W | | b2 | bSOFTSTOP_2_0 | See above with i:2 and k:0 (PWM 0: single counter 2) | W | | b1 | bSOFTSTOP_1_0 | See above with i:1 and k:0 (PWM 0: single counter 1) | W | | b0 | bSOFTSTOP_0_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | W | Address: ### 1.4.34 rPWMTimer\_PWM\_SOFTUPDOWN\_0 - Set the Up/Down Outputs of the PWM Modules This register uses a specific mask system. The 16 most significant bits are used as mask for the 16 least significant bits representing the data to be written. b31 b27 b26 b25 b24 b23 b22 b21 b20 b19 b18 b17 b16 Bit b30 b29 b28 bSOFTUPDOWN\_MASK Value after reset 0 0 0 0 0 0 0 0 0 0 0 0 b15 b11 b10 Bit b14 b13 b12 b9 b7 b6 b5 b4 b3 b2 b0 b8 b1 bSOFT bSOFT bSOFT bSOFT bSOFT bSOFT **bSOFT** bSOFT bSOFT bSOFT bSOFT bSOFT bSOFT bSOFT bSOFT bSOFT UPDO WN\_7 WN\_6\_ WN\_5 WN\_4\_ WN\_3 WN\_2 WN\_1 WN\_0 WN\_7. WN\_6 WN\_5 WN\_4\_ WN\_3\_ WN\_2 WN\_1\_ WN\_0\_ 0 0 0 0 0 0 0 0 Value after reset 0 0 0 0 0 0 0 0 0 0 0 Table 1.36 rPWMTimer\_PWM\_SOFTUPDOWN\_0 Register Contents 4006 A040h | Bit Position | Bit Name | Function | R/W | | | | | | |--------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--| | b31 to b16 | bSOFTUPDOWN_MA<br>SK | Always read as 0. Writing '1' in a bit of this register activates the write enable of the corresponding bit for the current access. | | | | | | | | b15 | bSOFTUPDOWN_7_<br>1 | Set the Up/Down Output of the Single Counter [i] of PWM [k]: This bit is W with mask. 1'b0: To "0": Count-down 1'b1: To "1": Count-up For this bit i:7 and k:1 (PWM 1: single counter 7) Note) If software controls counter directions, use Set/Reset mode and fix Set/Reset | W | | | | | | | | | input to 0. Refer to Section 1.5.6.2(1)(b), Up/Down Input. | | | | | | | | b14 | bSOFTUPDOWN_6_<br>1 | See above with i:6 and k:1 (PWM 1: single counter 6) | W | | | | | | | b13 | bSOFTUPDOWN_5_<br>1 | See above with i:5 and k:1 (PWM 1: single counter 5) | W | | | | | | | b12 | bSOFTUPDOWN_4_<br>1 | See above with i:4 and k:1 (PWM 1: single counter 4) | W | | | | | | | b11 | bSOFTUPDOWN_3_<br>1 | See above with i:3 and k:1 (PWM 1: single counter 3) | W | | | | | | | b10 | bSOFTUPDOWN_2_<br>1 | See above with i:2 and k:1 (PWM 1: single counter 2) | W | | | | | | | b9 | bSOFTUPDOWN_1_<br>1 | See above with i:1 and k:1 (PWM 1: single counter 1) | W | | | | | | | b8 | bSOFTUPDOWN_0_<br>1 | See above with i:0 and k:1 (PWM 1: single counter 0) | W | | | | | | | b7 | bSOFTUPDOWN_7_<br>0 | See above with i:7 and k:0 (PWM 0: single counter 7) | W | | | | | | | b6 | bSOFTUPDOWN_6_<br>0 | See above with i:6 and k:0 (PWM 0: single counter 6) | W | | | | | | | b5 | bSOFTUPDOWN_5_<br>0 | See above with i:5 and k:0 (PWM 0: single counter 5) | W | | | | | | | b4 | bSOFTUPDOWN_4_<br>0 | See above with i:4 and k:0 (PWM 0: single counter 4) | W | | | | | | | b3 | bSOFTUPDOWN_3_<br>0 | See above with i:3 and k:0 (PWM 0: single counter 3) | W | | | | | | | Bit Position | Bit Name | Function | R/W | |--------------|---------------------|------------------------------------------------------|-----| | b2 | bSOFTUPDOWN_2_<br>0 | See above with i:2 and k:0 (PWM 0: single counter 2) | W | | b1 | bSOFTUPDOWN_1_<br>0 | See above with i:1 and k:0 (PWM 0: single counter 1) | W | | b0 | bSOFTUPDOWN_0_<br>0 | See above with i:0 and k:0 (PWM 0: single counter 0) | W | #### 1.4.35 rPWMTimer\_PWM\_SOFTRESET - Set the Reset Trigger of the Timebases Address: 4006 A050h Table 1.37 rPWMTimer\_PWM\_SOFTRESET Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------|------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Write with 0. | W | | b15 | bSOFTRESET_7_1 | Reset Event for the Single Counter [i] of PWM [k]: Write "0" has no effect. Write "1" sets to reset. | W | | | | For this bit i:7 and k:1. (PWM 1: single counter 7) | | | b14 | bSOFTRESET_6_1 | See above with i:6 and k:1 (PWM 1: single counter 6) | W | | b13 | bSOFTRESET_5_1 | See above with i:5 and k:1 (PWM 1: single counter 5) | W | | b12 | bSOFTRESET_4_1 | See above with i:4 and k:1 (PWM 1: single counter 4) | W | | b11 | bSOFTRESET_3_1 | See above with i:3 and k:1 (PWM 1: single counter 3) | W | | b10 | bSOFTRESET_2_1 | See above with i:2 and k:1 (PWM 1: single counter 2) | W | | b9 | bSOFTRESET_1_1 | See above with i:1 and k:1 (PWM 1: single counter 1) | W | | b8 | bSOFTRESET_0_1 | See above with i:0 and k:1 (PWM 1: single counter 0) | W | | b7 | bSOFTRESET_7_0 | See above with i:7 and k:0 (PWM 0: single counter 7) | W | | b6 | bSOFTRESET_6_0 | See above with i:6 and k:0 (PWM 0: single counter 6) | W | | b5 | bSOFTRESET_5_0 | See above with i:5 and k:0 (PWM 0: single counter 5) | W | | b4 | bSOFTRESET_4_0 | See above with i:4 and k:0 (PWM 0: single counter 4) | W | | b3 | bSOFTRESET_3_0 | See above with i:3 and k:0 (PWM 0: single counter 3) | W | | b2 | bSOFTRESET_2_0 | See above with i:2 and k:0 (PWM 0: single counter 2) | W | | b1 | bSOFTRESET_1_0 | See above with i:1 and k:0 (PWM 0: single counter 1) | W | | b0 | bSOFTRESET_0_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | W | ## 1.4.36 rPWMTimer\_PWM\_CMP1\_FLAG\_POLARITY - PWM CMP1 Flags Configuration Address: 4006 A0D4h Table 1.38 rPWMTimer\_PWM\_CMP1\_FLAG\_POLARITY Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bCMP1_FLAG_EDGE<br>_15 | Select the Edge Event That Sets the CMP1 Flag of Single Counter [i] from PWM [k]: 1'b1: Flag is set on CMP1 rising edge. 1'b0: Flag is set on CMP1 falling edge. For this bit i:7 and k:1. (PWM 1: single counter 7) | R/W | | b14 | bCMP1_FLAG_EDGE<br>_14 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bCMP1_FLAG_EDGE<br>_13 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bCMP1_FLAG_EDGE<br>_12 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bCMP1_FLAG_EDGE<br>_11 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bCMP1_FLAG_EDGE<br>_10 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bCMP1_FLAG_EDGE<br>_9 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bCMP1_FLAG_EDGE<br>_8 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bCMP1_FLAG_EDGE<br>_7 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bCMP1_FLAG_EDGE<br>_6 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bCMP1_FLAG_EDGE<br>_5 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bCMP1_FLAG_EDGE<br>_4 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bCMP1_FLAG_EDGE<br>_3 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bCMP1_FLAG_EDGE<br>_2 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bCMP1_FLAG_EDGE<br>_1 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | b0 | bCMP1_FLAG_EDGE<br>_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | #### 1.4.37 rPWMTimer\_PWM\_CMP1\_FLAG - PWM CMP1 Flags The content of this register is used by the event manager to generate the PWMTimer interruption. Refer to **Section 1.5.7**, **Event Manager Module** for details. Table 1.39 rPWMTimer\_PWM\_CMP1\_FLAG Register Contents | Bit Position | Bit Name | Function | | | | | | | |--------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--| | b31 to b16 | Reserved | Keep initial value. | R/W | | | | | | | b15 | bPWM_CMP1_FLAG<br>_15 | CMP1 Status Flag of the Single Counter [i] from PWM [k]: This bit is set to "1" by hardware when the selected edge is detected on CMP1. Write "1" will clean the flag. Write "0" has no effect. For this bit i:7 and k:1. (PWM 1: single counter 7) | R/W | | | | | | | b14 | bPWM_CMP1_FLAG<br>_14 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | | | | | | b13 | bPWM_CMP1_FLAG<br>_13 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | | | | | | b12 | bPWM_CMP1_FLAG<br>_12 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | | | | | | b11 | bPWM_CMP1_FLAG<br>_11 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | | | | | | b10 | bPWM_CMP1_FLAG<br>_10 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | | | | | | b9 | bPWM_CMP1_FLAG<br>_9 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | | | | | | b8 | bPWM_CMP1_FLAG<br>_8 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | | | | | | b7 | bPWM_CMP1_FLAG<br>_7 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | | | | | | b6 | bPWM_CMP1_FLAG<br>_6 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | | | | | | b5 | bPWM_CMP1_FLAG<br>_5 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | | | | | | b4 | bPWM_CMP1_FLAG<br>_4 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | | | | | | b3 | bPWM_CMP1_FLAG<br>_3 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | | | | | | b2 | bPWM_CMP1_FLAG<br>_2 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | | | | | | b1 | bPWM_CMP1_FLAG<br>_1 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | | | | | | b0 | bPWM_CMP1_FLAG<br>_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | | | | | | #### 1.4.38 rPWMTimer\_PWM\_MAX\_OVERFLOW - PWM Overflow Detection Flags The content of this register is used by the event manager to generate the PWMTimer interruption. Refer to **Section 1.5.7**, **Event Manager Module** for details. Address: 4006 A108h b27 b24 b22 b20 b17 Bit b31 b28 b26 b25 b23 b21 b19 b18 b16 b30 b29 0 Value after reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 Bit b15 b13 b12 b10 b7 b6 b0 b14 b11 h9 h8 b5 b4 b3 b2 b1 bPWM\_bPWM\_ OVERF OVERF bPWM\_bPWM bPWM. bPWM\_bPWM\_ bPWM\_bPWM\_ bPWM\_bPWM\_ bPWM\_bPWM bPWM. bPWM\_ OVERF OVERF OVERF OVERF **OVERF** OVERF OVERF OVERF OVERF OVERF OVERF OVERF OVERF OVERF LOW\_F|LOW\_F|LOW\_F|LOW\_F|LOW\_F|LOW\_F|LOW\_F|LOW\_F LOW\_F LOW\_F LOW\_F LOW\_F LOW\_F LOW\_F LOW\_F LAG\_4\_LAG\_3\_ LAG\_2\_LAG\_1\_LAG\_0\_LAG\_7\_LAG\_6\_LAG\_5\_LAG\_4\_ LAG\_7\_LAG\_6\_ LAG\_5\_ LAG\_3\_LAG\_2\_ LAG\_1\_LAG\_0\_ 0 0 0 0 0 0 0 0 Value after reset 0 0 Table 1.40 rPWMTimer\_PWM\_MAX\_OVERFLOW Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bPWM_OVERFLOW_<br>FLAG_7_1 | Overflow Flag from the Single Counter [i] of PWM [k]: This bit is set by hardware. Write "1" will clean the overflow flag. Write "0" has no effect. For this bit i:7 and k:1. (PWM 1: single counter 7) | R/W | | b14 | bPWM_OVERFLOW_<br>FLAG_6_1 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bPWM_OVERFLOW_<br>FLAG_5_1 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bPWM_OVERFLOW_<br>FLAG_4_1 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bPWM_OVERFLOW_<br>FLAG_3_1 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bPWM_OVERFLOW_<br>FLAG_2_1 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bPWM_OVERFLOW_<br>FLAG_1_1 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bPWM_OVERFLOW_<br>FLAG_0_1 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bPWM_OVERFLOW_<br>FLAG_7_0 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bPWM_OVERFLOW_<br>FLAG_6_0 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bPWM_OVERFLOW_<br>FLAG_5_0 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bPWM_OVERFLOW_<br>FLAG_4_0 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bPWM_OVERFLOW_<br>FLAG_3_0 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bPWM_OVERFLOW_<br>FLAG_2_0 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bPWM_OVERFLOW_<br>FLAG_1_0 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | b0 | bPWM_OVERFLOW_<br>FLAG_0_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | #### 1.4.39 rPWMTimer\_PWM\_MIN\_UNDERFLOW - PWM Underflow Detection Flags The content of this register is used by the event manager to generate the PWMTimer interruption. Refer to **Section 1.5.7, Event Manager Module** for details. Table 1.41 rPWMTimer\_PWM\_MIN\_UNDERFLOW Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bPWM_UNDERFLO<br>W_FLAG_7_1 | Underflow Flag from the Single Counter [i] of PWM [k]: This bit is set by hardware. Write "1" will clean the underflow flag. Write "0" has no effect. For this bit i:7 and k:1. (PWM 1: single counter 7) | R/W | | b14 | bPWM_UNDERFLO<br>W_FLAG_6_1 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bPWM_UNDERFLO<br>W_FLAG_5_1 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bPWM_UNDERFLO<br>W_FLAG_4_1 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bPWM_UNDERFLO<br>W_FLAG_3_1 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bPWM_UNDERFLO<br>W_FLAG_2_1 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bPWM_UNDERFLO<br>W_FLAG_1_1 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bPWM_UNDERFLO<br>W_FLAG_0_1 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bPWM_UNDERFLO<br>W_FLAG_7_0 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bPWM_UNDERFLO<br>W_FLAG_6_0 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bPWM_UNDERFLO<br>W_FLAG_5_0 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bPWM_UNDERFLO<br>W_FLAG_4_0 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bPWM_UNDERFLO<br>W_FLAG_3_0 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bPWM_UNDERFLO<br>W_FLAG_2_0 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bPWM_UNDERFLO<br>W_FLAG_1_0 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | b0 | bPWM_UNDERFLO<br>W_FLAG_0_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | Address: Value after reset 0 0 ### 1.4.40 rPWMTimer\_HWSTORE\_OR[r]\_STORE\_FLAG - PWM OR[r] Store Trigger Flags (r = 1, 3) The content of this register is used by the event manager to generate the PWMTimer interruption. Refer to **Section 1.5.7, Event Manager Module** for details. b31 b26 b25 b24 b23 b22 b21 b20 b19 b18 b17 b16 Bit b30 b29 b28 b27 Value after reset 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 b15 b7 b2 b0 Bit b14 b13 b12 b11 b10 b9 b6 b5 b4 b3 b8 b1 bOR[r]\_bOR[r]\_bOR[r]\_bOR[r]\_ bOR[r]\_bOR[r]\_ |bOR[r]\_bOR[r]\_bOR[r]\_bOR[r]\_bOR[r]\_bOR[r]\_bOR[r]\_bOR[r]\_bOR[r]\_ STORE \_FLAG\_ 7 \_FLAG \_FLAG FLAG. \_FLAG\_ \_FLAG \_FLAG\_ \_FLAG\_ \_FLAG \_FLAG \_FLAG \_FLAG\_ \_FLAG \_FLAG \_FLAG\_ FLAG. 5 15 14 13 12 11 10 9 8 6 4 3 0 0 0 0 0 0 Table 1.42 rPWMTimer\_HWSTORE\_OR[r]\_STORE\_FLAG Register Contents 0 4006 A1D0h + 4h × r | Bit Position | Bit Name | Function | R/W | |--------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b16 | Reserved | Keep initial value. | R/W | | b15 | bOR[r]_STORE_FLA<br>G_15 | OR[r] Store Trigger Flag of the Single Counter [i] from PWM [k]: This bit is set to "1" by hardware when a positive edge is detected on OR[r]_TRIG.[i] output signal. Write "1" will clean the flag. Write "0" has no effect. For this bit i:7 and k:1. (PWM 1: single counter 7) | R/W | | b14 | bOR[r]_STORE_FLA<br>G_14 | See above with i:6 and k:1 (PWM 1: single counter 6) | R/W | | b13 | bOR[r]_STORE_FLA<br>G_13 | See above with i:5 and k:1 (PWM 1: single counter 5) | R/W | | b12 | bOR[r]_STORE_FLA<br>G_12 | See above with i:4 and k:1 (PWM 1: single counter 4) | R/W | | b11 | bOR[r]_STORE_FLA<br>G_11 | See above with i:3 and k:1 (PWM 1: single counter 3) | R/W | | b10 | bOR[r]_STORE_FLA<br>G_10 | See above with i:2 and k:1 (PWM 1: single counter 2) | R/W | | b9 | bOR[r]_STORE_FLA<br>G_9 | See above with i:1 and k:1 (PWM 1: single counter 1) | R/W | | b8 | bOR[r]_STORE_FLA<br>G_8 | See above with i:0 and k:1 (PWM 1: single counter 0) | R/W | | b7 | bOR[r]_STORE_FLA<br>G_7 | See above with i:7 and k:0 (PWM 0: single counter 7) | R/W | | b6 | bOR[r]_STORE_FLA<br>G_6 | See above with i:6 and k:0 (PWM 0: single counter 6) | R/W | | b5 | bOR[r]_STORE_FLA<br>G_5 | See above with i:5 and k:0 (PWM 0: single counter 5) | R/W | | b4 | bOR[r]_STORE_FLA<br>G_4 | See above with i:4 and k:0 (PWM 0: single counter 4) | R/W | | b3 | bOR[r]_STORE_FLA<br>G_3 | See above with i:3 and k:0 (PWM 0: single counter 3) | R/W | | b2 | bOR[r]_STORE_FLA<br>G_2 | See above with i:2 and k:0 (PWM 0: single counter 2) | R/W | | b1 | bOR[r]_STORE_FLA<br>G_1 | See above with i:1 and k:0 (PWM 0: single counter 1) | R/W | | Bit Position | Bit Name | Function | R/W | |--------------|-------------------------|------------------------------------------------------|-----| | b0 | bOR[r]_STORE_FLA<br>G_0 | See above with i:0 and k:0 (PWM 0: single counter 0) | R/W | #### rPWMTimer\_ROUTING\_IN\_[s] - Configuration of the PWMTimer's 1.4.41 Multiplexed Inputs "IN" (s = 0, 2) Configuration of the PWMTimer input (IN 0..2, 10..12) Address: 4006 B100h + 4h x s | Table 1.43 | 3 rPWMTimer_ROUTING_IN_[s] Register Contents | | | | | | | | | |--------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--|--| | Bit Position | Bit Name | Function | R/W | | | | | | | | b31 to b30 | Reserved | Always read as 0. | R | | | | | | | | b29 to b18 | Reserved | Keep initial value. | R/W | | | | | | | | b17 to b12 | bROUTING_INPUT_I<br>N_[2+s*5] | Clock Input (ClockIn) Selection for PWM [s/2]: Configuration of PWMTimer Core input IN[e+s*5] 6'd0: PWMTimer Core IN = PWM_IN[0] 6'd1: PWMTimer Core IN = PWM_IN[1] 6'dX: PWMTimer Core IN = PWM_IN[X] (X = 039) 6'd39: PWMTimer Core IN = PWM_IN[39] 6'dY: Reserved (Y = 4063) For these bits e:2 (PWMTimer Core input IN 2, 12). | R/W | | | | | | | | | | <b>Note)</b> The value after reset is based on suffix number [e+s*5]. | | | | | | | | | b11 to b6 | bROUTING_INPUT_I<br>N_[1+s*5] | Capture Trigger 0 Input (Trig0) Selection for PWM [s/2]<br>See above with e:1 (PWMTimer Core input IN 1, 11). | R/W | | | | | | | | b5 to b0 | bROUTING_INPUT_I<br>N_[0+s*5] | = = = 11/11 = 331 11/1 3/11/11 11/1 | | | | | | | | | | | | | | | | | | | #### rPWMTimer\_ROUTING\_OUT\_[n] - Configuration of the PWMTimer's 1.4.42 Multiplexed Outputs "OUT" (n = 0..3) Configuration of the PWMTimer output (PWM\_OUT 0..19) **Address:** 4006 B200h + 4h × n | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|--------|-----|--------|---------|---------|---------------------|---------|---------|---------|-------|---------|--------|---------|--------|-------|---------------------------------------------| | | | _ | | bROL | JTING_C | OUTPUT <sub>.</sub> | _OUT_[4 | +n*5] | l | bROI | JTING_C | DUTPUT | _OUT_[3 | 3+n*5] | _ | bROUTI<br>NG_OU<br>TPUT_<br>OUT_[2<br>+n*5] | | Value after reset | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | Х | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | bROUTI | | TPUT_O | UT_[2+n | _ | bROL | JTING_C | OUTPUT. | _OUT_[1 | +n*5] | _ | bRO | JTING_C | DUTPUT | _TUO_ | 0+n*5] | | Value after reset | Х | Х | Χ | Х | Х | Χ | Х | Х | Х | Х | Х | Х | Х | Х | Х | Χ | Always read as 0. bROUTING\_OUTPUT See above with e:0 (PWM\_OUT 0, 5, 10, 15) | Bit Position Bit Name Function b31 to b29 Reserved Always read as 0. b28 to b24 bROUTING_OUTPUT _OUT_[4+n*5] 5'd0: PWM_OUT = PWMTimer Core OUT[0] 5'd1: PWM_OUT = PWMTimer Core OUT[1] 5'dX: PWM_OUT = PWMTimer Core OUT[15] 5'dY: Reserved (Y = 1631) For these bits e:4 (PWM_OUT 4, 9, 14, 19). Note) Note) The value after reset is based on suffix number [e+n*5]. b23 Reserved Always read as 0. b22 to b18 bROUTING_OUTPUT _OUT_[3+n*5] b17 Reserved Always read as 0. b16 to b12 bROUTING_OUTPUT _OUT_[2+n*5] b11 Reserved Always read as 0. | Table 1.44 | rPWMTimer_ROUT | FING_OUT_[n] Register Contents | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | b28 to b24 bROUTING_OUTPUT _OUT_[4+n*5] 5'd0: PWM_OUT = PWMTimer Core OUT[0] 5'd1: PWM_OUT = PWMTimer Core OUT[1] 5'dX: PWM_OUT = PWMTimer Core OUT[X] (X = 015) 5'd15: PWM_OUT = PWMTimer Core OUT[15] 5'dY: Reserved (Y = 1631) For these bits e:4 (PWM_OUT 4, 9, 14, 19). **Note** The value after reset is based on suffix number [e+n*5]. b23 Reserved Always read as 0. b22 to b18 bROUTING_OUTPUT _OUT_[3+n*5] b17 Reserved Always read as 0. b16 to b12 bROUTING_OUTPUT _OUT_[2+n*5] Always read as 0. Always read as 0. Always read as 0. BROUTING_OUTPUT _OUT_[2+n*5] Always read as 0. Always read as 0. Always read as 0. Always read as 0. BROUTING_OUTPUT _OUT_[2+n*5] Always read as 0. | Bit Position | Bit Name | Function | R/W | | _OUT_[4+n*5] | b31 to b29 | Reserved | Always read as 0. | R | | b22 to b18 bROUTING_OUTPUT See above with e:3 (PWM_OUT 3, 8, 13, 18) _OUT_[3+n*5] b17 Reserved Always read as 0. b16 to b12 bROUTING_OUTPUT See above with e:2 (PWM_OUT 2, 7, 12, 17) _OUT_[2+n*5] b11 Reserved Always read as 0. | b28 to b24 | _ | 5'd0: PWM_OUT = PWMTimer Core OUT[0] 5'd1: PWM_OUT = PWMTimer Core OUT[1] 5'dX: PWM_OUT = PWMTimer Core OUT[X] (X = 015) 5'd15: PWM_OUT = PWMTimer Core OUT[15] 5'dY: Reserved (Y = 1631) For these bits e:4 (PWM_OUT 4, 9, 14, 19). | R/W | | OUT_[3+n*5] b17 Reserved Always read as 0. b16 to b12 bROUTING_OUTPUT See above with e:2 (PWM_OUT 2, 7, 12, 17)OUT_[2+n*5] b11 Reserved Always read as 0. | b23 | Reserved | Always read as 0. | R | | b16 to b12 bROUTING_OUTPUT See above with e:2 (PWM_OUT 2, 7, 12, 17) _OUT_[2+n*5] b11 Reserved Always read as 0. | b22 to b18 | <del>-</del> | See above with e:3 (PWM_OUT 3, 8, 13, 18) | R/W | | _OUT_[2+n*5] b11 Reserved Always read as 0. | b17 | Reserved | Always read as 0. | R | | | b16 to b12 | <del>-</del> | See above with e:2 (PWM_OUT 2, 7, 12, 17) | R/W | | b10 to b6 bDOLITING OLITBUT. See above with a:1 (DWM OLIT 1 6 11 16) | b11 | Reserved | Always read as 0. | R | | bio to be brooting_out For See above with e.t (FWM_OUT 1, 6, 11, 16) | b10 to b6 | bROUTING_OUTPUT | See above with e:1 (PWM_OUT 1, 6, 11, 16) | R/W | \_OUT\_[1+n\*5] \_OUT\_[0+n\*5] Reserved b5 b4 to b0 R/W ## 1.4.43 rPWMTimer\_ROUTING\_OUTCTRL\_0 - Configuration of OutputCtrl0 Module's Inputs Address: 4006 B800h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | 501 | 200 | 525 | 520 | 521 | 520 | 520 | 527 | 1 | 522 | V21 | 520 | 510 | 210 | D11 | 210 | | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | | | | | | | | | | | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_0 | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.45 rPWMTimer\_ROUTING\_OUTCTRL\_0 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_0 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl0.Set = 1'b0 5'h03: OutputCtrl0.Set = CMP1.0.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.44 rPWMTimer\_ROUTING\_OUTCTRL\_1 - Configuration of OutputCtrl1 Module's Inputs Address: 4006 B804h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | | | | | | | | | | | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_1 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.46 rPWMTimer\_ROUTING\_OUTCTRL\_1 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_1 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl1.Set = 1'b0 5'h05: OutputCtrl1.Set = CMP1.1.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.45 rPWMTimer\_ROUTING\_OUTCTRL\_2 - Configuration of OutputCtrl2 Module's Inputs Address: 4006 B808h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_2 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.47 rPWMTimer\_ROUTING\_OUTCTRL\_2 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_2 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl2.Set = 1'b0 5'h07: OutputCtrl2.Set = CMP1.2.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.46 rPWMTimer\_ROUTING\_OUTCTRL\_3 - Configuration of OutputCtrl3 Module's Inputs Address: 4006 B80Ch | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|-------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC | TRL_SET | Γ_3 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.48 rPWMTimer\_ROUTING\_OUTCTRL\_3 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_3 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl3.Set = 1'b0 5'h09: OutputCtrl3.Set = CMP1.3.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.47 rPWMTimer\_ROUTING\_OUTCTRL\_4 - Configuration of OutputCtrl4 Module's Inputs Address: 4006 B810h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_4 | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.49 rPWMTimer\_ROUTING\_OUTCTRL\_4 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_4 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl4.Set = 1'b0 5'h0B: OutputCtrl4.Set = CMP1.4.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.48 rPWMTimer\_ROUTING\_OUTCTRL\_5 - Configuration of OutputCtrl5 Module's Inputs Address: 4006 B814h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_5 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.50 rPWMTimer\_ROUTING\_OUTCTRL\_5 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_5 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl5.Set = 1'b0 5'h0D: OutputCtrl5.Set = CMP1.5.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.49 rPWMTimer\_ROUTING\_OUTCTRL\_6 - Configuration of OutputCtrl6 Module's Inputs Address: 4006 B818h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | | | | | | | | | | | _ | | | | _ | | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_6 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.51 rPWMTimer\_ROUTING\_OUTCTRL\_6 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_6 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl6.Set = 1'b0 5'h0F: OutputCtrl6.Set = CMP1.6.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.50 rPWMTimer\_ROUTING\_OUTCTRL\_7 - Configuration of OutputCtrl7 Module's Inputs Address: 4006 B81Ch | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_7 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.52 rPWMTimer\_ROUTING\_OUTCTRL\_7 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_7 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl7.Set = 1'b0 5'h11: OutputCtrl7.Set = CMP1.7.0 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.51 rPWMTimer\_ROUTING\_OUTCTRL\_8 - Configuration of OutputCtrl8 Module's Inputs Address: 4006 B820h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|--------|---------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC1 | TRL_SET | Γ_8 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.53 rPWMTimer\_ROUTING\_OUTCTRL\_8 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_8 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl8.Set = 1'b0 5'h03: OutputCtrl8.Set = CMP1.0.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.4.52 rPWMTimer\_ROUTING\_OUTCTRL\_9 - Configuration of OutputCtrl9 Module's Inputs Address: 4006 B824h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|--------|-------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR | OUTING | _OUTC | ΓRL_SE | Γ_9 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.54 rPWMTimer\_ROUTING\_OUTCTRL\_9 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_9 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl9.Set = 1'b0 5'h05: OutputCtrl9.Set = CMP1.1.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | # 1.4.53 rPWMTimer\_ROUTING\_OUTCTRL\_10 - Configuration of OutputCtrl10 Module's Inputs Address: 4006 B828h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|-------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bRo | bROUTING_OUTCTRL_SET_10 | | | | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.55 rPWMTimer\_ROUTING\_OUTCTRL\_10 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_10 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl10.Set = 1'b0 5'h07: OutputCtrl10.Set = CMP1.2.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | # 1.4.54 rPWMTimer\_ROUTING\_OUTCTRL\_11 - Configuration of OutputCtrl11 Module's Inputs Address: 4006 B82Ch | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|------|-----|-----|-----|--------|-------|--------|-----|-------|-----|-----|-----|-----|-----|-----|-----| | - Біі<br>Г | וטטו | 000 | DZ3 | 020 | UZI | D20 | DZJ | 024 | 1 020 | UZZ | DZI | 1 | טוט | טוט | 017 | 010 | | | | | | | | | | | | | | | | | | | | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | | | | | | | | | | | | | | _ | | bR0 | OUTING | OUTCT | RL SET | 11 | | _ | | | | _ | | | | | | | | | | | | _ | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.56 rPWMTimer\_ROUTING\_OUTCTRL\_11 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_11 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl11.Set = 1'b0 5'h09: OutputCtrl11.Set = CMP1.3.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | # 1.4.55 rPWMTimer\_ROUTING\_OUTCTRL\_12 - Configuration of OutputCtrl12 Module's Inputs Address: 4006 B830h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |------------------------|-----|-----|-----|-----|---------------------|--------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR0 | DUTING <sub>.</sub> | _OUTCT | RL_SET | _12 | | _ | | | | _ | | | | L<br>Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.57 rPWMTimer\_ROUTING\_OUTCTRL\_12 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_12 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl12.Set = 1'b0 5'h0B: OutputCtrl12.Set = CMP1.4.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | # 1.4.56 rPWMTimer\_ROUTING\_OUTCTRL\_13 - Configuration of OutputCtrl13 Module's Inputs Address: 4006 B834h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|---------|-------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | | | | | | | | | | | | | | | | | | | _ | | | | _ | | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | | | | | | | | | | | | | | _ | | bRo | OUTING. | OUTCT | RL_SET | _13 | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.58 rPWMTimer\_ROUTING\_OUTCTRL\_13 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_13 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl13.Set = 1'b0 5'h0D: OutputCtrl13.Set = CMP1.5.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | # 1.4.57 rPWMTimer\_ROUTING\_OUTCTRL\_14 - Configuration of OutputCtrl14 Module's Inputs Address: 4006 B838h | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |--------------------|-----|-----|-----|-----|---------|--------|--------|-----|-------|-----|-----|-----|-----|-----|-----|-----| | Г | 001 | 550 | 023 | 020 | DZI | 1020 | 020 | 024 | 1 023 | DZZ | DZI | 1 | סוט | 010 | 017 | 010 | | | | | | | | | | | | | | | | | | | | | | | _ | | | | _ | | | _ | | | | _ | | | | \/alua aftar raaat | 0 | | 0 | 0 | | | | 0 | | | | | 0 | | 0 | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D.: | | | | | | | | | | | | | | | | | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | | | | | | | | | | | | | | | | | | | _ | | bR0 | DUTING. | _OUTCT | RL_SET | _14 | | _ | | | | _ | | | | | | | | | | | | | | | | | | | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.59 rPWMTimer\_ROUTING\_OUTCTRL\_14 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_14 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl14.Set = 1'b0 5'h0F: OutputCtrl14.Set = CMP1.6.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | # 1.4.58 rPWMTimer\_ROUTING\_OUTCTRL\_15 - Configuration of OutputCtrl15 Module's Inputs Address: 4006 B83Ch | Bit | b31 | b30 | b29 | b28 | b27 | b26 | b25 | b24 | b23 | b22 | b21 | b20 | b19 | b18 | b17 | b16 | |-------------------|-----|-----|-----|-----|---------|--------|--------|-----|-----|-----|-----|-----|-----|-----|-----|-----| | | | | _ | | | | _ | | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Bit | b15 | b14 | b13 | b12 | b11 | b10 | b9 | b8 | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | | | _ | | bR0 | DUTING. | _OUTCT | RL_SET | _15 | | _ | | | | _ | | | | Value after reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Table 1.60 rPWMTimer\_ROUTING\_OUTCTRL\_15 Register Contents | Bit Position | Bit Name | Function | R/W | |--------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----| | b31 to b27 | Reserved | Always read as 0. | R | | b26 to b24 | Reserved | Keep initial value. | R/W | | b23 to b21 | Reserved | Always read as 0. | R | | b20 to b16 | Reserved | Keep initial value. | R/W | | b15 to b13 | Reserved | Always read as 0. | R | | b12 to b8 | bROUTING_OUTCTR<br>L_SET_15 | Configuration of OutputCtrl Input Signal 5'h00: OutputCtrl15.Set = 1'b0 5'h11: OutputCtrl15.Set = CMP1.7.1 Others: Reserved | R/W | | b7 to b5 | Reserved | Always read as 0. | R | | b4 to b0 | Reserved | Keep initial value. | R/W | ## 1.5 Operation ## 1.5.1 PWMTimer Top Interconnect and Multiplexing The 40 external inputs are synchronized, and each can be assigned to PWMTimer Core input signals. It is also possible to assign the same external input. PWMTimer Core output signals can be assigned to each of the 20 external outputs. Figure 1.2 PWMTimer Top Synoptic See rPWMTimer\_ROUTING\_IN\_[s] (s = 0, 2) and rPWMTimer\_ROUTING\_OUT\_[n] (n = 0..3) for registers details. #### NOTE In the figures in this chapter, register and bit names are shown in an abbreviated form. ## 1.5.2 PWMTimer Core The figure below summarizes the features and the routing possibilities available in the PWMTimer Core system. Figure 1.3 PWMTimer Core Synoptic #### 1.5.3 PWMTimer Core Interconnection The following tables show the interconnection possibilities between PWMTimer Core signals and the inputs of PWM module and OutputCtrl modules. Refer to **Section 1.5.2, PWMTimer Core**. ## 1.5.3.1 PWM Module Routing Tables Refer to **Section 1.5.6, PWM Module** for more details about the functions and the input signals. Each PWM module has two trigger inputs and one clock input. Table 1.61 PWM Input Connection | From FilterIN Output | To PWM 0 Input | | |----------------------|----------------|--| | FilterIN0 | Trig1.0 | | | FilterIN1 | Trig0.0 | | | FilterIN2 | ClockIn.0 | | | From FilterIN Output | To PWM 1 Input | | | FilterIN10 | Trig1.1 | | | FilterIN11 | Trig0.1 | | | FilterIN12 | ClockIn.1 | | ## 1.5.3.2 OutputCtrl Module Routing Tables Refer to **Section 1.5.5, OutputCtrl Module** for more details about the functions and the input signals. Table 1.62 OutputCtrl Input Connection | From PWM 0 Output | To OutputCtrl Input | | |-----------------------------|---------------------|--| | CMP1.0.0 (single counter 0) | OutputCtrl0.Set | | | CMP1.1.0 (single counter 1) | OutputCtrl1.Set | | | CMP1.2.0 (single counter 2) | OutputCtrl2.Set | | | CMP1.3.0 (single counter 3) | OutputCtrl3.Set | | | CMP1.4.0 (single counter 4) | OutputCtrl4.Set | | | CMP1.5.0 (single counter 5) | OutputCtrl5.Set | | | CMP1.6.0 (single counter 6) | OutputCtrl6.Set | | | CMP1.7.0 (single counter 7) | OutputCtrl7.Set | | | From PWM 1 Output | To OutputCtrl Input | | | CMP1.0.1 (single counter 0) | OutputCtrl8.Set | | | CMP1.1.1 (single counter 1) | OutputCtrl9.Set | | | CMP1.2.1 (single counter 2) | OutputCtrl10.Set | | | CMP1.3.1 (single counter 3) | OutputCtrl11.Set | | | CMP1.4.1 (single counter 4) | OutputCtrl12.Set | | | CMP1.5.1 (single counter 5) | OutputCtrl13.Set | | | CMP1.6.1 (single counter 6) | OutputCtrl14.Set | | | CMP1.7.1 (single counter 7) | OutputCtrl15.Set | | See rPWMTimer\_ROUTING\_OUTCTRL\_[n] (n = 0..15) for registers details. #### 1.5.4 FilterIN Module This section describes the filtering stage of PWMTimer. Each PWMTimer input from IN0 to IN2 and IN10 to IN12 has its own FilterIN module. Figure 1.4 FilterIN Module FilterIN module has three functions that are explained in the sections below. See rPWMTimer\_FILTER\_IN\_[s] (s = 0, 2, 10, 12) and rPWMTimer\_FORCE\_INPUT\_[n] (n = 0..1) for registers details. #### 1.5.4.1 PolarIn The purpose is to allow the user to switch between Direct and Inverted logical signal coming from the outside of the chip. See rPWMTimer\_FILTER\_IN\_[s] (s = 0, 2, 10, 12) for registers details. #### 1.5.4.2 Bounce The Bounce is a configurable bounce filter; it can use two different clocks, one for fast input allowing bounce filter value from 0 to $81.84~\mu s$ with a precision of 80~ns; and one for slow input allowing bounce filter value from 0 to 20.95104~ms with a precision of $20.48~\mu s$ . Any transition on the input of the Bounce will reset the counter. Figure 1.5 Bounce See rPWMTimer\_FILTER\_IN\_[s] (s = 0, 2, 10, 12) for registers details. ## **1.5.4.3** Force & Enable The Force & Enable gives the user the opportunity to force a signal to '1' or '0'. Figure 1.6 Force & Enable See rPWMTimer\_FORCE\_INPUT\_[n] (n = 0..1) for registers details. #### NOTE The Force & Enable is also used by OutputCtrl; "Force & Enable" seen in the architecture refers to this chapter. ## 1.5.5 OutputCtrl Module This module generates the outputs of the PWMTimer. Figure 1.7 OutputCtrl Module In the released state (after reset), OUT copy IN value in "Force & Enable". The output signal is generated on PWM\_PCLK and it can be inverted or force to "0" or "1". See rPWMTimer\_OUTPUTCTRL\_[n] (n = 0..3), rPWMTimer\_OUTPUTCTRL\_FORCE\_OUT\_0 and rPWMTimer\_OUTPUTCTRL\_RELEASE\_OUT for registers details. #### 1.5.6 PWM Module The PWM module is a bundle of 16-bit counters that can share triggers, inputs or be cascaded for 32-bit counter. - Each PWM contains eight single counter modules, two Clock Prescalers. - Each single counter module can be cascaded with the next single counter module in order to add 16 bits at the deep of the counter, cascading two the counters will result in a 32-bit deep counter. - Each single counter module can generate a output signals using the controls detailed in **Section 1.5.6.2(3)**, **Outputs Generator**. Figure 1.8 PWM Module #### NOTE This section basically uses the following indexes. - k: PWM module (k = 0..1) - i: Single counter module (i = 0..7) #### 1.5.6.1 Clock Prescaler Each PWM module contains two Clock prescaler named Block\_Clock0.[k] and Block\_Clock1.[k] that divide the PWM\_PCLK clock from 2 to 2048 to generate a derived clock. See rPWMTimer\_PWM\_BLOCK\_CLOCK\_[k] (k = 0..1) for registers details. ## 1.5.6.2 Single Counter Module In cascaded mode, MAX.[i], MIN.[i] and CMP1.[i] signals are generated by the cascade logic. CarryIn.[i] is only used in cascaded mode. Each operation of the Timebase counter is controlled by external input, internal signal and software request. - Start, Stop and Reset: software request - Clock: external input (ClockIn) or PWM\_PCLK prescaler - Set the counter direction: on max/min value detection or software request - Capture: at Trig0, Trig1 or internal event Trig2 (max/min value detection) - Buffer transfer: at Trig0, Trig1 or internal event Trig2 (max/min value detection) Management of the capture and buffer transfer is detailed in **Section (2)(c)**, **Hardware Store Trigger Generator**. Figure 1.9 Single Counter Module ## (1) Single Counter Input Multiplexers The table below show the signals that can be selected from the external signals. Table 1.63 Single Counter External Signals Input | Signal of Single Counter | External Signal (PWM k, k = 01) | |--------------------------|---------------------------------| | Clock | ClockIn.[k] | | Trig0 | Trig0.[k] | | Trig1 | Trig1.[k] | ## (a) Clock Input The clock input allows the user to count on each: - PWM\_PCLK period - Clock prescaler (using the edge detector system) - ClockIn.[k] input (using the edge detector system) Using ClockIn.[k] input without the edge detector enables the pulse size measurement. In order to count on each PWM\_PCLK period, the setting "rPWMTimer\_PWM\_CLOCK\_[q]\_[k].bMUXEDCLOCK\_[i] = 3'b000" is required. Figure 1.10 Clock Input See rPWMTimer\_PWM\_CLOCK\_ $[q]_[k]$ (q = 0..1, k = 0..1) for registers details. ## (b) Up/Down Input The Up/Down input manages the count direction of the Timebase, it can be used in Set/Reset or Bypass. Figure 1.11 Up/Down Input The Up/Down signal after reset is set to Up. Min and Max value detection can only be used in Set/Reset mode. If simultaneous events happen in the Up/Down input while in Set/Reset mode, the Up/Down signal will be set to Up. #### NOTE If software controls counter directions, use Set/Reset mode and fix Set/Reset input to 0. See rPWMTimer\_PWM\_UPDOWN\_[d]\_[k] (d = 0..3, k = 0..1) and rPWMTimer\_PWM\_SOFTUPDOWN\_0 for registers details. ## (c) Other Input Functions #### • Count Enable function The Count Enable function manages the Timebase in "enable" or "disable" state, it is synchronized with Timebase's clock (counting clock). - The Start event can be triggered by software event. - The Stop event can be triggered by software event. The Stop event is kept until next Timebase's clock if Count Enable is on Enable state. If multiple events happen simultaneously, the system will be set to Stop. See rPWMTimer\_PWM\_SOFTSTART and rPWMTimer\_PWM\_SOFTSTOP for registers details. #### • Reset function The Reset function manages the reset of the Timebase module, it is synchronized with Timebase's clock (counting clock). - The Reset event can be triggered by software event. The Reset event is kept until next Timebase's clock if Count Enable is on Enable state; the Reset event is transferred immediately when Count Enable is on disable state. See rPWMTimer\_PWM\_SOFTRESET for registers details. ## • Trig0 and Trig1 input The Trig0 and Trig1 input are used in the Hardware Store trigger generator which is used for capture and buffer transfer functions (refer to **Section 1.5.6.2(2)(c)**, **Hardware Store Trigger Generator** for more details). $See \ rPWMTimer\_PWM\_TRIG0\_[k] \ (k=0..1) \ and \ rPWMTimer\_PWM\_TRIG1\_[k] \ (k=0..1) \ for \ registers \ details.$ #### (2) Timebase Module The Timebase module is the main part of the counter system. This module can be used as a capture or compare function. It manages counting, comparator, capture, reset and buffer transfer systems and generate the events CMP1, MAX, MIN, Underflow, Overflow and Carry. List of the elements of the Timebase: - COUNTER VALUE: current counter value. - 16 bits ALU: increase or decrease the COUNTER VALUE by one. - OPTION REGISTER: four registers that can be used as compare register, capture registers, max value register or registers for buffer transfer. - 16 bits comparator: compare the COUNTER VALUE to OPTION REGISTER 2. - Ranged mode: handle the ranged mode using OPTION REGISTER 0 as the counter max value. - Hardware Store trigger generator: manage the buffer transfer and capture functions. - Flag manager: triggers overflow and underflow flags. For example, the Max signal can use to switch the direction command to "Down" in the Up/Down input, the count-down starts as soon as it reach the max value and will not trigger the overflow flag. In order to be used easily in cascaded mode, the COUNT\_[i][15:0] can also access adjacent 32 bits, see rPWMTimer\_TIMEBASE\_[i]\_[k], rPWMTimer\_TIMEBASE\_01\_[k], rPWMTimer\_TIMEBASE\_23\_[k], rPWMTimer\_TIMEBASE\_45\_[k], rPWMTimer\_TIMEBASE\_67\_[k], rPWMTimer\_TIMEBASE\_34\_[k] and rPWMTimer\_TIMEBASE\_56\_[k] (i = 0..7, k = 0..1) for registers details. Figure 1.12 Timebase Module ## (a) Events Generated by the Timebase Module The Timebase module generates events on: - Max value detection: Timebase's counter = max value (Range mode) or 16'hFFFF (Free running mode) - Min value detection: Timebase's counter = 16'h0000 - Overflow detection: Max value detection and counting up - Underflow detection: Min value detection and counting down - Compare match: Timebase's counter ≥ the compare register The waveform below shows an example of Timebase module event generation. Figure 1.13 Events Generation in Sawtooth Figure 1.14 Events Generation in Triangular Interrupt flags can be set on overflow/underflow detection. See rPWMTimer\_PWM\_MAX\_OVERFLOW and rPWMTimer\_PWM\_MIN\_UNDERFLOW for overflow and underflow flags registers details. ## (b) Option Registers System The four option registers available in each Timebase module can be used for several functions. Table 1.64 Option Registers Functions | Option Register (OR) | Compare Match | Capture | Max Value | Buffer Transfer | |-----------------------|---------------|---------------|---------------|-----------------| | OR0_[i] Not available | | Not available | Yes | From OR1_[i] | | OR1_[i] | Not available | Yes | Not available | To OR0_[i] | | OR2_[i] | CMP1.[i] | Not available | Not available | From OR3_[i] | | OR3_[i] | Not available | Yes | Not available | To OR2_[i] | #### Functions description: - Compare Match: Internal signals CMP1.[i] is set to "1" when COUNT\_[i] is superior or equal to OR2\_[i]. - Capture: Store the COUNT\_[i] value in OR1\_[i]/OR3\_[i] on the store trigger. - Max Value: OR0\_[i] is used to manage Overflow.[i] and MAX.[i] event in ranged mode; Load max value from OR0\_[i] in COUNT\_[i] on underflow event. - Buffer Transfer: OR1\_[i] value is transferred in OR0\_[i] on the store trigger. - Buffer Transfer: OR3\_[i] value is transferred in OR2\_[i] on the store trigger. The store trigger of capture and buffer transfer is controlled by the Hardware Store trigger generator. Details about buffer transfer can be found in the rPWMTimer\_TIMEBASE\_MUX\_ $[q]_[k]$ (q = 0..1, k = 0..1) registers description. See rPWMTimer\_OPTIONREG[r]\_[i]\_[k], rPWMTimer\_OPTIONREG[r]\_01\_[k], rPWMTimer\_OPTIONREG[r]\_23\_[k], rPWMTimer\_OPTIONREG[r]\_45\_[k], rPWMTimer\_OPTIONREG[r]\_67\_[k], rPWMTimer\_OPTIONREG[r]\_12\_[k], rPWMTimer\_OPTIONREG[r]\_34\_[k] and rPWMTimer\_OPTIONREG[r]\_56\_[k] (r = 0..3, i = 0..7, k = 0..1) for option registers details. ## (c) Hardware Store Trigger Generator The Hardware Store trigger generator handles the store trigger of every option register, those triggers are used for capture and buffer transfer functions according to the user configuration. Store triggers can be set by: - Max limit reached (using Trig2 signal). - Min limit reached (using Trig2 signal). - External event (using Trig0 or Trig1 signals). Store triggers are synchronous or asynchronous to the Timebase's clock: In synchronous mode, the store trigger is latched until the next Timebase's clock event (only available for OR0\_[i] and OR2\_[i]). Any latched trigger is immediately transferred if the Count Enable input switches to "Disable mode". Set to asynchronous when transferring the capture value, otherwise set to synchronous. Store triggers can be locked by software: - Lock: rPWMTimer\_HWSTORE\_LOCK\_[k].bHWSTORE\_OR[r]\_LOCK\_[i] (r = 0...3, i = 0...7, k = 0...1) - Unlock: rPWMTimer\_HWSTORE\_UNLOCK\_[k].bHWSTORE\_OR[r]\_UNLOCK\_[i] (r = 0..3, i = 0..7, k = 0..1) - Store trigger is locked after reset. Figure 1.15 Hardware Store Trigger Generator See rPWMTimer\_HWSTORE\_CONF\_[i]\_[k], rPWMTimer\_HWSTORE\_MUX\_[i]\_[k], rPWMTimer\_HWSTORE\_LOCK\_[k] and rPWMTimer\_HWSTORE\_UNLOCK\_[k] (i = 0..7, k = 0..1) for registers details. ## (d) Ranged Mode The ranged mode is a mode where the max value is delimited by option register 0, the triggers "MAX.[i]" and "Overflow.[i]" is controlled by the comparison between COUNT\_[i] value and the option register 0. In this mode, an overflow will set COUNT\_[i] to 0x0000 and an underflow will set COUNT\_[i] to the max value programmed. See rPWMTimer\_PWM\_MODE\_[k] (k = 0..1) for register details. ## (3) Outputs Generator The Outputs generator is the last step of the waveform generation for the PWM module. The output signal CMP1.[i]: - Counter Enable = 1 - Direct: Simple compare match result from Timebase (CMP1.[i].in). - Count Enable = 0 (disable state) - Reset: The output signal is tied to zero. - Set: The output signal is tied to one. Figure 1.16 Outputs Generator The signal CMP1.[i].in is resynchronized with the PWM\_PCLK clock. Figure 1.17 Outputs Generator Timing Chart See rPWMTimer\_PWM\_OUTPUTGEN[d]\_[k] (d = 0..3, k = 0..1) for registers details. #### 1.5.6.3 Cascading Single Counter Modules The PWM module creating a counter to 32 bits length using the two single counters. Be aware when you set the input multiplexer in cascaded mode you will still have to trigger the two single counters involved, for example, if you want to use a filtered input to clock your cascaded counter, the filtered input must be configured to trigger the "Clock" input of the two single counter involved. Some signals have to be shared and reshaped to be relevant to the cascaded counter created. When the cascaded mode is enabled, the signal generated by the cascade logic is input to each single counter. The Carry is used as an internal enable for the next counter, allowing it to increase or decrease its value. The Carry is set when: - The lower counter value will toggle from 16'h0000 to 16'hFFFF (down-counting). - The lower counter value will toggle from 16'hFFFF to 16'h0000 (up-counting). - The 32-bit counter will toggle from "0" to its max value (down-counting). - The 32-bit counter will toggle from its max value to "0" (up-counting). Cascaded mode warnings and limitations: • The single counter input multiplexer settings and the mode (ranged/free-running) must be the same in each counter involved in the 32-bit counter. #### NOTE Cascaded logic [i] configures a 32-bit counter with the previous counter [i-1] as the lower 16-bit. When creating a 32-bit counter, enable cascaded mode for only the upper 16-bit counter [i]. Also, the cascade value setting of the upper 16-bit counter (rPWMTimer\_SCALEVALUE\_[i]\_[k]) should be set to zero. See rPWMTimer\_PWM\_MODE\_[k] (k = 0..1) for register details about the activation of the cascaded mode between two single counter modules. ## 1.5.6.4 Master Counter Feature of the Single Counter Modules In order to improve the flexibility of the PWM, users can set the master counter feature available in $rPWMTimer_PWM\_MODE_[k]$ (k = 0..1) register. Activating this feature on a single counter "S" will replace its own current counter value by the one from the selected single counter "M"; in other words, the single counter "S" will become a slave of the selected single counter "M", it won't be able to modify the current counter value anymore and will apply all of its logic (compare and capture system) to the current counter value from single counter "M". Along with the counter value, the overflow, underflow, min, and max signals are also transferred from the master single counter to its slave(s). The feature is applied as a chain, meaning that the master counter value selection is propagated along the chain allowing the user to use all the logic elements from up to 8 single counters (compare and capture system) with the same current counter value. Example: If the single counter 2 is a slave of the single counter 0 and the single counter 3 is a slave of the single counter 2, the single counter 3 will be in fact the slave of the single counter 0. Refer to the figure below. Rules to follow when using this feature: - The slave single counter must be set in the same modes (ranged mode, cascaded mode) than its master. - The slave counter settings of Clock, Count Enable and Up/Down signals must be the same as the master counter. - Software Reset access to the single counter input multiplexers must be done for both the master single counter and its slave(s) during the same access. Figure 1.18 Master Counter Feature Example ## 1.5.7 Event Manager Module The Event Manager module generates PWMTimer interrupt. The list of the signals available to generate interrupts is shown in the figure below. The Event Manager summarize the flags of the entire system, if a not-masked flag become active PWMTimer interrupt will be set. Figure 1.19 Event Manager Module The Event Manager has inputs of factor flags and can be masked at two levels. The flag status is reflected to the global interrupt system status register according to the mask register that controls each factor. The mask for global interrupt system register masks the global interrupt status and generates the interrupt. In order to disable the interrupt, it is necessary to mask at either level or to clear the factor itself. See rPWMTimer\_EVENT\_MANAGER\_INT\_STATUS, rPWMTimer\_PWM\_CMP1\_FLAG\_POLARITY, rPWMTimer\_PWM\_CMP1\_FLAG, rPWMTimer\_PWM\_MAX\_OVERFLOW, rPWMTimer\_PWM\_MIN\_UNDERFLOW, rPWMTimer\_HWSTORE\_OR1\_STORE\_FLAG, rPWMTimer\_HWSTORE\_OR3\_STORE\_FLAG, rPWMTimer\_EVENT\_MANAGER\_INT\_MASK, rPWMTimer\_PWM\_CMP1\_MASK, rPWMTimer\_PWM\_OVERFLOW\_MASK, rPWMTimer\_PWM\_UNDERFLOW\_MASK, rPWMTimer\_HWSTORE\_OR1\_STORE\_MASK and rPWMTimer\_HWSTORE\_OR3\_STORE\_MASK for Flag collector registers details. ## 1.5.8 Programming PWMTimer ### 1.5.8.1 Common Initial Setting Example Recommended common initial settings for basic operation are as follows. • Enable OutputCtrl mode ``` Set 1'b1 to rPWMTimer_OUTPUTCTRL_[n].bBYPASS_MODE_[u] (u = 0..15, n = 0..3). rPWMTimer_OUTPUTCTRL_[n] = 0x40404040 ``` • Enable Trig0 input of Single counter ``` Set 3'b001 to rPWMTimer_PWM_TRIG0_[k].bTRIG0_[i] (i = 0..7, k = 0..1). rPWMTimer PWM TRIG0 [k] = 0x111111111 ``` • Enable Trig1 input of Single counter ``` Set 3'b001 to rPWMTimer_PWM_TRIG1_[k].bTRIG1_[i] (i = 0..7, k = 0..1). rPWMTimer_PWM_TRIG1_[k] = 0x111111111 ``` • Enable buffer transfer setting for option register ``` Set 1'b1 to rPWMTimer_TIMEBASE_MUX_[q]_[k].bTIMEBASE_MUX_OR[r]_[i] (r=0,2,i=0..7,q=0..1,k=0..1). rPWMTimer_TIMEBASE_MUX_[q]_[k] = 0x03030303 ``` • Setting the store trigger for option register (when transferring the capture value) ``` Set~1'b0~to~rPWMTimer\_HWSTORE\_CONF\_[i]\_[k].bHWSTORE\_SYNC\_TRIG\_[r]~(r=0,~2,~i=0..7,~k=0..1). rPWMTimer\_HWSTORE\_CONF\_[i]\_[k]=0x000000000 ``` • Unlock for option register ``` Set \ 1'b1 \ to \ rPWMTimer\_HWSTORE\_UNLOCK\_[k]. bHWSTORE\_OR[r]\_UNLOCK\_[i] \ (r=0..3, \ i=0..7, \ k=0..1). rPWMTimer\_HWSTORE\_UNLOCK\_[k] = 0 \\ xFFFFFFFF ``` ## • Enable input for OutputCtrl Set (5'h03 + [n mod 8] \* 2) to rPWMTimer\_ROUTING\_OUTCTRL\_[n].bROUTING\_OUTCTRL\_SET\_[n] (n = 0..15). rPWMTimer\_ROUTING\_OUTCTRL\_0/rPWMTimer\_ROUTING\_OUTCTRL\_8 = 0x000000300 rPWMTimer\_ROUTING\_OUTCTRL\_1/rPWMTimer\_ROUTING\_OUTCTRL\_9 = 0x000000500 rPWMTimer\_ROUTING\_OUTCTRL\_2/rPWMTimer\_ROUTING\_OUTCTRL\_10 = 0x000000700 rPWMTimer\_ROUTING\_OUTCTRL\_3/rPWMTimer\_ROUTING\_OUTCTRL\_11 = 0x000000900 rPWMTimer\_ROUTING\_OUTCTRL\_4/rPWMTimer\_ROUTING\_OUTCTRL\_12 = 0x000000B00 rPWMTimer\_ROUTING\_OUTCTRL\_5/rPWMTimer\_ROUTING\_OUTCTRL\_13 = 0x00000D00 rPWMTimer\_ROUTING\_OUTCTRL\_6/rPWMTimer\_ROUTING\_OUTCTRL\_14 = 0x000000F00 rPWMTimer\_ROUTING\_OUTCTRL\_7/rPWMTimer\_ROUTING\_OUTCTRL\_15 = 0x000001100 ## 1.5.8.2 PWM Output by Compare Match The compare match signal (counter value ≥ compare value) can be output from PWM\_OUT. In this example, the up counter is operated in range mode and the compare match signal is output. When the counter value reaches the value in option register 0 (maximum), the overflow occurs, and the interrupt can output from PWM\_Int. Figure 1.20 Example of PWM Output Operation Figure 1.21 Example of PWM Output Setting #### 1.5.8.3 Master Counter The master counter function can increase the number of the capture input and the compare match output. Refer to Section 1.5.6.4, Master Counter Feature of the Single Counter Modules. In this example, the master counter function is used to operate three counters synchronously, and each compare match signal is output from PWM\_OUT. Figure 1.22 Example of Master Counter Operation Figure 1.23 Example of Master Counter Setting ## 1.5.8.4 Input Capture Using PWM\_IN as the trigger input can be capture of counter values and buffer transfer. In this example, at the rising edge of PWM\_IN, the counter value is captured in option register 3 and buffer transferred to option register 2. Figure 1.24 Example of Input Capture Operation Figure 1.25 Example of Input Capture Setting #### 1.5.8.5 Pulse Measurement Using PWM\_IN as a clock input without edge detection enables the pulse width measurements. In this example, same PWM\_IN is assigned to the clock and trigger inputs, and the capture and buffer transfer is operating on the falling edge of the trigger. The pulse width can be measured by subtracting the value of option register 2 from the value of option register 3 at the trigger interrupt (OR3\_STORE\_FLAG) of option register 3. Figure 1.26 Example of Pulse Measurement Operation Figure 1.27 Example of Pulse Measurement Setting | REVISION HISTORY | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group | |------------------|------------------------------------------| | | User's Manual: PWMTimer | | | | Description | | |------|--------------|-------------|----------------------| | Rev. | Date | Page | Summary | | 1.00 | Sep 30, 2020 | _ | First Edition issued | RZ/N1D Group, RZ/N1S Group, RZ/N1L Group User's Manual: PWMTimer Publication Date: Rev.1.00 Sep 30, 2020 Published by: Renesas Electronics Corporation RZ/N1D Group, RZ/N1S Group, RZ/N1L Group