# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# BIPOLAR ANALOG INTEGRATED CIRCUIT $\mu PC8101GR$

### 150 MHz SILICON QUADRATURE MODULATOR IC FOR DIGITAL MOBILE COMMUNICATIONS

#### DESCRIPTION

 $\mu$ PC8101GR is a silicon monolithic integrated circuit designed as up-to-150 MHz quadrature modulator for digital mobile communications, mainly CT2. This modulator consists of digital 90° phase shifter, dual mixers and various buffer amplifiers which are packaged in 20 pin SSOP. Up/down converter IC ( $\mu$ PC8100GR) is also available as for kit-use with this IC. So, these pair devices contribute to make RF block small, high-performance and low power-consumption.

This product is manufactured using NEC's 20 GHz f⊤ NESAT<sup>™</sup>III silicon bipolar process. This process uses silicon nitride passivation film and gold electrodes. These materials can protect chip surface from external pollution and prevent corrosion and migration. Thus, this product has excellent performance, uniformity and reliability.

#### **FEATURES**

- Operating frequency: fir = 50 MHz to 150 MHz, Local input frequency: fLo = 100 MHz to 300 MHz, fi/Q = DC to 500 kHz
- Digital 90° phase shifter is incorporated. (Due to the flip flop phase shifter,  $f_{IF} = f_{Lo}/2 + f_{I/Q}$ .)
- 20 pin SSOP suitable for high-density surface mounting.
- Supply voltage Vcc = 2.7 to 5.5 V
- Equipped with Power Save Function.

#### **APPLICATIONS**

- Typical application Digital cordless phone CT2. (In the case of I/Q method)
- Further application Digital communication equipments.

#### **ORDERING INFORMATION**

| PART NUMBER  | PACKAGE                          | SUPPLYING FORM                                                                           |
|--------------|----------------------------------|------------------------------------------------------------------------------------------|
| μPC8101GR-E2 | 20 pin plastic SSOP<br>(225 mil) | Embossed tape 12 mm wide. QTY 2.5 kp/Reel.<br>Pin 1 indicates roll-in direction of tape. |

**Remark** To order evaluation samples, please contact your local NEC sales office. (Order number: µPC8101GR)

Caution electro-static sensitive devices

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

INTERNAL BLOCK DIAGRAM AND PIN CONNECTIONS



| 18 17 16 15 14 13 12 11<br>REG.<br>90°<br>270° LPF<br>F/F 0°<br>180° LPF<br>3 4 5 6 7 8 9 10 | 1. LOCAL IN<br>2. LOCAL IN<br>3. GND<br>4. $\overline{Q}$ – BIAS<br>5. $Q$ – BIAS<br>6. GND<br>7. $\overline{Q}$ – INPUT<br>8. $Q$ – INPUT<br>9. GND<br>10. IF OUTPUT<br>11. Vcc<br>12. POWER SAVE<br>13. I – INPUT<br>14. $\overline{I}$ – INPUT<br>15. GND<br>16. I – BIAS<br>17. $\overline{I}$ – BIAS<br>18. GND<br>19. N.C.<br>20. GND | (Top View)<br>1 20<br>2 3<br>3 4<br>4 17<br>5 6<br>6 15<br>7 4<br>8 9<br>9 12<br>10 11 |
|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
|                                                                                              |                                                                                                                                                                                                                                                                                                                                             |                                                                                        |

#### PIN EXPLANATION

| PIN<br>NO. | ASSIGNMENT | APPLIED<br>VOLTAGE (V) | PIN VOLTAGE<br>(V) | FUNCTION AND APPLICATION                                                                                                                                                                                  | EQUIVALENT CIRCUIT |
|------------|------------|------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 1          | LOCAL IN   | _                      | _                  | Local input for phase shifter. This input impedance is 50 $\Omega$ matched internally.                                                                                                                    |                    |
| 2          | LOCAL IN   | _                      | 2.0                | Bypass of local buffer amplifier input.<br>Grounded through capacitor.                                                                                                                                    |                    |
| 3          | GND        | 0                      | _                  | It must be connected to the system ground<br>with minimum inductance. Ground pat-<br>tern on the board should be formed as<br>wide as possible.<br>(Track length should be kept as short as<br>possible.) |                    |
| 4          | Q-BIAS     | _                      | 0.175              | These pins are to adjust local leakage<br>level.<br>These pins should be grounded through                                                                                                                 |                    |
| 5          | Q-BIAS     | _                      | 0.175              | register 1 kΩ adjustable 30 mV offset.                                                                                                                                                                    |                    |
| 6          | GND        | 0                      | -                  | Track length should be kept as short as possible.                                                                                                                                                         |                    |
| 7          | Q-INPUT    | Vcc/2                  | -                  | Input for Q signal. This input impedance<br>is larger than 500 kΩ. As Q signal, Vcc/<br>2 bias DC signal should be input.                                                                                 |                    |
| 8          | Q-INPUT    | Vcc/2                  |                    | Input for Q signal. This input impedance<br>is larger than 500 kΩ. As Q signal, Vcc/<br>2 biased 1V <sub>P-P</sub> signal should be input.                                                                |                    |
| 9          | GND        | 0                      | -                  | Track length should be kept as short as possible.                                                                                                                                                         |                    |
| 10         | IF OUTPUT  | _                      | 1.4                | IF output from modulator. This output is<br>emitter follower as 50 $\Omega$ impedance. IF<br>output frequency is provided as fiF = fLo/<br>2 + fl/Q.                                                      |                    |
| 11         | Vcc        | 2.7 to 5.5             | -                  | Supply voltage pin.                                                                                                                                                                                       |                    |

\_\_\_\_\_

| PIN<br>NO. | ASSIGNMENT    | APPLIED<br>VOLTAGE (V) | PIN VOLTAGE<br>(V) | FUNCTION AND APPLICATION                                                                                                                                                                                                               | EQUIVALENT CIRCUIT |
|------------|---------------|------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 12         | POWER<br>SAVE | 0 to 5.5               | _                  | Power save control pin. This pin can<br>control ON/OFF operation with bias as<br>follows; $\boxed{ \begin{tabular}{c} \hline Bias: V & Operation \\ \hline V_{PS} & $\geq 1.8 & ON \\ \hline 0 & to 1.0 & OFF \\ \hline \end{tabular}$ |                    |
| 13         | I-INPUT       | Vcc/2                  | -                  | Input for I signal. This input imped-<br>ance is larger than 500 kΩ. As I signal,<br>Vcc/2 biased 1 VP-P MAX. signal should<br>be input.                                                                                               |                    |
| 14         | Ī-INPUT       | Vcc/2                  | _                  | Input for I signal. This input impedance is larger than 500 k $\Omega$ . As I signal, Vcc/2 bias DC signal should be input.                                                                                                            |                    |
| 15         | GND           | 0                      | -                  | Track length should be kept as short as possible.                                                                                                                                                                                      |                    |
| 16         | I-BIAS        | _                      | 0.175              | These pins are to adjust local leakage<br>level.<br>These pins should be grounded through                                                                                                                                              |                    |
| 17         | ī-BIAS        | _                      | 0.175              | register 1 kΩ adjustable 30 mV offset.                                                                                                                                                                                                 |                    |
| 18         | GND           | 0                      | -                  | Track length should be kept as short as possible.                                                                                                                                                                                      |                    |
| 19         | N.C           | C                      | _                  | Non connection                                                                                                                                                                                                                         |                    |
| 20         | GND           | 0                      | -                  | Track length should be kept as short as possible.                                                                                                                                                                                      |                    |

\* Pin voltage at Vcc = 2.7 V

# NEC

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage        | Vcc  | T <sub>A</sub> = +25 °C                               | 6.0         | V  |
|-----------------------|------|-------------------------------------------------------|-------------|----|
| Power Dissipation     | PD   | Mounted on $50 \times 50 \times 1.6$ mm double copper | 530         | mW |
|                       |      | clad epoxy glass board at $T_A$ = +70 °C              |             |    |
| Operating Temperature | Topt |                                                       | -20 to +70  | °C |
| Storage Temperature   | Tstg |                                                       | -65 to +150 | °C |

#### **RECOMMENDED OPERATING CONDITIONS**

| PARAMETER             | SYMBOL | MIN. | TYP. | MAX. | UNIT |
|-----------------------|--------|------|------|------|------|
| Supply Voltage        | Vcc    | 2.7  | 3.0  | 5.5  | V    |
| Operating Temperature | Topt   | -20  | +25  | +70  | °C   |

#### ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = +25 °C, UNLESS OTHERWISE SPECIFIED $V_{P/S} \ge 1.8 V$ )

| PARAMETER                  |                                  | SVMPOL     | V    | cc = 2.7 | V    | Vcc = 5.5 V |       |      |      |                                      |
|----------------------------|----------------------------------|------------|------|----------|------|-------------|-------|------|------|--------------------------------------|
|                            |                                  | STNIBOL    | MIN. | TYP.     | MAX. | MIN.        | TYP.  | MAX. | UNIT | TEST CONDITION                       |
| Circuit current            |                                  | Icc        | 10.0 | 15.0     | 22.0 | 17.0        | 24.5  | 32.0 | mA   | No input signal                      |
| Circuit current power-     | save mode                        | Icc(P/S)   |      | 330      | 480  |             | 1050  | 1500 | μA   | $V_{P/S} \le 1.0 V$                  |
| IF output level            |                                  | PIFout     | -15  | -11      | -7.0 | -12.5       | -7.7  | -4.5 | dBm  | 50 $\Omega$ load, f = fLo/2 + fI/Q*1 |
| Local leakage (carrie      | r)                               | ISO(Lo)    | 26.0 | 35.0     |      |             | 30.6  |      | dBc  | $f = f_{Lo}/2^{*1}$                  |
| Local leak level at IF     | out <b>pin</b>                   | Loif       |      | -49      | -37  |             | -39.4 | -28  | dBm  | I/Qinput : DC = Vcc/2                |
| Image rejection (side      | Image rejection (side band leak) |            | 28.5 | 37.5     |      | 28.5        | 38.2  |      | dBc  | $f = f_{Lo}/2 - f_{I/Q}^{*1}$        |
| I/Q input impedance        |                                  | Zı/Q       | 500  | 1 000    |      | 500         | 700   |      | kΩ   | I/Qbias = 2.75 V                     |
| Power-save                 | rise time                        | TP/S(RISE) |      | 1.0      | 5.0  |             | 1.0   | 5.0  | μs   | $V_{P/S}(OFF) \to V_{P/S}(ON)$       |
| response time              | fall time                        | TP/S(FALL) |      | 1.0      | 3.0  |             | 1.0   | 3.0  | μs   | $V_{P/S}(ON) \to V_{P/S}(OFF)$       |
| Power-save control voltage |                                  | VP/S(ON)   | 1.8  |          | 5.5  | 1.8         |       | 5.5  | V    | Normal operation                     |
|                            |                                  | VP/S(OFF)  |      |          | 1.0  |             |       | 1.0  | V    | Power-save mode                      |
| Local input level          |                                  | PLoin      | -17  |          | -7   | -17         |       | -7   | dBm  |                                      |

# STANDARD CHARACTERISTICS FOR REFERENCE (TA = +25 °C, UNLESS OTHERWISE SPECIFIED VP/s $\ge$ 1.8 V)

| DADAMETED                   | SYMBOL    | Vcc = 2.7 V |       |      | Vcc = 5.5 V |       |      |       |                                |
|-----------------------------|-----------|-------------|-------|------|-------------|-------|------|-------|--------------------------------|
| PARAMETER                   | STMBOL    | MIN.        | TYP.  | MAX. | MIN.        | TYP.  | MAX. | UNIT  | TEST CONDITION                 |
| 3rd order distortion of I/Q | ΙΜ3ι/Q    |             | -37.3 |      |             | -56.5 |      | dBc   | $f = f_{Lo}/2 - 3f_{I/Q}^{*1}$ |
| Local input VSWR            | VSWRLoin  |             | 1.1   |      |             | 1.1   |      | X : 1 |                                |
| IF output VSWR              | VSWRIFout |             | 1.2   |      |             | 1.2   |      | X : 1 |                                |

\*1 : fLoin = 300.1 MHz PLoin = -10 dBm fl/Q = 36 kHz 1 VP-P DC = Vcc/2 **TEST CIRCUIT** 



| SYMBOL                        | Applied voltage (V) |
|-------------------------------|---------------------|
| Vcc = VP/s                    | 2.7 to 5.5 V        |
| $V_I = V_{Ib} = V_O = V_{Ob}$ | 0.5 	imes Vcc       |



TYPICAL CHARACTERISTICS (Unless otherwise specified T<sub>A</sub> = +25 °C)



## NEC

#### TEST CIRCUIT ASSEMBLED ON EVALUATION BOARD



IC MOUNTED SIDE

#### **TYPICAL APPLICATION**



The application circuits and their parameters are for references only and are not intended for use in actual design-in's.

SCORE

#### PACKAGE DIMENSIONS

\* 20 PIN PLASTIC SSOP (225 mil) (UNIT: mm)



**NOTE** Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.

#### NOTE ON CORRECT USE

- (1) Observe precautions for handling because of electrostatic sensitive devices.
- (2) Form a ground pattern as wide as possible to minimize ground impedance (to prevent undesired operation).
- $(3) \quad \text{Keep the track length of the ground pins as short as possible.}$
- (4) Connect a bypass capacitor (e.q. 1 000 pF) to the Vcc pin.

#### **RECOMMENDED SOLDERING CONDITIONS**

This product should be soldered in the following recommended conditions. Other soldering method and conditions than the recommended conditions are to be consulted with our sales representatives.

#### $\mu$ PC8101GR

| Soldering<br>process   | Soldering conditions                                                                                                                                               | Symbol    |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| Infrared ray reflow    | Peak package's surface temperature: 235 °C or below,<br>Reflow time: 30 seconds or below (210 °C or higher),<br>Number of reflow process: 2, Exposure limit*: None | IR35–00-2 |
| VPS                    | Peak package's surface temperature: 215 °C or below,<br>Reflow time: 40 seconds or below (200 °C or higher),<br>Number of reflow process: 2, Exposure limit*: None | VP15-00-2 |
| Wave soldering         | Solder temperature: 260 °C or below,<br>Flow time: 10 seconds or below<br>Number of flow process: 1, Exposure limit*: None                                         | WS60-00-1 |
| Partial heating method | Terminal temperature: 300 °C or below,<br>Flow time: 10 seconds or below,<br>Exposure limit*: None                                                                 |           |

\*: Exposure limit before soldering after dry-pack package is opened.

Storage conditions: 25 °C and relative humidity at 65 % or less.

Note: Apply only a single process at once, except for "Partial heating method".

For details of recommended soldering conditions for surface mounting, refer to information document SEMICONDUCTOR DEVICE MOUNTING TECHNOLOGY MANUAL (C10535E).



[MEMO]

iscontinued product

[MEMO]

iscontinued product

[MEMO]

iscontinued product





NESAT (NEC Silicon Advanced Technology) is a trademark of NEC Corporation.

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software, and information in the design of the customer's equipment shall be done under the full responsibility of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
  "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a
  customer designated "quality assurance program" for a specific application. The recommended applications of
  a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device
  before using it in a particular application.
  - Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
  - Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
  - Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

M7 98.8