General Description

The SLG88103/4 is a wide voltage range, 375 nA Dual/Quad Channel CMOS Input Operational Amplifier capable of rail-to-rail input and output operation. Each Amplifier can be individually powered down.

Features

• Low Quiescent Current: 375 nA per Amplifier (typ)
• Low Offset Voltage: ±200 µV (typ)
• Zero-Crossover
• Low Offset Drift: 1 µV/˚C (typ)
• DC Precision:
  • PSRR: 115 dB
  • CMRR: 100 dB
  • A_{OL}: 120 dB
• Gain-Bandwidth Product: 10 kHz (typ)
• Rail to Rail Input/Output
• Supply Voltage: 1.71 V to 5.5 V
• Tiny Package:
  • 10-pin 2 x 2 mm STDFN
  • 20-pin 2 x 3.5 mm STQFN
• Industrial Temperature Range: -40 ˚C to 85 ˚C

Typical Applications

• Battery-Powered Devices
• Portable Devices
• Wearable Products
• Gas Sensors
• Pressure Sensors
• Medical Monitors
• Smoke Detectors
• Active RFID Reader
• Energy Harvester

Example Application Circuit: Non-Inverting Amplifier + GreenPAK with Wake-Sleep Controller

[Diagram]

Pin Configurations

SLG88103

<table>
<thead>
<tr>
<th>PD1</th>
<th>OUT1</th>
<th>IN-1</th>
<th>IN+1</th>
<th>VSS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>10</td>
<td>9</td>
<td>8</td>
<td>7</td>
</tr>
</tbody>
</table>

10-pin STDFN
(Top View)

SLG88104

<table>
<thead>
<tr>
<th>PD1</th>
<th>OUT1</th>
<th>IN-1</th>
<th>IN+1</th>
<th>VSS</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDD</td>
<td>18</td>
<td>17</td>
<td>16</td>
<td>15</td>
</tr>
</tbody>
</table>

20-pin STQFN
(Top View)
## Pin Description

<table>
<thead>
<tr>
<th>Pin #</th>
<th>Pin Name</th>
<th>Type</th>
<th>Pin Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 2</td>
<td>OUT1</td>
<td>O</td>
<td>Analog Output (Op Amp 1)</td>
</tr>
<tr>
<td>2 3</td>
<td>IN-1</td>
<td>I</td>
<td>Inverting Input (Op Amp 1)</td>
</tr>
<tr>
<td>3 4</td>
<td>IN+1</td>
<td>I</td>
<td>Non-inverting Input (Op Amp 1)</td>
</tr>
<tr>
<td>4 5</td>
<td>VSS</td>
<td>GND</td>
<td>Negative Power Supply</td>
</tr>
<tr>
<td>5 6</td>
<td>PD2</td>
<td>I</td>
<td>Power Down Input (Op Amp 2)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>When PD pin is high, the respective amplifier is powered down.</td>
</tr>
<tr>
<td>6 9</td>
<td>OUT2</td>
<td>O</td>
<td>Analog Output (Op Amp 2)</td>
</tr>
<tr>
<td>7 8</td>
<td>IN-2</td>
<td>I</td>
<td>Inverting Input (Op Amp 2)</td>
</tr>
<tr>
<td>8 7</td>
<td>IN+2</td>
<td>I</td>
<td>Non-inverting Input (Op Amp 2)</td>
</tr>
<tr>
<td>9 --</td>
<td>VSS</td>
<td>GND</td>
<td>Negative Power Supply</td>
</tr>
<tr>
<td>10 --</td>
<td>PD3</td>
<td>I</td>
<td>Power Down Input (Op Amp 3)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>When PD pin is high, the respective amplifier is powered down.</td>
</tr>
<tr>
<td>11 --</td>
<td>IN+3</td>
<td>I</td>
<td>Non-inverting Input (Op Amp 3)</td>
</tr>
<tr>
<td>12 --</td>
<td>IN-3</td>
<td>I</td>
<td>Inverting Input (Op Amp 3)</td>
</tr>
<tr>
<td>13 --</td>
<td>OUT3</td>
<td>O</td>
<td>Analog Output (Op Amp 3)</td>
</tr>
<tr>
<td>14 10</td>
<td>VDD</td>
<td>PWR</td>
<td>Power Supply</td>
</tr>
<tr>
<td>15 --</td>
<td>PD4</td>
<td>I</td>
<td>Power Down Input (Op Amp 4)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>When PD pin is high, the respective amplifier is powered down.</td>
</tr>
<tr>
<td>16 --</td>
<td>IN+4</td>
<td>I</td>
<td>Non-inverting Input (Op Amp 4)</td>
</tr>
<tr>
<td>17 --</td>
<td>IN-4</td>
<td>I</td>
<td>Inverting Input (Op Amp 4)</td>
</tr>
<tr>
<td>18 --</td>
<td>OUT4</td>
<td>O</td>
<td>Analog Output (Op Amp 4)</td>
</tr>
<tr>
<td>19 --</td>
<td>VDD</td>
<td>PWR</td>
<td>Power Supply</td>
</tr>
<tr>
<td>20 1</td>
<td>PD1</td>
<td>I</td>
<td>Power Down Input (Op Amp 1)</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>When PD pin is high, the respective amplifier is powered down.</td>
</tr>
</tbody>
</table>

## Ordering Information

<table>
<thead>
<tr>
<th>Part Number</th>
<th>Type</th>
<th>Production Flow</th>
</tr>
</thead>
<tbody>
<tr>
<td>SLG88103V</td>
<td>10-pin STDFN</td>
<td>Industrial, -40 °C to 85 °C</td>
</tr>
<tr>
<td>SLG88103VTR</td>
<td>10-pin STDFN (Tape and Reel)</td>
<td>Industrial, -40 °C to 85 °C</td>
</tr>
<tr>
<td>SLG88104V</td>
<td>20-pin STQFN</td>
<td>Industrial, -40 °C to 85 °C</td>
</tr>
<tr>
<td>SLG88104VTR</td>
<td>20-pin STQFN (Tape and Reel)</td>
<td>Industrial, -40 °C to 85 °C</td>
</tr>
</tbody>
</table>
### Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD}$</td>
<td>Voltage on VDD pin relative to GND</td>
<td>-0.3</td>
<td>--</td>
<td>6.0</td>
<td>V</td>
</tr>
<tr>
<td>$T_A$</td>
<td>Operating Range</td>
<td>-40</td>
<td>--</td>
<td>85</td>
<td>°C</td>
</tr>
<tr>
<td>$\theta_{JA}$</td>
<td>Thermal Resistance</td>
<td>--</td>
<td>80</td>
<td>--</td>
<td>°C/W</td>
</tr>
<tr>
<td>$T_S$</td>
<td>Storage Temperature</td>
<td>-65</td>
<td>--</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>$T_J$</td>
<td>Junction Temperature</td>
<td>--</td>
<td>--</td>
<td>150</td>
<td>°C</td>
</tr>
<tr>
<td>$ESD_{HBM}$</td>
<td>ESD Protection (Human Body Model)</td>
<td>2000</td>
<td>--</td>
<td>--</td>
<td>V</td>
</tr>
<tr>
<td>$ESD_{CDM}$</td>
<td>ESD Protection (Charged Device Model)</td>
<td>500</td>
<td>--</td>
<td>--</td>
<td>V</td>
</tr>
<tr>
<td>MSL</td>
<td>Moisture Sensitivity Level</td>
<td>1</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note: Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### Electrical Characteristics

$T_A = 25 \degree C$, $V_{DD} = 1.71 \text{V to 5.5 V}$, $V_{SS} = \text{GND}$, $V_{CM} = V_{DD}/2$, $V_{OUT} = V_{DD}/2$, $V_{L} = V_{DD}/2$, $R_L = 1 \Omega$ to $V_L$, unless otherwise stated.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{OS}$</td>
<td>Input Offset Voltage</td>
<td>$V_{CM} = V_{DD}/2$</td>
<td>-1000</td>
<td>1000</td>
<td>$\mu$V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{CM} = V_{DD}/2$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>-1100</td>
<td>1100</td>
<td>$\mu$V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{CM} = V_{SS}$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>-2400</td>
<td>2400</td>
<td>$\mu$V</td>
<td></td>
</tr>
<tr>
<td>$dV_{OS}/dT$</td>
<td>Offset Drift with Temperature</td>
<td>$V_{CM} = V_{DD}/2$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>-4</td>
<td>4</td>
<td>$\mu$V/°C</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{CM} = V_{SS}$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>-10</td>
<td>10</td>
<td>$\mu$V/°C</td>
<td></td>
</tr>
<tr>
<td>$dV_{OS}$/Time</td>
<td>10 Year Offset Drift</td>
<td>$T_A = 85 \degree C$; $V_{DD} = 3.3 \text{V}$</td>
<td>-30</td>
<td>30</td>
<td>$\mu$V</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_A = 85 \degree C$; $V_{DD} = 5.0 \text{V}$</td>
<td>-40</td>
<td>40</td>
<td>$\mu$V</td>
<td></td>
</tr>
<tr>
<td>PSRR</td>
<td>Power Supply Rejection Ratio</td>
<td>$V_{CM} = V_{DD}/2$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>95</td>
<td>115</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{CM} = V_{SS}$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>85</td>
<td>100</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td>CS</td>
<td>Channel Separation</td>
<td>$V_{DD} = 5 \text{V}$, $f = 10 \text{Hz}$</td>
<td>--</td>
<td>120</td>
<td>dB</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DD} = 5 \text{V}$, $f = 1 \text{kHz}$</td>
<td>--</td>
<td>95</td>
<td>dB</td>
<td></td>
</tr>
</tbody>
</table>

### Input Voltage Range

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{CMR}$</td>
<td>Input Common-Mode Voltage Range</td>
<td>$T_A = -40 \degree C$ to $85 \degree C$</td>
<td>$V_{SS}$</td>
<td>--</td>
<td>$V_{DD}$</td>
<td>V</td>
</tr>
<tr>
<td>CMRR</td>
<td>Common-Mode Rejection Ratio</td>
<td>$V_{SS}$ $&lt; 0.8 \text{V} &lt; V_{CM} &lt; V_{DD}$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>65</td>
<td>100</td>
<td>--</td>
<td>dB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{SS} &lt; V_{CM} &lt; V_{SS} + 0.8 \text{V}$; $V_{DD} - 0.8 \text{V} &lt; V_{CM} &lt; V_{DD}$; $T_A = -40 \degree C$ to $85 \degree C$</td>
<td>50</td>
<td>75</td>
<td>--</td>
<td>dB</td>
</tr>
</tbody>
</table>

### Input Bias Current and Impedance

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_B$</td>
<td>Input Bias Current</td>
<td>$T_A = 85 \degree C$</td>
<td>--</td>
<td>2</td>
<td>--</td>
<td>pA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$T_A = 85 \degree C$</td>
<td>--</td>
<td>320</td>
<td>500</td>
<td>pA</td>
</tr>
</tbody>
</table>
I

OS

Input Offset Current²


T

A

= 85 °C


R

CM

Common Mode Input Resistance


R

DIFF

Differential Input Resistance


C

CM

Input Capacitance Common-Mode


C

DIFF

Input Capacitance Differential


Open-Loop Gain


A

OL

DC Open Loop Voltage Gain


R

L

= 1 MΩ;


V

SS

+ 0.1 V ≤ V

OUT

≤ V

DD

- 0.1 V

100

120

--

dB

R

L

= 50 kΩ;


V

SS

+ 0.5 V ≤ V

OUT

≤ V

DD

- 0.5 V

100

120

--

dB

R

L

= 50 kΩ; T

A

= 85 °C;


V

SS

+ 0.1 V ≤ V

OUT

≤ V

DD

- 0.1 V

80

100

--

dB

Output


V

OH, V

OL

Maximum Voltage Swing


R

L

= 50 kΩ


V

SS

+ 5 -- V

DD

- 5 mV

V

OSR

Linear Output Swing Range


V

OVR from Rail


V

SS

+ 100 -- V

DD

- 100 mV

I

SC

Short-circuit Current


V

DD

= 1.71 V

3.8

4.5

--

mA

V

DD

= 3.0 V to 5.5 V

8.5

10

--

mA

C

LOAD

Capacitive Load Drive


See Typical Performance Charts

Power Supply


V

DD

Supply Voltage


Guaranteed by PSRR Test


1.71

--

5.5

V

I

Q

Quiescent Current (Per Amplifier)


T

A

= -40 °C to 85 °C


V

DD

--

0.4

0.8

μA

PDx = V

DD

--

1

--

nA

Frequency Response


GBW

Gain Bandwidth Product


G = +1 V/V


--

10

--

kHz

PM

Phase Margin


G = +1 V/V


--

54

--

°

SR

Slew Rate


R

L

= 50 kΩ


2.4

5.0

--

V/ms

t

OR

Overload Recovery Time


T

A

= -40 °C to 85 °C; R

L

= 50 kΩ


--

350

--

μs

Noise


e

n

Input Voltage Noise


f = 0.1 to 10 Hz


--

6.5

--

μV

P,P

V

n

Input Voltage Noise Density


f = 1 kHz


--

195

--

nV/√Hz

I

n

Input Current Noise Density


f = 1 kHz


--

< 10

--

fA/√Hz

Note:

1. Part is measured to be less than 1 μA during production test.
2. Guaranteed by design, not tested in production.
Typical Performance Charts

\[ T_A = 25 \degree C, \ V_{DD} = 5.0 \ V, \ V_{SS} = \text{GND}, \ V_{CM} = \frac{V_{DD}}{2}, \ V_{OUT} = \frac{V_{DD}}{2}, \ V_L = \frac{V_{DD}}{2}, \ R_L = 1 \ M\Omega \ \text{to} \ V_L, \ C_L = 80 \ pF, \] unless otherwise stated.

**Fig 1.** Input Offset Voltage Drift Distribution
\[ V_{CM} = V_{SS}; \ V_{DD} = 1.71 \ V \ \text{and} \ 5.5 \ V; \ T_A = 25 \degree C. \]

**Fig 2.** Input Offset Voltage vs. Common Mode Input Voltage
\[ V_{DD} = 5.5 \ V. \]

**Fig 3.** Quiescent Current vs. Power Supply Voltage

**Fig 4.** Input Offset Voltage Temperature Drift Distribution
\[ V_{CM} = V_{SS}; \ V_{DD} = 3.3 \ V; \ T_A = -40 \degree \text{C to} \ 85 \degree C. \]

**Fig 5.** Input Offset Voltage vs. Common Mode Input Voltage
\[ V_{DD} = 1.71 \ V. \]

**Fig 6.** DC Open Loop Gain vs. Common Mode Input Voltage
\[ V_{DD} = 3.3 \ V. \]
$T_A = 25\, ^\circ\text{C}, \, V_{\text{DD}} = 5.0\, \text{V}, \, V_{\text{SS}} = \text{GND}, \, V_{\text{CM}} = V_{\text{DD}}/2, \, V_{\text{OUT}} = V_{\text{DD}}/2, \, V_L = V_{\text{DD}}/2, \, R_L = 1\, \text{M}\Omega \text{ to } V_L, \, C_L = 80\, \text{pF}, \text{ unless otherwise stated.}$

Fig 7. Open Loop Gain and Phase vs. Frequency $V_{\text{DD}} = 3.3\, \text{V}$.

Fig 8. CMRR, PSRR vs. Frequency $V_{\text{DD}} = 3.3\, \text{V}$.

Fig 9. Channel Separation vs. Frequency

Fig 10. Input Noise Voltage Density vs. Frequency

Fig 11. 0.1 Hz to 10 Hz Noise

Fig 12. Output Short Circuit Current vs. $V_{\text{DD}}$
\[ T_A = 25 \, ^\circ C, \ V_{DD} = 5.0 \, V, \ V_{SS} = \text{GND}, \ V_{CM} = V_{DD}/2, \ V_{OUT} = V_{DD}/2, \ V_L = V_{DD}/2, \ R_L = 1 \, \Omega \text{ to } V_L, \ C_L = 80 \, \text{pF}, \text{ unless otherwise stated.} \]

**Fig 13. Input Bias, Offset Currents vs. \( T_A \)**
\[ V_{DD} = 3.3 \, V. \]

**Fig 14. Input Bias, Offset Currents vs. \( V_{CM} \)**
\[ V_{DD} = 5.5 \, V. \]

**Fig 15. Input Current vs. \( V_{CM} \) (below \( V_{SS} \))**
\[ V_{DD} = 5.5 \, V. \]

**Fig 16. Gain Bandwidth Product vs. Power Supply Voltage**

**Fig 17. Gain Bandwidth Product vs. Ambient Temperature**

**Fig 18. Slew Rate vs. Ambient Temperature**
\[ G = 1 \, \text{V/V}; \ R_L = 50 \, \text{k}\Omega \]
$T_A = 25 \, ^\circ C, \, V_{DD} = 5.0 \, V, \, V_{SS} = \text{GND}, \, V_{CM} = V_{DD}/2, \, V_{OUT} = V_{DD}/2, \, V_L = V_{DD}/2, \, R_L = 1 \, \text{M}\Omega \to V_L, \, C_L = 80 \, \text{pF},$ unless otherwise stated.

**Fig 19. Small Signal Inverting Step Response**

$G = -1 \, \text{V/V}; \, R_L = 50 \, \text{k}\Omega; \, C_L = 60 \, \text{pF}.$

**Fig 20. Large Signal Inverting Step Response**

$G = -1 \, \text{V/V}; \, R_L = 50 \, \text{k}\Omega; \, C_L = 80 \, \text{pF}.$

**Fig 21. Inverting Overload Recovery**

$G = -1 \, \text{V/V}; \, R_L = 50 \, \text{k}\Omega; \, C_L = 60 \, \text{pF}.$

**Fig 22. Small Signal Non-inverting Step Response**

$G = 1 \, \text{V/V}; \, R_L = 50 \, \text{k}\Omega; \, C_L = 60 \, \text{pF}.$

**Fig 23. Large Signal Non-inverting Step Response**

$G = 1 \, \text{V/V}; \, R_L = 50 \, \text{k}\Omega; \, C_L = 60 \, \text{pF}.$

**Fig 24. Non-Inverting Overload Recovery**

$G = 1 \, \text{V/V}; \, R_L = 50 \, \text{k}\Omega; \, C_L = 60 \, \text{pF}.$
$T_A = 25\, ^\circ C, V_{DD} = 5.0\, V, V_{SS} = GND, V_{CM} = V_{DD}/2, V_{OUT} = V_{DD}/2, V_L = V_{DD}/2, R_L = 1\, \text{M}\Omega$ to $V_L, C_L = 80\, \text{pF}$, unless otherwise stated.

Fig 25. Small Signal Non-inverting Step Response
$G = 1\, \text{V/V}; R_L = 50\, \text{k}\Omega; C_L = 10\, \text{nF}$.

Fig 26. Small Signal Overshoot vs. Capacitive Load
$V_{DD} = 3.3\, V; V_{IN} = 40$ and $100\, \text{mV\, p-p}; G = 1\, \text{V/V}$.

Fig 27. Overload Recovery Time vs. Power Supply Voltage
$R_L = 50\, \text{k}\Omega; G = 1\, \text{V/V}$.

Fig 28. DC Open Loop Gain vs. Power Supply Voltage
$R_L = 50\, \text{k}\Omega$.

Fig 29. Output Voltage Swing from Rail vs. $I_{OUT}$
$V_{DD} = 1.71\, V$ and $5.5\, V$.

Fig 30. Output Response to Power Down Signal
$G = 1\, \text{V/V}; R_L = 50\, \text{k}\Omega; C_L = 20\, \text{pF}; V_{IN} = V_S/2$. 

$V_{OL}$ — $V_{OH}$
$- - - V_{DD} - V_{SS}$
Applications Information

The SLG88103/4 operates on a 1.71 V to 5.5 V power supply over a wide industrial temperature range from -40 °C to 85 °C. This dual/quad op amp chip has two/four active low enable pins used to individually power-up / power-down each op amp. Its common-mode range extends from 0 to V\textsubscript{DD} and its output swings from rail-to-rail.

Input Protection

Voltage spikes need to be controlled at the inputs of each operational amplifier in order to avoid damaging the device. Electrical events like electrostatic discharge can produce large voltages at these nodes. The SLG88103/4 has internal circuitry to protect the device from these events. If V\textsubscript{IN} exceeds V\textsubscript{DD} or drops below V\textsubscript{SS}, additional currents will flow through the internal ESD diodes and can damage the device even if the supplies are turned off.

In this case we recommend placing a resistor in series to the input to limit current through the internal ESD diodes to 5 mA (or preferably less).

Driving Capacitive Loads

Capacitive loads degrade circuit stability by decreasing the phase margin and bandwidth of the operational amplifier circuit. The SLG88103/4 can drive capacitive loads up to 10 nF at low loads. The amplifier's output impedance and the capacitive load add phase lag to the system. This phase lag creates gain peaking in the frequency response and peaking/ringing in the output's transient response. When large capacitive loads need to be driven, isolation resistors need to be used to increase the phase margin. This is done by increasing the output load impedance at higher frequencies. After selecting an isolation resistor value, verify that the frequency peaking and transient overshoot and ringing have been reduced.
Low Power Considerations

The SLG88103/4 features low quiescent current at 375 nA per amplifier, as well as extremely high-impedance CMOS inputs. To take most advantage of such low power features, high impedance external components should be used. We recommend using low-leakage capacitors (such as ceramic). Other types of capacitors (such as aluminum dielectric) can leak at uA levels and consume more quiescent power than the op-amp itself! High value resistors are needed to keep power consumption low, as well as to avoid gain loss and non-linearities due to loading effects on the ultra-low power-stage of the op amp. On the other hand, higher resistances increase thermal noise and sensitivity to external interference. We recommend impedances between 100 kΩ and 500 kΩ in gain/feedback networks to achieve balanced performance given the ultra-low power characteristics of SLG88103/4.

PCB Layout

For proper PCB layout, place a 100 nF decoupling capacitor close to the VDD pin of the SLG88103/4. To improve sensitive system performance, keep trace lengths similar on the positive and negative inputs of the op amp. Keep feedback resistors as close to the op amp and as short as possible. In addition, remove the PCB ground plane from under the inputs and outputs of the op amp.

For low current applications, board leakage currents on sensitive, high impedance inputs can degrade signal integrity. To maximize system performance, use guard rings / shields around these high impedance op amp inputs. For non-inverting op amps, IN+ should have a guard ring driven to the voltage of IN- by a low impedance source. Similarly, the guard ring around IN- should be driven to IN+ for an inverting amplifier. The IN- and IN+ nodes for non-inverting and inverting amplifiers respectively can be used as low impedance voltage sources. This is because these nodes are effectively low impedance nodes due to op amp feedback properties. For a non-inverting amplifier, leakage current on IN+ will produce a voltage on the input that will be amplified to the op amp’s output. On the other hand, the op amp will fight changes in voltage on IN- to match the voltage potential at IN+. These guard rings should be used on both sides of the PCB to help sink stray currents on the PCB before the currents can reach the input pins of the op amp and to minimize stray capacitance.

Proper Setup for Unused Op Amps

For an unused op amp on the SLG88103/4, connect the op amp as a voltage follower with the input tied to ground and it’s enable pin tied to VDD. An example circuit using one of the op amps is shown below.

![Fig 33. Unused Op Amp Setup.](image)

Application Examples

The SLG88103/4 excels in low-power applications that operate at low frequencies. Please see the “Application Notes” section of this datasheet for application examples which use the SLG88103/4.
Design Resources

1. Spice Macro Model

The most recent SPICE model is available on the Renesas website. This model is intended for simulation purposes only and shouldn’t be used in place of hardware testing to verify proper functionality in a full system.

2. Application Notes

For more information on the topics discussed in this datasheet and applications of this device, please see the following applications notes available online at our Application Notes page. New Application Notes are added regularly.

   AN-1106 Custom Instrumentation Amplifier Design

3. Design Support

Please contact a Renesas Representative at our Contact page for more information on the SLG88103/4. They will be happy to assist you by answering additional questions and by offering design support for projects relating to the SLG88103/4 and Renesas’s GreenPAK devices.

4. Op Amp + GreenPAK EVB

The OP AMP+GreenPAK EVB provides convenient breakout access for various IC’s in Renesas’s Op Amp and GreenPAK product families. Please see the OP AMP+EVB Layout Guide for more information on which GreenPAK devices and op amps can be placed on this PCB.

Fig 34. Op Amp + GreenPAK EVB.
PP - Part ID Field
WW - Date Code Field\(^1\)
N - Lot Traceability Code Field\(^1\)
A - Assembly Site Code Field\(^2\)
R - Part Revision Code Field\(^2\)

Note 1: Each character in code field can be alphanumeric A-Z and 0-9
Note 2: Character in code field can be alphabetic A-Z
PPP - Part ID Field
WW - Date Code Field
NNN - Lot Traceability Code Field
A - Assembly Site Code Field
R - Part Revision Code Field

Note 1: Each character in code field can be alphanumeric A-Z and 0-9
Note 2: Character in code field can be alphabetic A-Z
10 Lead STDFN Package
JEDEC MO-252

Unit: mm

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Min</th>
<th>Nom.</th>
<th>Max</th>
<th>Symbol</th>
<th>Min</th>
<th>Nom.</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0.50</td>
<td>0.55</td>
<td>0.60</td>
<td>D</td>
<td>1.95</td>
<td>2.00</td>
<td>2.05</td>
</tr>
<tr>
<td>A1</td>
<td>0.005</td>
<td>-</td>
<td>0.050</td>
<td>E</td>
<td>1.95</td>
<td>2.00</td>
<td>2.05</td>
</tr>
<tr>
<td>A2</td>
<td>0.10</td>
<td>0.15</td>
<td>0.20</td>
<td>L</td>
<td>0.55</td>
<td>0.60</td>
<td>0.65</td>
</tr>
<tr>
<td>b</td>
<td>0.13</td>
<td>0.18</td>
<td>0.23</td>
<td>C</td>
<td>0.15 REF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>e</td>
<td>0.40</td>
<td>BSC</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
## 20 Lead STQFN Package

### Index Area (D/2 x E/2)

![Package Diagram]

### Table: Package Dimensions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Min</th>
<th>Nom.</th>
<th>Max</th>
<th>Symbol</th>
<th>Min</th>
<th>Nom.</th>
<th>Max</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>0.50</td>
<td>0.55</td>
<td>0.60</td>
<td>D</td>
<td>3.45</td>
<td>3.50</td>
<td>3.55</td>
</tr>
<tr>
<td>A1</td>
<td>0.005</td>
<td>-</td>
<td>0.050</td>
<td>E</td>
<td>1.95</td>
<td>2.00</td>
<td>2.05</td>
</tr>
<tr>
<td>A2</td>
<td>0.10</td>
<td>0.15</td>
<td>0.20</td>
<td>L</td>
<td>0.65</td>
<td>0.70</td>
<td>0.75</td>
</tr>
<tr>
<td>b</td>
<td>0.13</td>
<td>0.18</td>
<td>0.23</td>
<td>L1</td>
<td>0.45</td>
<td>0.50</td>
<td>0.55</td>
</tr>
<tr>
<td>e</td>
<td>0.40 BSC</td>
<td></td>
<td></td>
<td>C</td>
<td>0.15 REF</td>
<td></td>
<td></td>
</tr>
<tr>
<td>S</td>
<td>0.21 REF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Recommended Reflow Soldering Profile

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 2.2 mm³ (nominal). More information can be found at www.jedec.org.
Recommended Land Pattern - SLG88104

Exposed Pad (PKG face down)

Recommended Land Pattern (PKG face down)

Unit: um

Recommended Reflow Soldering Profile

Please see IPC/JEDEC J-STD-020: latest revision for reflow profile based on package volume of 3.85 mm³ (nominal). More information can be found at www.jedec.org.
### Tape and Reel Specifications

<table>
<thead>
<tr>
<th>Package Type</th>
<th># of Pins</th>
<th>Nominal Package Size [mm]</th>
<th>Max Units per Reel</th>
<th>Max Units per Box</th>
<th>Reel &amp; Hub Size [mm]</th>
<th>Leader (min) Pockets</th>
<th>Leader (min) Length [mm]</th>
<th>Trailer (min) Pockets</th>
<th>Trailer (min) Length [mm]</th>
<th>Tape Width [mm]</th>
<th>Part Pitch [mm]</th>
</tr>
</thead>
<tbody>
<tr>
<td>STDFN 10L 2x2mm 0.4P COL Green</td>
<td>10</td>
<td>2 x 2 x 0.55</td>
<td>3000</td>
<td>3000</td>
<td>178 / 60</td>
<td>100</td>
<td>400</td>
<td>100</td>
<td>400</td>
<td>8</td>
<td>4</td>
</tr>
<tr>
<td>STQFN 20L 2x3.5mm 0.4P COL Green</td>
<td>20</td>
<td>2 x 3.5 x 0.55</td>
<td>5000</td>
<td>10000</td>
<td>330 /100</td>
<td>42</td>
<td>336</td>
<td>42</td>
<td>336</td>
<td>12</td>
<td>8</td>
</tr>
</tbody>
</table>

### Carrier Tape Drawing and Dimensions - SLG88103

<table>
<thead>
<tr>
<th>Package Type</th>
<th>PocketBTM Length</th>
<th>PocketBTM Width</th>
<th>Pocket Depth</th>
<th>Index Hole Pitch</th>
<th>Pocket Pitch</th>
<th>Index Hole Diameter</th>
<th>Index Hole to Tape Edge</th>
<th>Index Hole to Pocket Center</th>
<th>Tape Width</th>
</tr>
</thead>
<tbody>
<tr>
<td>STDFN 10L 2x2mm 0.4P COL Green</td>
<td>2.2</td>
<td>2.2</td>
<td>0.83</td>
<td>4</td>
<td>4</td>
<td>1.55</td>
<td>1.75</td>
<td>3.5</td>
<td>8</td>
</tr>
</tbody>
</table>

Refer to EIA-481 specification
## Carrier Tape Drawing and Dimensions - SLG88104

<table>
<thead>
<tr>
<th>Package Type</th>
<th>PocketBTM Length</th>
<th>PocketBTM Width</th>
<th>Pocket Depth</th>
<th>Index Hole Pitch</th>
<th>Pocket Pitch</th>
<th>Index Hole Diameter</th>
<th>Index Hole to Tape Edge</th>
<th>Index Hole to Pocket Center</th>
<th>Tape Width</th>
</tr>
</thead>
<tbody>
<tr>
<td>STQFN 20L 2x3.5mm 0.4P Green</td>
<td>2.2</td>
<td>3.8</td>
<td>0.8</td>
<td>4</td>
<td>8</td>
<td>1.5</td>
<td>1.75</td>
<td>5.5</td>
<td>12</td>
</tr>
</tbody>
</table>

Refer to EIA-481 specification
## Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Version</th>
<th>Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>2/17/2022</td>
<td>1.03</td>
<td>Renesas rebranding</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Fixed typos</td>
</tr>
<tr>
<td>4/25/2017</td>
<td>1.02</td>
<td>Replaced Input Current vs. $V_{CM}$ Chart</td>
</tr>
<tr>
<td>3/13/2017</td>
<td>1.01</td>
<td>Replaced Slew Rate vs. Ambient Temperature Chart</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Fixed Chart formatting for some charts.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Fixed typos</td>
</tr>
<tr>
<td>3/1/2017</td>
<td>1.00</td>
<td>Production Release</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas’ products are provided only subject to Renesas’ Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

Corporate Headquarters
TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com/contact-us/

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.