# **RMLV0808BGSB - 4S2** # 8Mb Advanced LPSRAM (1024k word × 8bit) R10DS0232EJ0201 Rev.2.01 2020.02.20 ## **Description** The RMLV0808BGSB is a family of 8-Mbit static RAMs organized 1,048,576-word × 8-bit, fabricated by Renesas's high-performance Advanced LPSRAM technologies. The RMLV0808BGSB has realized higher density, higher performance and low power consumption. The RMLV0808BGSB offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It is offered in 44pin TSOP (II). #### **Features** - Single 3V supply: 2.4V to 3.6V - Access time: - Power supply voltage from 2.7V to 3.6V: 45ns (max.) - Power supply voltage from 2.4V to 2.7V: 55ns (max.) - Current consumption: - Standby: 0.45μA (typ.) - Equal access and cycle times - Common data input and output - Three state output - Directly TTL compatible - All inputs and outputs - Battery backup operation #### **Part Name Information** | Part Name | Power supply | Access time | Temperature<br>Range | Package | |-------------------|--------------|-------------|----------------------|----------------------------------------| | DMI V0000DCCD 462 | 2.7V to 3.6V | 45 ns | -40 ∼ +85°C | 11 76mmv10 11mm 11min plantia TCOD/II) | | RMLV0808BGSB-4S2 | 2.4V to 2.7V | 55 ns | -40 ~ +65 C | 11.76mm×18.41mm 44pin plastic TSOP(II) | # **Pin Arrangement** # **Pin Description** | Pin name | Function | |------------|-------------------| | Vcc | Power supply | | Vss | Ground | | A0 to A19 | Address input | | DQ0 to DQ7 | Data input/output | | CS1# | Chip select 1 | | CS2 | Chip select 2 | | OE# | Output enable | | WE# | Write enable | | NC | No connection | # **Block Diagram** # **Operation Table** | CS1# | CS2 | WE# | OE# | DQ0~7 | Operation | |------|-----|-----|-----|--------|----------------| | Н | Χ | Χ | Χ | High-Z | Stand-by | | Х | L | Х | Х | High-Z | Stand-by | | L | Н | L | Х | Din | Write | | L | Н | Н | L | Dout | Read | | L | Н | Н | Н | High-Z | Output disable | Note 1. H: V<sub>IH</sub> L:V<sub>IL</sub> X: V<sub>IH</sub> or V<sub>IL</sub> ## **Absolute Maximum Ratings** | Parameter | Symbol | Value | unit | |---------------------------------------------|--------|----------------------------------|------| | Power supply voltage relative to Vss | Vcc | -0.5 to +4.6 | V | | Terminal voltage on any pin relative to Vss | VT | -0.5*2 to V <sub>CC</sub> +0.3*3 | V | | Power dissipation | PT | 0.7 | W | | Operation temperature | Topr | -40 to +85 | °C | | Storage temperature range | Tstg | -65 to +150 | °C | | Storage temperature range under bias | Tbias | -40 to +85 | °C | Note 2. -3.0V for pulse ≤ 30ns (full width at half maximum) 3. Maximum voltage is +4.6V. # **DC Operating Conditions** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions | Note | |---------------------------|--------|------|------|---------|------|------------------|------| | Supply voltage | Vcc | 2.4 | 3.0 | 3.6 | V | | | | | Vss | 0 | 0 | 0 | V | | | | | ., | 2.0 | _ | Vcc+0.2 | V | Vcc=2.4V to 2.7V | | | Input high voltage | ViH | 2.2 | _ | Vcc+0.2 | V | Vcc=2.7V to 3.6V | | | | | -0.2 | _ | 0.4 | V | Vcc=2.4V to 2.7V | 4 | | Input low voltage | VIL | -0.2 | _ | 0.6 | V | Vcc=2.7V to 3.6V | 4 | | Ambient temperature range | Та | -40 | _ | +85 | °C | | | Note 4. -3.0V for pulse ≤ 30ns (full width at half maximum) #### **DC Characteristics** | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions | | | | |---------------------------|------------------|------|-------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--| | Input leakage current | I <sub>LI</sub> | _ | _ | 1 | μА | Vin = V <sub>SS</sub> to V <sub>CC</sub> | | | | | Output leakage current | <b>I</b> LO | ı | - | 1 | μА | CS1# = V <sub>IH</sub> or CS2 = V <sub>IL</sub> or OE# = V <sub>IH</sub><br>or WE# = V <sub>IL</sub> , V <sub>I/O</sub> = V <sub>SS</sub> to V <sub>CC</sub> | | | | | Average operating current | | - | 20*5 | 25 | mA | | 55ns, duty =100%, I <sub>I/O</sub> = 0mA,<br>/ <sub>IL</sub> , CS2 = V <sub>IH</sub> , Others = V <sub>IH</sub> /V <sub>IL</sub> | | | | | Icc <sub>1</sub> | - | 25 <sup>*5</sup> | 30 | mA | _ | l5ns, duty =100%, I <sub>I/O</sub> = 0mA,<br>/ <sub>IL</sub> , CS2 = V <sub>IH</sub> , Others = V <sub>IH</sub> /V <sub>IL</sub> | | | | | Icc2 | I | 1.5 <sup>*5</sup> | 3 | mA | Cycle = $1\mu s$ , duty = $100\%$ , $I_{I/O} = 0mA$ ,<br>CS1# $\leq 0.2V$ , CS2 $\geq V_{CC}$ -0.2V,<br>$V_{IH} \geq V_{CC}$ -0.2V, $V_{IL} \leq 0.2V$ | | | | | Standby current | I <sub>SB</sub> | _ | _ | 0.3 | mA | CS2 = Vı | L, Others = Vss to Vcc | | | | Standby current | | _ | 0.45*5 | 2 | μА | ~+25°C | | | | | | lan. | ı | 0.6*6 | 4 | μА | ~+40°C | Vin = V <sub>SS</sub> to V <sub>CC</sub> ,<br>(1) CS2 ≤ 0.2V or | | | | | I <sub>SB1</sub> | - | _ | 7 | μА | ~+70°C | (2) CS1# ≥ V <sub>CC</sub> -0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V | | | | | | ı | _ | 10 | μΑ | ~+85°C | | | | | Output high voltage | V <sub>OH</sub> | 2.4 | _ | _ | ٧ | I <sub>OH</sub> = -1mA<br>Vcc≥2.7V | | | | | | V <sub>OH2</sub> | 2.0 | _ | | V | I <sub>OH</sub> = -0.1mA | | | | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 2mA<br>Vcc≥2.7V | | | | | | V <sub>OL2</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 0.1r | mA | | | Note 5. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested. Note 6. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=40°C), and not 100% tested. ## Capacitance (Ta = $25^{\circ}$ C, f =1MHz) | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions | Note | |----------------------------|--------|------|------|------|------|----------------------|------| | Input capacitance | C in | _ | _ | 8 | pF | Vin =0V | 7 | | Input / output capacitance | C 1/0 | _ | _ | 10 | pF | V <sub>I/O</sub> =0V | 7 | Note 7. This parameter is sampled and not 100% tested. #### **AC Characteristics** Test Conditions (Vcc = $2.4V \sim 3.6V$ , Ta = $-40 \sim +85$ °C) • Input pulse levels: $$V_{IL} = 0.4V$$ , $V_{IH} = 2.4V$ (Vcc=2.7V to 3.6V) $V_{IL} = 0.4V$ , $V_{IH} = 2.2V$ (Vcc=2.4V to 2.7V) - Input rise and fall time: 5ns - Input and output timing reference level: 1.4V - Output load: See figures (Including scope and jig) ### **Read Cycle** | Parameter | Cumbal | Vcc=2.7 | V to 3.6V | Vcc=2.4 | V to 2.7V | Unit | Note | |------------------------------------|-------------------|---------|-----------|---------|-----------|------|--------| | Parameter | Symbol | Min. | Max. | Min. | Max. | Unit | note | | Read cycle time | t <sub>RC</sub> | 45 | - | 55 | _ | ns | | | Address access time | t <sub>AA</sub> | _ | 45 | _ | 55 | ns | | | Chin calcut access time | t <sub>ACS1</sub> | _ | 45 | _ | 55 | ns | | | Chip select access time | t <sub>ACS2</sub> | _ | 45 | _ | 55 | ns | | | Output enable to output valid | toE | _ | 22 | _ | 30 | ns | | | Output hold from address change | t <sub>OH</sub> | 10 | _ | 10 | _ | ns | | | Chin coloct to output in low 7 | t <sub>CLZ1</sub> | 10 | _ | 10 | _ | ns | 8,9 | | Chip select to output in low-Z | t <sub>CLZ2</sub> | 10 | _ | 10 | _ | ns | 8,9 | | Output enable to output in low-Z | t <sub>OLZ</sub> | 5 | _ | 5 | _ | ns | 8,9 | | Chin deceler to output in high 7 | t <sub>CHZ1</sub> | 0 | 18 | 0 | 20 | ns | 8,9,10 | | Chip deselect to output in high-Z | t <sub>CHZ2</sub> | 0 | 18 | 0 | 20 | ns | 8,9,10 | | Output disable to output in high-Z | t <sub>OHZ</sub> | 0 | 18 | 0 | 20 | ns | 8,9,10 | Note 8. This parameter is sampled and not 100% tested. - 9. At any given temperature and voltage condition, $t_{CHZ1}$ max is less than $t_{CLZ1}$ min, $t_{CHZ2}$ max is less than $t_{CLZ2}$ min, and $t_{OHZ}$ max is less than $t_{OLZ}$ min, for any device. - 10. t<sub>CHZ1</sub>, t<sub>CHZ2</sub> and t<sub>OHZ</sub> are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels. ### **Write Cycle** | Darameter | Cumbal | Vcc=2.7 | V to 3.6V | Vcc=2.4 | V to 2.7V | Linit | Note | |---------------------------------------|-----------------|---------|-----------|-----------|-----------|-------|-------| | Parameter | Symbol | Min. | Max. | Min. Max. | | Unit | Note | | Write cycle time | twc | 45 | _ | 55 | _ | ns | | | Address valid to write end | t <sub>AW</sub> | 35 | _ | 50 | _ | ns | | | Chip select to write end | tcw | 35 | _ | 50 | _ | ns | | | Write pulse width | twp | 35 | _ | 40 | _ | ns | 11 | | Address setup time to write start | tas | 0 | _ | 0 | _ | ns | | | Write recovery time from write end | twR | 0 | _ | 0 | _ | ns | | | Data to write time overlap | t <sub>DW</sub> | 25 | _ | 25 | _ | ns | | | Data hold from write end | t <sub>DH</sub> | 0 | _ | 0 | _ | ns | | | Output enable from write end | tow | 5 | _ | 5 | _ | ns | 12 | | Output disable to output in high-Z to | | 0 | 18 | 0 | 20 | ns | 12,13 | | Write to output in high-Z | | 0 | 18 | 0 | 20 | ns | 12,13 | Note 11. twp is the interval between write start and write end. A write starts when all of (CS1#), (WE#) and (CS2) become active. A write is performed during the overlap of a low CS1#, a low WE# and a high CS2. A write ends when any of (CS1#), (WE#) or (CS2) becomes inactive. - 12. This parameter is sampled and not 100% tested. - 13. $t_{OHZ}$ and $t_{WHZ}$ are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels. Page 6 of 11 ## **Timing Waveforms** #### **Read Cycle** Note 14. t<sub>CHZ1</sub>, t<sub>CHZ2</sub> and t<sub>OHZ</sub> are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels. - 15. This parameter is sampled and not 100% tested - 16. At any given temperature and voltage condition, $t_{CHZ1}$ max is less than $t_{CLZ1}$ min, $t_{CHZ2}$ max is less than $t_{CLZ2}$ min, and $t_{OHZ}$ max is less than $t_{OLZ}$ min, for any device. ### Write Cycle (1) (WE# CLOCK, OE#="H" while writing) Note 17. twp is the interval between write start and write end. A write starts when all of (CS1#), (WE#) and (CS2) become active. A write is performed during the overlap of a low CS1#, a low WE# and a high CS2. A write ends when any of (CS1#), (WE#) or (CS2) becomes inactive. - 18. $t_{OHZ}$ and $t_{WHZ}$ are defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels. - 19. This parameter is sampled and not 100% tested - 20. During this period, DQ pins are in the output state so input signals must not be applied to the DQ pins. ## Write Cycle (2) (WE# CLOCK, OE# Low Fixed) Note 21. twp is the interval between write start and write end. A write starts when all of (CS1#), (WE#) and (CS2) become active. A write is performed during the overlap of a low CS1#, a low WE# and a high CS2. A write ends when any of (CS1#), (WE#) or (CS2) becomes inactive. - 22. $t_{WHZ}$ is defined as the time when the DQ pins enter a high-impedance state and are not referred to the DQ levels. - 23. This parameter is sampled and not 100% tested. - 24. During this period, DQ pins are in the output state so input signals must not be applied to the DQ pins. ## Write Cycle (3) (CS1#, CS2 CLOCK) Note $\,$ 25. $\,$ twp is the interval between write start and write end. A write starts when all of (CS1#), (WE#) and (CS2) become active. A write is performed during the overlap of a low CS1#, a low WE# and a high CS2. A write ends when any of (CS1#), (WE#) or (CS2) becomes inactive. Low V<sub>CC</sub> Data Retention Characteristics | Parameter | Symbol | Min. | Тур. | Max. | Unit | Test conditions*28 | | | |--------------------------------------|----------------|------|---------------------|------|------|--------------------------------------------------------------------|------------------------------------------------------------------|--| | V <sub>CC</sub> for data retention | $V_{DR}$ | 1.5 | 1 | 3.6 | ٧ | Vin ≥ 0V,<br>(1) CS2 ≤ 0.2V or<br>(2) CS1# ≥ Vcc-0.2V, CS2 ≥ Vcc-0 | | | | | ICCDR | _ | 0.45* <sup>26</sup> | 2 | μΑ | ~+25°C | | | | Data retention current | | _ | 0.6* <sup>27</sup> | 4 | μΑ | ~+40°C | V <sub>CC</sub> = 3.0V, Vin ≥ 0V,<br>(1) CS2 ≤ 0.2V or | | | Data retention current | | _ | 1 | 7 | μΑ | ~+70°C | (2) CS1# ≥ V <sub>CC</sub> -0.2V,<br>CS2 ≥ V <sub>CC</sub> -0.2V | | | | | _ | _ | 10 | μΑ | ~+85°C | | | | Chip deselect time to data retention | tcdr | 0 | - | _ | ns | See retention waveform. | | | | Operation recovery time | t <sub>R</sub> | 5 | _ | _ | ms | See reten | uon wavelonn. | | - Note 26. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=25°C), and not 100% tested. - 27. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=40°C), and not 100% tested. - 28. CS2 controls address buffer, WE# buffer, CS1# buffer, OE# buffer and DQ buffer. If CS2 controls data retention mode, Vin levels (address, WE#, CS1#, OE#, DQ) can be in the high impedance state. If CS1# controls data retention mode, CS2 must be CS2 ≥ V<sub>CC</sub>-0.2V or CS2 ≤ 0.2V. The other inputs levels (address, WE#, OE#, DQ) can be in the high-impedance state. #### **Low Vcc Data Retention Timing Waveforms (CS1# controlled)** #### Low Vcc Data Retention Timing Waveforms (CS2 controlled) Revision History # RMLV0808BGSB Data Sheet | | | Description | | | | | | |------|------------|-------------|------------------------------------------------------------------------------------------------|--|--|--|--| | Rev. | Date | Page | Summary | | | | | | 1.00 | 2014.11.28 | _ | First Edition issued | | | | | | 2.00 | 2015.06.26 | P.1, 4 | Standby current I <sub>SB1</sub> : 25°C 0.6μA ->0.45μA (typ.), 40°C 2μA ->0.6μA (typ.) | | | | | | | | P.2 | Modefy Pin Arrangement : Add 1pin Mark | | | | | | | | P.4 | Average operating current I <sub>CC2</sub> : 25°C 2mA ->1.5mA (typ.) | | | | | | | | P.11 | Data retention current I <sub>CCDR</sub> : 25°C 0.6μA ->0.45μA (typ.), 40°C 2μA ->0.6μA (typ.) | | | | | | 2.01 | 2020.02.20 | Last page | Updated the Notice to the latest version | | | | | | | | | | | | | | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/