## **RAA457100GBM** Wireless Charging System Receiver IC for Low Power Applications R19DS0094EJ0100 Rev.1.00 2017.02.28 #### 1. Product Outline ## Description RAA457100 is a receiver IC for low power wireless charging system. RAA457100 performs battery charging by wireless transmission power and DC power supply to receiver application system from battery. When RAA458100 is used in a transmitter, a wireless charging system with bi-directional communication can be constructed. #### **Features** - Wireless battery charging - DC power supply to application system by high efficiency DCDC converter - Monitoring some pin voltages such as rectified output voltage, battery voltage by 12bit A/D converter - Modulation/Demodulation function for bi-directional communication between transmitter and receiver - Transmitter system(RAA458100) can read and write RAA457100 registers for setting charge control parameters - Function which converts wireless communication to 2-wrie serial communication for communication between transmitter and receiver application system - Battery protection, Low battery voltage detection ## 2. Block Diagram (Example for Application Circuit) RAA457100GBM 3. Pin Functions ## 3. Pin Functions | Pin<br>No. | Pin<br>Name | A/D<br>*1 | I/O<br>*2 | Function | Remark | | |------------|-------------|-----------|-----------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--| | A6,B6,F4 | GND | - | - | Ground | Connect to minus terminal of battery | | | A1,B1 | RGND | - | - | Ground for Rectifier, Load modulation driver, Clamp driver | Connect to minus terminal of battery | | | B7,C7 | SGND | - | - | Ground for DCDC converter, application system | Connected to discharge control FET on chip | | | A5,B5 | BAT | Α | I/O | Battery terminal | Connect to plus terminal of battery | | | A2 | VIN1 | Α | I | Input terminal 1 to rectifier | - | | | B2 | VIN2 | Α | I | Input terminal 2 to rectifier | - | | | A3,B3 | RECT | Α | I/O | Rectified output terminal | Connect C <sub>RECT</sub> between RECT and RGND | | | C1 | COM1 | Α | 0 | Load modulation driver output terminal 1 | Connect C <sub>CM1</sub> between COM1 and VIN1 | | | F1 | COM2 | Α | 0 | Load modulation driver output terminal 2 | Connect C <sub>CM2</sub> between COM2 and VIN2 | | | D1 | CLMP1 | Α | 0 | Clamp driver output terminal 1 | Connect C <sub>CP1</sub> between CLMP1 and VIN1 | | | E1 | CLMP2 | Α | 0 | Clamp driver output terminal 2 | Connect C <sub>CP2</sub> between CLMP2 and VIN2 | | | D4 | VDDB | А | 0 | Regulated 3.0V output (inside usage) | Connect C <sub>VDDB</sub> between VDDB and GND | | | D5 | VDDW | А | 0 | Regulated 2.7V output (inside usage, reference voltage for thermistor) | Connect C <sub>VDDW</sub> between VDDW and GND<br>Connect to pull up resistor R <sub>THM</sub> of NTC thermistor | | | A4,B4 | VCC | А | 0 | VCC regulator output (Power supply for DCDC converter) | Connect C <sub>VCC</sub> between VCC and GND | | | C4 | RIMON | А | 0 | External resistor connection for output current limit Monitor of VCC regulator output current | Connect R <sub>IVCC</sub> between RIMON and GND | | | C5 | RICHG | А | 0 | External resistor connection for current setting of constant current charging | Connect R <sub>ICHG</sub> between RICHG and GND | | | D6 | ТНМ | Α | Ι | Thermistor voltage input terminal | Divided VDDW voltage by R <sub>THM</sub> and NTC thermistor | | | A7 | LX | Α | 0 | DCDC converter switching output terminal | - | | | C6 | SYS | Α | ı | DCDC converter output voltage feedback terminal | - | | | E7 | DDEN | D | 1 | DCDC converter enable control terminal | - | | | D7 | SD | D | ı | Shut down control terminal | - | | | E5 | MODE | D | 0 | Operation mode notification output | Open drain | | | E6 | CHG/INT | D | 0 | Charging status notification output/<br>Interruption signal output for Rx application system | Open drain | | | F7 | BUZ | D | 0 | Low battery voltage notification | Open drain | | | F3 | MS | D | ı | Master or slave setting for 2-wire serial interface | Connect to VDDB or GND | | | F6 | SCL | D | I/O | Clock input or output for 2-wire serial interface | Connect pullup resistor R <sub>SCL</sub> | | | F5 | SDA | D | I/O | Data input or output for 2-wire serial interface | Connect pullup resistor R <sub>SDA</sub> | | | E2 | DDST0 | D | ı | DCDC converter output voltage setting 1 | Connect to VDDB or GND | | | F2 | DDST1 | D | 1 | DCDC converter output voltage setting 2 | Connect to VDDB or GND | | | D2 | ATR | D | ·<br> | Enable automatic control of rectifier | Connect to VDDB or GND | | | D3 | ATCHG | D | | Enable automatic start of battery charging | Connect to VDDB or GND | | | E3 | ATPC | D | ' | Enable automatic transmission power control function | Connect to VDDB or GND | | | C3 | WRC | D | ' | Enable contact battery charging | Connect to GND in wireless charging system | | | | | 10 | ' | , , , | | | | C2 | TEST | _ | _ | Test only | Connect to GND | | <sup>\*1</sup> A : Analog signal including power supply, D : Digital signal \*2 I : Input terminal, O : Output terminal, I/O : Input and Output terminal ### 4. Pin Configuration **Top View** # Bottom View (Ball Side) ## 5. Absolute Maximum Ratings ( Tj=25[degC] unless otherwise noted. ) | Item | Symbol | Value | Unit | Remark | |-------------------------|-----------------------------------------------------------------------|--------------------|------|------------| | | VIN1, VIN2, CLMP1, CLMP2,<br>COM1, COM2, RECT | 18 | V | | | Din veltage | BAT, VCC, SD, DDEN, CHG/INT,<br>MODE, SDA, SCL | -0.3 to 5 | V | | | Pin voltage | RIMON, RICHG, THM,<br>WRC, ATR, ATCHG, ATPC<br>DDST0, DDST1, MS, TEST | -0.3 to VDDB + 0.3 | V | | | | SYS, BUZ | -0.3 to VCC + 0.3 | V | 5V maximum | | Operating temperature | Та | -20 to 50 | degC | | | Junction temperature Tj | | -20 to 70 | degC | | | Storage temperature | Tstg | -20 to 70 | degC | | ## 6. Recommended Operating Conditions | Item | Symbol | Value | Unit | Remark | |------------------|-------------------|-------------|------|--------| | RECT pin voltage | V <sub>RECT</sub> | 3.5 to 6.0 | ٧ | | | BAT pin voltage | V <sub>BAT</sub> | 3.2 to 4.35 | ٧ | | RAA457100GBM 7. Electrical Characteristics # 7. Electrical Characteristics Tj=25[degC] unless otherwise noted. | Item | Symbol | Condition | min | typ | max | Unit | |------------------------------------------------------|-------------------------|-------------------------------------------------------------------------------|-----------------------|---------------------------------------------------------|----------------------------|------| | Rectified output voltage detection | | | | | | | | Rectified output voltage lower limit | V <sub>RECT_UVLO</sub> | V <sub>RECT</sub> is raised (hysteresis voltage 100mV) | 2.9 | 3.0 | 3.1 | V | | Rectified output voltage upper limit | V <sub>RECT_OVD</sub> | V <sub>RECT</sub> is raised (hysteresis voltage 7V) | 13 | 14 | 15 | ٧ | | Circuit current | • | | | • | | | | Current at charge mode | I <sub>RECT_CM</sub> | V <sub>RECT</sub> =5V, V <sub>CC</sub> =no load | - | 1.0 | 2.0 | mA | | Current at discharge mode | I <sub>BAT_DM</sub> | V <sub>RECT</sub> =0V, V <sub>BAT</sub> =3.8V, V <sub>CC</sub> =no load, MS=H | - | 25 | - | uA | | Current at shut down mode | I <sub>BAT_SD</sub> | V <sub>RECT</sub> =0V, V <sub>BAT</sub> =3.0V | - | 1 | - | uA | | Regulator for on chip circuit | • | | • | • | • | • | | 3.0V regulator output voltage | V <sub>DDB</sub> | V <sub>RECT</sub> =5V, I <sub>SOURCE</sub> =1mA | 2.85 | 3.00 | 3.15 | V | | 2.7V regulator output voltage | V <sub>DDW</sub> | V <sub>RECT</sub> =5V, I <sub>SOURCE</sub> =30uA | 2.60 | 2.70 | 2.80 | V | | VCC regulator | • | | • | | • | | | VCC regulator output voltage | V <sub>CC</sub> | V <sub>RECT</sub> =V <sub>BAT</sub> +500mV, V <sub>BAT</sub> =3.8V | V <sub>BAT</sub> +0.2 | V <sub>BAT</sub> +0.3 | V <sub>BAT</sub> +0.4 | V | | Output current | I <sub>LIM</sub> | | - | - | 80 | mA | | Battery charging | ' | | <b>'</b> | ! | | | | Charge start voltage | V <sub>START</sub> | V <sub>BAT</sub> is raised (hysteresis voltage 100mV) | - | 1.5 | - | V | | Fast charge start voltage | V <sub>QCHGON</sub> | V <sub>BAT</sub> is raised (hysteresis voltage 100mV) | - | 3.0 | - | V | | Charge control voltage range | V <sub>CHG</sub> | | 4 | .05, 4.20, 4.3 | B5 | V | | Charge control voltage error | V <sub>CHG_ERR</sub> | $I_{BAT}$ =0.2 x $I_{CHGR}$ , $R_{ICHG}$ =5.6kΩ | -50 | - | +50 | mV | | Trickle charge current | I <sub>PRECHG</sub> | | | 0.1 x I <sub>CHGR</sub> | ı | - | | Trickle charge current error | I <sub>PRECHG_ERR</sub> | $I_{BAT}$ =0.1 x $I_{CHGR}$ , $R_{ICHG}$ =5.6kΩ | -50 | - | +50 | % | | Fast charge current range | I <sub>CHG</sub> | | - | - | 70 | mA | | Fast charge current error | I <sub>CHG_ERR</sub> | $I_{BAT}$ =0.5 x $I_{CHGR}$ , $R_{ICHG}$ =5.6kΩ | -30 | - | +30 | % | | Charge complete current range | I <sub>FC</sub> | | 0.05 x<br>(0. | I <sub>CHGR</sub> to 0.20<br>.05 x I <sub>CHGR</sub> st | x I <sub>CHGR</sub><br>ep) | - | | Charge complete current error | I <sub>FC_ERR</sub> | $I_{BAT}$ =0.2 x $I_{CHGR}$ , $R_{ICHG}$ =5.6kΩ | -60 | - | +60 | % | | Trickle charge timer range | T <sub>DCHG</sub> | | | 60, 120, 180 | • | min | | Trickle charge timer error | T <sub>DCHG_ERR</sub> | | - | 10 | - | % | | Fast charge timer range | T <sub>CHG</sub> | | 18 | 0, 240, 300, 3 | 360 | min | | Fast charge timer error | T <sub>CHG_ERR</sub> | | - | 10 | - | % | | Battery protection | • | | • | • | | • | | Charge overvoltage detection voltage *1 | V <sub>COVD</sub> | BAT to GND differential voltage | - | V <sub>CHG</sub> +0.1 | - | V | | Charge overvoltage detection delay time | T <sub>COVD</sub> | | - | 256 | - | ms | | Discharge short circuit current detection voltage | V <sub>DSCD</sub> | SGND to GND differential voltage | - | 160 | - | mV | | Discharge short circuit current detection delay time | T <sub>DSCD</sub> | | - | 250 | - | us | | Discharge overcurrent detection voltage | V <sub>DOCD</sub> | SGND to GND differential voltage | - | 80 | - | mV | | Discharge overcurrent detection delay time | T <sub>DOCD</sub> | | - | 4 | - | ms | | Discharge overvoltage detection voltage | V <sub>DOVD</sub> | BAT to GND differential voltage | - | 2.8 | - | V | | Discharge overvoltage detection delay time | T <sub>DOVD</sub> | | - | 32 | - | ms | $<sup>^{\</sup>star}1\ \ \text{Detection voltage}\ \text{is set to suitable temperature charge control voltage}(V_{\text{CHG}}) + 0.1[V]\ \text{regardless of thermistor temperature}.$ RAA457100GBM 7. Electrical Characteristics # 7. Electrical Characteristics (continued) Tj=25[degC] unless otherwise noted. | Item | Symbol | Condition | min | typ | max | Unit | |------------------------------------------|------------------------|----------------------------------------------------------------------|----------|----------------|------|------| | Low battery voltage detection | • | | • | | • | • | | | ., | V <sub>SYS</sub> =1.2V,or 1.5V,or 1.8V | 3.10 | 3.20 | 3.30 | | | Low battery detection voltage H | $V_{\text{FGHD}}$ | V <sub>SYS</sub> =3.0V | 3.45 | 3.55 | 3.65 | | | I a district of a district | ,, | V <sub>SYS</sub> =1.2V,or 1.5V,or 1.8V | 2.95 | 3.05 | 3.15 | | | Low battery detection voltage L | V <sub>FGLD</sub> | V <sub>SYS</sub> =3.0V | 3.25 | 3.35 | 3.45 | \ \ | | Low battery voltage detection delay time | T <sub>FGD</sub> | | - | 256 | - | ms | | DCDC converter | | | | | | | | UVLO release voltage | l <sub>V</sub> | V <sub>SYS</sub> =1.2V,or 1.5V,or 1.8V<br>(hysteresis voltage 100mV) | 2.80 | 2.90 | 3.00 | V | | (V <sub>CC</sub> is raised) | V <sub>DCDC_UVLO</sub> | V <sub>SYS</sub> =3.0V<br>(hysteresis voltage120mV) | 3.20 | 3.30 | 3.50 | | | Output voltage range | V <sub>SYS</sub> | | 1. | 2, 1.5, 1.8, 3 | 3.0 | V | | Output current range | I <sub>SYS</sub> | Discharge mode | - | - | 100 | mA | | A/D converter | | | | | | | | Resolution | ADC <sub>RES</sub> | | - | 12 | - | bit | | WPT communication | | | | | | | | Bit rate from RX to TX | BR <sub>RX2TX</sub> | | - | 250 | - | bps | | Bit rate from TX to RX | BR <sub>TX2RX</sub> | | - | 125 | - | bps | | COM, CLAMP driver | • | | • | - | | - | | ON resistance | R <sub>ON_DRV</sub> | | - | 0.5 | - | Ω | | Leak current | I <sub>L_DRV</sub> | Pin voltage=15V | - | - | 10 | uA | | Discharge control FET | | | | | | | | ON resistance | R <sub>ON_DFET</sub> | | - | 0.4 | - | Ω | | Resistance between SGND and GND | R <sub>SG</sub> | V <sub>DOCD</sub> or V <sub>DSCD</sub> detection condition | - | 5 | - | kΩ | | SDA, SCL | • | | | | • | | | High level input voltage | V <sub>IH_I2C</sub> | | 1.0 | - | - | V | | Low level input voltage | V <sub>IL_I2C</sub> | | - | - | 0.3 | V | | Low level output voltage | V <sub>OL_I2C</sub> | I <sub>SINK</sub> =2mA | - | - | 0.2 | V | | MODE, CHG/INT, BUZ | • | | • | | | | | Low level output voltage | V <sub>OL_OD</sub> | I <sub>SINK</sub> =2mA | - | - | 0.2 | V | | Leak current | I <sub>L_OD</sub> | Pin voltage=3V | - | - | 5 | uA | | DDEN | • | | | | • | - | | High level input voltage | V <sub>IH_DDEN</sub> | | 1.0 | - | - | V | | Low level input voltage | V <sub>IL_DDEN</sub> | | - | - | 0.3 | V | | SD | ' | • | <u>'</u> | | • | | | High level input voltage | V <sub>IH_SD</sub> | | 2.6 | - | - | V | | Low level input voltage | V <sub>IL_SD</sub> | | - | - | 0.3 | V | 8. Functions Description (The values described in this chapter are reference values, not guaranteed values.) #### 8.1 Operation Mode and SD Pin Function The RAA457100 have shut down mode and charge mode 1 and charge mode 2, and discharge mode. Table 8.1.1 shows outline of each operating mode, and Table 8.1.2 shows function of each operating mode. Figure 8.1.1 shows mode transition and SD pin function. Table 8.1.1 Outline of each operation mode | Operating mode | Description | |----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Shut down mode | Major functions stop in this mode. The conditions in this mode are no power feed by wireless power transmission and battery, or VDDB voltage is lower than 2.5V. In discharge mode, the current from BAT pin to the circuit of this IC is shut down when low level voltage longer than 1 second is input to SD pin. In this state, if V <sub>RECT</sub> is lower than V <sub>RECT_UVLO</sub> , the operating mode changes shut down mode. | | Charge mode 1 | This IC operates by rectified voltage in this mode. In discharge mode if $V_{RECT}$ is higher than $V_{RECT\_UVLO}$ and $V_{RECT}$ is higher than $V_{RECT\_UVLO}$ , or in shut down mode if $V_{RECT}$ is higher than $V_{RECT\_UVLO}$ , the operating mode changes into charge mode 1. | | Charge mode 2 | In this mode, battery charging and WPT communication are available. In charge mode 1, if $V_{RECT}$ is higher than 4.5V, and $V_{RECT}$ is higher than $V_{BAT}$ +100mV, the operating mode changes charge mode 2. VCC regulator starts to operate. After VCC regulator starts, VCC regulator continues to operate in condition $V_{RECT} > V_{RECT}_{LUVLO}$ , $V_{RECT} < V_{RECT}_{LUVLO}$ , $V_{RECT} > V_{BAT}$ +50mV. The transmission power should be controlled so that the rectified voltage is 0.5V higher than battery voltage. It means that charge control circuit and receiver main system can operate well. | | Discharge mode | In this mode, this IC operates by battery power. In shut down mode, if high level voltage longer than 1 second is input to SD pin, the operating mode changes into discharge mode. Or in charging mode 1, if V <sub>RECT</sub> is lower than V <sub>RECT_UVLO</sub> and V <sub>BAT</sub> is higher than V <sub>RECT</sub> , the operating mode changes into discharge mode. | Table 8.1.2 Function of each operation mode | Operating mode | Battery Protection *1 | ADC , VDDW | VCC regulator | Charge control *2 | DCDC converter *3 | |----------------|-----------------------|------------|---------------|-------------------|-------------------| | Shut down mode | | | stop | | | | Charge mode 1 | operate | operate | stop | stop | available | | Charge mode 2 | operate | operate | operate | available | available | | Discharge mode | operate | stop | stop | stop | available | <sup>\*1</sup> Discharge control FET (DFET) becomes off if battery protection level is detected. <sup>\*2</sup> Battery charging is started automatically when operating mode become charge mode 2 if ATCHG pin level is high(VDDB). Battery charging can be started by register setting (0x01 D[0]=1) if ATCHG pin level is low. \*3 DCDC converter is started when DDEN pin is high level and V<sub>CC</sub> > V<sub>DCDC\_UVLO</sub>, and discharge control FET is on. | Symbol | Description | | | |----------------------------------------------------|-------------------------------------------------------------|--|--| | & | Logical AND | | | | 1 | Logical OR | | | | V <sub>BAT</sub> | Battery voltage<br>(BAT pin voltage) | | | | V <sub>RECT</sub> | Rectified voltage<br>(RECT pin voltage) | | | | V <sub>RECT_UVLO</sub> | Rectified output undervoltage detection voltage | | | | V <sub>RECT_OVLO</sub> | Rectified output overvoltage detection voltage | | | | SD=H<br>Detection *1 | High level voltage longer than 1 second is input to SD pin. | | | | SD=L<br>Detection *1 | Low level voltage longer than 1 second is input to SD pin. | | | | *4 This detection is accorded in all according and | | | | \*1 This detection is operated in all operation mode. Charge mode Figure 8.1.1 Mode transition and SD pin function #### 8.2 Rectifier Rectified output (RECT pin) voltage rises in asynchronous rectifying operation by body diode of switch MOSFET. When rectified output voltage lower limit is detected ( $V_{RECT} > V_{RECT\_UVLO}$ ), the gate control circuit controls the high side switch depending on VIN1, VIN2, RECT pin voltages (half synchronous rectifying operation). When a current of the high side switch increases, the gate control circuit controls the low side switch too (full synchronous rectifying operation). A current of the high side switch depends on VCC regulator output current( $I_{VCC}$ ). When the voltage level of ATR pin and ATPC pin are high voltage, the operation function control depending on VCC regulator current are available in battery charge, such as rectifying operation (half synchronous, half or full synchronous automatically changed) and on-resistance of the high side switch. The settings of the rectifying operation and the on-resistance of the high side switch are five, and the current threshold of the VCC regulator output to change these settings can be set by register (show the register map). When ATR pin level is low voltage, the rectifying operation is half synchronous rectifying operation, and the on-resistance of the high side switch is $1[\Omega]$ . When the settings of the current threshold is not appropriate, rectifying operation becomes unstable (a change of half synchronous rectifying operation and full synchronous rectifying operation becomes unstable), and then ripple voltage of rectified voltage is increased. If the settings of the appropriate current threshold is difficult, it is recommended to set ATR pin level to low voltage. | Rectifier operation | vcc | VCC output current thresho | old | |------------------------------------|----------------------------------|----------------------------|-----------------| | /on-resistance of high side switch | regulator<br>current<br>changing | Register settings | Initial<br>(mA) | | Holf owneh/4[O] | i | - | - | | Half synch/1[Ω] | decreasing | 0x1B D[7:0] | 3.868 | | Full over the /OFO1 | increasing | 0x1B D[7:0] + 0x1F D[6:0] | 7.736 | | Full synch/8[Ω] | decreasing | 0x1C D[7:0] | 8.087 | | Full overab/4[O] | increasing | 0x1C D[7:0] + 0x1F D[6:0] | 11.96 | | Full synch/4[Ω] | decreasing | 0x1D D[7:0] | 16.17 | | Full over the /2[O] | increasing | 0x1D D[7:0] + 0x1F D[6:0] | 20.04 | | Full synch/2[Ω] | decreasing | 0x1E D[7:0] | 31.99 | | Full oursels (410) | increasing | 0x1E D[7:0] + 0x1F D[6:0] | 35.86 | | Full synch/1[Ω] | - | - | - | Figure 8.2.1 Rectifier circuit, and Rectifier action on ATR pin and ATPC pin = high #### 8.3 A/D Converter In charge mode, some pin voltages (RECT pin voltage, BAT pin voltage, etc) are monitored by 12bit A/D converter. Table 8.3.1 shows monitor items of A/D converter. These items are monitored in 4[ms] period. These items are used by calculating parameters for automatic transmission power control and charging control (battery temperature, battery voltage). 2-wire serial interface and WPT communication make it possible to read the A/D conversion results. A/D conversion results in register are not updated automatically. When 0x35 D[0] is 1, all registers of A/D conversion result are updated. Table 8.3.1 Monitor items of A/D converter | Item | monitor point | Output code *1 | Input voltage range *2<br>(Actual voltage range) | Register(12bit) | |--------------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------| | Rectified output voltage | RECT pin voltage V <sub>RECT</sub> | ( 4096 / 10.8 ) x V <sub>RECT</sub> | 0 to 10.8V<br>( 3.2 to 10 V ) | 0x36 D[7:4]<br>0x37 D[7:0] | | VCC regulator output current (I <sub>VCC</sub> ) | RIMON pin voltage V <sub>RIMON</sub> | $(4096/2.7) \times V_{RIMON}$<br>$(V_{RIMON} = (I_{VCC} \times R_{IVCC}) / K_{IVCC})$ | 0 to 2.7 V<br>( 0 to 1.2 V ) | 0x38 D[7:4]<br>0x39 D[7:0] | | Battery voltage | BAT pin voltage<br>V <sub>BAT</sub> | ( 4096 / 5.4 ) x V <sub>BAT</sub> | 0 to 5.0 V<br>( 0 to 4.35 V ) | 0x3A D[7:4]<br>0x3B D[7:0] | | Charging current (I <sub>CHG</sub> ) | RICHG pin voltage V <sub>RICHG</sub> | ( 4096 / 2.7 ) x V <sub>RICHG</sub><br>( V <sub>RICHG</sub> = ( I <sub>CHG</sub> x R <sub>ICHG</sub> ) / K <sub>ICHG</sub> ) | 0 to 2.7V<br>( 0 to 1.2 V ) | 0x3C D[7:4]<br>0x3D D[7:0] | | Thermistor temperature (Battery temperature) | THM pin voltage<br>V <sub>THM</sub> | ( 4096 / 2.7 ) x V <sub>THM</sub> | 0 to 2.7 V<br>( 0 to 2.7 V ) | 0x3E D[7:4]<br>0x3F D[7:0] | <sup>\*1</sup> Output code range is from 0 to 4095. <sup>\*2</sup> Each inputted voltage should be within input voltage range to avoid miss converting. The voltage range in the parenthesis shows a voltage range assumed in practical use. #### 8.4 Power Supply to VCC Pin Figure 8.4.1 shows block diagram of VCC regulator and battery charge control and charge control FET(CFET). Charge control FET is conductive in discharge mode and charge mode 1, current from battery flows into VCC pin. VCC regulator operates in charge mode 2. Current from RECT pin flows into VCC pin. When battery charging does not operate, CFET is off. In battery charging, the battery charge control circuit controls the gate voltage of CFET, charging current from VCC pin flows into BAT pin. VCC regulator regulates the voltage which is 3.3V to 4.8V depending on BAT pin voltage. VCC regulator has current limit function showed in Table 8.4.1. VCC regulator output voltage is changed depending on current no limit state or current limit state when charge control operates (Table 8.4.2). If VCC regulator is in current limit state, battery charging current is adjusted depending on limiting current (load current dividing function of charge control circuit). To prevent the current limit by low RECT pin voltage, the transmission power has to maintain recommended RECT pin voltage showed in Table 8.4.2. Figure 8.4.1 Block diagram of VCC regulator and battery charge control and charge control FET Table 8.4.1 Current limit function of VCC regulator | Item | Description | | | | | | | |---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Current limit by | t by The maximum output current of VCC regulator can be set by external resistor R <sub>IVCC</sub> between RIMON pin and GND. | | | | | | | | R <sub>IVCC</sub> | The relation of R <sub>IVCC</sub> | and output limiting current | | | | | | | | Limiting current | $I_{LIM} = K_{IVCC} \times (1.2 / R_{IVCC})$ | | | | | | | | Parameter | $K_{IVCC} = 80$<br>$R_{IVCC} = 1.2k\Omega$ , or $2.4k\Omega$ , or $4.8k\Omega$ (prohibit using except recommended value*1) | | | | | | | Current limit by low RECT pin voltage | | | | | | | | | | RECT pin voltage when output current of VCC regulator is 0mA. | | | | | | | | | $V_{BAT} > 3.0V$ $V_{RECT} = V_{BAT} + 0.2V$ | | | | | | | | | V <sub>BAT</sub> < 3.0V | V <sub>RECT</sub> = 3.2V | | | | | | <sup>\*1</sup> R<sub>IVCC</sub> is detected before VCC regulator starts, the circuit works depending on detection result. R<sub>IVCC</sub> value need to be 1.2k or 2.4k or 4.8kΩ. #### Table 8.4.2 VCC pin voltage | BAT pin voltage (V <sub>BAT</sub> ) | | voltage<br>circuit operating | RECT pin recommended voltage(V <sub>RECT</sub> ) *1 | | |----------------------------------------------------------------------|-------------------------|------------------------------|-----------------------------------------------------|--| | | Current no limit state | Current limit state | | | | $3.0 \text{V} \leq \text{V}_{\text{BAT}} \leq \text{V}_{\text{CHG}}$ | V <sub>BAT</sub> + 0.3V | V <sub>BAT</sub> + 0.1V | $V_{RECT} > V_{BAT} + 0.5V$ | | | V <sub>BAT</sub> < 3.0V | 3.3V | 3.1V | V <sub>RECT</sub> > 3.5V | | <sup>\*1</sup> This is the condition in order to avoid limiting the output current of VCC regulator by decreasing RECT pin voltage #### 8.5 Battery Charge Control #### 8.5.1 Battery Charge Method This IC has the charge function for Li-ion battery (constant current - constant voltage charge method). Some charge control parameters can be set by the registers. ### 8.5.2 Charge Start Voltage, Trickle to Fast Charge Transition Threshold Voltage and Charge Overvoltage Detection Voltage Table 8.5.2 shows charge start voltage and trickle to fast charge transition threshold voltage and charge overvoltage detection voltage, and detection delay time. These voltages are judged by control circuit using A/D conversion result of BAT pin voltage. Table 8.5.2 Charge start voltage, Trickle to fast charge transition threshold voltage, Charge overvoltage detection voltage | Item | Detection voltage | Detection delay time | |-----------------------------------------------------|----------------------------------------------------|----------------------| | Charge start voltage*1 | 1.5V (hysteresis voltage 100mV) | 256ms | | Trickle to fast charge transition threshold voltage | 3.0V (hysteresis voltage 100mV) | 256ms | | Charge overvoltage detection voltage*2 | Suitable temperature charge control voltage +100mV | 256ms | #### 8.5.3 Charge Current, Charge Complete Current, Charge Control Voltage, Charge Timer The maximum charge current is 70[mA]. Reference fast charge current $I_{CHGR}$ is set by resistor $R_{ICHG}$ between RICHG pin and GND. Pre-charge current and trickle charge current are set to one tenth(1/10) of reference fast charge current I<sub>CHGR</sub>. In soft start of fast charge, charging current increases stepped by (1/60)\*I<sub>CHGR</sub>. The transition time of 1 step can be set by register. The fast charge current and the charge control voltage can be set to 3 values in each battery temperature. Trickle charge timer and fast charge timer can be set by register. If the timer overflows, battery charge is stopped. Table 8.5.3 shows the parameters of charge current and charge complete current and charge control voltage, and charge timer. Table 8.5.3 Charge control parameters | Item | Symbol | Value | Unit | Remark | |-------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------|------|-----------------------| | Reference fast charge current | I <sub>CHGR</sub> | 1.2 x K <sub>ICHG</sub> / R <sub>ICHG</sub> | Α | K <sub>ICHG</sub> =80 | | Pre-charge current Trickle charge current | I <sub>PRECHG</sub> | 0.1 x I <sub>CHGR</sub> | Α | - | | Fast charge current range *1 | I <sub>CHG</sub> | $I_{CHGR}$ , 0.5 x $I_{CHGR}$ , 0.25 x $I_{CHGR}$ | Α | Register 0x02 D[7:2] | | Charge current transition step in soft start of fast charge | I <sub>CHG_SOFT</sub> | (1 / 60) x I <sub>CHGR</sub> | | - | | Transition time of one step in soft start of fast charge | T <sub>CHG_SOFT</sub> | 15.625, 7.8125, 3.125 | ms | Register 0x02 D[1:0] | | Charge control voltage *1 | V <sub>CHG</sub> | 4.05 , 4.20 , 4.35 | V | Register 0x03 D[7:2] | | Charge complete current | I <sub>FC</sub> | 0.20 x I <sub>CHGR</sub> , 0.15 x I <sub>CHGR</sub> ,<br>0.10 x I <sub>CHGR</sub> , 0.05 x I <sub>CHGR</sub> | | Register 0x03 D[1:0] | | Charge complete judgement voltage | V <sub>FC</sub> | 3.8 | V | - | | Trickle charge timer | T <sub>DCHG</sub> | 60, 120, 180 | min | Register 0x04 D[1:0] | | Fast charge timer | T <sub>CHG</sub> | 180, 240, 300, 360 | min | Register 0x04 D[3:2] | <sup>\*1</sup> It can be set in each battery temperature(low, suitable, high) <sup>\*1</sup> RAA457100 can charge to zero V battery by setting register D[7] in address 0x04. \*2 In low temperature and suitable temperature and high temperature, each charge control voltage can be set to 4.05V or 4.20V or 4.35V. (show section 8.5.3, 8.5.4) #### 8.5.4 Battery Temperature Monitor RAA457100 controls the fast charging current and the charge control voltage depending on battery temperature. The fast charging current and the charge control voltage can be set by registers in each temperature range. But the charge control voltage of low and high temperature range needs to be lower than the charge control voltage of suitable temperature range. The battery temperature range threshold can be set by registers that are THM\_TH\_NB\_LE(no battery and charge pending in low temperature threshold), THM\_TH\_L\_LE(low rate charge in low temperature and charge pending in low temperature threshold), THM\_TH\_M\_L(normal charge and low rate charge in low temperature threshold), THM\_TH\_M\_H(normal charge and low rate charge in high temperature and charge pending in high temperature threshold), THM\_TH\_HYS(hysteresis) in address 0x05 to 0x0A. THM\_TH\_LE\_NB(charge pending in low temperature and no battery threshold), THM\_TH\_LE\_L(charge pending in low temperature and low rate charge in low temperature threshold), THM\_TH\_LAM(low rate charge in low temperature and normal charge threshold), THM\_TH\_HAM(low rate charge in high temperature and normal charge threshold), THM\_TH\_HE\_H(charge pending in high temperature and low rate charge in high temperature and normal charge threshold), THM\_TH\_HE\_H(charge pending in high temperature and low rate charge in high temperature threshold) are calculated by the registers described above. These registers are written initially by the value for NTC thermistor NCP03WF104F05RL, NCP15WF104F03RC (Murata Manufacturing) or an equivalent device. (refer to register map) Figure 8.5.4 Battery temperature threshold, Charge control voltage, Constant current charge current #### 8.5.5 Charge State Transition Diagram ## 8.6 Power Supply to Application System (Buck DCDC Converter, Battery Protection) #### 8.6.1 Buck DCDC Converter The buck DCDC converter supplies power to application system. The input voltage of DCDC converter is VCC pin voltage. DCDC converter starts when DDEN pin level is high. DCDC converter output voltage can be set by settings of DDST0 pin and DDST1 pin (show Table 8.6.1.1). Some status of DCDC converter can be monitored by registers. When 2-wire serial interface set into slave device by setting MS pin to low, an application system can read the registers by 2-wire serial interface. Table 8.6.1.2 shows registers related to DCDC converter. If the equivalent series resistance of output capacitor $C_{DD}$ is small, the output ripple voltage might be increased. If the DCDC converter output is unstable, series resistance $R_{DD}$ should be connected to output capacitor $C_{DD}$ for improvement (Refer to Block Diagram). Table 8.6.1.1 DCDC converter output voltage settings | Voltage input | Enable pin | DDST1 pin | DDST0 pin | Output voltage | | | |---------------|-------------|-----------|-----------|----------------|--|--| | | | L | L | 1.2V | | | | VCC | VCC DDEN '1 | L | Н | 1.5V | | | | VCC | | Н | L | 1.8V | | | | | | Н | Н | 3.0V | | | <sup>\*1</sup> DCDC converter starts when DDEN pin level is high. Table 8.6.1.2 Registers related to DCDC converter | Item | Register | Description | | | | | | | |--------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | VCC pin voltage<br>detection<br>(UVLO detection) | 0x33 D[4] | DCDC converter is controlled depending on VCC pin voltage level. 0 : Stop (UVLO detected) V <sub>CC</sub> < 2.80V(Output voltage is 1.2V or 1.5V or 1.8V) V <sub>CC</sub> < 3.18V(Output voltage is 3.0V) 1 : Start (UVLO release) V <sub>CC</sub> > 2.90V(Output voltage is 1.2V or 1.5V or 1.8V) V <sub>CC</sub> > 3.30V(Output voltage is 3.0V) | | | | | | | | Start up complete | 0x33 D[5] | DCDC converter confirms the completion of start up by monitoring SYS pin voltage. 0 : Low voltage status of SYS pin ( $V_{SYS}$ < Setting output voltage x 0.831) 1 : Start up complete ( $V_{SYS}$ > Setting output voltage x 0.875) | | | | | | | | Overvoltage detection of SYS pin | 0x33 D[6] | DCDC converter stops switching MOSFET if overvoltage is detected at SYS pin. 0 : Not detected (V <sub>SYS</sub> < Setting output voltage x 1.207) 1 : Detected (V <sub>SYS</sub> > Setting output voltage x 1.250) | | | | | | | | Overcurrent detection *1 | 0x33 D[7]<br>0x30 D[2] | If overcurrent condition of DCDC converter is detected continuously, the status register is 1(0x33 D[7]=1). The delay time of detection is 8ms. | | | | | | | <sup>\*1</sup> Interruption signal is output from CHG/INT pin when MS pin level is low and register 0x2F D[2] is 0. #### 8.6.2 Battery Protection, Maximum Junction Temperature Protection Battery protection functions are discharge overvoltage protection and discharge overcurrent protection and discharge short circuit current protection. Temperature protection is maximum junction temperature protection. Table 8.6.2 shows protection detection threshold and detection delay time and post-processing. Table 8.6.2 Protection detection threshold, Detection delay time, Post-processing | | | | Post-processing *1 | | | | | | | | | | |--------------------------------------------------------|-----------------------------------------|-----------|-----------------------------|----------------------------------------|----------------------|-----------------------------------|-------------------|--|--|--|--|--| | Item<br>(Voltage for detection) | Detection voltage / temperature delay t | | Discharge<br>control<br>FET | Resistor<br>between<br>SGND and<br>GND | DCDC<br>Converter *2 | Digital input /<br>output pins *3 | Charge<br>control | | | | | | | Discharge overvoltage (between BAT and GND) | 2.8V | 2.8V 32ms | | disconnect | suspend | suspend | - | | | | | | | Discharge overcurrent (between SGND and GND) | 80mV | 4ms | off connect | | suspend | suspend | - | | | | | | | Discharge short circuit current (between SGND and GND) | | | off | connect | connect suspend | | - | | | | | | | Maximum junction temperature 68 degree C | | 256ms | off | disconnect | suspend | suspend | suspend | | | | | | <sup>\*1</sup> DCDC converter, discharge control FET and digital input/output pins restart automatically from suspend when each protection is released. If battery protection and junction temperature error and UVLO(V<sub>CC</sub> < V<sub>DCDC\_UVLO</sub>) is detected, DCDC converter is stopped <sup>\*2</sup> DCDC converter is also suspended when VCC pin voltage is lower than UVLO voltage(V<sub>DCDC\_UVLO</sub>). #### 8.7 Battery Low Voltage Notification (BUZ pin) Battery low voltage notification has two threshold voltages depending on DCDC converter output voltage. There are two ways of notice. BUZ pin (open drain output) outputs low level when battery low voltage H or battery low voltage L is detected and register 0x34 D[2] is 0. BUZ pin outputs specified pulse (show Table 8.7) when register 0x34 D[2] is 1. Battery low voltage detection result is also stored in register 0x34 D[1:0]. Table 8.7 Battery low voltage notification | Item | DCDC converter | Detection voltage | Detection | Post-processing | | | | |--------------------------------------|------------------|----------------------------------------------------|---------------------------------------------------------|------------------------------------------------|---------------------------------------------------------|--|--| | Rem | output voltage | Detection voltage | Detection delay time 256ms | 0x34 D[2]=0 | 0x34 D[2]=1 | | | | Battery low voltage | | BUZ pin outputs low level.<br>When battery voltage | BUZ pin outputs pulse,<br>256[ms] low level pulse width | | | | | | detection H<br>(between BAT and GND) | 3.0V | 3.55V | 050 | becomes higher than detection voltage, BUZ pin | in 2560[ms] period. | | | | Battery low voltage | 1.2V, 1.5V, 1.8V | 3.05V | 2301115 | returns high level. | BUZ pin outputs pulse,<br>128[ms] low level pulse width | | | | detection L<br>(between BAT and GND) | 3.0V | 3.35V | | | in 1280[ms] period. | | | ## 8.8 Charge Status Notification / Interrupt Signal Output (CHG / INT pin) CHG / INT pin(open drain output) function is changed by MS pin setting. Table 8.8.1 shows this function. CHG / INT pin outputs low level when interruption event showed in Table 8.8.2 occurs and MS pin is low level. These interruption events can be masked by setting mask register showed in Table 8.8.3. #### Table 8.8.1 CHG / INT pin function description | MS pin | Description | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L<br>(GND) | CHG / INT pin outputs low level when interruption event occurs (refer to Table 8.8.2). Application system can confirm interruption event factor by reading factor register after receiving that CHG / INT pin is low level. | | H<br>(VDDB) | CHG / INT pin outputs low level when charge control circuit status is pre-charge or trickle charge or fast charge. | #### Table 8.8.2 Interruption signal output event | Item | Factor register | Description | |----------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------| | WPT communication receive notification | 0x30 D[0] | WPT communication data is received from transmitter. The register is clear after reading. | | Charge state transition notification | 0x30 D[1] | Charge state transition. (Refer to charge state transition diagram) The register is clear after reading. | | DCDC converter overcurrent detection | 0x30 D[2] | DCDC converter detects overcurrent. This register is always set by 1 in overcurrent. | | VCC regulator current limit detection | 0x30 D[3] | VCC regulator limits output current. This register is always set by 1 in limiting current. | ## Table 8.8.3 Interruption signal output mask register | Item | Mask register | Description | |----------------------------------------|---------------|-----------------------------------------------------------------------------------| | WPT communication receive notification | 0x2F D[0] | 0 : Interruption output available, 1 : Interruption output unavailable | | Charge state transition notification | 0x2F D[1] | If all mask register are set by 1, CHG / INT pin function is as same as MS pin=H. | | DCDC converter overcurrent detection | 0x2F D[2] | | | VCC regulator current limit detection | 0x2F D[3] | | #### 8.9 Charge Mode or Discharge Mode Notification (MODE pin) MODE pin level depends on charge mode or discharge mode. #### Table 8.9 MODE pin function description | MODE pin | Description | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L | MODE pin outputs low level in charge mode 1 or 2. If MODE pin connects to DDEN pin and DDEN connects VCC or VDDB via external resistor, DCDC converter stops in charge mode (Refer to block circuit). When register 0x00 D[0] is 1, MODE pin level is always high (Open drain output is off). | | Н | Mode pin outputs high level in discharge mode (Open drain output is off). | #### 8.10 2-wire Serial Communication Interface (MS, SCL, SDA pin) RAA457100 can communicate to application system by 2-wire serial interface. Master device or slave device can be selected by MS pin setting. Figure 8.10.1(a), (b) shows SDA data format in slave device, Figure 8.10.2(a), (b) shows SDA data format in master device. Figure 8.10.3 shows timing specification. High level input threshold voltage of SDA and SCL pins is low voltage (less than 1.0V). The communication may be affected adversely if noise voltage at pins is high. If communication error occurs, capacitor should be put between that pins and GND for filtering noise. Table 8.10.1 2-wire serial interface outline | MS pin | SCL<br>frequency | Description | |-------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | L<br>(GND) | 64<br>[kHz] | RAA457100 becomes slave device. The slave device address is 0x0A(0001010). Application system can read and write registers. 0x40 D[0] should be set to 1 for writing into the registers in address 0x00 to 0x0F. | | H<br>(VDDB) | 64<br>[kHz] | RAA457100 becomes master device. The transmitter system can write and read the register of receiver application system via WPT communication. When RAA457100 receives an access requirement (read or write register) from transmitter system to receiver application system, RAA457100 converts the access requirement to 2-wire serial interface format and communicates to receiver application system. | Figure 8.10.1(a) SDA data format(Slave, Write) Figure 8.10.1(b) SDA data format(Slave, Read) Figure 8.10.2(a) SDA data format(Master, Write) Figure 8.10.2(b) SDA data format(Master, Read) Figure 8.10.3 2-wire serial interface SCL, SDA timing diagram (for reference) ## 8.11 WPT Communication and Rectified Output Overvoltage Protection #### 8.11.1 **Outline** RAA457100 and RAA458100(Transmitter IC) support a bidirectional communication by amplitude modulation on wireless power transmission carrier signal. In receiver to transmitter communication, RAA457100 changes transmitting antenna voltage by load modulation and then RAA458100 detects the voltage variation and demodulates data. In transmitter to receiver communication, RAA458100 changes rectified voltage of RAA457100 by changing transmission power and then RAA457100 detects the voltage variation and demodulates data. #### 8.11.2 Packet Format in WPT Communication The packet of WPT communication is consisted of fixed data length packet including Preamble, Header, Message1, Message2, Checksum showed in Figure 8.11.2. The Header, Message1, Message2 have 1 bit of odd parity bit respectively, and the check sum generated by exclusive OR is added to the last of the packet. When ATPC pin level of RAA458100 and RAA457100 is high, automatic transmission power control function is available (ATPC Mode). In ATPC Mode, the packet which includes a special header code (0x00 to 0x0F) is sent from RAA457100 to RAA458100 periodically, and RAA458100 adjusts transmission power based on the data included in packet. | Preamble (11bit) St | Header<br>(8bit) Pr Sp | St | Message1<br>(8bit) | Pr : | Sp | St | Message2<br>(8bit) | Pr | Sp | St | Checksum<br>(8bit) | Pr | Sp | |---------------------|------------------------|----|--------------------|------|----|----|--------------------|----|----|----|--------------------|----|----| |---------------------|------------------------|----|--------------------|------|----|----|--------------------|----|----|----|--------------------|----|----| St: Start bit(1bit), Pr: Parity bit(1bit), Sp: Stop bit(1bit) Figure 8.11.2 Data packet format #### Table 8.11.2 Header code | Header code | Description | |--------------|---------------------------------------------------------------------------| | 0x00 to 0x0F | Header code for automatic transmission power control function (ATPC Mode) | | 0x10 to 0xFF | Header code for any user purpose | #### 8.11.3 Data Transfer Function RAA457100 modulates transmitting antenna voltage by switching COM1, COM2 driver (NMOS open drain) depending on transmission data. $C_{CM1}$ between VIN1 pin and COM1 pin, and $C_{CM2}$ between VIN2 pin and COM2 pin are connected or disconnected to GND by COM1 and COM2 driver. If peak current of COM driver needs to suppress, series resistor $R_{CM1}$ , $R_{CM2}$ need to be inserted. (Refer to Block diagram) #### 8.11.4 Data Receive Function RAA457100 demodulates data packet showed in Figure 8.11.2 . RAA457100 detects rectified voltage variation depending on modulated signal from transmitter and demodulates. RAA458100 can read and write the register of RAA457100 by using the specific header code. #### 8.11.5 Communication Bit Rate Table 8.11.5 shows communication bit rate. The transmission data rate is 250[bps], the reception data rate is 125[bps]. #### Table 8.11.5 Communication bit rate | Communication direction | Bit rate | Remark | |---------------------------------------------|----------|--------| | Data transmission (Receiver to transmitter) | 250bps | | | Data reception (Transmitter to receiver) | 125bps | | #### 8.11.6 Rectified Output Overvoltage Protection(Clamp function) When rectified output overvoltage( $V_{RECT\_OVD}$ ) is detected, rectified voltage is suppressed by clamp function. Connect $C_{CP1}$ between VIN1 pin and CLMP1 pin, and $C_{CP2}$ between VIN2 pin and CLMP2 pin. These capacitors are connected between VIN1 pin, VIN2 pin and GND by clamp driver of CLMP1pin and CLMP2 pin(NMOS open drain), then rectified voltage is suppressed. If peak current of clamp driver needs to suppress, series resistor $R_{CP1}$ , $R_{CP2}$ need to be inserted. (Refer to Block diagram) #### 8.12 Wired Charging Function (WRC pin) RAA457100 can charge not only by wireless but also by wire. Wireless or wired charging is selectable by voltage level of WRC pin. (Refer to Table 8.12) #### Table 8.12 WRC pin function | WRC pin level | Description | |---------------|-----------------------------------------------------------------------------------------| | L<br>(GND) | Wireless charging is selected using RAA457100 and RAA458100. | | H<br>(VDDB) | Wired charging is selected using RAA457100 only. 5 V DC should be supplied to RECT pin. | $\textbf{9. Register Map} \ (\textbf{The values described in this chapter are reference values, not guaranteed values.})$ 9.1 Address 0x00 to 0x07 (Transmitter system can write to these register.) | Address | Bit No | Register Name | Init | R/W | Description | |---------|--------|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | MODE OFF | 0 | | MODE pin output disable 0 : Enable 1 : Disable(NMOS Tr OFF usually) | | | D1 | | 0 | R | | | | D2 | | 0 | R | | | | D3 | | 0 | R | | | 0x00 | D3 | | 0 | R | | | | | | | | | | | D5 | | 0 | R | | | | D6 | | 0 | R | | | | D7 | 2112 -11 | 0 | R | | | | D0 | CHG_EN | 0 | R/W | Charge start enable 0 : Charge stop(Initialize charging flow) 1 : Charge start | | | D1 | | 0 | R | | | | D2 | | 0 | R | | | 0x01 | D3 | | 0 | R | | | | D4 | | 0 | R | | | | D5 | | 0 | R | | | | D6 | | 0 | R | | | | D7 | | 0 | R | | | | D0 | TCC_SOFT[0] | 0 | | Trickle to fast charging transition time(per one step) | | | D1 | TCC_SOFT[1] | 0 | R/W | 0:15.625[ms] 1:7.8125[ms] 2:3.125[ms] 3:Unused | | | D2 | ICC_THM_L[0] | 1 | R/W | Fast charge current setting of low temperature operation in battery temperature profile | | 0x02 | D3 | ICC_THM_L[1] | 0 | R/W | 0:ICHGR 1:0.5*ICHGR 2:0.25*ICHGR 3:0.25*ICHGR | | 0,02 | D4 | ICC_THM_M[0] | 1 | R/W | Fast charge current setting of suitable temperature operation in battery temperature profile | | | D5 | ICC_THM_M[1] | 0 | R/W | 0:ICHGR 1:0.5*ICHGR 2:0.25*ICHGR 3:0.25*ICHGR | | | D6 | ICC_THM_H[0] | 1 | R/W | Fast charge current setting of high temperature operation in battery temperature profile | | | | ICC_THM_H[1] | 0 | | 0 : ICHGR 1 : 0.5*ICHGR 2 : 0.25*ICHGR 3 : 0.25*ICHGR | | | D0 | ICV_FIN[0] | 0 | R/W | Constant voltage charge complete current setting | | | D1 | ICV_FIN[1] | 0 | R/W | 0:0.1*ICHGR 1:0.05*ICHGR 2:0.15*ICHGR 3:0.2*ICHGR | | | D2 | VCV_THM_L[0] | 0 | R/W | Constant voltage charge control voltage setting of low temperature operation in battery temperature profile | | | D3 | VCV_THM_L[1] | 0 | R/W | 0 : 4.05[V] 1 : 4.20[V] 2 : 4.35[V] 3 : 4.05[V] | | 0x03 | D4 | VCV_THM_M[0] | 1 | R/W | Constant voltage charge control voltage setting of suitable temperature operation in battery temperature profile | | | D5 | VCV_THM_M[1] | 0 | | 0 : 4.05[V] 1 : 4.20[V] 2 : 4.35[V] 3 : 4.05[V] | | | D6 | VCV_THM_H[0] | 0 | R/W | Constant valtage charge control valtage cotting of high temperature energies in bottom temperature profile | | | _ | VCV_THM_H[1] | 0 | | Constant voltage charge control voltage setting of high temperature operation in battery temperature profile 0:4.05[V] 1:4.20[V] 2:4.35[V] 3:4.05[V] | | | | TIM_CHG_TRKL[0] | 1 | R/W | | | | | TIM_CHG_TRKL[1] | 1 | | Trickle charge timer setting 0:60[min] 1:120[min] 2:180[min] 3:180[min] | | | | TIM_CHG_CCCV[0] | 1 | R/W | | | | D3 | TIM_CHG_CCCV[1] | 1 | | Fast charge timer setting 0:180[min] 1:240[min] 2:300[min] 3:360[min] | | 0x04 | D3 | TIM_CHG_CCCV[1] | 0 | R/W | Charge control timer halt setting 0: Count 1: Halt | | | | TIM_CHG_STOP | 0 | R | Charge control timer hait setting 0. Count 1. Hait | | | D5 | ELILAD | - | | O. Normal and St. A. Fall the area and (Observe in a stimulation of data time the area and the area.) | | | | FULMD | 0 | | 0 : Normal operation 1 : Full charge mode (Charge is continued in spite of detecting charge complete current) | | | | VCHG_ST_0V | 0 | | Charge start threshold voltage 0:1.5[V] 1:0[V] | | | | THM_TH_H_HE[0] | 1 | | Transition temperature setting of High temperature low rate charge to Charge pending in high temperature :<br>THM_TH_H_HE 5.273[mV/code] | | | | THM_TH_HE[1] | 0 | R/W | { 0, THM_TH_H_HE[7:0], 000 } and 12 bit A/D converted value of THM pin voltage are compared. | | | | THM_TH_HE[2] | 0 | | The value higher than 25[degC] including hysteresis can be set (because of MSB=0 fixed) | | 0x05 | | THM_TH_HE[3] | 1 | | Initial value : 45[degC] at NTC thermistor NCP03WF104F05RL(Murata Manufacturing) (9bit resolution, 153 x 5.273=806.7[mV] at THM pin voltage ) | | | | THM_TH_H_HE[4] | 1 | R/W | Transition temperature of Charge pending in high temperature to High temperature low rate charge : | | | D5 | THM_TH_HE[5] | 0 | | THM_TH_HE_H is calculated by { 0, THM_TH_HE[7:0], 000 } + { 0000, THM_TH_HYS[4:0], 000 } | | | | THM_TH_HE[6] | 0 | R/W | Register value is applied by 0x0A D[7]=1 | | | | THM_TH_HE[7] | 1 | R/W | · · · · · · | | | D0 | THM_TH_M_H[0] | 1 | R/W | Transition temperature setting of Suitable temperature charge to High temperature low rate charge : | | | D1 | THM_TH_M_H[1] | 0 | R/W | THM_TH_M_H 5.273[mV/code] { 0, THM_TH_M_H[7:0], 000 } and 12 bit A/D converted value of THM pin voltage are compared. | | | D2 | THM_TH_M_H[2] | 0 | | The value higher than 25[degC] including hysteresis can be set (because of MSB=0 fixed) | | 0x06 | D3 | THM_TH_M_H[3] | 0 | R/W | Initial value : 40[degC] at NTC thermistor NCP03WF104F05RL(Murata Manufacturing) (9bit resolution, 177 x 5.273=933.3[mV] at THM pin voltage) | | 0,00 | D4 | THM_TH_M_H[4] | 1 | R/W | (9bit resolution, 177 x 5.273=933.3[mV] at THM pin voltage ) Transition temperature of High temperature low rate charge to Suitable temperature charge : | | | D5 | THM_TH_M_H[5] | 1 | R/W | THM_TH_H_M is calculated by { 0, THM_TH_M_H[7:0], 000 } + { 0000, THM_TH_HYS[4:0], 000 } | | | D6 | THM_TH_M_H[6] | 0 | R/W | Register value is applied by 0x0A D[7]=1 | | | D7 | THM_TH_M_H[7] | 1 | R/W | ארסקוסנס יאמועט וס מאףוופע טיי טאטא טינין ביי | | | D0 | THM_TH_M_L[0] | 0 | R/W | Transition temperature setting of Suitable temperature charge to Low temperature low rate charge : | | | D1 | THM_TH_M_L[1] | 1 | R/W | THM_TH_M_L 5.273[mV/code] | | | D2 | THM_TH_M_L[2] | 1 | R/W | { 1, THM_TH_M_L[7:0], 000 } and 12 bit A/D converted value of THM pin voltage are compared. The value less than 25[degC] including hysteresis can be set (because of MSB=1 fixed) | | 1 | D3 | THM_TH_M_L[3] | 0 | | Initial value: 10[degC] at NTC thermistor NCP03WF104F05RL(Murata Manufacturing) | | 0x07 | D4 | THM_TH_M_L[4] | 1 | R/W | (9bit resolution, (256+86) x 5.273=1803[mV] at THM pin voltage) | | | D5 | THM_TH_M_L[5] | 0 | | Transition temperature of Low temperature low rate charge to Suitable temperature charge: THM_TH_L_M is calculated by { 1, THM_TH_M_L[7:0], 000 } - { 0000, THM_TH_HYS[4:0], 000 } | | | D6 | THM_TH_M_L[6] | 1 | R/W | | | | | THM_TH_M_L[7] | 0 | R/W | Register value is applied by 0x0A D[7]=1 | | | υ, | 111_m_e[1] | 9 | 14,44 | | ## 9.2 Address 0x08 to 0x0F (Transmitter system can write to these register.) | | | Transmitte | ÷ | | | |---------|----------|-----------------------------------------|------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | Bit No. | Register Name | Init | R/W | Description | | | D0 | THM_TH_L_LE[0] | 0 | R/W | Transition temperature setting of Low temperature low rate charge to Charge pending in low temperature : | | | D1 | THM_TH_L_LE[1] | 0 | R/W | THM_TH_L_E 5.273[mV/code] | | | D2 | THM_TH_L_LE[2] | 1 | R/W | { 1, THM_TH_L_LE[7:0], 000 } and 12 bit A/D converted value of THM pin voltage are compared. The value less than 25 depC including by storaging and he set (hearing of MSR-1 fixed) | | | D3 | THM_TH_L_LE[3] | 1 | | The value less than 25[degC] including hysteresis can be set (because of MSB=1 fixed) Initial value : 0[degC] at NTC thermistor NCP03WF104F05RL(Murata Manufacturing) | | 0x08 | | • • • • • • • • • • • • • • • • • • • • | | | (9bit resolution, (256+140) x 5.273=2088[mV] at THM pin voltage) | | | D4 | THM_TH_L_LE[4] | 0 | R/W | Transition temperature of Charge pending in low temperature to Low temperature low rate charge : | | | D5 | THM_TH_L_LE[5] | 0 | R/W | THM_TH_LE_L is calculated by { 1, THM_TH_L_LE[7:0], 000 } - { 0000, THM_TH_HYS[4:0], 000 } | | | D6 | THM_TH_L_LE[6] | 0 | R/W | Register value applied by 0x0A D[7]=1. | | | D7 | THM_TH_L_LE[7] | 1 | R/W | Trogistor value applied by oxon b[r]-1. | | | D0 | THM_TH_NB_LE[0] | 0 | R/W | Transition temperature setting of No battery to Charge pending in low temperature : | | | D1 | THM_TH_NB_LE[1] | 0 | R/W | THM_TH_NB_LE 5.273[mV/code] | | [ | D2 | | 1 | R/W | { 1, THM_TH_NB_LE[7:0], 000 } and 12 bit A/D converted value of THM pin voltage are compared. | | | | THM_TH_NB_LE[2] | | | The value less than 25[degC] including hysteresis can be set (because of MSB=1 fixed) Initial value: -20[degC] at NTC thermistor NCP03WF104F05RL(Murata Manufacturing) | | 0x09 | D3 | THM_TH_NB_LE[3] | 0 | | (9bit resolution, (256+212) x 5.273=2467[mV] at THM pin voltage) | | | D4 | THM_TH_NB_LE[4] | 1 | R/W | Transition temperature of Charge pending in low temperature to No battery : | | | D5 | THM_TH_NB_LE[5] | 0 | R/W | THM_TH_LE_NB is calculated by { 1, THM_TH_NB_LE[7:0], 000 } + { 0000, THM_TH_HYS[4:0], 000 } | | | D6 | THM_TH_NB_LE[6] | 1 | R/W | Deviates value applied by 0v0A DI71 4 | | | D7 | THM_TH_NB_LE[7] | 1 | R/W | Register value applied by 0x0A D[7]=1. | | | D0 | THM_TH_HYS[0] | 0 | R/W | Battery transition temperature setting : Hysteresis 5.273[mV/code] | | | D1 | | 1 | R/W | Initial value : 3[degC] around (Hysteresis depend on temperature because of non linearity of thermistor) | | | <b>—</b> | THM_TH_HYS[1] | | | (9bit resolution, 18 x 5.273=94.91[mV] at THM pin voltage) | | | D2 | THM_TH_HYS[2] | 0 | | THM_TH_HE_H, THM_TH_H_M, THM_TH_L_M, THM_TH_LE_L, THM_TH_LE_NB are calculated by adding this to | | 0x0A | D3 | THM_TH_HYS[3] | 0 | 10,44 | 0x05 to 0x09 or subtracting this from 0x05 to 0x09. Register value applied by 0x0A D[7]=1. | | 0,00 | D4 | THM_TH_HYS[4] | 1 | R/W | וויבשופופי עמועם מאַאוופע אַ טגטא טוְין דַ=ו. | | | D5 | | 0 | R | | | | D6 | | 0 | R | | | | D7 | THM_TH_UPLOAD | 0 | R/W | 1 : Transition temperature register values (0x05 to 0x0A ) are applied. This register is reset after applying. | | | | | | | | | | D0 | I2C_TRIG | 0 | R/W | 2-wire I/F communication trigger 0 : Stand-by state 1 : Communication start (When MS pin is high level ) | | | D1 | I2C_READ | 0 | R/W | 2-wire I/F Write/Read selection 0: Write 1: Read (When MS pin is high level) | | | D2 | | 0 | R | | | | D3 | | 0 | R | | | 0x0B | D4 | | 0 | R | | | | D5 | | 0 | R | | | | | | 0 | R | | | | D6 | | | - | | | | D7 | | 0 | R | | | | D0 | I2C_SLV_ADRS[0] | 0 | R/W | Slave address setting for 2-wire I/F of receiver application device (When MS pin is high level ) | | | D1 | I2C_SLV_ADRS[1] | 0 | R/W | | | | D2 | I2C_SLV_ADRS[2] | 0 | R/W | | | | D3 | I2C_SLV_ADRS[3] | 0 | R/W | | | 0x0C | D4 | I2C_SLV_ADRS[4] | 0 | R/W | | | | | | 0 | | | | | D5 | I2C_SLV_ADRS[5] | _ | R/W | | | | D6 | I2C_SLV_ADRS[6] | 0 | R/W | | | | D7 | | 0 | R | | | | D0 | I2C_REG_ADRS[0] | 0 | R/W | Register address setting for 2-wire I/F of receiver application device (When MS pin is high level ) | | | D1 | I2C_REG_ADRS[1] | 0 | R/W | | | | D2 | I2C_REG_ADRS[2] | 0 | R/W | | | | | I2C_REG_ADRS[3] | 0 | R/W | | | 0x0D | _ | | _ | | | | | | I2C_REG_ADRS[4] | 0 | R/W | | | | _ | I2C_REG_ADRS[5] | 0 | R/W | | | | D6 | I2C_REG_ADRS[6] | 0 | R/W | | | | D7 | I2C_REG_ADRS[7] | 0 | R/W | | | | | I2C_W_DATA[0] | 0 | R/W | Write data setting for 2-wire I/F of receiver application device (When MS pin is high level ) | | | | I2C_W_DATA[1] | 0 | R/W | \$1 | | | | I2C_W_DATA[1] | 0 | R/W | | | | | | | $\overline{}$ | | | 0x0E | | I2C_W_DATA[3] | 0 | R/W | | | | D4 | I2C_W_DATA[4] | 0 | R/W | | | | D5 | I2C_W_DATA[5] | 0 | R/W | | | | D6 | I2C_W_DATA[6] | 0 | R/W | | | | | I2C_W_DATA[7] | 0 | R/W | | | | | I2C_R_DATA[0] | 0 | - | Read data for 2-wire I/F of receiver application device (When MS pin is high level) | | | | | | | Tread data for 2-wire I/F of receiver application device (virien Nio pin is night level) | | | | I2C_R_DATA[1] | 0 | R | | | | D2 | I2C_R_DATA[2] | 0 | R | | | OVOE | D3 | I2C_R_DATA[3] | 0 | R | | | 0x0F | D4 | I2C_R_DATA[4] | 0 | R | | | | | I2C_R_DATA[5] | 0 | R | | | 1 | | I2C_R_DATA[6] | 0 | - | | | | | IIZU K DATAIDI | U | R | | | | | I2C_R_DATA[7] | 0 | R | I | ### 9.3 Address 0x10 to 0x17 | Addess | Dis No | Desister Name | In th | DAY | Description | |---------|--------|-------------------------|-------|-----|-----------------------------------------------------------------------------------------------------------------------| | Address | | Register Name | Init | | Description | | | D0 | ATPCRX_INTERVAL | 0 | R/W | Rx to Tx WPT communication period(ATPC Mode) 0:1[s]/2[s] 1:2[s]/4[s] (Identification, Configuration / Battery Charge) | | | D1 | | 0 | R | | | | D2 | | 0 | R | | | 0x10 | D3 | | 0 | R | | | 0.10 | D4 | | 0 | R | | | | D5 | | 0 | R | | | | D6 | | 0 | R | | | | D7 | | 0 | R | | | | D0 | ATPCRX_CTRL_ERR_OFS1[0] | 0 | R/W | Control error calculation offset ΔV1 (ATPC Mode) | | | D1 | ATPCRX_CTRL_ERR_OFS1[1] | 0 | R/W | ΔV1 is applied to offset voltage in condition of fast charge state and ICHG > 0.2C | | | | | | | 10.547[mV/code] | | | | ATPCRX_CTRL_ERR_OFS1[2] | 0 | R/W | Initial value : 48 (48x10.547=506.26[mV]) | | 0x11 | D3 | ATPCRX_CTRL_ERR_OFS1[3] | 0 | R/W | | | | D4 | ATPCRX_CTRL_ERR_OFS1[4] | 1 | R/W | | | | | ATPCRX_CTRL_ERR_OFS1[5] | 1 | R/W | | | | D6 | ATPCRX_CTRL_ERR_OFS1[6] | 0 | R/W | | | | D7 | ATPCRX_CTRL_ERR_OFS1[7] | 0 | R/W | | | | D0 | ATPCRX_CTRL_ERR_OFS2[0] | 0 | R/W | Control error calculation offset ΔV2 (ATPC Mode) | | | D1 | ATPCRX_CTRL_ERR_OFS2[1] | 0 | R/W | ΔV2 is applied to offset voltage in condition of no fast charge state or (fast charge state & ICHG < 0.15C) | | | D2 | ATPCRX_CTRL_ERR_OFS2[2] | 0 | R/W | 10.547[mV/code]<br>Initial value : 144 (144x10.547=1518.77[mV]) | | | D3 | ATPCRX_CTRL_ERR_OFS2[3] | 0 | R/W | | | 0x12 | D4 | ATPCRX_CTRL_ERR_OFS2[4] | 1 | R/W | | | | D5 | ATPCRX_CTRL_ERR_OFS2[5] | 0 | R/W | | | | | | | | | | | | ATPCRX_CTRL_ERR_OFS2[6] | 0 | R/W | | | | D7 | ATPCRX_CTRL_ERR_OFS2[7] | 1 | R/W | | | | D0 | ATPCRX_CTRL_ERR_TH[0] | 0 | R/W | Control error convergence judgement threshold (ATPC Mode) | | | D1 | ATPCRX_CTRL_ERR_TH[1] | 1 | R/W | 10.547[mV/code]<br>Initial value : 10 (10x10.547=105.47[mV]) | | | D2 | ATPCRX_CTRL_ERR_TH[2] | 0 | R/W | | | 0.42 | D3 | ATPCRX_CTRL_ERR_TH[3] | 1 | R/W | | | 0x13 | D4 | ATPCRX_CTRL_ERR_TH[4] | 0 | R/W | | | | D5 | ATPCRX_CTRL_ERR_TH[5] | 0 | R/W | | | | D6 | ATPCRX_CTRL_ERR_TH[6] | 0 | R/W | | | | D7 | ATPCRX_CTRL_ERR_TH[7] | 0 | R/W | | | | | ATPCRX_NCTRL_ERR_TH[0] | 0 | R/W | Control error non-convergence judgement threshold (ATPC Mode) | | | D1 | ATPCRX_NCTRL_ERR_TH[1] | 0 | R/W | 1[count/code] | | | | | | | Initial value : 32 (32x1=32[count]) | | | D2 | ATPCRX_NCTRL_ERR_TH[2] | 0 | R/W | | | 0x14 | D3 | ATPCRX_NCTRL_ERR_TH[3] | 0 | R/W | | | | D4 | ATPCRX_NCTRL_ERR_TH[4] | 0 | R/W | | | | D5 | ATPCRX_NCTRL_ERR_TH[5] | 1 | R/W | | | | D6 | ATPCRX_NCTRL_ERR_TH[6] | 0 | R/W | | | | D7 | ATPCRX_NCTRL_ERR_TH[7] | 0 | R/W | | | | D0 | WPT_R_CNT_OVER_ERR[0] | 0 | R/W | Bit number threshold for error judgement when WPT data is received. (ATPC Mode) | | | D1 | WPT_R_CNT_OVER_ERR[1] | 0 | R/W | 0:4[bit] 1:1[bit] 2:2[bit] 3:8[bit] 4:16[bit] 5:32[bit] 6:48[bit] 7:63[bit] | | | D2 | WPT_R_CNT_OVER_ERR[2] | 0 | R/W | | | | D3 | | 0 | R | | | 0x15 | D4 | | 0 | R | | | | D5 | | 0 | R | | | | D5 | | 0 | R | | | | | | _ | | | | | D7 | | 0 | R | | | | D0 | VRECT_CMP_TH[0] | 0 | R/W | Differential value threshold of AD converted data(VRECT) (ATPC Mode) | | | D1 | VRECT_CMP_TH[1] | 0 | R/W | 2.637[mV/code] (RECT pin voltage, 12bit resolution) Initial value : 32 (32 x 2.637=84.38[mV]) | | | D2 | VRECT_CMP_TH[2] | 0 | R/W | - \ \ \ \ \ \ \ \ \ \ | | 0.46 | D3 | VRECT_CMP_TH[3] | 0 | R/W | | | 0x16 | D4 | VRECT_CMP_TH[4] | 0 | R/W | | | | D5 | VRECT_CMP_TH[5] | 1 | R/W | | | | D6 | VRECT_CMP_TH[6] | 0 | R/W | | | | D7 | VRECT_CMP_TH[7] | 0 | R/W | | | | D0 | IVCC_CMP_TH[0] | 0 | | Differential value threshold of AD converted data(IVCC) (ATPC Mode) | | | | | 0 | R/W | 43.945[uA/code] @ RIVCC=1.2[kΩ] (VCC regulator output current(IVCC), 12bit resolution) | | | D1 | IVCC_CMP_TH[1] | _ | _ | 21.972[uA/code] @ RIVCC=2.4[kΩ] (VCC regulator output current(IVCC), 12bit resolution) | | | D2 | IVCC_CMP_TH[2] | 0 | R/W | 10.986[uA/code] @ RIVCC=4.8[kΩ] (VCC regulator output current(IVCC), 12bit resolution) | | 0x17 | D3 | IVCC_CMP_TH[3] | 0 | _ | 0.6592[mV/code] (RIMON pin voltage, 12bit resolution)<br>Initial value : 64 | | • | D4 | IVCC_CMP_TH[4] | 0 | R/W | ( 64 x 43.945[uA/code]=2812[uA] @ RIVCC=1.2[kΩ], | | | D5 | IVCC_CMP_TH[5] | 0 | R/W | 64 x 21.972[uA/code]=1406[uA] @ RIVCC=2.4[kΩ], | | | D6 | IVCC_CMP_TH[6] | 1 | R/W | 64 x 10.986[uA/code]=703.1[uA] @ RIVCC=4.8[kΩ] ) | | | D7 | IVCC_CMP_TH[7] | 0 | R/W | | | | | | | | | ### 9.4 Address 0x18 to 0x1F | Authors Discription Disc | | | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|----------------------|------|-----|--------------------------------------------------------------------------------------------------------------------| | DI | Address | Bit No. | | Init | | | | 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 1.0 | | D0 | VBAT_CMP_TH[0] | 0 | R/W | | | DC PART_CMP_THIS | | D1 | VBAT_CMP_TH[1] | 0 | R/W | | | DS | | _ | | | _ | Initial value : 32 (32 x 1.318=42.18[mV]) | | DR VSAT_CMP_TH41 | | | | _ | _ | | | DB VBAT_CMP_He S 1 MW DR VBA | 0x18 | | | | | | | DR MAT CAMP TH(T) 0 0 MV | | _ | | | | | | DV VSAT CAMP THE 0 0 NV | | D5 | VBAT_CMP_TH[5] | 1 | R/W | | | DV VSAT CAMPTH(T) 0 EW | | D6 | VBAT_CMP_TH[6] | 0 | R/W | | | DR BMONR RESISTORING | | D7 | | 0 | R/W | | | D1 RADION_RESISTOR(1) 0 R 0 3 2 3 3 2 3 3 2 3 3 | | _ | | | | Connected resistance detection result at RIMON nin | | Dec | | | , | | | | | 0.19 DS 0.7 APPC_PHASE[0] 0 R ATPC_PHASE[1] 0 R 0.1 Pmp. 1 identification 2 : Configuration 3: Battery Charge 0.6 ATPC_PHASE[1] 0 R 0.1 Pmp. 1 identification 2 : Configuration 3: Battery Charge 0.7 0.7 0 R 0.1 Pmp. 1 identification 2 : Configuration 3: Battery Charge 0.1.1 PMP. 1 | | _ | KIIVION_KESISTOK[1] | | | V . 1. E[104] E. T[104] Z . T. O[104] V . E II OI | | 0.19 ΔH ATC PHASE[I] 0 R ATC PhASE[I] 0 R O Ping 1 Identification 2 Configuration 3 Is Battery Charge 0.6 DA ATC PHASE[I] 0 R O Ping 1 Identification 2 Configuration 3 Is Battery Charge 0.6 DA RECT_PSA[I] 0 R R 0.1 DR RECT_PSA[I] 0 R R 0.1 A DI RECT_PSA[I] 0 R RV 0 N RecT_PSA[I] 0 R RV 0.1 A DI RECT_PSA[I] 0 R RV 0 N RecT_PSA[I] 0 R RV 0.1 A TRAIN RECT_PSA[I] 0 R RV 0 N RV 0 N RV 0 N RV 0 N RV 0.1 A TRAIN RECT_PSA[I] 0 R RV 0 N RV< | | D2 | | | | | | D4 APPC_PHASE[1] 0 R APPC_PHASE[1] 0 R APPC_PHASE[1] 0 R O Ping 1: Identification 2: Configuration 3: Seatory Charge P6 | 0v10 | D3 | | 0 | R | | | D6 APC_PHASE(1) 0 R 0 Fing 1 Identification 2 Configuration 3 Battery Change | UX19 | D4 | ATPC_PHASE[0] | 0 | R | ATPC Phase (operation status of ATPC Mode) monitor | | De De De De De De De De | | D5 | | 0 | R | | | 07 07 0 0 0 0 0 0 | | | o=[-] | | | - · · · · | | DO RECT_PSA(0) | | _ | | | | | | DI RECT_PSk[1] 0 0 NV 0 1-16[1] 1 2.0[2] 2 4.0[3] 3 8[0] | | _ | | _ | _ | | | D2 RECT_FULLSYNCE EN | | D0 | RECT_PSA[0] | 0 | R/W | On resistance setting of high side switch in rectifier (Available in 0x1A D[3]=1) | | 0.3 SECT_SM_PROPEC 0 0 NV 1-0 nesistance register setting mode of high side switch in rectifier 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 | | D1 | RECT_PSA[1] | 0 | R/W | 0:1[Ω] 1:2[Ω] 2:4[Ω] 3:8[Ω] | | 0.3 SECT_SM_PROPEC 0 0 NV 1-0 nesistance register setting mode of high side switch in rectifier 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 1-0 | | D2 | RECT FULLSYNC EN | 0 | R/W | 0 : Half synchronous operation 1 : Half or full synchronous automatic change operation (Available in 0x1A DI31=1) | | 0.4 ATR_RECT_PSA(1) | | | | | | , , , , , , , , , , , , , , , , , , , , | | DS | 0x1A | _ | | | | | | D8 | | | | - | | | | D7 D7 PROF. THE FS8_HS1(1) 1 RW D7 RECT_TH_FS8_HS1(1) 1 RW D7 RECT_TH_FS8_HS1(1) 1 RW D7 RECT_TH_FS8_HS1(1) 1 RW D7 RECT_TH_FS8_HS1(1) 1 RW D7 RECT_TH_FS8_HS1(3) 1 RW D8 RECT_TH_FS8_HS1(3) 1 RW D8 RECT_TH_FS8_HS1(3) 1 RW D8 RECT_TH_FS8_HS1(3) 1 RW D8 RECT_TH_FS8_HS1(3) 0 RW D8 RECT_TH_FS8_HS1(4) 0 RW D8 RECT_TH_FS8_HS1(4) 0 RW D8 RECT_TH_FS8_HS1(5) 0 RW D8 RECT_TH_FS8_HS1(6) 0 RW D8 RECT_TH_FS8_HS1(6) 0 RW D7 RECT_TH_FS8_HS1(6) 0 RW D7 RECT_TH_FS8_HS1(6) 0 RW D7 RECT_TH_FS8_HS1(7) RECT_TH_FS8_FS8(6) R | | D5 | ATR_RECT_PSA[1] | 0 | R | U:1[Ω] 1:2[Ω] 2:4[Ω] 3:8[Ω] | | Dot RECT_TH_FS8_HS1(1) | | D6 | ATR_RECT_FULLSYNC_EN | 0 | R | Rectifier operation monitor 0 : Half synchronous operation 1 : Half or full synchronous automatic change operation | | Dot RECT_TH_FS8_HS1(1) | | D7 | | 0 | R | | | DI RECT_TH_FS8_HS1[1] 1 RW ATPC pin and ATR pin = H The pin th | | _ | RECT TH ES8 HS1[0] | _ | _ | VCC regulator output current threshold 1 (decreasing) for switching the rectifier operation | | December | | | | - | | | | D3 RECT_TH_FS8_HS1[3] 1 RW D4 RECT_TH_FS8_HS1[4] 0 RW D5 RECT_TH_FS8_HS1[5] 0 RW Repster value is applied by 0x1F D[7]=1. D6 RECT_TH_FS8_HS1[6] 0 RW Repster value is applied by 0x1F D[7]=1. D7 RECT_TH_FS8_HS1[6] 0 RW Repster value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_HS1[7] 0 RW VCC regulator output current threshold 2 (decreasing) for switching the rectifier operation in ATPC pin and ATR pin = H RECT_TH_FS8_HS1[7] 1 RW VCC regulator output current threshold 2 (decreasing) for switching the rectifier operation in ATPC pin and ATR pin = H RECT_TH_FS8_HS1[7] 1 RW Rect_TH_FS8_HS1[7] 1 RW Rect_TH_FS8_HS1[7] 1 RW Rect_TH_FS8_HS1[7] 1 RW Rect_TH_FS8_HS1[7] 1 RW Rect_TH_FS8_HS1[7] 1 RW Rester value is compared by AD converted result of RIMON pin voltage. D8 RECT_TH_FS8_HS1[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_HS1[7] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[7] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 RECT_TH_FS8_FS8[8] 0 RW Rester value is applied by 0x1F D[7]=1. D8 | | | | - | | | | Date Part | | D2 | RECT_TH_FS8_HS1[2] | 0 | R/W | | | D4 RECT_TH_FS8_HS1[4] O R/W | 0×4D | D3 | RECT_TH_FS8_HS1[3] | 1 | R/W | | | DS RECT_TH_FS8_HS1[5] O R/W Proceedings Register value is applied by 0x1F D[7]=1. | UX1B | D4 | RECT TH FS8 HS1[4] | 0 | R/W | Initial value : 11 (11 x 0.3516=3.868[mA]) | | D6 RECT_TH_FS8_HS116 | | | | | _ | Register value is applied by 0x1F D[7]=1. | | D7 RECT_TH_FS4_FS8[0] 1 R/W VCC regulator output current threshold 2 (decreasing) for switching the rectifier operation D1 RECT_TH_FS4_FS8[2] 1 R/W This value is compared by AD converted result of RIMON pin voltage. | | | | | | | | DO RECT_TH_FS4_FS8[0] 1 R/W NCC regulator output current threshold 2 (decreasing) for switching the rectifier operation A PTO pin and ATR pin = H NA | | | | | | | | D1 RECT_TH_FS4_FS8[1] 1 R/W This value is compared by A/D converted result of RIMON pin voltage. | | | RECT_TH_FS8_HS1[7] | | | | | D2 RECT_TH_FS4_FS8[2] 1 R/W Ost-off-order desult of RIMON pin voltage. Ost-off-order desult of RIMON pin voltage. | | D0 | RECT_TH_FS4_FS8[0] | 1 | R/W | | | D2 RECT_TH_FS4_FS8[2] 1 R/W 0.3516[mA/code] (VCC regulator output current (VCC), not depending on RIMON resistance) D3 RECT_TH_FS4_FS8[3] 0 R/W Not value is compared by AID converted result of RIMON pin voltage. | | D1 | RECT_TH_FS4_FS8[1] | 1 | R/W | | | D3 RECT_TH_FS4_FS8[3] O R/W Solt resolution in setting of RIVCC=1_2(kG)_2.4[kG]. 4.8[kG] | | D2 | | 1 | R/W | | | OA RECT_TH_FS4_FS8[5] 1 R/W | | | | - | | | | D4 RECT_TH_FS4_FS8[6] 1 R/W | 0x1C | _ | | - | | | | D6 RECT_TH_FS4_FS8[6] O RW | | _ | | | _ | | | D7 RECT_TH_FS4_FS8[7] 0 R/W VCC regulator output current threshold 3 (decreasing) for switching the rectifier operation ATPC pin and ATR pin = H This value is compared by A/D converted result of RIMON pin voltage. 0.316[mA/code] (VCC regulator output current(VCC), not depending on RIMON resistance) 0.316[mA/code] (VCC regulator output current(VCC), not depending on RIMON resistance) 0.316[mA/code] (VCC regulator output current(VCC), not depending on RIMON resistance) 0.316[mA/code] (VCC regulator output current(VCC), not depending on RIMON resistance) 0.316[mA/code] (VCC regulator output current(VCC), not depending on RIMON resistance) 0.316[mA/code] (VCC regulator output current) ou | | D5 | RECT_TH_FS4_FS8[5] | 0 | R/W | Register value is applied by 0x1F D[7]=1. | | D0 RECT_TH_FS2_FS4[0] 0 R/W VCC regulator output current threshold 3 (decreasing) for switching the rectifier operation in ATPC pin and ATR pin = H n | | D6 | RECT_TH_FS4_FS8[6] | 0 | R/W | | | D0 RECT_TH_FS2_FS4[0] 0 R/W VCC regulator output current threshold 3 (decreasing) for switching the rectifier operation in ATPC pin and ATR pin = H n | | D7 | RECT_TH_FS4_FS8[7] | 0 | R/W | | | D1 RECT_TH_FS2_FS4[1] 1 R/M | | | | | | VCC regulator output current threshold 3 (decreasing) for switching the rectifier operation | | Dot ReC_TH_FS2_FS4[2] 1 | | | | _ | _ | | | D2 RECT_TH_FS2_FS4[2] 1 R/W O.3516[mA/code] (VCC regulator output current(IVCC), not depending on RIMON resistance) Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.6 (46 x 0.3516=16.17[mA]) Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.6 (46 x 0.3516=16.17[mA]) Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.6 (46 x 0.3516=16.17[mA]) Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Initial value 4.8[kΩ] Shift resolution in setting of RIVC2—1.2[kΩ], 2.4[kΩ], | | | | | | This value is compared by A/D converted result of RIMON pin voltage. | | D4 RECT_TH_FS2_FS4[4] O R/W | | D2 | RECT_TH_FS2_FS4[2] | 1 | R/W | 0.3516[mA/code] (VCC regulator output current(IVCC), not depending on RIMON resistance) | | D4 RECT_TH_FS2_FS4[4] 0 RW D5 RECT_TH_FS2_FS4[6] 1 RW D6 RECT_TH_FS2_FS4[6] 0 RW D7 RECT_TH_FS2_FS4[7] 0 RW D8 RECT_TH_FS1_FS2[0] 1 RW D1 RECT_TH_FS1_FS2[1] 1 RW D2 RECT_TH_FS1_FS2[2] 0 RW D3 RECT_TH_FS1_FS2[3] 1 RW D4 RECT_TH_FS1_FS2[4] 1 RW D5 RECT_TH_FS1_FS2[6] 0 RW D6 RECT_TH_FS1_FS2[6] 1 RW D7 RECT_TH_FS1_FS2[6] 1 RW D7 RECT_TH_FS1_FS2[6] 1 RW D7 RECT_TH_HYS1_FS2[7] 0 RW D8 RECT_TH_HYS1_FS2[7] 0 RW D7 RECT_TH_HYS1_FS2[7] 0 RW D8 RECT_TH_HYS1_FS2[7] 0 RW D7 RECT_TH_HYS1_FS2[7] 0 RW D8 RECT_TH_HYS1_FS2[7] 0 RW D8 RECT_TH_HYS1_FS2[8] 1 RW D9 RECT_TH_HYS1_FS2[8] 1 RW D1 RECT_TH_HYS1_FS2[8] 1 RW D2 RECT_TH_HYS1_FS2[8] 1 RW D3 RECT_TH_HYS1_FS2[8] 0 RW D6 RECT_TH_HYS1_FS2[8] 0 RW D7 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D9 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D9 RECT_TH_HYS1_FS2[8] 0 RW D6 RECT_TH_HYS1_FS2[8] 0 RW D7 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D9 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D9 RECT_TH_HYS1_FS2[8] 0 RW D9 RECT_TH_HYS1_FS2[8] 0 RW D9 RECT_TH_HYS1_FS2[8] 0 RW D9 RECT_TH_HYS1_FS2[8] 0 RW D6 RECT_TH_HYS1_FS2[8] 0 RW D6 RECT_TH_HYS1_FS2[8] 0 RW D7 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D8 RECT_TH_HYS1_FS2[8] 0 RW D9 | 0v1D | D3 | RECT_TH_FS2_FS4[3] | 1 | R/W | | | D5 RECT_TH_FS2_FS4[5] 1 R/W D6 RECT_TH_FS2_FS4[6] 0 R/W D7 RECT_TH_FS2_FS4[7] 0 R/W D8 RECT_TH_FS1_FS2[7] 0 R/W D8 RECT_TH_FS1_FS2[7] 0 R/W D9 RECT_TH_FS1_FS2[1] 1 R/W D1 RECT_TH_FS1_FS2[1] 1 R/W D2 RECT_TH_FS1_FS2[2] 0 R/W D3 RECT_TH_FS1_FS2[3] 1 R/W D4 RECT_TH_FS1_FS2[4] 1 R/W D5 RECT_TH_FS1_FS2[5] 0 R/W D6 RECT_TH_FS1_FS2[6] 1 R/W D7 RECT_TH_FS1_FS2[6] 1 R/W D7 RECT_TH_HYS1_FS2[6] 1 R/W D0 RECT_TH_HYS1_FS2[7] 0 R/W D1 RECT_TH_HYS1_FS2[7] 0 R/W D2 RECT_TH_HYS1_FS2[7] 0 R/W D3 RECT_TH_HYS1_FS2[8] 1 R/W D6 RECT_TH_HYS1_FS2[8] 1 R/W D7 RECT_TH_HYS1_FS2[8] 1 R/W D8 RECT_TH_HYS1_FS2[8] 1 R/W D9 RECT_TH_HYS1_FS2[8] 1 R/W D1 RECT_TH_HYS1_FS2[8] 1 R/W D2 RECT_TH_HYS1_FS2[8] 1 R/W D3 RECT_TH_HYS1_FS2[8] 1 R/W D4 RECT_TH_HYS1_FS2[8] 1 R/W D5 RECT_TH_HYS1_FS2[8] 1 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D7 RECT_TH_HYS1_FS2[8] 0 R/W D8 RECT_TH_HYS1_FS2[8] 0 R/W D9 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D7 RECT_TH_HYS1_FS2[8] 0 R/W D8 RECT_TH_HYS1_FS2[8] 0 R/W D9 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D6 RECT_TH_HYS1_FS2[8] 0 R/W D7 RECT_TH_HYS1_FS2[8] 0 R/W D8 RECT_TH_HYS1_FS2[8] 0 R/W D9 RECT_TH_HYS1_FS2[8] 0 R/W D9 RECT_TH_HYS1_FS2[8] 0 R/W D9 RECT_TH_HYS1_FS2[8] 0 R/W D9 RECT_TH_HYS1_FS2[8] 0 R/W D7 RECT_TH_HYS1_FS2[8] 0 R/W D7 RECT_TH_HYS1_FS2[8] 0 R/W D7 RECT_TH_HYS1_FS2[8] 0 | UXID | D4 | RECT_TH_FS2_FS4[4] | 0 | R/W | Initial value : 46 (46 x 0.3516=16.1/[MA]) | | D6 RECT_TH_FS2_FS4[6] O R/W | | D5 | | 1 | R/W | Register value is applied by 0x1F D[7]=1. | | D7 RECT_TH_FS2_FS4[7] D RW | | _ | | - | _ | | | D0 RECT_TH_FS1_FS2[0] 1 R/W VCC regulator output current threshold 4 (decreasing) for switching the rectifier operation in ATPC pin and ATR pin = H This value is compared by A/D converted result of RIMON pin voltage. | | | | | | | | D1 RECT_TH_FS1_FS2[1] 1 R/W D2 RECT_TH_FS1_FS2[2] 0 R/W D3 RECT_TH_FS1_FS2[3] 1 R/W D4 RECT_TH_FS1_FS2[4] 1 R/W D5 RECT_TH_FS1_FS2[5] 0 R/W D7 RECT_TH_FS1_FS2[6] 1 R/W D7 RECT_TH_FS1_FS2[7] 0 R/W D8 RECT_TH_HYS[0] 1 R/W D1 RECT_TH_HYS[1] 1 R/W D2 RECT_TH_HYS[1] 1 R/W D3 RECT_TH_HYS[1] 1 R/W D4 RECT_TH_HYS[2] 0 R/W D5 RECT_TH_HYS[3] 1 R/W D6 RECT_TH_HYS[3] 1 R/W D7 RECT_TH_HYS[3] 1 R/W D8 RECT_TH_HYS[4] 0 R/W D9 RECT_TH_HYS[5] 0 R/W D1 RECT_TH_HYS[6] 0 R/W D2 RECT_TH_HYS[6] 0 R/W D3 RECT_TH_HYS[6] 0 R/W D4 RECT_TH_HYS[6] 0 R/W D5 RECT_TH_HYS[6] 0 R/W D6 RECT_TH_HYS[6] 0 R/W D7 RECT_TH_HYS[6] 0 R/W D7 RECT_TH_HYS[6] 0 R/W D8 RECT_TH_HYS[6] 0 R/W D9 RECT_TH_HYS[6] 0 R/W D1 RECT_TH_HYS[6] 0 R/W D6 RECT_TH_HYS[6] 0 R/W Register value is applied by 0x1F D[7]=1. | | | | _ | | | | D1 RECT_TH_FS1_FS2[2] D RW | | D0 | RECT_TH_FS1_FS2[0] | 1 | R/W | | | D2 RECT_TH_FS1_FS2[2] O R/W | | D1 | RECT_TH_FS1_FS2[1] | 1 | R/W | | | D3 RECT_TH_FS1_FS2[3] 1 R/W Point resolution in setting of RIVCC=1.2[kΩ], 2.4[kΩ], 4.8[kΩ] Note that the state of stat | | _ | | | R/W | | | Ox1E D4 RECT_TH_FS1_FS2[4] 1 RW D5 RECT_TH_FS1_FS2[5] 0 RW D6 RECT_TH_FS1_FS2[6] 1 RW D7 RECT_TH_FS1_FS2[7] 0 RW D0 RECT_TH_HYS[0] 1 RW D1 RECT_TH_HYS[1] 1 RW D2 RECT_TH_HYS[2] 0 R/W D3 RECT_TH_HYS[3] 1 R/W D4 RECT_TH_HYS[4] 0 R/W D4 RECT_TH_HYS[5] 0 R/W D5 RECT_TH_HYS[5] 0 R/W D6 RECT_TH_HYS[6] 0 R/W Register value is applied by 0x1F D[7]=1. | | | | - | _ | | | D4 RECT_IH_FS1_FS2[4] 1 R/W | 0x1E | | | - | | | | D6 RECT_TH_FS1_FS2[6] 1 R/W | | | RECT_TH_FS1_FS2[4] | | | · " | | D7 RECT_TH_FS1_FS2[7] 0 R/W | | D5 | RECT_TH_FS1_FS2[5] | 0 | R/W | Register value is applied by 0x1F D[7]=1. | | D7 RECT_TH_FS1_FS2[7] 0 R/W | | D6 | RECT_TH_FS1_FS2[6] | 1 | R/W | | | D0 RECT_TH_HYS[0] 1 R/W | | | | | | | | D1 RECT_TH_HYS[1] 1 R/W In ATPC pin and ATR pin = H Increasing current threshold is calculated by decreasing current threshold + RECT_TH_HYS. 0.3516[mA/code] (VCC regulator output current(IVCC), not depending on RIMON resistance) D3 RECT_TH_HYS[3] 1 R/W Policy in the selution in setting of RIVCC=1.2[kΩ], 2.4[kΩ], 4.8[kΩ] (NITE ATE ATE ATE ATE ATE ATE ATE ATE ATE A | | _ | | - | | VCC regulator output current threehold (hyetarosis) for quitables the rectifier exerction | | D1 RECT_TH_HYS[2] | | _ | | _ | | | | D2 RECT_TH_HYS[2] 0 R/W 0.3516[mA/code] (VCC regulator output current(IVCC), not depending on RIMON resistance) | | _ | RECT_TH_HYS[1] | - | R/W | | | 0x1F D3 RECT_TH_HYS[3] 1 R/W 9bit resolution in setting of RIVCC=1.2[kΩ], 2.4[kΩ], 4.8[kΩ] D4 RECT_TH_HYS[4] 0 R/W D5 RECT_TH_HYS[5] 0 R/W D6 RECT_TH_HYS[6] 0 R/W Register value is applied by 0x1F D[7]=1. | | D2 | RECT_TH_HYS[2] | 0 | R/W | | | D4 RECT_TH_HYS[4] 0 R/W Initial value : 11 (11 x 0.3516=3.868[mA]) D5 RECT_TH_HYS[5] 0 R/W Register value is applied by 0x1F D[7]=1. D6 RECT_TH_HYS[6] 0 R/W | 0 1- | D3 | RECT_TH_HYS[3] | 1 | R/W | 9bit resolution in setting of RIVCC=1.2[k $\Omega$ ], 2.4[k $\Omega$ ], 4.8[k $\Omega$ ] | | D5 RECT_TH_HYS[5] 0 R/W Register value is applied by 0x1F D[7]=1. | Ux1F | D4 | | n | R/W | Initial value : 11 (11 x 0.3516=3.868[mA]) | | D6 RECT_TH_HYS[6] 0 R/W | | | | | | Pagistar value is applied by 0v1E D[7]_1 | | | | _ | | _ | _ | יאועל וא מאףוופע שאַ טאור בענין=ו. | | D7 RECT_TH_UPLOAD 0 R/W 1: Load current threshold register values (0x1B to 0x1F) are applied. This register is reset after applying. | | | | _ | | | | | | D7 | RECT_TH_UPLOAD | 0 | R/W | 1 : Load current threshold register values (0x1B to 0x1F) are applied. This register is reset after applying. | ### 9.5 Address 0x20 to 0x27 | Do | ter is reset after transmission) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | 0x20 | rer is reset after transmission) | | D2 | | | D3 | | | D4 | | | D4 | | | D6 | | | D7 | | | D0 WPT_T_HDR[0] 0 R/W Transmission data Header of WPT communication D1 WPT_T_HDR[1] 0 R/W D2 WPT_T_HDR[2] 0 R/W D3 WPT_T_HDR[3] 0 R/W R/W D3 WPT_T_HDR[3] 0 R/W | | | D0 WPT_T_HDR[0] 0 R/W Transmission data Header of WPT communication D1 WPT_T_HDR[1] 0 R/W D2 WPT_T_HDR[2] 0 R/W D3 WPT_T_HDR[3] 0 R/W | | | D1 WPT_T_HDR[1] | | | D2 WPTHDR[2] | | | D3 WPT T HDR(3) 0 R/W | | | 0.24 D3 WPI_I_HDR[3] U R/W | | | 1 0x21 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | D4 WPT_T_HDR[4] 0 RW | | | D5 WPT_T_HDR[5] 0 RW | | | D6 WPT_T_HDR[6] 0 RW | | | D7 WPT_T_HDR[7] 0 RW | | | D0 WPT_T_MSG1[0] 0 R/W Transmission data Message1 of WPT communication | | | D1 WPT_T_MSG1[1] 0 R/W | | | D2 WPT_T_MSG1[2] 0 R/W | | | D3 WPT T MSG1[3] 0 RW | | | 0x22 | | | D5 WPT_T_MSG1[5] | | | D6 WPT_T_MSG1[6] | | | | | | D7 WPT_T_MSG1[7] 0 RW | | | D0 WPT_T_MSG2[0] 0 RW Transmission data Message2 of WPT communication | | | D1 WPT_T_MSG2[1] 0 RW | | | D2 WPT_T_MSG2[2] 0 R/W | | | 0x23 D3 WPT_T_MSG2[3] 0 RW | | | D4 WPT_T_MSG2[4] 0 RW | | | D5 WPT_T_MSG2[5] 0 R/W | | | D6 WPT_T_MSG2[6] 0 R/W | | | D7 WPT_T_MSG2[7] 0 RW | | | D0 WPT_R_HDR[0] 0 R Received data Header of WPT communication | | | D1 WPT_R_HDR[1] 0 R This register is overwritten by next received data of WPT communication even if this register is overwritten. | register is not read. | | D2 WPT_R_HDR[2] | | | | | | 0x24 | | | D4 WPT_R_HDR[4] | | | D5 WPT_R_HDR[5] 0 R | | | D6 WPT_R_HDR[6] 0 R | | | D7 WPT_R_HDR[7] 0 R | | | D0 WPT_R_MSG1[0] 0 R Received data Message1 of WPT communication | | | D1 WPT_R_MSG1[1] 0 R This register is overwritten by next received data of WPT communication even if this register is overwritten by next received data of WPT communication even if this register is overwritten by next received data of WPT communication even if this register is overwritten by next received data of WPT communication even if this register is overwritten by next received data of WPT communication even if this register is overwritten by next received data of WPT communication even if this register is overwritten by next received data of WPT communication even if this register is overwritten by next received data of well as the communication even if this register is overwritten by next received data of well as the communication even if this register is overwritten by next received data of well as the communication even if c | register is not read. | | D2 WPT_R_MSG1[2] 0 R | | | D3 WPT_R_MSG1[3] | | | 0x25 | | | D5 WPT_R_MSG1[5] | | | D6 WPT_R_MSG1[6] | | | D7 WPT_R_MSG1[7] | | | | | | This register is evenwritten by post received data of WPT communication even if this | register is not read. | | DI WPI_R_M3GZ[I] U R | . 19.110. 10 1101.1000. | | D2 WPT_R_MSG2[2] 0 R | | | 0x26 D3 WPT_R_MSG2[3] 0 R | | | D4 WPT_R_MSG2[4] 0 R | | | D5 WPT_R_MSG2[5] 0 R | | | D6 WPT_R_MSG2[6] 0 R | | | D7 WPT_R_MSG2[7] 0 R | | | D0 WPT_T_RATE[0] 1 RW WPT communication data rate setting (Receiver to Transmitter communication) | | | D1 WPT_T_RATE[1] 0 RW 0: 125[bps] 1: 250[bps] 2: 500[bps] 3: 1000[bps] | | | market vivil vi | unication madrat described | | D2 WPT R DIFF OLDIO | | | D2 WPT_R_DIFF_OLD[0] 1 RW Assigning data point to calculate the rectified output voltage variation for WPT commu | ~ | | D3 WPT_R_DIFF_OLD[1] 1 R/W 0:Previous data 1:Data 2 times before 2:Data 3 times before 3:Data 4 times before 0:x27 | .t. damaadulatian | | D3 WPT_R_DIFF_OLD[1] 1 R/W 0:Previous data 1:Data 2 times before 2:Data 3 times before 3:Data 4 times before D4 WPT_R_DIFF_WAIT[0] 1 R/W Timing to acquire the rectified output voltage variation for WPT communication packet | et demodulation. | | 0x27 D3 WPT_R_DIFF_OLD[1] 1 R/W 0:Previous data 1:Data 2 times before 2:Data 3 times before 3:Data 4 times before D5 WPT_R_DIFF_WAIT[0] 1 R/W 1 Timing to acquire the rectified output voltage variation for WPT communication packet Recommended value 125bps: 7 250bps: - 1000bps: - 1000bps: - 1000bps: - 1000bps 1000 | et demodulation. | | D3 WPT_R_DIFF_OLD[1] 1 R/W 0:Previous data 1:Data 2 times before 2:Data 3 times before 3:Data 4 times before D4 WPT_R_DIFF_WAIT[0] 1 R/W Tring to acquire the rectified output voltage variation for WPT communication packet | et demodulation. | ### 9.6 Address 0x28 to 0x2F | Authors 1 No. Register Name Inc. Mov Conception C | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-----------------------|------|------|-------------------------------------------------------------------------------------------------------| | District | Address | Bit No. | Register Name | Init | R/W | Description | | 10 NPT_R_DIFT_THEST 0 0 NVT | | D0 | WPT R DIFF TH[1] | 0 | R/W | Threshold to detect the rectified output voltage variation for WPT communication packet demodulation. | | DO WPT_R_DPT_THE | | D1 | | _ | D/M/ | | | DO | | | | | | | | Des WPT R. DEP T-RES | | D2 | WPT_R_DIFF_TH[3] | 0 | R/W | Recommended value 125bps: 32(168.7[mV]) 250bps: - 500bps: - 1000bps: - | | Dis WFT_R_DEF_TYPE 0 0 WWT_R_DEF_TYPE WWT_R_DEF_TYPE 0 | 000 | D3 | WPT_R_DIFF_TH[4] | 0 | R/W | | | Do. WPT R. DIFF 1496 | UX28 | D4 | WPT R DIFF THI51 | 0 | R/W | | | DR WPT R DIFF THE 0 0 0 0 0 0 0 0 0 | | | | | | | | 07 WT.R.O.T.THQ1 | | | | | | | | D0 WPT.R.CNT.THQ | | D6 | WPT_R_DIFF_TH[7] | 0 | R/W | | | D0 WPT.R.CNT.THQ | | D7 | WPT R DIFF THI81 | 0 | R/W | | | DI WFT_R.CNT_HET 1 RW ROPT_R.CNT_HET 0 RW ROPT_R.CNT_HET 0 RW RW R.CNT_HET RW RW RW RW RW | | DO | | 1 | R/M | Counter timing to detect data 1/0 for WPT communication packet demodulation | | 10.00 | | | | | | | | 03 WFT R. CNT.THS | | D1 | WPI_R_CNI_IH[1] | 1 | R/W | 1000pp. 1000pp. | | Decomposition Decompositio | | D2 | WPT_R_CNT_TH[2] | 0 | R/W | | | Decomposition Decompositio | | D3 | WPT R CNT THI31 | 1 | R/W | | | D6 | 0x29 | | | | | | | Decomposition Decompositio | | | | | | | | D7 | | | | 0 | R/W | | | 100 MPT R CNT Th. LCYC[1] 0 0 N | | D6 | WPT_R_CNT_TH[6] | 0 | R/W | | | 100 MPT R CNT Th. LCYC[1] | | D7 | WPT R CNT THI71 | 0 | R/W | | | 10 WFT_R_CMT_TH_ICYC[9] 0 0 0 0 0 0 0 0 0 | | _ | | | | Country timing to detect data processes (shapped for WDT communication packet demodulation | | D2 WPT R CNT TH LOCK[2] 1 RW | | | | | | | | 03 | | D1 | WPT_R_CNT_TH_1CYC[1] | 0 | R/W | Recommended value 123bps . 20 230bps 300bps 1000bps | | | | D2 | WPT_R_CNT_TH_1CYC[2] | 1 | R/W | | | 0-4 WFT_R_CNT_TH_LCVC[6] | | | | n | | | | DS WFT_R_CNT_TH_LCYC[9] | 0x2A | | | | | | | De WPT.R.CNT_TH.1CYC[6] 0 | | | | | | | | D7 | | D5 | WPT_R_CNT_TH_1CYC[5] | 0 | R/W | | | D7 | | D6 | WPT R CNT TH 1CYC[6] | 0 | R/W | | | Di | | | | | | | | D1 | | | WPI_R_CNI_IH_ICTC[/] | | _ | | | D2 | | D0 | | 0 | R | | | D3 | | D1 | | 0 | R | | | D3 | | D2 | | 0 | R | | | Decomposition Decompositio | | | | | | | | D4 | 0x2B | D3 | | | _ | | | D6 | | D4 | | 0 | R | | | D6 | | D5 | | 0 | R | | | D7 | | | | | | | | Di | | | | _ | | | | D1 | | D7 | | 0 | R | | | D2 | | D0 | | 0 | R | | | D2 | | D1 | | 0 | R | | | D3 | | | | | | | | D4 | | | | _ | | | | D4 | 0.20 | D3 | | 0 | R | | | D6 | 0,20 | D4 | | 0 | R | | | D6 | | D5 | | 0 | R | | | D7 | | | | | | | | D | | | | 0 | | | | D1 | | D7 | | 0 | R | | | D1 | | D0 | | 0 | R | | | D2 | | _ | | | _ | | | D3 | | | | _ | | | | D4 | | D2 | | 0 | R | | | D4 | 0.05 | D3 | | 0 | R | | | D5 | Ux2D | D4 | | | | | | D6 | | | | _ | | | | D7 | | | | | | | | D0 | | D6 | | 0 | R | | | D0 | | D7 | | 0 | R | | | D1 | | | | _ | | | | D2 | | | | | | | | D3 | | D1 | | 0 | R | | | D4 | | D2 | | 0 | R | | | D4 | | D3 | | 0 | R | | | D5 | 0x2E | | | | | | | D6 | | | | | | | | D7 | | D5 | | 0 | R | | | D7 | | D6 | | 0 | R | | | D0 INT_WPT_CM_RCV_MASK 0 RW Notification setting of WPT data receiving (Tx to Rx) 0: Notify 1: Do not notify (flag is masked) D1 INT_CHG_STAT_CNG_MASK 0 RW Notification setting of battery charge state transition 0: Notify 1: Do not notify (flag is masked) D2 INT_DD_OCP_DET_MASK 0 RW Notification setting of DCDC overcurrent detection 0: Notify 1: Do not notify (flag is masked) D3 INT_VCCREG_CLDET_MASK 0 RW Notification setting of VCC regulator current limit 0: Notify 1: Do not notify (flag is masked) D4 0 R D5 0 R D6 0 R | | | | _ | | | | D1 INT_CHG_STAT_CNG_MASK 0 RW Notification setting of battery charge state transition 0 : Notify 1 : Do not notify (flag is masked) D2 INT_DD_OCP_DET_MASK 0 RW Notification setting of DCDC overcurrent detection 0 : Notify 1 : Do not notify (flag is masked) D3 INT_VCCREG_CLDET_MASK 0 RW Notification setting of VCC regulator current limit 0 : Notify 1 : Do not notify (flag is masked) D4 0 R D5 0 R D6 0 R | | | | | | | | D2 INT_DD_OCP_DET_MASK 0 RW Notification setting of DCDC overcurrent detection 0 : Notify 1 : Do not notify (flag is masked) D3 INT_VCCREG_CLDET_MASK 0 RW Notification setting of VCC regulator current limit 0 : Notify 1 : Do not notify (flag is masked) D4 0 R D5 0 R D6 0 R | | D0 | INI_WPI_CM_RCV_MASK | 0 | R/W | Notification setting of WPT data receiving (1x to Rx) 0: Notify 1: Do not notify (flag is masked) | | D2 INT_DD_OCP_DET_MASK 0 RW Notification setting of DCDC overcurrent detection 0 : Notify 1 : Do not notify (flag is masked) D3 INT_VCCREG_CLDET_MASK 0 RW Notification setting of VCC regulator current limit 0 : Notify 1 : Do not notify (flag is masked) D4 0 R D5 0 R D6 0 R | | D1 | INT_CHG_STAT_CNG_MASK | 0 | R/W | Notification setting of battery charge state transition 0 : Notify 1 : Do not notify (flag is masked) | | D3 INT_VCCREG_CLDET_MASK 0 RW Notification setting of VCC regulator current limit 0 : Notify 1 : Do not notify (flag is masked) D4 0 R D5 0 R D6 0 R | | | | | _ | | | D4 0 R D5 0 R D6 0 R | | | | | | | | D4 0 R D5 0 R D6 0 R | 0x2F | | INT_VCCREG_CLDET_MASK | | | INOtification setting of VCC regulator current limit: 0 : Notify: 1 : Do not notify (flag is masked) | | D6 0 R | U.L. | D4 | | 0 | R | | | D6 0 R | | D5 | | 0 | R | | | | | _ | | | _ | | | D7 | | | | | _ | | | | | D7 | | 0 | R | | ### 9.7 Address 0x30 to 0x37 | | | | | | l | |---------|----------|-----------------------------------|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | | Register Name | Init | | Description | | | D0 | INT_WPT_CM_RCV | 0 | R | Interruption notification of WPT data receiving (Tx to Rx) 1: Data is received (return 0 after register read) | | | D1 | INT_CHG_STAT_CNG | 0 | R | Interruption notification of battery charge state transition 1 : State is transited (return 0 after register read) | | | D2 | INT_DD_OCP_DET | 0 | R | Interruption notification of DCDC overcurrent detection 1: Detected | | | D3 | INT_VCCREG_CLDET | 0 | R | Interruption notification of VCC regulator current limit 1 : Current limiting | | 0x30 | D4 | _ = ** | 0 | R | | | | D5 | | 0 | R | | | | _ | | | - | | | | D6 | | 0 | R | | | | D7 | | 0 | R | | | | D0 | MCTRL_STATE_MON[0] | 0 | R | Operation mode | | | D1 | MCTRL_STATE_MON[1] | 0 | R | 0,1 : Shut down mode 2 to 7 : Charge mode 1 8 : Charge mode 2 9 : Discharge mode | | | D2 | MCTRL_STATE_MON[2] | 0 | R | | | | D3 | MCTRL_STATE_MON[3] | 0 | R | | | 0x31 | D4 | VCCREG_CLDET | 0 | R | Notification of VCC regulator current limit 0 : Normal condition 1 : Current limiting | | | D5 | CHG_LDDET | 0 | R | Notification that load current automatic dividing function is operated 0:OFF 1:ON | | | D6 | BAT_ASSISTDET | 0 | R | Notification that assist function by battery is operated 0 : OFF 1 : ON | | | D7 | BAT_AGGIGTBET | 0 | R | INDITION THAT ASSIST TURCTION BY DATERY IS OPERATED 0.011 1.014 | | | | | _ | | | | | D0 | CHG_STATE_MON[0] | 0 | R | Battery charging status | | | D1 | CHG_STATE_MON[1] | 0 | R | 0 : Initial 1 : Pre-charge 2 : Trickle charge 3 : Fast charge 4 : Charge complete judging 5 : Charge complete 6 : No battery 7 : Charge error 1 8 : Charge error 2 9 : Charge error 3 | | | D2 | CHG_STATE_MON[2] | 0 | R | | | | D3 | CHG_STATE_MON[3] | 0 | R | | | 0x32 | D4 | THM_AREA[0] | 0 | R | Charge control profile for battery temperature | | | D5 | THM_AREA[1] | 0 | R | 0 : No battery 1 : Charge pending in low temperature 2 : Low temperature low rate charge | | | | | 0 | | 3 : Suitable temperature charge 4 : High temperature low rate charge 5 : Charge pending in high temperature | | | D6 | THM_AREA[2] | | R | | | | D7 | | 0 | R | | | | D0 | WPT_R_ERR | 0 | R | WPT communication error 0 : Undetected 1 : Detected | | | D1 | I2C_WR_ERR | 0 | R | 2-wire interface communication error 0: Undetected 1: Detected | | | D2 | RIMON_DET_ERR | 0 | R | RIMON connected resistance value error 0 : Undetected 1 : Detected | | | D3 | | 0 | R | | | 0x33 | D4 | DD_DDIN_OK | 0 | R | DCDC converter UVLO detection 0 : Detected(DCDC stop) 1 : UVLO release(DCDC start) | | | D5 | DD_SYS_OK | 0 | R | DCDC converter SYS voltage detection 0 : Low voltage condition 1 : Normal voltage condition (start up complete) | | | D6 | DD_OVP_DET | 0 | R | DCDC converter overvoltage detection 0 : OVP release(DCDC start) 1 : Detected(DCDC stop) | | | _ | | _ | | | | | D7 | DD_OCP_DET | 0 | R | DCDC converter overcurrent detection 0 : Normal current 1 : Detected | | | D0 | FGH_DET | 0 | R | Battery low voltage detection H (First step) 0 : Undetected 1 : Detected | | | D1 | FGL_DET | 0 | R | Battery low voltage detection L (Second step) 0 : Undetected 1 : Detected | | | D2 | BUZ_MODE | 0 | R/W | BUZ output setting 0 : Level output 1 : Pulse output | | 0x34 | D3 | | 0 | R | | | 0,54 | D4 | DSCP_DET | 0 | R | Battery discharge short circuit current detection 0: Undetected 1: Detected | | | D5 | DOCP_DET | 0 | R | Battery discharge overcurrent detection 0: Undetected 1: Detected | | | D6 | DOVP_DET | 0 | R | Battery discharge overvoltage detection 0 : Undetected 1 : Detected | | | D7 | TJMAX_DET | 0 | R | Maximum junction temperature detection 0 : Undetected 1 : Detected | | | D0 | ADC_UPLOAD | 0 | R/W | A/D converted results are fetched and 0x36 to 0x3F registers are updated. (return 0 after update) | | | _ | ADC_OF LOAD | | - | 1. AD convened results are retailed and 0x30 to 0x31 registers are updated. (return 6 arter update) | | | D1 | | 0 | R | | | | D2 | | 0 | R | | | 0x35 | D3 | | 0 | R | | | | D4 | | 0 | R | | | | D5 | | 0 | R | | | | D6 | | 0 | R | | | | D7 | | 0 | R | | | | D0 | ADC RECTCLIPDET | 0 | R | RECT pin voltage detection. RECT pin voltage is higher than ADC input voltage range. 0 : Undetected 1 : Detected | | | D1 | | 0 | R | , 15 | | | D2 | | 0 | R | | | | | | | | | | 0x36 | D3 | ADO 1/0507 17077 | 0 | R | 1/D | | | D4 | ADC_VRECT_I2C[0] | 0 | R | A/D converted result of rectified voltage (RECT pin voltage) 2.637[mV/code] (RECT pin voltage, 12bit resolution) | | | D5 | ADC_VRECT_I2C[1] | 0 | R | 2.00/[IIIV/0000] (NEOT PIII VOItage, TZDICTESOIUTIOTI) | | | D6 | ADC_VRECT_I2C[2] | 0 | R | | | | D7 | ADC_VRECT_I2C[3] | 0 | R | | | | D0 | ADC_VRECT_I2C[4] | 0 | R | | | | D1 | ADC_VRECT_I2C[5] | 0 | R | | | | D2 | ADC_VRECT_I2C[6] | 0 | R | | | | | | 0 | R | | | | Dз | | | | | | 0x37 | D3 | ADC_VRECT_I2C[7] | | | | | 0x37 | D4 | ADC_VRECT_I2C[8] | 0 | R | | | 0x37 | D4<br>D5 | ADC_VRECT_I2C[8] ADC_VRECT_I2C[9] | 0 | R<br>R | | | 0x37 | D4 | ADC_VRECT_I2C[8] | 0 | R | | ### 9.8 Address 0x38 to 0x3F | March March May May May May May May | A -1-1 | Dir No | Danista Nama | 111 | D 04/ | Providetto | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-----------------------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Dis | Address | | Register Name | Init | | Description | | Dec | | _ | | | | | | 103 | | | | | | | | Dec ADC_VICE_CEC 0 R | | D2 | | 0 | R | | | Dec AGC NCC CCC | 0v38 | D3 | | 0 | R | | | 10 10 10 10 10 10 10 10 | 0,00 | D4 | ADC_IVCC_I2C[0] | 0 | R | | | Decomposition Decompositio | | D5 | ADC_IVCC_I2C[1] | 0 | R | | | D7 ADC_INCE_DEDIS 0 R 21 stri Anchore 1 1 1 1 1 1 1 1 1 | | D6 | ADC_IVCC_I2C[2] | 0 | R | | | DO ADC_IVCC_IDE 0 0 R | | D7 | ADC IVCC I2C[3] | 0 | R | 21.97[uA/code] @ RIVCC=2.4[kΩ] (VCC regulator output current(IVCC), 12bit resolution) | | D1 ADC VPCC LOCID | | D0 | | 0 | R | 10.98[uA/code] @ RIVCC=4.8[kΩ] (VCC regulator output current(IVCC), 12bit resolution) | | Dec. | | | | | R | | | DSS ADC VPCC_UCPT 0 0 R | | | | | | | | 0.58 | | | | | _ | | | DS DOC, IVCC, EC[10] | 0x39 | _ | | | | | | Dec | | | | | | | | 10 10 10 10 10 10 10 10 | | | | | | | | DO | | | • • | | | | | D1 | | | ADC_IVCC_I2C[11] | | | | | Display | | D0 | | | | | | D2 | | D1 | | 0 | R | | | Dec | | D2 | | 0 | R | | | D4 ADC_VBAT_JCC(1) | 0.24 | D3 | | 0 | R | | | DS ADC MAT IZC 1 | UX3A | D4 | ADC_VBAT_I2C[0] | 0 | R | | | D7 ADC_VBAT_I2C[3] | | D5 | ADC_VBAT_I2C[1] | 0 | R | 1.318[mV/code] (BAT pin voltage, 12bit resolution) | | D7 ADC_VBAT_I2C[3] | | D6 | • • • • • • • • • • • • • • • • • • • • | 0 | R | | | DO ADC VBAT_I2C 0 O R | | | | | | | | D1 | | | | | _ | | | Doc | | | | | | | | D3 ADC_VBAT_JCC[1] O R | | | | | | | | DA | | | | | | | | D5 | 0x3B | | | | | | | D6 ADC_VBAT_IZC[10] | | | | | | | | D7 ADC_VBAT_IZC[11] | | | ADC_VBAT_I2C[9] | | | | | D0 | | D6 | ADC_VBAT_I2C[10] | 0 | R | | | D1 | | D7 | ADC_VBAT_I2C[11] | 0 | R | | | D2 | | D0 | | 0 | R | | | D3 | | D1 | | 0 | R | | | DA ADC_ICHG_IZC[0] | | D2 | | 0 | R | | | DA ADC_ICHG_I2C[0] O R ADC_OCHG_I2C[1] O R ADC_OCHG_ICHC O R CHC | | D3 | | 0 | R | | | D5 ADC_ICHG_IZC[1] | 0x3C | D4 | ADC ICHG I2C[0] | 0 | R | A/D converted result of charging current (RICHG pin voltage) | | D6 ADC_ICHG_I2C[2] | | D5 | | 0 | R | 0.6592[mV/code] (RICHG pin voltage, 12bit resolution) | | D7 ADC_ICHG_I2C[3] | | | | | _ | | | DO ADC_ICHG_I2C[6] O R | | | | | | | | D1 | | | | | | , and the state of | | D2 ADC_ICHG_I2C[6] O R | | _ | | | | | | D3 ADC_ICHG_I2C[7] | | | | | | | | D4 ADC_ICHG_I2C[8] 0 R | | | | | _ | | | D4 ADC_ICHG_I2C[8] 0 R | 0x3D | | | | _ | | | D6 ADC_ICHG_I2C[10] O R | | | | | _ | | | D7 ADC_ICHG_I2C[11] | | | | | | | | D0 | | | | | | | | D1 | | D7 | ADC_ICHG_I2C[11] | 0 | R | | | D2 | | D0 | | 0 | R | | | D3 | | D1 | | 0 | R | | | D4 ADC_VTHM_I2C[0] 0 R D5 ADC_VTHM_I2C[1] 0 R D6 ADC_VTHM_I2C[2] 0 R D7 ADC_VTHM_I2C[3] 0 R D8 ADC_VTHM_I2C[3] 0 R D9 ADC_VTHM_I2C[4] 0 R D1 ADC_VTHM_I2C[5] 0 R D1 ADC_VTHM_I2C[6] 0 R D2 ADC_VTHM_I2C[6] 0 R D3 ADC_VTHM_I2C[6] 0 R D4 ADC_VTHM_I2C[7] 0 R D5 ADC_VTHM_I2C[8] 0 R D6 ADC_VTHM_I2C[9] 0 R D7 ADC_VTHM_I2C[9] 0 R D8 ADC_VTHM_I2C[9] 0 R D9 ADC_VTHM_I2C[9] 0 R D9 ADC_VTHM_I2C[9] 0 R | | D2 | | 0 | R | | | D4 ADC_VTHM_I2C[0] 0 R D5 ADC_VTHM_I2C[1] 0 R D6 ADC_VTHM_I2C[2] 0 R D7 ADC_VTHM_I2C[3] 0 R D8 ADC_VTHM_I2C[3] 0 R D9 ADC_VTHM_I2C[4] 0 R D1 ADC_VTHM_I2C[5] 0 R D1 ADC_VTHM_I2C[6] 0 R D2 ADC_VTHM_I2C[6] 0 R D3 ADC_VTHM_I2C[6] 0 R D4 ADC_VTHM_I2C[7] 0 R D5 ADC_VTHM_I2C[8] 0 R D6 ADC_VTHM_I2C[9] 0 R D7 ADC_VTHM_I2C[9] 0 R D8 ADC_VTHM_I2C[9] 0 R D9 ADC_VTHM_I2C[9] 0 R D9 ADC_VTHM_I2C[9] 0 R | | D3 | | 0 | R | | | D5 ADC_VTHM_I2C[1] 0 R D6 ADC_VTHM_I2C[2] 0 R D7 ADC_VTHM_I2C[3] 0 R D0 ADC_VTHM_I2C[4] 0 R D1 ADC_VTHM_I2C[5] 0 R D1 ADC_VTHM_I2C[5] 0 R D2 ADC_VTHM_I2C[6] 0 R D3 ADC_VTHM_I2C[6] 0 R D4 ADC_VTHM_I2C[7] 0 R D5 ADC_VTHM_I2C[8] 0 R D6 ADC_VTHM_I2C[9] 0 R D7 ADC_VTHM_I2C[9] 0 R D8 ADC_VTHM_I2C[9] 0 R D9 ADC_VTHM_I2C[9] 0 R D9 ADC_VTHM_I2C[9] 0 R | 0x3E | | ADC VTHM I2CI01 | | | A/D converted result of battery temperature (THM pin voltage) | | D6 ADC_VTHM_I2C[2] 0 R D7 ADC_VTHM_I2C[3] 0 R D0 ADC_VTHM_I2C[4] 0 R D1 ADC_VTHM_I2C[5] 0 R D2 ADC_VTHM_I2C[6] 0 R D3 ADC_VTHM_I2C[7] 0 R D4 ADC_VTHM_I2C[8] 0 R D5 ADC_VTHM_I2C[9] 0 R D6 ADC_VTHM_I2C[9] 0 R | | | | | | | | D7 ADC_VTHM_I2C[3] 0 R D0 ADC_VTHM_I2C[4] 0 R D1 ADC_VTHM_I2C[5] 0 R D2 ADC_VTHM_I2C[6] 0 R D3 ADC_VTHM_I2C[7] 0 R D4 ADC_VTHM_I2C[8] 0 R D5 ADC_VTHM_I2C[8] 0 R D6 ADC_VTHM_I2C[9] 0 R | | | | | _ | | | 0x3F | | | | | | | | D1 ADC_VTHM_I2C[5] 0 R D2 ADC_VTHM_I2C[6] 0 R D3 ADC_VTHM_I2C[7] 0 R D4 ADC_VTHM_I2C[8] 0 R D5 ADC_VTHM_I2C[9] 0 R D6 ADC_VTHM_I2C[10] 0 R | <b>-</b> | | | | | | | D2 ADC_VTHM_I2C[6] 0 R D3 ADC_VTHM_I2C[7] 0 R D4 ADC_VTHM_I2C[8] 0 R D5 ADC_VTHM_I2C[9] 0 R D6 ADC_VTHM_I2C[10] 0 R | | | | | | | | 0x3F | | | | | _ | | | D4 ADC_VTHM_I2C[8] 0 R D5 ADC_VTHM_I2C[9] 0 R D6 ADC_VTHM_I2C[10] 0 R | | | | | | | | D4 ADC_VTHM_I2C[8] | 0x3F | | | | | | | D6 ADC_VTHM_I2C[10] 0 R | | D4 | | | R | | | | | D5 | ADC_VTHM_I2C[9] | 0 | R | | | D7 ADC_VTHM_I2C[11] | | D6 | ADC_VTHM_I2C[10] | 0 | R | | | | | D7 | ADC_VTHM_I2C[11] | 0 | R | | ### 9.9 Address 0x40 to 0x6F | Address | Bit No. | Register Name | Init | R/W | Description | |------------|----------|---------------------------------|------|-----|-------------------------------------------------------------------------------------------------------------------------| | | D0 | I2C_WRITE_EN | 0 | R/W | Write enable to registers of 0x00 to 0x0F by 2-wire I/F. 0 : Write disable 1: Write enable | | | D1 | | 0 | R/W | | | | D2 | | 0 | R/W | | | 0x40 | D3 | | 0 | R/W | | | 0.40 | D4 | I2C_RSET[0] | 0 | R/W | Pull up resistance setting for SDA, SCL I/O circuit.(This resistance does not mean the pull up resistance of bus line.) | | | D5 | I2C_RSET[1] | 0 | R/W | 0:250kΩ 1:500kΩ 2:1000kΩ 3:2000kΩ | | | D6 | Test Register | 0 | R/W | Setting 0 only. Setting 1 is forbidden. | | | D7 | Test Register | 0 | R/W | Setting 0 only. Setting 1 is foldidden. | | 0x41 | | | | | | | to<br>0x6F | Test reg | isters ( Unavailable for user ) | | | | RAA457100GBM 10. Package Dimensions ## 10. Package Dimensions | JEITA Package code | RENESAS Code | Previous Code | MASS(TYP.)[g] | |--------------------------|--------------|---------------|---------------| | S-WFBGA41-3.22x2.77-0.40 | SWBG0041LB-A | _ | 0.012 | **BOTTOM VIEW** SIDE VIEW | Term | Symbols | Dimensions in millimeters | | | |---------------------------------------|-----------|---------------------------|-------|------| | Term | Syllibols | Min | Nom | Max | | Package length | D | 2.72 | 2.77 | 2.82 | | Package width | E | 3.17 | 3.22 | 3.27 | | Overhang dimension in length | ZD | _ | 0.385 | _ | | Overhang dimension in width | ZE | - | 0.41 | _ | | Profile height | А | _ | - | 0.70 | | Stand-off height | A1 | 0.15 | 0.19 | 0.23 | | Terminal diameter | b | 0.22 | 0.27 | 0.32 | | Terminal pitch | е | _ | 0.4 | _ | | Center terminal distance from datum B | SD | _ | 0.2 | - | | Tolerance of package lateral profile | v | _ | 0.05 | _ | | Positional tolerance of terminals | х | _ | 0.05 | _ | | Coplanarity | у | _ | 0.08 | _ | | REVISION HISTORY | RAA457100GBM Datasheet | |------------------|------------------------| |------------------|------------------------| | Date Date | | Description | | |-----------|------------|-------------|----------------------| | Rev. | Date | Page | Summary | | 1.00 | 2017.02.28 | - | First Edition issued | #### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other disputes involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawing, chart, program, algorithm, application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics products. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc. "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (space and undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Flectronics - 6. When using the Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat radiation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions or failure or accident arising out of the use of Renesas Electronics products beyond such specified - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please ensure to implement safety measures to quard them against the possibility of bodily injury, injury or damage caused by fire, and social damage in the event of failure or malfunction of Renesas Electronics products, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures by your own responsibility as warranty for your products/system. Because the evaluation of microcomputer software alone is very difficult and not practical, please evaluate the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please investigate applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive carefully and sufficiently and use Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall not use Renesas Electronics products or technologies for (1) any purpose relating to the development, design, manufacture, use, stockpiling, etc., of weapons of mass destruction, such as nuclear weapons, chemical weapons, or biological weapons, or missiles (including unmanned aerial vehicles (UAVs)) for delivering such weapons, (2) any purpose relating to the development, design, manufacture, or use of conventional weapons, or (3) any other purpose of disturbing international peace and security, and you shall not sell, export, lease, transfer, or release Renesas Electronics products or technologies to any third party whether directly or indirectly with knowledge or reason to know that the third party or any other party will engage in the activities described above. When exporting, selling, transferring, etc., Renesas Electronics products or technologies, you shall comply with any applicable export control laws and regulations promulgated and administered by the governments of the countries asserting jurisdiction over the parties or transactions. - 10. Please acknowledge and agree that you shall bear all the losses and damages which are incurred from the misuse or violation of the terms and conditions described in this document, including this notice and hold Renesas Electronics harmless, if such misuse or violation results from your resale or making Renesas Electronics products available any third party. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev 3.0-1 November 2016) ### SALES OFFICES ## Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tei: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141