# RENESAS

### RAA211233

24V, 3A 1.4MHz Integrated Switching Regulator

The RAA211233 is an integrated 24V, 3A, 1.4MHz synchronous buck regulator with current mode constant on-time (COT) control. The RAA211233 features comprehensive protection including input undervoltage lockout (UVLO), overcurrent protection (OCP), output undervoltage protection (OUVP), and over-temperature protection (OTP).

The device is available in a 6 Ld TSOT23 package.

### Applications

- General purpose
- Industrial power supplies
- Embedded systems and I/O supplies

#### Features

- 4.5V to 24V input supply range
- Up to 3A output current
- Integrated high-side (85m $\Omega)$  and low-side (45m $\Omega)$  MOSFETs
- 1.4MHz switching frequency
- 400µA quiescent current
- Minimum on-time of 66ns
- Minimum off-time of 250ns
- 0.6V reference voltage with 2% accuracy
- PFM mode under light-load condition
- Current mode Constant On-Time (COT) control with internal compensation
- Internal 1.2ms soft-start time
- Protection: Low-Side Overcurrent (LSOC) limit, input Undervoltage Lockout (UVLO), Over-Temperature Protection (OTP), Output Undervoltage Protection (OUVP) with Hiccup Mode
- Accurate EN threshold
- 6 LD TSOT23 package



Figure 1. Typical Application Circuit Diagram



Figure 2. Typical Application Circuit Diagram with  $\rm V_{IN}$  UVLO Programming by ENABLE

| Item | Qty | Reference        | Value | Description                                      | Part number        |
|------|-----|------------------|-------|--------------------------------------------------|--------------------|
| 1    | 1   | C <sub>IN</sub>  | 10µF  | CAP CER 10µF 35V X7R 1206                        | GMK316AB7106KL-TR  |
| 2    | 1   | C <sub>OUT</sub> | 22µF  | CAP CER 22µF 6.3V X7R 0805                       | GRM21BZ70J226ME44L |
| 3    | 1   | C <sub>BST</sub> | 0.1µF | CAP CER 0.1µF 10V X7R 0603                       | C0603C104K9RACTU   |
| 4    | 1   | L <sub>1</sub>   | 1.5µH | WE-MAPI SMD High Current Inductor,<br>1.5µH, 20% | 74438356015        |
| 5    | 1   | R <sub>FB1</sub> | 45.3K | 1% resistor 0603                                 | Generic            |
| 6    | 1   | R <sub>FB2</sub> | 10K   | 1% resistor 0603                                 | Generic            |
| 7    |     | C <sub>FF</sub>  |       | DNP                                              |                    |

Table 1. Bill of Materials for Typical Application Circuit (3.3V  $V_{OUT}$ )



### Contents

| Over             | view                                                                                                                                                                                                                                                              | 4                                                                                                           |  |  |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|
| 1.1              | Block Diagram                                                                                                                                                                                                                                                     | 4                                                                                                           |  |  |
| Pin Ir           | nformation                                                                                                                                                                                                                                                        | 5                                                                                                           |  |  |
| 2.1              | Pin Assignments                                                                                                                                                                                                                                                   | 5                                                                                                           |  |  |
| 2.2              | Pin Descriptions                                                                                                                                                                                                                                                  | 5                                                                                                           |  |  |
| Spec             | ifications                                                                                                                                                                                                                                                        | 6                                                                                                           |  |  |
| 3.1              | Absolute Maximum Ratings                                                                                                                                                                                                                                          | 6                                                                                                           |  |  |
| 3.2              | Thermal Information                                                                                                                                                                                                                                               | 6                                                                                                           |  |  |
| 3.3              | Recommended Operating Conditions                                                                                                                                                                                                                                  | 6                                                                                                           |  |  |
| 3.4              | Electrical Specifications                                                                                                                                                                                                                                         | 7                                                                                                           |  |  |
| Туріс            | al Performance Curves                                                                                                                                                                                                                                             | 8                                                                                                           |  |  |
| Fault            | s and Fault Handling Description                                                                                                                                                                                                                                  | 14                                                                                                          |  |  |
| 5.1              | System Level Fault Summary                                                                                                                                                                                                                                        | 14                                                                                                          |  |  |
| Func             | tional Description                                                                                                                                                                                                                                                | 14                                                                                                          |  |  |
| 6.1              | Soft-Start                                                                                                                                                                                                                                                        | 14                                                                                                          |  |  |
| 6.2              | Undervoltage Lockout                                                                                                                                                                                                                                              | 15                                                                                                          |  |  |
| 6.3              | Enable Control                                                                                                                                                                                                                                                    | 15                                                                                                          |  |  |
| 6.4              | Overcurrent Protection (OCP) and V <sub>OUT</sub> Undervoltage Protection                                                                                                                                                                                         | 16                                                                                                          |  |  |
| 6.5              | Over-Temperature Protection                                                                                                                                                                                                                                       | 16                                                                                                          |  |  |
| Appli            | cations Information                                                                                                                                                                                                                                               | 16                                                                                                          |  |  |
| 7.1              | Output Voltage Feedback Resistor Divider                                                                                                                                                                                                                          | 16                                                                                                          |  |  |
| 7.2              | Inductor Selection                                                                                                                                                                                                                                                | 17                                                                                                          |  |  |
| 7.3              | Input Capacitor Selection                                                                                                                                                                                                                                         | 18                                                                                                          |  |  |
| 7.4              | Output Capacitor Selection                                                                                                                                                                                                                                        | 18                                                                                                          |  |  |
| 7.5              | BOOT Refresh and Capacitor Selection                                                                                                                                                                                                                              | 19                                                                                                          |  |  |
| Com              | oonent Placement and Layout Suggestions                                                                                                                                                                                                                           | 19                                                                                                          |  |  |
| Pack             | age Outline Drawing                                                                                                                                                                                                                                               | 21                                                                                                          |  |  |
| Orde             | ring Information                                                                                                                                                                                                                                                  | 22                                                                                                          |  |  |
| Revision History |                                                                                                                                                                                                                                                                   |                                                                                                             |  |  |
|                  | 1.1<br>Pin Ir<br>2.1<br>2.2<br><b>Spec</b><br>3.1<br>3.2<br>3.3<br>3.4<br><b>Typic</b><br><b>Fault</b><br>5.1<br><b>Func</b><br>6.1<br>6.2<br>6.3<br>6.4<br>6.5<br><b>Appli</b><br>7.1<br>7.2<br>7.3<br>7.4<br>7.5<br><b>Comp</b><br><b>Packa</b><br><b>Order</b> | Pin Information         2.1       Pin Assignments         2.2       Pin Descriptions         Specifications |  |  |



### 1. Overview

### 1.1 Block Diagram



Figure 3. Functional Block Diagram



### 2. Pin Information

### 2.1 Pin Assignments





### 2.2 Pin Descriptions

| Pin Number | Pin Name | Description                                                                                                                                                                         |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | GND      | Ground                                                                                                                                                                              |
| 2          | SW       | Switch node pin. Connect this pin to the output inductor and bootstrap capacitor.                                                                                                   |
| 3          | VIN      | Voltage input for the IC. Connect to a suitable voltage source within the IC operating range to this pin. Place a ceramic capacitor from VIN to GND close to the IC for decoupling. |
| 4          | FB       | Feedback input pin for the regulator. The output voltage is set by an external resistor divider connected to FB. FB voltage is 0.6V during normal operation.                        |
| 5          | EN       | Accurate enable signal.                                                                                                                                                             |
| 6          | BST      | Bootstrap supply pin. Connect a 0.1µF capacitor from BST to SW.                                                                                                                     |



# 3. Specifications

### 3.1 Absolute Maximum Ratings

*Caution:* Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

| Parameter                                           | Minimum | Maximum   | Unit |
|-----------------------------------------------------|---------|-----------|------|
| VIN                                                 | -0.3    | 26        | V    |
| EN                                                  | -0.3    | VIN + 0.3 | V    |
| SW                                                  | -0.7    | VIN + 0.3 | V    |
| SW (20ns transient)                                 | -3      | VIN + 2   | V    |
| BST                                                 | -       | SW + 5.5  | V    |
| All other pins                                      | -0.3    | 5         | V    |
| Maximum Junction Temperature                        | -40     | +150      | °C   |
| Maximum Storage Temperature Range                   | -65     | +150      | °C   |
| Human body model (HBM) (Tested per JS-001-2023)     | -       | 2.5       | kV   |
| Charged Device Model (CDM) (Tested per JS-002-2022) | -       | 1         | kV   |
| Latch-Up (Tested per JESD78E; Class 2, Level A)     | -       | 100       | mA   |

### 3.2 Thermal Information

| Parameter          | Package     | Symbol                  | Conditions                    | Typical<br>Value | Unit |
|--------------------|-------------|-------------------------|-------------------------------|------------------|------|
|                    |             | $\theta_{JA}^{[1]}$     | Junction to ambient           | 105              | °C/W |
| Thermal Resistance | 6 Ld TSOT23 | $\theta_{JA_EVB}^{[2]}$ | Junction to ambient on board. | 51               |      |
|                    |             | $\theta_{JC}^{[3]}$     | Junction to case              | 45               | °C/W |

 θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with direct attach features. See TB379.

2.  $\theta_{JA EVB}$  is measured in free air with the component mounted on the RTKA211233DE0000BU evaluation board.

3. For  $\theta_{JC}$ , the case temperature measurement location is the center of top of package.

### 3.3 Recommended Operating Conditions

| Parameter                            | Minimum | Maximum | Unit |
|--------------------------------------|---------|---------|------|
| Input Voltage, V <sub>IN</sub>       | 4.5     | 24      | V    |
| Output Voltage, V <sub>OUT</sub>     | 0.6     | 11      | V    |
| Output Current, I <sub>OUT</sub>     | 0       | 3       | A    |
| Junction Temperature, T <sub>J</sub> | -40     | +125    | °C   |

### 3.4 Electrical Specifications

 $T_A = T_J = -40^{\circ}C$  to +125°C,  $V_{IN} = 12V$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .

| Parameter                               | Symbol                  | Test Conditions                                                                                   | Minimum <sup>[1]</sup> | Typical | Maximum <sup>[1]</sup> | Unit |
|-----------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------|------------------------|---------|------------------------|------|
| Supply Voltage                          | 1                       | I                                                                                                 | 1                      | 1       |                        |      |
| V <sub>IN</sub> Voltage Range           | V <sub>IN</sub>         | -                                                                                                 | 4.5                    | -       | 24                     | V    |
| Quiescent Current                       | l <sub>Q</sub>          | EN = 2V, V <sub>FB</sub> = 0.65V, no switching                                                    | -                      | 400     | -                      | μA   |
| Shutdown Current                        | I <sub>SH</sub>         | EN = 0V, V <sub>IN</sub> = 12, no switching                                                       | -                      | 2       | 5                      | μA   |
| V <sub>IN</sub> Undervoltage Lockout    | -                       | V <sub>IN</sub> Rising                                                                            | -                      | 4.3     | 4.55                   | V    |
| V <sub>IN</sub> Undervoltage Hysteresis | -                       | V <sub>IN</sub> Falling                                                                           | -                      | 400     | -                      | mV   |
| Output Voltage                          | I                       | I                                                                                                 | I                      | 1       | I                      |      |
| V <sub>OUT</sub> Voltage Range          | V <sub>OUT</sub>        | Subject to t <sub>OFF_MIN</sub> ,t <sub>ON_MIN</sub>                                              | V <sub>FB</sub>        | -       | 11                     | V    |
| Enable Voltage                          | I                       | I                                                                                                 | I                      |         |                        |      |
| EN Threshold Voltage                    | VEN                     | EN rising                                                                                         | 1.2                    | 1.31    | 1.45                   | V    |
| Enable Voltage Hysteresis               | -                       | -                                                                                                 | -                      | 0.11    | -                      | V    |
| Enable Shutdown Threshold               | VENL                    | -                                                                                                 | -                      | 0.69    | -                      | V    |
| EN Pin Resistance to GND                | REN                     | VEN = 3V                                                                                          | -                      | 1900    | -                      | kΩ   |
| Switching Frequency and Tir             | ner Control             | I                                                                                                 |                        |         |                        |      |
| Switching Frequency Range               | f <sub>SW</sub>         | V <sub>FB</sub> = 0.6V, V <sub>OUT</sub> = 1.05V,<br>I <sub>OUT</sub> = 1A, V <sub>IN</sub> = 12V | -                      | 1380    | -                      | kHz  |
| Minimum Off-Time                        | t <sub>OFF_MIN</sub>    | -                                                                                                 | -                      | 250     | 380                    | ns   |
| Minimum On-Time                         | t <sub>ON_MIN</sub>     | -                                                                                                 | -                      | 66      | -                      | ns   |
| Internal Soft-Start Time                | -                       | Measured at internal ref = V <sub>SS_done</sub>                                                   | -                      | 1.2     | -                      | ms   |
| Feedback Voltage                        |                         |                                                                                                   |                        |         |                        |      |
| Feedback Voltage Reference              | V <sub>FB</sub>         | V <sub>IN</sub> = 12V, EN = 2V                                                                    | 0.588                  | 0.6     | 0.612                  | V    |
| Feedback Voltage Line<br>Regulation     | -                       | -                                                                                                 | -                      | ±0.01   | -                      | %/\/ |
| Internal Integrated MOSFETs             |                         |                                                                                                   |                        |         |                        |      |
| High-Side On-Resistance                 | r <sub>DS(ON)_H</sub>   | VBST - VSW = 5.1V                                                                                 | -                      | 85      | -                      | mΩ   |
| Low-Side On-Resistance                  | r <sub>DS(ON)_L</sub>   | -                                                                                                 | -                      | 45      | -                      | mΩ   |
| Current Limit and Protection            | I                       | I                                                                                                 | I                      | 1       | I                      |      |
| Current Limit                           | I <sub>LIM_L</sub>      | Valley current, low-side FET, valid when t <sub>OFF</sub> > 100ns                                 | 2.7                    | 3.25    | 3.5                    | A    |
| UVP                                     | FB_UV                   | Fault threshold, V <sub>FB</sub> falling, soft-start completed                                    | -                      | 400     | -                      | mV   |
| Hiccup Soft-Start Done Time             | t <sub>HICCUP_ON</sub>  | -                                                                                                 | -                      | 1.5     | -                      | ms   |
| Hiccup Power Off-Time                   | t <sub>HICCUP_OFF</sub> | -                                                                                                 | -                      | 13.5    | -                      | ms   |
| Thermal Shutdown                        | TSD                     | -                                                                                                 | -                      | 170     | -                      | °C   |
| Thermal hysteresis                      | ΔTSD                    | -                                                                                                 | -                      | 40      | -                      | °C   |

1. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

### 4. Typical Performance Curves

Typical Values are at  $T_A$  = +25°C,  $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V,  $I_{OUT}$  = 3A, L = 3.3µH, unless otherwise noted.



Figure 5. Efficiency vs Load Current (V<sub>OUT</sub> = 3.3V)







Figure 9. Line Regulation (V<sub>OUT</sub> = 3.3V, I<sub>OUT</sub> = 1A)



Figure 6. Efficiency vs Load Current (V<sub>OUT</sub> = 5V)



Figure 8. Load Regulation (V<sub>OUT</sub> = 5V)









Figure 11. Steady-State Operation,  $I_{OUT} = 0A$ ( $V_{OUT} = 3.3V$ )



Figure 12. Steady-State Operation,  $I_{OUT} = 0A$ ( $V_{OUT} = 5V$ )







Figure 15. Steady-State Operation,  $I_{OUT} = 3A$ ( $V_{OUT} = 3.3V$ )



Figure 14. Steady-State Operation, I<sub>OUT</sub> = 1A (V<sub>OUT</sub> = 5V)



Figure 16. Steady-State Operation,  $I_{OUT} = 3A$ ( $V_{OUT} = 5V$ )





Figure 17. V<sub>OUT</sub> Ripple at I<sub>OUT</sub> = 0A (V<sub>OUT</sub> = 3.3V)



Figure 19.  $V_{OUT}$  Ripple at  $I_{OUT}$  = 1A ( $V_{OUT}$  = 3.3V)



Figure 21.  $V_{OUT}$  Ripple at  $I_{OUT}$  = 3A ( $V_{OUT}$  = 3.3V)



Figure 18. V<sub>OUT</sub> Ripple at I<sub>OUT</sub> = 0A (V<sub>OUT</sub> = 5V)



Figure 20. V<sub>OUT</sub> Ripple at  $I_{OUT}$  = 1A (V<sub>OUT</sub> = 5V)



Figure 22.  $V_{OUT}$  Ripple at  $I_{OUT}$  = 3A ( $V_{OUT}$  = 5V)



Figure 23. Switching Frequency vs Load Current



SW 2V/Div VOUT 500mV/Div VIN 2V/Div IL 500mA/Div

Figure 24. Startup through  $V_{IN}$  (I<sub>OUT</sub> = 0A)





Figure 26. Startup through V<sub>IN</sub> (I<sub>OUT</sub> = 3A)



Figure 28. Startup through EN (I<sub>OUT</sub> = 0A)



Figure 27. Shutdown through  $V_{IN}$  (I<sub>OUT</sub> = 3A)



Figure 29. Shutdown through EN (I<sub>OUT</sub> = 0A)











Figure 32. I<sub>OUT</sub> = 0A to Short-Circuit



Figure 33. I<sub>OUT</sub> = 1A to Short-Circuit

Figure 34. I<sub>OUT</sub> = 3A to Short-Circuit



Figure 35. Hiccup after Output Short-Circuit



Figure 36. Short-Circuit to 0A Recovery



Figure 37. Short-Circuit to 3A Recovery







Figure 38. Low-Side Overcurrent (LSOC) Protection



Figure 40. Load Transient, 0A to 3A (0.45A/µs)





Figure 41. 12V<sub>IN</sub>, 3.3V<sub>OUT</sub>, 1A load, IC Temperature = 41.7°C, Max Ambient Temperature = 106.3°C



Figure 42. 12V<sub>IN</sub>, 3.3V<sub>OUT</sub>, 3A load, IC Temperature = 125°C, Max Ambient Temperature = 25°C

## 5. Faults and Fault Handling Description

### 5.1 System Level Fault Summary

Top level faults ( $V_{IN}$  UVLO, OTP) disable  $V_{OUT}$  and the IC enters the POR state until the fault is cleared. The device then resumes normal operation according to the state of the EN pin.

| Fault Type                           | Detection Activated When                          | Detection<br>Delay | Circuit behavior                                                                                                           |
|--------------------------------------|---------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------|
| V <sub>IN</sub> UVLO falling         | EN is higher than threshold.                      | 2µs                | POR (Power on Reset), chip restarts from initial reset state when UVLO is satisfied.                                       |
| Over-temperature (OT) shutdown       | After EN pin goes high and IC is in active state. | Immediate          | POR using internal regulator, hiccup timer is engaged.                                                                     |
| V <sub>OUT</sub> Undervoltage (UV)   | After soft-start done, after<br>Hiccup on-time.   | Immediate          | After Soft-start is done (1ms), if $V_{OUT}$ falls to 65% of set value and LSOC limit is reached, hiccup timer is engaged. |
| Low-Side Overcurrent<br>(LSOC) Limit | Start of buck regulator switching.                | Immediate          | If LSOC is detected, the device keeps LS FET on until current falls below LSOC limit.                                      |

# 6. Functional Description

The RAA211233 is an integrated synchronous buck regulator with current mode constant on-time (COT) control. It can operate across a wide input voltage range from 4.5V to 24V, delivering load current up to 3A across the -40°C to 125°C temperature range. The output voltage is sensed on the FB pin through external feedback resistors when compared with the internal reference of 0.6V to produce the control signal, which decides when to turn on the high-side FET. The internal COT circuit determines the on-time of the high-side FET based on the sensed value of V<sub>IN</sub> and V<sub>OUT</sub>.

At light-load conditions, the regulator operates in DCM mode with a switching frequency determined by the output load (pulse-frequency modulation). The part transitions to CCM mode at higher loads with a constant frequency of 1.4MHz (see Figure 23).

### 6.1 Soft-Start

Soft-start forces the regulator to ramp up in a controlled fashion, which prevents high inrush current or output voltage overshoot at startup (see Figure 30). During soft-start, the reference voltage input of the error amplifier ramps up from 0V to its nominal value in 1.2ms.

#### 6.2 Undervoltage Lockout

The regulator has an undervoltage lockout (UVLO) on the VIN pin that prevents the regulator from starting up until the input voltage exceeds 4.3V (typical). The UVLO threshold has approximately 400mV of hysteresis; therefore, the device continues to operate when  $V_{IN}$  decreases until it drops below 3.9V (typical). Hysteresis prevents the part from turning off during power-up if the  $V_{IN}$  is non-monotonic. Renesas recommends ensuring that the current path length from the  $V_{IN}$  power supply or upstream regulator to the IC is as small as possible to prevent jittering during  $V_{IN}$  turn-off and turn-on.

#### 6.3 Enable Control

RAA211233 has an enable pin that turns the device on when pulled high. When EN is low, the IC goes into shutdown mode (see Figure 28 to Figure 31). RAA211233 has an EN rising threshold voltage of 1.31V (typical). EN threshold hysteresis is 110mV (typical). RAA211233 also has an Enable shutdown threshold of 0.69V; below the threshold, all the internal circuitry of the IC shuts down.

The EN pin can be tied directly to VIN for always-on operation. The device has an accurate Enable threshold that allows programming the  $V_{IN}$  UVLO threshold by connecting VIN to EN using a resistor divider. The UVLO can be set with the resistor divider based on Equation 1, where  $V_{INR}$  is the rising threshold of  $V_{IN}$  UVLO (see Figure 2).

(EQ. 1) 
$$\frac{R_{EN1}}{R_{EN2}} = \left(\frac{V_{INR} - 1.31}{1.31}\right)$$

Use Equation 2 to calculate the resulting input voltage for turning the part off.

(EQ. 2) VINF = 
$$1.2 \times \frac{R_{EN1} + R_{EN2}}{R_{EN2}}$$



Figure 43. Timing Diagram with EN Turn-On and VIN UVLO Turn-Off



### 6.4 Overcurrent Protection (OCP) and V<sub>OUT</sub> Undervoltage Protection

RAA211233 has a low-side overcurrent (LSOC) protection feature. After the regulator starts up, if the current through the internal low-side MOSFET exceeds the current limit, the device skips the high-side cycles until the LSOC condition clears.

RAA211233 also has a  $V_{OUT}$  undervoltage (UV) protection. The internal undervoltage comparator compares the FB pin voltage to 65% of the reference voltage. When LSOC is detected, and this voltage drops below 65% of nominal (because of a drop in  $V_{OUT}$  to below 65% of its set point), the regulator stops switching and engages Hiccup mode operation at an interval of 13.5ms (see Figure 35).

### 6.5 Over-Temperature Protection

Over-temperature protection (OTP) limits the maximum junction temperature in the RAA211233, which limits total power dissipation by shutting off the regulator when the IC junction temperature exceeds 170°C (typical). There is a 40°C hysteresis for OTP. After the junction temperature drops below 130°C, the RAA211233 resumes operation by stepping through soft-start.

# 7. Applications Information

Table 2 lists the recommended component selections for typical applications.

| V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | R <sub>FB1</sub> (kΩ) | R <sub>FB2</sub> (kΩ) | L (µH) | C <sub>OUT</sub> (μF) |
|---------------------|----------------------|-----------------------|-----------------------|--------|-----------------------|
| 12                  | 1.8                  | 20                    | 10                    | 1      | 33                    |
| 12                  | 3.3                  | 45.3                  | 10                    | 1.5    | 20.4                  |
| 12                  | 5                    | 73.2                  | 10                    | 1.5    | 15                    |
| 12                  | 8                    | 121                   | 10                    | 1.5    | 8                     |
| 5                   | 1.05                 | 7.5                   | 10                    | 0.68   | 55                    |
| 5                   | 1.8                  | 20                    | 10                    | 0.68   | 33                    |
| 5                   | 3.3                  | 45.3                  | 10                    | 0.68   | 20.4                  |
| 24                  | 1.8                  | 20                    | 10                    | 1      | 33                    |
| 24                  | 3.3                  | 45.3                  | 10                    | 1.5    | 20.4                  |
| 24                  | 5                    | 73.2                  | 10                    | 2.2    | 15                    |
| 24                  | 12                   | 191                   | 10                    | 3.3    | 6.8                   |

Table 2. Recommended Components Selection for Typical Application

### 7.1 Output Voltage Feedback Resistor Divider

The output voltage can be programmed down to 0.6V with a resistor divider from VOUT to the FB pin to GND based on Equation 3. The recommended  $R_{FB2}$  (see Figure 1) resistance is 10k $\Omega$ . See Table 2 for  $R_{FB1}$  and  $R_{FB2}$  values for typical  $V_{OUT}$  applications.

(EQ. 3)  $R_{FB1} = R_{FB2} \times \frac{V_{OUT} - 0.6}{0.6}$ 

High-impedance nodes are more prone to pickup noise. The recommended range of feedback resistors  $(R_{FB1} + R_{FB2})$  is  $5k\Omega$  to  $150k\Omega$ .

Analog circuitry in the Boot regulator outputs 40µA at the SW node. For applications using zero-load condition, this 40µA must be consumed by the feedback resistors to prevent positive drift of V<sub>OUT</sub>. Renesas recommends

the following maximum impedance  $(R_{FB1} + R_{FB2})_{max}$  for applications using zero-load condition, where  $R_{FB1}$  and  $R_{FB2}$  are in k $\Omega$ :

(EQ. 4) 
$$(R_{FB1} + R_{FB2})_{max} = 0.8 \times \frac{V_{OUT}}{40} \times 10^3$$

For Applications using V<sub>IN</sub> less than 10V, Renesas recommends limiting ( $R_{FB1}$  +  $R_{FB2}$ ) to under 3k $\Omega$ .

The absolute maximum output voltage for RAA211233 is 11V. Equation 5 calculates the maximum operating output voltage for a given input voltage when the max  $V_{OUT}$  is less than 11V. Renesas recommends leaving some margin for max  $V_{OUT}$  calculated in Equation 5 to account for losses in the circuit. Figure 44 shows the operating  $V_{OUT}$  range across  $V_{IN}$ .

(EQ. 5) 
$$V_{OUTmax} = V_{IN} \times f_{SW} \times \left(\frac{1}{f_{SW}} - t_{OFFmin}\right)$$



Figure 44. Operating Range for  $V_{IN}$  and  $V_{OUT}$ 

#### 7.2 Inductor Selection

Select an inductor with the lowest possible DC resistance (DCR) to minimize power losses. The saturation current rating of the inductor should be high enough to accommodate the DC load current and AC ripple current with an additional margin for overload conditions. The inductor of the buck converter determines its ripple current so that it also determines its output ripple voltage. Selecting a higher inductance value results in lower output ripple voltage, but it may increase the response time and output voltage drop during a load transient. The ripple voltage and current are approximated by Equation 6 and Equation 7.

(EQ. 6) 
$$\Delta I = \frac{V_{IN} - V_{OUT}}{F_{sw} \times L} \times \frac{V_{OUT}}{V_{IN}}$$

(EQ. 7)  $\Delta V_{OUT} = \Delta I \times ESR$ 

A reasonable starting point for the inductor ripple current is 20% to 50% of the maximum output current. Reference Table 2 for selecting the inductor value for typical  $V_{OUT}$  applications.

RENESAS

During overcurrent and short circuit conditions, the peak inductor current becomes higher than the current during normal operation. Renesas recommends using inductors with soft saturation characteristics.

#### 7.3 Input Capacitor Selection

The input capacitor in a buck converter maintains the input voltage by suppressing the voltage ripple induced by discontinuous switching current. Use Equation 8 to approximate the required RMS current rating  $I_{IN(RMS)}$  of the input capacitor, where  $I_{OUT(MAX)}$  is the maximum average load current and D is the duty ratio.

(EQ. 8)  $I_{IN(RMS)} = I_{OUT(MAX)} \times \sqrt{D \times (1-D)}$ 

When D equals 0.5,  $I_{IN(RMS)}$  has the highest value,  $I_{OUT(MAX)}/2$ .

The voltage rating of the input capacitor should be higher than the maximum input voltage. Use Equation 9 to calculate the required capacitance  $C_{IN}$  of the input capacitor to ensure the expected peak-to-peak input voltage ripple  $\Delta V_{IN}$ , where  $f_{SW}$  is the switching frequency.

(EQ. 9)  $C_{IN} = I_{OUT(MAX)} \times \frac{D \times (1-D)}{f_{SW} \times \Delta V_{IN}}$ 

The required capacitance also has the maximum value when D equals 0.5.

Renesas recommends using low ESR/low ESL ceramic capacitors across the input of the regulator. When selecting ceramic capacitors for power supply applications, consider that the effective capacitance reduces with DC bias voltage across it, so consult the capacitor datasheet to understand the impact of this effect. Renesas also recommends using X5R/X7R dielectric ceramic capacitors because of their small temperature coefficient.

If the input to the regulator is fed through a high-impedance path, Renesas recommends adding an electrolytic capacitor in addition to the ceramic capacitor to dampen the input voltage oscillation effects.

#### 7.4 Output Capacitor Selection

Output capacitor selection impacts both the steady state and transient performance of the buck converter. Factors such as output ripple voltage, output voltage excursion during transients, and control loop stability should be considered when selecting the output capacitor. Renesas recommends using X5R/X7R dielectric ceramic for the output capacitor. When selecting the ceramic capacitor, consider that the effective capacitance reduces with a DC bias voltage across it.

Use the effective capacitance of the ceramic capacitor when determining the output voltage ripple. Use Equation 10 to calculate the required capacitance  $C_{OUT(RIPPLE)}$ , where  $\Delta I_L$  is the inductor peak-to-peak current ripple and  $f_{SW}$  is the switching frequency.

(EQ. 10) 
$$C_{(OUTRIPPLE)} = \frac{\Delta I_L}{8 \times f_{SW} \times \Delta V_{OUT(RIPPLE)}}$$

To meet the output voltage variation requirements during load step-up and load step-down transients, use Equation 11 to calculate the required capacitance  $C_{OUT(STEPUP)}$  and Equation 12 to calculate the  $C_{OUT(STEPDOWN)}$ , where  $I_{STEP}$  is the transient load step, and  $\Delta V_{OUT}$  is the expected voltage variation during the transient.

(EQ. 11) 
$$C_{OUT(STEPUP)} = \frac{L \times (I_{STEP} + \frac{\Delta I_L}{2})^2}{2 \times (V_{IN} - V_{OUT}) \times \Delta V_{OUT}}$$



(EQ. 12) 
$$C_{OUT(STEPDOWN)} = \frac{L \times (I_{STEP} + \frac{\Delta I_L}{2})^2}{2 \times V_{OUT} \times \Delta V_{OUT}}$$

To have a stable control loop with adequate gain margin, phase margin, and bandwidth, use Equation 13 to derive the required capacitance  $C_{OUT(LOOP)}$ , where  $C_{OUT(LOOP)}$  is in  $\mu$ F and  $V_{OUT}$  is in V:

(EQ. 13) 
$$C_{OUT(LOOP)}(\mu F) = \frac{58.1}{V_{OUT}}$$

The output capacitors should be selected so that previous requirements are met: this means that the total capacitance should be greater than the highest value calculated in Equation 10, Equation 11, Equation 12, or Equation 13.

See Table 2 for recommended values of output capacitor for typical  $V_{OUT}$  applications.

#### 7.5 BOOT Refresh and Capacitor Selection

Approximately 85µs after EN is driven high and before the start-up process begins, the RAA211233 turns on the internal BOOT voltage regulator. This action charges the boot capacitor before the start-up process begins. To prevent turn-on of HS FET at low BOOT Voltages, the BOOT UVLO function is provided. When the BOOT voltage is below 2.5V, the regulator skips the HS pulse and provides LS pulse until the BOOT voltage rises above 2.5V.

A capacitor is needed between the BST pin and the SW pin to provide gate voltage for the high-side internal MOSFET. Renesas recommends using a greater than 10V X5R/X7R 0.1µF ceramic capacitor as the bootstrap capacitor for most applications.

### 8. Component Placement and Layout Suggestions

The printed circuit board (PCB) layout is critical for proper operation of the RAA211233. The following guidelines are recommended to achieve good performance.

- Use a combination of a bulk capacitor and smaller ceramic capacitors with low ESL for input capacitors and place them as close as possible to the IC. Place the input ceramic capacitor(s) as close as possible to the IC.
- Keep the power loop (input ceramic capacitor, IC VIN and PGND pins) as small as possible to minimize switch
  node voltage ringing caused by parasitic inductance in the PCB traces. Minimizing loop size also results in
  better EMI performance.
- Place bootstrap capacitors close to the IC between BST and SW pins on the same side of the PCB as the IC. Renesas recommends using a 0.1µF ceramic capacitor.
- Keep the phase node copper area small to reduce the parasitic capacitance, but large enough to handle the load current. Place the inductor close to the regulator.
- Route the output voltage feedback signal away from SW and BST. Place feedback resistors close to the FB pin of the regulator.
- Place an output capacitor close to the inductor.





Feedback Resistors





### 9. Package Outline Drawing

For the most recent package outline drawing, see P6.064C.

#### P6.064C

6 Lead Thin Small Outline Transistor (TSOT) Plastic Package Rev 2, 12/20





### **10. Ordering Information**

| Part Number <sup>[1][2]</sup> | Part Marking <sup>[3]</sup> | Package Description <sup>[4]</sup><br>(RoHS Compliant) | Pkg. Dwg. # | Carrier Type <sup>[5]</sup> | Temp Range    |
|-------------------------------|-----------------------------|--------------------------------------------------------|-------------|-----------------------------|---------------|
| RAA2112334GP3#JA0             | 233                         | 6Ld TSOT-23                                            | P6.064C     | Reel, 3k                    | -40 to +125°C |
| RTKA211233DE0000BU            | RAA211233 Evaluation Board  |                                                        |             |                             |               |

 These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J-STD-020.

- 2. For Moisture Sensitivity Level (MSL), see the RAA211233 device page. For more information about MSL, see TB363.
- 3. The part marking is located on the bottom of the part.
- 4. For the Pb-Free Reflow Profile, see TB493.

5. See TB347 for details about reel specifications.

### 11. Revision History

| Ī | Rev. | Date         | Description     |
|---|------|--------------|-----------------|
|   | 1.00 | Nov 14, 2023 | Initial release |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. **Contact Information** 

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <u>www.renesas.com/contact/</u>