# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# RENESAS

R1LV1616RBA-5SI

16Mb Advanced LPSRAM (1M wordx16bit / 2M wordx8bit)

### Description

The R1LV1616R Series is a family of low voltage 16-Mbit static RAMs organized as 1048576-words by 16-bit, fabricated by Renesas's high-performance 0.15um CMOS and TFT technologies.

The R1LV1616R Series is suitable for memory applications where a simple interfacing , battery operating and battery backup are the important design objectives.

The R1LV1616RBA Series is packaged in a 48balls Wafer Level Chip Scale Package[WL-CSP / 5.62mm x 5.84mm with the ball-pitch of 0.55mm and the height of 0.79mm]. It gives the best solution for a compaction of mounting area as well as flexibility of wiring pattern of printed circuit boards.

### Features

- Single 2.7-3.6V power supply
- Small stand-by current:2µA (3.0V, typ.)
- Data retention supply voltage =2.0V
- No clocks, No refresh
- All inputs and outputs are TTL compatible
- Easy memory expansion by CS1#, CS2, LB# and UB#
- Common Data I/O
- Three-state outputs: OR-tie capability
- OE# prevents data contention on the I/O bus
- Process technology: 0.15um CMOS



# **Ordering Information**

| Type No.        | Access time | Package                                        |
|-----------------|-------------|------------------------------------------------|
| R1LV1616RBA-5SI | 55 ns       | 5.62mmx5.84mm WL-CSP with 0.55mm pitch 48balls |

### **Pin Arrangement**

48-pin WL-CSP (bottom view)





| Pin Description |                             |  |  |  |  |  |
|-----------------|-----------------------------|--|--|--|--|--|
| Pin name        | Function                    |  |  |  |  |  |
| A0 to A19       | Address input               |  |  |  |  |  |
| DQ 0 to DQ15    | Data input/output           |  |  |  |  |  |
| CS1# &CS2       | Chip select                 |  |  |  |  |  |
| WE#             | Write enable                |  |  |  |  |  |
| OE#             | Output enable               |  |  |  |  |  |
| LB#             | Lower byte select           |  |  |  |  |  |
| UB#             | Upper byte select           |  |  |  |  |  |
| Vcc             | Power supply                |  |  |  |  |  |
| Vss             | Ground                      |  |  |  |  |  |
| BYTE#           | Byte (x8 mode) enable input |  |  |  |  |  |
| NC              | Non connection              |  |  |  |  |  |



RENESAS

|      | Operating Table |       |     |     |     |     |        |        |        |                      |  |
|------|-----------------|-------|-----|-----|-----|-----|--------|--------|--------|----------------------|--|
| CS1# | CS2             | BYTE# | LB# | UB# | WE# | OE# | DQ0-7  | DQ8-14 | DQ15   | Operation            |  |
| н    | Х               | Х     | Х   | Х   | Х   | Х   | High-Z | High-Z | High-Z | Stand by             |  |
| Х    | L               | Х     | Х   | Х   | Х   | Х   | High-Z | High-Z | High-Z | Stand by             |  |
| Х    | Х               | Н     | Н   | Н   | Х   | Х   | High-Z | High-Z | High-Z | Stand by             |  |
| L    | Н               | Н     | L   | Н   | L   | Х   | Din    | High-Z | High-Z | Write in lower byte  |  |
| L    | Н               | Н     | L   | Н   | Н   | L   | Dout   | High-Z | High-Z | Read from lower byte |  |
| L    | Н               | Х     | Х   | Х   | Н   | Н   | High-Z | High-Z | High-Z | Output disable       |  |
| L    | Н               | Н     | Н   | L   | L   | Х   | High-Z | Din    | Din    | Write in upper byte  |  |
| L    | Н               | Н     | Н   | L   | Н   | L   | High-Z | Dout   | Dout   | Read from upper byte |  |
| L    | Н               | Н     | L   | L   | L   | Х   | Din    | Din    | Din    | Write                |  |
| L    | Н               | Н     | L   | L   | Н   | L   | Dout   | Dout   | Dout   | Read                 |  |
| L    | Н               | L     | L   | L   | L   | Х   | Din    | High-Z | A-1    | Write                |  |
| L    | Н               | L     | L   | L   | Н   | L   | Dout   | High-Z | A-1    | Read                 |  |

Note 1. H:VIH L:VIL X: VIH or VIL

2. When applying BYTE# ="L", please assign LB#=UB#="L".

# Absolute Maximum Ratings

| Parameter                                  | Symbol | Value               | Unit |
|--------------------------------------------|--------|---------------------|------|
| Power supply voltage relative to Vss       | Vcc    | -0.5 to +4.6        | V    |
| Terminal voltage on any pin relation toVss | Vт     | -0.5*1 to Vcc+0.3*2 | V    |
| Power dissipation                          | Рт     | 0.7                 | W    |
| Operation temperature                      | Topr   | -40 to +85          | ٥C   |
| Storage temperature                        | Tstg   | -65 to +150         | ٥C   |
| Storage temperature range under bias       | Tbias  | -40 to +85          | ٥C   |

Note 1. -2.0V in case of AC (Pulse width  $\leq$  30ns)

2. Maximum voltage is +4.6V



| Parameter                 | Symbol | Min. | Тур. | Max.    | Unit | Note |
|---------------------------|--------|------|------|---------|------|------|
| Supply voltage            | Vcc    | 2.7  | 3.0  | 3.6     | V    |      |
| Supply voltage            | Vss    | 0    | 0    | 0       | V    |      |
| Input high voltage        | Vін    | 2.4  | -    | Vcc+0.2 | V    |      |
| Input low voltage         | VIL    | -0.2 | -    | 0.4     | V    | 1    |
| Ambient temperature range | Та     | -40  | -    | +85     | ٥C   | 2    |

# **Recommended Operating Conditions**

Note 1. –2.0V in case of AC (Pulse width  $\leq$  30ns)

# **DC Characteristics**

| Parameter                    | Symbol      | Min. | Typ.*1 | Max. | Unit | Test conditions <sup>*2</sup>                                                                                                                                                                                |  |  |
|------------------------------|-------------|------|--------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Input leakage current        | <b>I</b> LI | -    | -      | 1    | μA   | Vin=Vss to Vcc                                                                                                                                                                                               |  |  |
| Output leakage current       | ILo         | -    |        | 1    | μA   | CS1# =VIH or CS2=VIL or<br>OE# = VIH or WE# =VIL or<br>LB# =UB# =VIH,VI/O=Vss to Vcc                                                                                                                         |  |  |
| Average operating            | Icc1        | -    | 25     | 40   | mA   | Min. cycle, duty =100%<br>I I/O = 0 mA, CS1# =VIL,<br>CS2=VIH Others = VIH / VIL                                                                                                                             |  |  |
| Average operating<br>current | ICC2        |      | 2      | 5    | mA   | $\begin{array}{l} Cycle \ time = 1 \ \mu s, \ I \ {\it I/O} = 0 \ mA, \\ CS1\# \le 0.2V, \ CS2 \ge Vcc\text{-}0.2V \\ V\text{IH} \ge Vcc\text{-}0.2V \ , \ V\text{IL} \le 0.2V, \\ duty = 100\% \end{array}$ |  |  |
| Standby current              | Isb         | -    | 0.1    | 0.3  | mA   | CS2=VIL                                                                                                                                                                                                      |  |  |
|                              |             | -    | 2      | 6    | μA   | ~+25⁰C V in ≥ 0V<br>(1) 0V≤CS2≤0.2V or                                                                                                                                                                       |  |  |
| Standby ourrant              |             | -    | 4      | 12   | μA   | ~+40°C (2) CS2≥Vcc-0.2V,<br>CS1# ≥Vcc-0.2V or                                                                                                                                                                |  |  |
| Standby current              | ISB1        | -    | -      | 25   | μA   | ~+70°C (3)LB# =UB# ≥Vcc-0.2V,<br>CS2≥Vcc-0.2V,                                                                                                                                                               |  |  |
|                              |             | -    | -      | 40   | μA   | CS1# ≤0.2V<br>∼+85⁰C Average value                                                                                                                                                                           |  |  |
| Output hige voltage          | Vон         | 2.4  | -      | -    | V    | Іон = -1mA                                                                                                                                                                                                   |  |  |
| Output Low voltage           | Vol         | -    | -      | 0.4  | V    | IOL = 2mA                                                                                                                                                                                                    |  |  |

Note 1. Typical parameter indicates the value for the center of distribution at 3.0V (Ta=  $25^{\circ}C$ ), and not 100% tested. 2. BYTE#  $\geq$  Vcc-0.2V or BYTE#  $\leq$  0.2V

RENESAS

# Capacitance

(Ta = +25°C, f =1MHz)

| Parameter                  | Symbol | Min. | Тур. | Max. | Unit | Test conditions | Note |
|----------------------------|--------|------|------|------|------|-----------------|------|
| Input capacitance          | C in   | -    | -    | 10   | pF   | V in = 0V       | 1    |
| Input / output capacitance | С і/о  | -    | -    | 10   | pF   | V I/O = 0V      | 1    |

Note 1:This parameter is sampled and not 100% tested.

# **AC Characteristics**

Test Conditions (Vcc=2.7~3.6V, Ta = -40~+85°C \*)

- Input pulse levels: VIL= 0.4V,VIH=2.4V
- Input rise and fall time : 5ns
- Input and output timing reference levels : 1.4V
- Output load : See figures (Including scope and jig)





# **Read Cycle**

| Deresseter                         | Ourseland         | (no  | te0) | L les it | Natas |  |  |  |  |
|------------------------------------|-------------------|------|------|----------|-------|--|--|--|--|
| Parameter                          | Symbol            | Min. | Max. | Unit     | Notes |  |  |  |  |
| Read cycle time                    | <b>t</b> RC       | 55   | -    | ns       |       |  |  |  |  |
| Address access time                | <b>t</b> AA       | -    | 70   | ns       |       |  |  |  |  |
| Chip select access time            | <b>t</b> ACS1     | -    | 55   | ns       |       |  |  |  |  |
| Chip select access time            | t <sub>ACS2</sub> | -    | 55   | ns       |       |  |  |  |  |
| Output enable to output valid      | <b>t</b> oe       | -    | 35   | ns       |       |  |  |  |  |
| Output hold from address change    | tон               | 10   | -    | ns       |       |  |  |  |  |
| LB#,UB# access time                | tва               | -    | 55   | ns       |       |  |  |  |  |
| Chip select to output in low-Z     | <b>t</b> clz      | 10   | -    | ns       | 2,3   |  |  |  |  |
| LB#,UB# enable to low-Z            | <b>t</b> BLZ      | 5    | -    | ns       | 2,3   |  |  |  |  |
| Output enable to output in low-Z   | <b>t</b> olz      | 5    | C    | ns       | 2,3   |  |  |  |  |
| Chip deselect to output in high-Z  | tcHz1             | 0    | 20   | ns       | 1,2,3 |  |  |  |  |
| Chip deselect to output in high-2  | <b>t</b> снz2     | 0    | 20   | ns       | 1,2,3 |  |  |  |  |
| LB#,UB# disable to high-Z          | <b>t</b> внz      | 0    | 20   | ns       | 1,2,3 |  |  |  |  |
| Output disable to output in high-Z | tонz              | 0    | 20   | ns       | 1,2,3 |  |  |  |  |
|                                    |                   |      |      |          |       |  |  |  |  |



### Write Cycle

| Parameter                          | Symbol      | Vcc=2.7 | V to 3.6V | Unit | Notes |  |
|------------------------------------|-------------|---------|-----------|------|-------|--|
|                                    | Symbol      | Min.    | Max.      | Unit | 10103 |  |
| Write cycle time                   | <b>t</b> wc | 55      | -         | ns   |       |  |
| Address valid to end of write      | taw         | 50      | -         | ns   |       |  |
| Chip selection to end of write     | <b>t</b> cw | 55      | -         | ns   | 5     |  |
| Write pulse width                  | twp         | 40      | -         | ns   | 4     |  |
| LB#,UB# valid to end of write      | tвw         | 50      | -         | ns   |       |  |
| Address setup time                 | <b>t</b> AS | 0       | -         | ns   | 6     |  |
| Write recovery time                | <b>t</b> wr | 0       | -         | ns   | 7     |  |
| Data to write time overlap         | <b>t</b> ow | 25      | -         | ns   |       |  |
| Data hold from write time          | tон         | 0       | -         | ns   |       |  |
| Output active from end of write    | tow         | 5       | -         | ns   | 2     |  |
| Output disable to output in high-Z | tонz        | 0       | 20        | ns   | 1,2   |  |
| Write to output in high-Z          | twнz        | 0       | 20        | ns   | 1,2   |  |

- Note0. 55ns parts can be supported under the condition of the input timing limitation toward SRAM on customer's system. Please contact our sales office in your region, in case of the inquiry for 55ns parts. In case of tAA =70ns, tRc =70ns.
  - 1. tCHZ, tOHZ, tWHZ and tBHZ are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels.
  - 2. This parameter is sampled and not 100% tested.
  - 3. AT any given temperature and voltage condition, tHz max is less than tLz min both for a given device and form device to device.
  - 4. A write occurs during the overlap of a low CS1#, a high CS2, a low WE# and a low LB# or a low UB#. A write begins at the latest transition among CS1# going low, CS2 going high, WE# going low and LB# going low or UB# going low .

A write ends at the earliest transition among CS1# going high, CS2 going low, WE# going high and LB# going high or UB# going high. twp is measured from the beginning of write to the end of write.

- 5. tcw is measured from the later of CS1# going low or CS2 going high to end of write.
- 6. tAs is measured the address valid to the beginning of write.
- 7. twR is measured from the earliest of CS1# or WE# going high or CS2 going low to the end of write cycle.



# Timing condition for Byte enable

| Parameter          | Symbol      | Min. | Max. | Unit | Notes |
|--------------------|-------------|------|------|------|-------|
| Byte setup time    | <b>t</b> вs | 5    | -    | ms   |       |
| Byte recovery time | <b>t</b> BR | 5    | -    | ms   |       |

BYTE# Timing Waveform







 $\langle \rangle$ 



# Write Cycle (1) (WE# Clock)



 $\langle \rangle$ 



Write Cycle (2) (CS1# ,CS2 Clock, OE#=VIH)





Write Cycle (3) ( LB#,UB# Clock, OE#=VIH)





| Data Retention Characteristics       |              |      |        |      |      |                                                                                                                                                                                                                                                                           |                                                                                     |  |
|--------------------------------------|--------------|------|--------|------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--|
| Parameter                            | Symbol       | Mln. | Typ.*1 | Max. | Unit | Test conditions*2,3                                                                                                                                                                                                                                                       |                                                                                     |  |
| Vcc for data retention               | Vdr          | 2.0  | -      | 3.6  | V    | $ \begin{array}{l} V \text{ in } \geq 0V \\ (1) \ 0V \leq CS2 \leq 0.2V \ \text{or} \\ (2) \ CS2 \geq Vcc\text{-}0.2V, \\ CS1\# \geq Vcc\text{-}0.2V \ \text{or} \\ (3) \ LB\# = UB\# \geq Vcc\text{-}0.2V, \\ CS2 \geq Vcc\text{-}0.2V, \\ CS1\# \leq 0.2V \end{array} $ |                                                                                     |  |
|                                      | ICCDR        | -    | 2      | 6    | μA   | ~+25°C                                                                                                                                                                                                                                                                    | Vcc=3.0V,Vin $\ge$ 0V<br>(1) 0V $\le$ CS2 $\le$ 0.2V or                             |  |
| Data retention current               |              | -    | 4      | 12   | μA   | ~+40°C                                                                                                                                                                                                                                                                    | (1) $0V \le CS2 \le 0.2V$ of<br>(2) $CS2 \ge Vcc-0.2V$ ,<br>$CS1\# \ge Vcc-0.2V$ or |  |
|                                      |              | -    | -      | 25   | μA   | ~+70°C                                                                                                                                                                                                                                                                    | (3) LB# =UB# ≥Vcc-0.2V,<br>CS2 ≥ Vcc-0.2V,<br>CS1# < 0.2V                           |  |
|                                      |              | -    | -      | 40   | μA   | ~+85°C                                                                                                                                                                                                                                                                    | Average value                                                                       |  |
| Chip deselect to data retention time | <b>t</b> CDR | 0    | -      | -    | ns   | See retention waveform                                                                                                                                                                                                                                                    |                                                                                     |  |
| Operation recovery time              | tR           | 5    | -      | -    | ms   |                                                                                                                                                                                                                                                                           |                                                                                     |  |

Note 1. Typical parameter of ICCDR indicates the value for the center of distribution at Vcc=3.0V and not 100% tested.

2. BYTE# pin supported only by TSOP and uTSOP types. BYTE#  $\geq$  Vcc-0.2V or BYTE#  $\leq$  0.2V

3. Also CS2 controls address buffer, WE# buffer ,CS1# buffer ,OE# buffer ,LB# ,UB# buffer and Din buffer .If CS2 controls data retention mode, Vin levels (address, WE#, OE#, CS1#, LB#, UB#, I/O) can be in the high impedance state. If CS1# controls data retention mode, CS2 must be  $CS2 \ge Vcc-0.2V$  or  $0V \le CS2 \le 0.2V$ . The other input levels (address, WE#, OE#, CS1#, LB#, UB#, I/O) can be in the high impedance state.

Data Retention timing Waveform (1) (LB#,UB# Controlled)



# RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  But not infinited to, product date, diagrams, charts, programs, algorithms, and application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulation.
  All information included in this document, included in this document, included in this document (included in this document).
  You should not use the products or the technology described in this document (included in this document).
  All information included in this document (included in this document).
  We use the saved. Such information, theory is subject to charge without any prior notice. Before purchasing or using any Renesas products for the technology described herein, you should follow the applicable export control laws and regulations.
  Renesas has used reasonable care in compiling the information included in this document. Dut Renesas assumes no liability whatsoever for any damages incurred as a set of each different information included in this document. Dut Renesas assumes no liability of this tocuer or otherwise in systems the failude application. Renessas products for the technology described herein, one included in the information in this document.
  We use the substitution of the information included in this document.
  We use the substitution of the substitution in the document.
  We any



### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510