# Old Company Name in Catalogs and Other Documents On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding. Renesas Electronics website: <a href="http://www.renesas.com">http://www.renesas.com</a> April 1<sup>st</sup>, 2010 Renesas Electronics Corporation Issued by: Renesas Electronics Corporation (http://www.renesas.com) Send any inquiries to <a href="http://www.renesas.com/inquiry">http://www.renesas.com/inquiry</a>. #### Notice - 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website. - Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. - 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information. - 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. - 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein. - 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support. - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life. - 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. # **M62420SP/FP/AFP** # 2ch Electronic Volume with Tone by I<sup>2</sup>C Bus System REJ03F0051-0100Z Rev.1.0 Sep.17.2003 ### **Description** M62420SP/FP/AFP is the tone and volume controller which is controlled by $I^2C$ bus. This IC can apply the broad application because of low noise and distortion. M62420AFP changes the slave address from M62420FP. #### **Features** - TONE(Bass/Treble) control and 1 dB step volume control are enabled. - Low noise and low distortion . $V_{NO} = 4.5 \mu Vrms$ , CTHD=0.1% max - Controlling by serial data in conformity to the I<sup>2</sup>C bus format. ### **Applications** • TV, Mini-Stereo, etc ### **Recommended Operating Condition** - Supply voltage range: 8.5 to 9.5 V (analog) 4.5 to 5.5 V (digital) - Rated supply voltage: 9 V (analog) 5 V (digital) ### **System Block Diagram** ## **Block diagram and Pin Configuration** # **Pin Description** | Pin No. | Pin Name | I/O | Description | |---------|----------|-----|-----------------------------------------------------| | 1 | REF | I | Reference voltage terminal for analog | | 2 | CH1 IN | ı | Input terminal (ch1) | | 3 | SIMIN1 | ı | Pin for capacitor of simulated inductor 1 | | 4 | SIMOUT 1 | 0 | Pin for capacitor of simulated inductor 1 | | 5 | BASS1 | ı | Pin for capacitor of ch1-side bass setting | | 6 | TRE1 | I | Pin for capacitor of ch1-side treble setting | | 7 | VOL OUT1 | 0 | Output terminal (ch1) | | 8 | DGND | ı | Digital GND | | 9 | SDA | I/O | I/O terminal of DATA I <sup>2</sup> C bus format | | 10 | SCL | ı | Input terminal of CLOCK I <sup>2</sup> C bus format | | 11 | RESET | ı | RESET terminal of built-in logic circuit | | 12 | DVDD | ı | VDD for digital circuit | | 13 | AGND | ı | GND for analog circuit | | 14 | VOL OUT2 | 0 | Output terminal (ch2) | | 15 | TRE2 | ı | Pin for capacitor of ch2-side treble setting | | 16 | BASS2 | ı | Pin for capacitor of ch2-side bass setting | | 17 | SIMOUT2 | 0 | Pin for capacitor of simulated inductor 2 | | 18 | SIMIN 2 | l | Pin for capacitor of simulated inductor 2 | | 19 | CH2 IN | | Input terminal (ch2) | | 20 | AVDD | l | VCC for analog circuit | # **Absolute Maximum Ratings** $(Ta = 25^{\circ}C)$ | Symbol | Parameter | Condition | Limits | Unit | |--------|------------------------|-----------|-------------|---------| | AVdd | Analog supply voltage | | 10.0 | V | | DVdd | Digital supply voltage | | 7.0 | V | | Pd | Power dissipation | Ta ≤ 25°C | 750 | mW | | Κθ | Thermal Derating ratio | Ta > 25°C | 7.5 | mW / °C | | Topr | Operating temperature | | –20 to +75 | °C | | Tstg | Storage temperature | | -40 to +125 | °C | ## **Thermal Derating Curves** ## **Recommended Operating Condition** $(Ta = 25^{\circ}C \text{ unless otherwise noted})$ | Item | Symbol | Condition | MIN | TYP | MAX | Unit | |---------------------------------------|--------|-----------|---------|-----|---------|------| | Analog supply voltage | AVDD | | 8.5 | 9.0 | 9.5 | V | | Digital supply voltage | DVDD | | 4.5 | 5.0 | 5.5 | V | | H level input voltage (logic circuit) | VIH | | 0.7DVDD | _ | VDD | V | | H level input voltage (logic circuit) | VIL | | 0 | _ | 0.3DVDD | V | ### **Electrical Characteristics (DC)** ( $Ta = 25^{\circ}C$ , AVDD = 9 V, DVDD = 5 V and tone, bassboost = 0 dB unless otherwise noted ) ### (1) Supply voltage | Item | Symbol | Conditions | Limit | Limit | | | |------------------------|--------|---------------------------|-------|-------|------|----| | | | | Min. | Тур. | Max. | | | Analog supply current | Icc | AVdd = 9.0 V | _ | 10 | 20 | mΑ | | | | Measure terminal = 20 pin | | | | | | | | No signal input | | | | | | Digital supply current | ldd | DVdd = 5 V | _ | 0 | 2 | μΑ | | | | Measure terminal = 12 pin | | | | | | | | No signal input | | | | | ### (2) I/O CHARACTERISTICS | Item | Symbol | Conditions | Limit | | | Unit | |---------------------------|--------|----------------------------------------------------|-------|------|------|-------| | | | | Min. | Тур. | Max. | | | Maximum input voltage | VIM | 2,19 pin input, 7,14 pin output | 2.0 | 3.2 | _ | Vrms | | | | RL = 10 K, THD = 1%, f = 1 kHz<br>ATT = -6dB | വ | | | | | Output voltage | Vodc | 7 pin, 14 pin, no signal | 4.35 | 4.5 | 4.65 | V | | Gain | Gv | Vin = 0dBm, FLAT, f = 1 kHz | -2 | 0 | 2 | dB | | | | 2-7PIN 19-14PIN gain | | | | | | Output noise voltage | Vono | JIS-A filter, no signal, | _ | 4.5 | 30 | μVrms | | | | Rg = 10 K $\Omega$ 7,14 pin | | | | | | Total harmonic distortion | THD | 7 pin, 14 pin f=1kHz | _ | 0.05 | 0.1 | % | | | | Vo = $0.5 \text{ Vrms}$ , RL = $10 \text{K}\Omega$ | | | | | | | | LPF = 30 kHz | | | | | | Channel separation | CT | RL = 10 K | _ | -100 | -70 | dB | | | | S:Vin = 1 Vrms,f=1kHz | | | | | | | | M:Rg = 10 kΩ, JIS-A filter | | | | | ### (3) Tone Characteristics | Item | Symbol Conditions | Limit | | | |----------------------------|-------------------|-------------------|----|--| | | | Min. Typ. Max. | _ | | | Tone control gain (bass) | Gbassb f = 100 Hz | 9 12 15 | dB | | | | Gbassc | <b>-15 -12 -9</b> | dB | | | Tone control gain (treble) | Gtrebb f = 10 Hz | 9 12 15 | dB | | | | Gtrebc | <b>-15 -12 -9</b> | dB | | ### (4) Volume Characteristics | Item | Symbol Conditions | | Limit | | | | |---------------------|-------------------|--------------------------------------------------------|-------|------|------|----| | | | | Min. | Тур. | Max. | _ | | Maximum attenuation | ATTmax | f = 1KHz, Vin = 0dBm | -108 | -100 | -80 | dB | | Minimum attenuation | ATTmin | 2 pin to 7 pin<br>19 pin to 14pin gain<br>JIS-A filter | -1.5 | 0 | 1.5 | dB | ### **Function Explanation** #### (1) Equivaration Circuit of Tone Control The resonance circuit is able to construct by using built-in amplifier for simulated inductor. (Shows the constant as follow) ### Center frequency $$f0 = 1 / 2\pi \sqrt{C1 \cdot C2 \cdot R1 \cdot R2}$$ [Hz] $$Q = \sqrt{(C2 \cdot R2) / (C1 \cdot R1)}$$ (EX) BASS band (f=100Hz) R1=1.8K $\Omega$ , R2=136K $\Omega$ C1=0.47 $\mu$ F, C2=0.022 $\mu$ F FIG1. The circuit used simurated inductor. FIG2. The equivalent circuit used L. FIG1 is equal to FIG2. The following relation is concluded. # I<sup>2</sup>C BUS Input Data Format | | S | (1) | slave<br>address | i | A | (2 | ) sub<br>address | <b>S</b> | A | (3) | data | | A | Р | | |-------|-----|------|------------------|-------|------|------|------------------|----------|------|---------|------|---|-----|----|------| | | 1 | | | | 1 | | | | Ì | | | | | Ì | | | start | ing | term | า | ackno | owle | edge | bit | ackn | owle | edge bi | t | e | ndi | ng | term | # (1) Slave address M62420SP / FP | <b>A6</b> | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | A1 | Α0 | R/W | |-----------|------------|------------|----|----|----|----|-----| | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | M62420AFP | <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | <b>A</b> 1 | <b>A</b> 0 | R/W | |------------|------------|------------|----|----|------------|------------|-----| | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | # (2) sub address The following sub address is defined at this IC. | subA7 | subA6 | subA5 | subA4 | subA3 | subA2 | subA1 | subA0 | |-------|-----------|-------|-----------------|-------------------------|-----------------------|----------------------------|----------------------------| | | empty slo | t )— | MUTE<br>mode | TREBLE<br>level<br>mode | BASS<br>level<br>mode | channel2<br>volume<br>mode | channel1<br>volume<br>mode | | | | | 1: ON<br>0: OFF | 1: ON<br>0: OFF | 1: ON<br>0: OFF | 1: ON<br>0: OFF | 1: ON<br>0: OFF | ## (3) -1: volume control -The volume control is enabled at following condition.- subA0: 0, 1 subA1: 1, 0 1, 1 (either bit is 1) subA2 : 0 subA3 : 0 (both bits are 0) ### volume code | ATT | D4 | D3 | D2 | D1 | D0 | |------|----|----|----|----|----| | 0dB | Н | Н | Н | Н | Н | | 2dB | Н | Н | Н | Н | L | | 4dB | Н | Н | Н | L | Н | | 6dB | Н | Н | Н | L | L | | 8dB | Н | Н | L | Н | Н | | 10dB | Н | Н | L | Н | L | | 12dB | Н | Н | L | L | Н | | 14dB | Н | Н | L | L | L | | 16dB | Н | L | Н | Н | Н | | 18dB | Н | L | Н | Н | L | | 20dB | Н | L | Н | L | Н | | 22dB | Н | L | Н | L | L | | 24dB | Н | L | L | Н | Н | | 26dB | Н | L | L | Н | L | | 28dB | Н | ┙ | ┙ | L | Н | | 30dB | Н | L | L | | L | | 32dB | L | Н | Н | Н | Н | | 34dB | L | Н | _H | Н | L | | 36dB | L | Н | Н | L | Н | | 38dB | L | Н | Н | L | L | | 40dB | L | Н | L | Н | Н | | 42dB | L | Н | L | Н | L | | 46dB | L | Н | L | L | Н | | 50dB | L | Н | L | L | L | | 54dB | L | L | Н | Н | Н | | 58dB | L | L | Н | Н | L | | 62dB | L | L | Н | L | Н | | 66dB | L | L | Н | L | L | | 70dB | L | L | L | Н | Н | | 74dB | L | L | L | Н | L | | 78dB | L | L | L | L | Н | | ∞dB | L | L | L | L | L | | ATT | D6 | D5 | |-------|----|----| | 0dB | Н | Н | | 1dB | Н | L | | * 2dB | L | Н | | * 3dB | L | L | <sup>\* 2</sup>dB,3dB setting is enabled at less than 42dB step. # (3) -2: tone level control -The tone level controlling is enabled at following condition.- subA0 : 0 subA1 : 0 (both bits are 0) subA2: 0 subA3: 1 0, 1, 1 (either bit is 1) ### tone code | | BASS | | | TREBLE | | | | | |-------|------|----|----|--------|----|-----|------|----| | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 12dB | L | Н | Н | L | L | Н | Н | L | | 10dB | L | Н | L | Н | L | Н | L | Н | | 8dB | L | Н | L | L | L | Н | L | L | | 6dB | L | L | Н | Н | L | L | H | Н | | 4dB | L | L | Н | L | L | L | н | L | | 2dB | L | L | L | Н | L | L | CL 4 | Н | | 0dB | L | L | L | L | L | L 🔷 | L | L | | -2dB | Н | L | L | Н | Н | L. | L | Н | | -4dB | Н | L | Н | L | н | L | Н | L | | -6dB | Н | L | Н | Н | н | L | Н | Н | | -8dB | Н | Н | L | L | Н | Н | L | L | | -10dB | Н | Н | L | Н | Н | Н | L | Н | | -12dB | Н | Н | Н | _L | Н | Н | Н | L | non-used code HHHH LHHH HLLL ### (3) -3: Mute mode -The mute mode is enabled at following condition.- subA0 : no definition subA1 : no definition subA2: no definition subA3: no definition subA4: 1 ### **DATA and CLOCK** #### start This term is defined by SDA(in) falling edge at SCL H. ## stop This term is defined by SDA(in) rising edge at SCL H. ### CAUTION The SDA(IN) level never change at SCK=H except start and stop. ### data transmisson The SDA(IN) is enabled at SCL rising edge and H. ### acknowledge Transmitter must send H during ninth clock pulse of SCL. The case of finished receiving, the receiver replies L synchronized to falling edge of eighth pulse. And restart receiving the transmitted data synchronized to falling edge of ninth pulse. # **BUS Line Timing Specification** | Parameter | Symbol | MIN | MAX | Units | |---------------------------------------------------------------------------------|---------------------|------|------|-------| | Min. input low voltage | V <sub>IL</sub> | -0.5 | 1.5 | V | | Max. input high voltage | V <sub>IH</sub> | 3.0 | 5.5 | V | | SCL clock frequency | f <sub>SCL</sub> | 0 | 100 | kHz | | Time the bus must be free before a new transmission can start | t <sub>BUF</sub> | 4.7 | | μs | | Hold time start condition. After this period the first clock pulse is generated | t <sub>HD:STA</sub> | 4.0 | | μs | | The LOW period of the clock | t <sub>LOW</sub> | 4.7 | | μs | | The HIGH period of the clock | t <sub>HIGH</sub> | 4.0 | | μs | | Set up time for start condition (Only relevant for a repeated start condition) | t <sub>SU:STA</sub> | 4.7 | | μs | | Hold time DATA | t <sub>HD:DAT</sub> | 0 | | μs | | Set-up time DATA | t <sub>SU:DAT</sub> | 250 | | ns | | Rise time of both SDA and SCL lines | t <sub>R</sub> | | 1000 | ns | | Fall time of both SDA and SCL lines | t <sub>F</sub> | | 300 | ns | | Set-up time for stop condition | t <sub>SU:STO</sub> | 4.0 | | μs | # **Level Diagram** ### **Logic Circuit** ## **Application Example** ### **Package Dimensions** Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corp. semiconductors are not designed - use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. **RENESAS SALES OFFICES** http://www.renesas.com Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501 Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900 Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11 Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836 Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001