# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# DESCRIPTION

The M306V8FJFP are single-chip microcomputers using the high-performance silicon gate CMOS process using a M16C/60 Series CPU core and are packaged in a 116-pin plastic molded QFP. These single-chip microcomputers operate using sophisticated instructions featuring a high level of instruction efficiency. With 1M bytes of address space, they are capable of executing instructions at high speed. They also feature a built-in OSD display function and data slicer, making them ideal for closed caption and ID1 for TV control.

## **Applications**

ΤV

# -----Table of Contents-----

| DESCRIPTION                   | 1   |
|-------------------------------|-----|
| Central Processing Unit (CPU) | 9   |
| Reset                         | 22  |
| Processor Mode                | 28  |
| Clock Generating Circuit      | 50  |
| Protection                    | 67  |
| Interrupts                    | 68  |
| Watchdog Timer                | 89  |
| DMAC                          | 91  |
| Timer                         | 101 |
| Serial I/O                    | 123 |

| A/D Converter                               | 156 |
|---------------------------------------------|-----|
| Multi-master I <sup>2</sup> C-BUS Interface | 170 |
| Data Slicer                                 | 190 |
| HSYNC Counter                               | 203 |
| OSD Functions                               | 204 |
| Programmable I/O Ports                      | 260 |
| ELECTRICAL CHARACTERISTICS                  | 295 |
| Flash Memory Version                        | 316 |
| Usage Precaution                            | 348 |
| PACKAGE OUTLINE                             | 363 |
|                                             |     |



REJ03B0082-0131 Rev.1.31 Apr 18, 2005

# **Performance Outline**

#### Table 1.1. Performance outline of M306V8FJFP

| capacityRAM(See the product list)I/O portP0 to P1075MultifunctionTA0, TA1, TA2, TA3, TA416 bits output x 5 channelstimerTB0, TB1, TB2, TB3, TB4,<br>TB516 bits input x 6 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                              | Item                                 | Performance                                        |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------|----------------------------------------------------|--|--|
| Memory<br>capacity         ROM<br>RAM         (See the product list)<br>(See the product list)           I/O port         P0 to P10         75           Multifunction         TA0, TA1, TA2, TA3, TA4         16 bits output x 5 channels           TB0, TB1, TB2, TB3, TB4,<br>TB5         16 bits input x 6 channels           Serial I/O         UART0, UART1, UART2         (UART, clock sync. serial I/O, IEBus (Note 2)) x 3           A/D converter         8 bits x 13 channels           Data slicer         2 circuits           Hsync counter         1 circuit 2 lines           OSD function         1 circuit 2 lines           DMAC         2 channels (trigger: 29 sources)           Watchdog timer         15 bits x 1 (with prescaler)           Interrupt         31 internal and 5 external sources, 4 software sources, 7 levels           Clock generation circuit         3 circuits           Muin clock         Sub-clock           • OsD clock         Yesiotr and external ceramic/quartz oscillator)           Power supply voltage         3.15 to 3.45V           Flash memory         Program/erase voltage         3.15 to 3.45V           Number of program/erase         100 times           Power consumption         500mW           I/O         I/O withstand voltage         3.3V           <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Number of basic instructions |                                      | 91 instructions                                    |  |  |
| capacityRAM(See the product list)I/O portP0 to P1075MultifunctionTA0, TA1, TA2, TA3, TA416 bits output x 5 channelstimerTB0, TB1, TB2, TB3, TB4,<br>TB516 bits input x 6 channelsSerial I/OUART0, UART1, UART2(UART, clock sync. serial I/O, IEBus (Note 2)) x 3A/D converter8 bits x 13 channelsData slicer2 circuitsHsync counter1 circuitOSD function1 circuit 2 linesOSD function3 circuits 4 linesDMAC2 channels (trigger: 29 sources)Watchdog timer15 bits x 1 (with prescaler)Interrupt31 internal and 5 external sources, 4 software sources, 7 levelsClock generation circuit3 circuitsPower supply voltage3.15 to 3.45VFlash memoryProgram/erase voltagePower consumtion500mWI/OI/O withstand voltage3.3VcharacteristicsOutput current5mAMemory expansionAvailable (to 4M bytes)Operating ambient temperature-20 to 70°CDevice configurationCMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Shortest instru              | uction execution time                | 62.5 ns (f(BCLK)= 16MHz                            |  |  |
| I/O port       P0 to P10       75         Multifunction timer       TA0, TA1, TA2, TA3, TA4       16 bits output x 5 channels         TB0, TB1, TB2, TB3, TB4, TB5       16 bits input x 6 channels         Serial I/O       UART0, UART1, UART2       (UART, clock sync. serial I/O, IEBus (Note 2)) x 3         A/D converter       8 bits x 13 channels       16 bits input x 6 channels         Data slicer       2 circuits         Hsync counter       1 circuit 2 lines         OSD function       1 circuit 2 lines         Multi-master I²Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       3 circuits         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       (These circuits contain a built-in feedback         • OSD clock       1.5 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         vharacteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Memory                       | ROM                                  | (See the product list)                             |  |  |
| Multifunction timer       TA0, TA1, TA2, TA3, TA4       16 bits output x 5 channels         TB0, TB1, TB2, TB3, TB4, TB5       16 bits input x 6 channels         Serial I/O       UART0, UART1, UART2       (UART, clock sync. serial I/O, IEBus (Note 2)) x 3         A/D converter       8 bits x 13 channels         Data slicer       2 circuits         Hsync counter       1 circuit 2 lines         OSD function       1 circuit 2 lines         Multi-master I²Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       resistor and external ceramic/quartz oscillator)         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | capacity                     | RAM                                  | (See the product list)                             |  |  |
| timer TB0, TB1, TB2, TB3, TB4,<br>TB5 Serial I/O UART0, UART1, UART2 (UART, clock sync. serial I/O, IEBus (Note 2)) x 3 A/D converter 8 bits x 13 channels Data slicer 2 circuits Hsync counter 1 circuit 2 lines OSD function 1 circuit 1 circuit 2 lines OSD function 1 circuit 2 lines Multi-master I <sup>2</sup> Cbus interface (Note 1) 3 circuits 4 lines DMAC 2 channels (trigger: 29 sources) Watchdog timer 15 bits x 1 (with prescaler) Interrupt 31 internal and 5 external sources, 4 software sources, 7 levels Clock generation circuit 3 circuits Nain clock Sub-clock OSD clock Flash memory Program/erase voltage 3.15 to 3.45V Flash memory I/O I/O Withstand voltage 3.15 to 3.45V Voltander Submet 100 times Power consumption 500mW I/O I/O Withstand voltage 3.3V Characteristics Output current 5mA Memory expansion Available (to 4M bytes) Operating ambient temperature -20 to 70°C Device configuration Corcuit Clock and the source of the sou |                              |                                      | 75                                                 |  |  |
| TB5         Serial I/O       UART0, UART1, UART2       (UART, clock sync. serial I/O, IEBus (Note 2)) x 3         A/D converter       8 bits x 13 channels         Data slicer       2 circuits         Hsync counter       1 circuit 2 lines         OSD function       1 circuit 2 lines         Multi-master I²Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         Main clock       Sub-clock         • OSD clock       (These circuits contain a built-in feedback resistor and external ceramic/quartz oscillator)         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Multifunction                | TA0, TA1, TA2, TA3, TA4              | 16 bits output x 5 channels                        |  |  |
| A/D converter       8 bits x 13 channels         Data slicer       2 circuits         Hsync counter       1 circuit 2 lines         OSD function       1 circuit 4 lines         Multi-master I²Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       (These circuits contain a built-in feedback resistor and external ceramic/quartz oscillator)         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.3V         VO       I/O withstand voltage       3.3V         V/O       I/O withstand voltage       3.3V         Characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | timer                        |                                      | 16 bits input x 6 channels                         |  |  |
| Data slicer       2 circuits         Hsync counter       1 circuit         OSD function       1 circuit         Multi-master I <sup>2</sup> Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       (These circuits contain a built-in feedback eosD clock)         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Serial I/O                   | UART0, UART1, UART2                  | (UART, clock sync. serial I/O, IEBus (Note 2)) x 3 |  |  |
| Hsync counter       1 circuit 2 lines         OSD function       1 circuit         Multi-master I²Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       (These circuits contain a built-in feedback         • OSD clock       15 to 3.45V         Flash memory       Program/erase voltage         Power consumption       500mW         I/O       I/O withstand voltage         Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | A/D converter                |                                      | 8 bits x 13 channels                               |  |  |
| OSD function       1 circuit         Multi-master I²Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       (These circuits contain a built-in feedback resistor and external ceramic/quartz oscillator)         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         Characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Data slicer                  |                                      | 2 circuits                                         |  |  |
| Multi-master I <sup>2</sup> Cbus interface (Note 1)       3 circuits 4 lines         DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       (These circuits contain a built-in feedback resistor and external ceramic/quartz oscillator)         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                              | r                                    | 1 circuit 2 lines                                  |  |  |
| DMAC       2 channels (trigger: 29 sources)         Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • OSD clock       (These circuits contain a built-in feedback resistor and external ceramic/quartz oscillator)         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage         0utput current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                              |                                      | 1 circuit                                          |  |  |
| Watchdog timer       15 bits x 1 (with prescaler)         Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         • Main clock       • Sub-clock         • Sub-clock       • OSD clock         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage         Subal clock       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Multi-master I               | <sup>2</sup> Cbus interface (Note 1) | 3 circuits 4 lines                                 |  |  |
| Interrupt       31 internal and 5 external sources, 4 software sources, 7 levels         Clock generation circuit       3 circuits         Main clock       • Main clock         • Sub-clock       • OSD clock         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage         Gutput current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DMAC                         |                                      |                                                    |  |  |
| Clock generation circuit       3 circuits         • Main clock       • Main clock         • Sub-clock       • OSD clock         Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                            | er                                   |                                                    |  |  |
| • Main clock<br>• Sub-clock<br>• OSD clock(These circuits contain a built-in feedback<br>resistor and external ceramic/quartz oscillator)Power supply voltage3.15 to 3.45VFlash memory<br>Program/erase voltage3.15 to 3.45VNumber of program/erase100 timesPower consumption500mWI/O<br>characteristicsI/O withstand voltage<br>Output currentMemory expansionAvailable (to 4M bytes)Operating ambient temperature-20 to 70°CDevice configurationCMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                              |                                      |                                                    |  |  |
| • Sub-clock<br>• OSD clock(These circuits contain a built-in feedback<br>resistor and external ceramic/quartz oscillator)Power supply voltage3.15 to 3.45VFlash memoryProgram/erase voltage3.15 to 3.45VNumber of program/erase100 timesPower consumption500mWI/OI/O withstand voltage3.3VcharacteristicsOutput current5mAMemory expansionAvailable (to 4M bytes)Operating ambient temperature-20 to 70°CDevice configurationCMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Clock generat                | tion circuit                         | 3 circuits                                         |  |  |
| Power supply voltage• OSD clockresistor and external ceramic/quartz oscillator)Power supply voltage3.15 to 3.45VFlash memoryProgram/erase voltage3.15 to 3.45VNumber of program/erase100 timesPower consumption500mWI/OI/O withstand voltage3.3VcharacteristicsOutput current5mAMemory expansionAvailable (to 4M bytes)Operating ambient temperature-20 to 70°CDevice configurationCMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                              |                                      |                                                    |  |  |
| Power supply voltage       3.15 to 3.45V         Flash memory       Program/erase voltage       3.15 to 3.45V         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                              |                                      |                                                    |  |  |
| Flash memory       Program/erase voltage       3.15 to 3.45V         Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                              |                                      |                                                    |  |  |
| Number of program/erase       100 times         Power consumption       500mW         I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              | -                                    |                                                    |  |  |
| Power consumption     500mW       I/O     I/O withstand voltage     3.3V       characteristics     Output current     5mA       Memory expansion     Available (to 4M bytes)       Operating ambient temperature     -20 to 70°C       Device configuration     CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Flash memory                 |                                      |                                                    |  |  |
| I/O       I/O withstand voltage       3.3V         characteristics       Output current       5mA         Memory expansion       Available (to 4M bytes)         Operating ambient temperature       -20 to 70°C         Device configuration       CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                              | 1 9                                  |                                                    |  |  |
| characteristicsOutput current5mAMemory expansionAvailable (to 4M bytes)Operating ambient temperature-20 to 70°CDevice configurationCMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                              |                                      | 500mW                                              |  |  |
| Memory expansionAvailable (to 4M bytes)Operating ambient temperature-20 to 70°CDevice configurationCMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                              |                                      |                                                    |  |  |
| Operating ambient temperature-20 to 70°CDevice configurationCMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                              | •                                    |                                                    |  |  |
| Device configuration CMOS high performance silicon gate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                              |                                      |                                                    |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                              | •                                    |                                                    |  |  |
| Package 116-pin plastic mold QFP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | •                            | uration                              |                                                    |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Package                      |                                      | 116-pin plastic mold QFP                           |  |  |

Notes:

1. I<sup>2</sup>C bus is a registered trademark of Koninklijke Philips Electronics N. V.

2. IEBus is a trademark of NEC Electronics Corporation.

When you use option function, please specify that.



# **Block Diagram**

Figure 1.1 is a block diagram of the M306V8FJFP.



Figure 1.1. Block Diagram



# Product List

Product list is show in Table 1.2 type No., memory size and package type are show in Figure 1.2.

## Table 1.2. Product List

| Type No.   | ROM capacity | RAM capacity | Package type | Remarks              |
|------------|--------------|--------------|--------------|----------------------|
| M306V8FJFP | 512K bytes   | 16K bytes    | 116P6A-A     | Flash memory version |



Figure 1.2. Type No., Memory Size, and Package



# **Pin Configuration**

Figures 1.3 show the pin configuration.



Figure 1.3. Pin Configuration (Top View)

# **Pin Description**

#### Table 1.3. Pin Description (1)

| Pin name                                               | Signal name                                | I/O type         | Power supply | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------------------|--------------------------------------------|------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCC1, VCC2,<br>VCC3, VSS                               | Power supply input                         |                  |              | Apply 3.3 V to the VCc1, VCc2 and VCc3 pins and 0 V to the Vsspin. (Note 1) Insert a bypass capacitor between power supply and GND. (Note 2)                                                                                                                                                                                                                                                                                                                            |
| CNVss1,<br>CNVss2                                      | CNVSS1/<br>CNVSS2                          | Input            | Vcc          | CNVss1 pin switches between processor modes. Connect this pin<br>to Vss pin when after a reset you want to start operation in single-<br>chip mode (memory expansion mode) or the Vcc1 pin when<br>starting operation in microprocessor mode. Always connect<br>CNVss2 pin to Vss.                                                                                                                                                                                      |
| RESET                                                  | Reset input                                | Input            | Vcc          | "L" on this input resets the microcomputer.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Xin<br>Xout                                            | Clock input<br>Clock output                | Input<br>Output  | Vcc          | These pins are provided for the main clock generating circuit input/<br>output. Connect a ceramic resonator or crystal between the XIN<br>and the XOUT pins. To use an externally derived clock, input it to<br>the XIN pin and leave the XOUT pin open.                                                                                                                                                                                                                |
| BYTE                                                   | External data<br>bus width<br>select input | Input            | Vcc          | This pin selects the width of an external data bus. A 16-bit width is selected when this input is "L"; an 8-bit width is selected when this input is "H". This input must be fixed to either "H" or "L". Connect this pin to the Vss pin when operating in single-chip mode.                                                                                                                                                                                            |
| P00 to P07                                             | I/O port P0                                | I/O              | Vcc          | This is an 8-bit CMOS I/O port. This port has an I/O select direction register, allowing each pin in that port to be directed for input or output individually. If any port is set for input, selection can be made for it in a program whether or not to have a pull-up resistor in 4 bit units. This selection is unavailable in memory extension and microprocessor modes. This port can function as input pins for the A/D converter when so selected in a program. |
| Do to D7                                               |                                            | I/O              | -            | When set as a separate bus, these pins input and output data (D0 $-D7$ ).                                                                                                                                                                                                                                                                                                                                                                                               |
| P10 to P17                                             | I/O port P1                                | I/O              | Vcc          | This is an 8-bit I/O port equivalent to P0. P15 also function as $\overline{INT}$ interrupt input pins as selected by a program.                                                                                                                                                                                                                                                                                                                                        |
| D8 to D15                                              |                                            | I/O              |              | When set as a separate bus, these pins input and output data (D8 $-\text{D15}).$                                                                                                                                                                                                                                                                                                                                                                                        |
| P20 to P27                                             | I/O port P2                                | I/O              | Vcc          | This is an 8-bit I/O port equivalent to P0. This port can function as input pins for the A/D converter when so selected in a program.                                                                                                                                                                                                                                                                                                                                   |
| Ao to A7                                               |                                            | Output           |              | These pins output 8 low-order address bits (Ao to A7).                                                                                                                                                                                                                                                                                                                                                                                                                  |
| A0/D0 to<br>A7/D7                                      |                                            | I/O              |              | If the external bus is set as an 8-bit wide multiplexed bus, these<br>pins input and output data (Do to D7) and output 8 low-order<br>address bits (A0 to A7) separated in time by multiplexing.                                                                                                                                                                                                                                                                        |
| A0<br>A1/D0 to<br>A7/D6                                | -                                          | Output<br>I/O    | -            | If the external bus is set as a 16-bit wide multiplexed bus, these<br>pins input and output data (Do to D6) and output address (A1 to A7)<br>separated in time by multiplexing. They also output address (A 0).                                                                                                                                                                                                                                                         |
| P30 to P37                                             | I/O port P3                                | I/O              | Vcc          | This is an 8-bit I/O port equivalent to P0.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| A8 to A15                                              |                                            | Output           |              | These pins output 8 middle-order address bits (A8 to A15).                                                                                                                                                                                                                                                                                                                                                                                                              |
| A8/D7,<br>A9 to A15                                    |                                            | I/O<br>Output    |              | If the external bus is set as a 16-bit wide multiplexed bus, these<br>pins input and output data (D7) and output address (A8)<br>separated in time by multiplexing. They also output address (A 9<br>to A15).                                                                                                                                                                                                                                                           |
| P40 to P47                                             | I/O port P4                                | I/O              | Vcc          | This is an 8-bit I/O port equivalent to P0.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| $\frac{A_{16}}{CS_0} \text{ to } \frac{A_{19,}}{CS_3}$ |                                            | Output<br>Output |              | These pins output A16 to A19 and CS0 to CS3 signals. A16 to A19 are 4 high- order address bits. CS0 to CS3 are chip select signals used to specify an access space.                                                                                                                                                                                                                                                                                                     |

- Notes 1: In this manual, hereafter, VCC refers to VCC1 unless otherwise noted.
  - 2: Insert capacitors between each power supply pin and GND to prevent errors or latch-up by noise.

Also, use thick and shortest possible wiring to connect capacitors.



C1 ≧0.1∝F, C2 ≧0.1∝F, C3 ≧0.1∝F (reference value)



# Table 1.4. Pin Description (2)

| Pin name                                                                                                       | Signal name                                       | I/O type                                                         | Power supply | unction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P50 to P57                                                                                                     | I/O port P5                                       | I/O                                                              | Vcc          | This is an 8-bit I/O port equivalent to P0. In single-chip mode, P57 in this port outputs a divide-by-8 or divide-by-32 clock of XIN or a clock of the same frequency as XCIN as selected by program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| WRL / WR,<br>WRH / BHE,<br>RD,<br>BCLK,<br>HLDA,<br>HOLD,<br>ALE,<br>RDY                                       |                                                   | Output<br>Output<br>Output<br>Output<br>Input<br>Output<br>Input |              | Output WRL/WRH, (BHE/WR), RD, BCLK, HLDA, and ALE signals.<br>WRL/WRH and BHE/WR are switch able in a program. Note that<br>WRL and WRH are always used as a pair, so as WR and BHE.<br>WRL, WRH, and RD selected<br>If the external data bus is 16 bits wide, data are written to even<br>addresses when the WRL signal is low, and written to odd<br>addresses when the WRH signal is low. Data are read out when the<br>RD signal is low.<br>WR, BHE, and RD selected<br>Data are written when the WR signal is low, or read out when the<br>RD signal is low. Odd addresses are accessed when the BHE<br>signal is low. Use this mode when the external data bus is 8 bits<br>wide.<br>The microcomputer goes to a hold state when input to the HOLD<br>pin is held low. While in the hold state, HLDA outputs a low<br>level. ALE is used to latch the address. While the input level of the<br>RDY pin is low, the bus of the microcomputer goes to a wait state. |
| P60 to P67                                                                                                     | I/O port P6                                       | I/O                                                              | Vcc          | This is an 8-bit I/O port equivalent to P0. Pins in this port also function as UART0, UART1 and multi-master I <sup>2</sup> C bus I/O pins as selected by program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P70 to P77                                                                                                     | I/O port P7                                       | I/O                                                              | Vcc          | This is an 8-bit I/O port equivalent to P0. (However, P70 and P71 are the pins of N-channel opendrain output) This port can function as I/O pins for timers A0 to A3 and B5 by selecting in a program. And, UART2, $I^2C$ bus I/O pin, P75 and P77 can also function as input pin for Hsync conter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| P82, P84,<br>P86,<br>P87,                                                                                      | I/O port P8                                       | I/O                                                              | Vcc          | They are I/O ports with the same functions as P0. When so selected in a program, they can function as I/O pins for INT interrupt, Vsync input pins and the sub clock oscillator circuit. In that case, connect a crystal resonator between P86 (XCOUT pin) and P87 (XCIN pin).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| P90, P91                                                                                                       | I/O port P9                                       | I/O                                                              | Vcc          | This is an 8-bit I/O port equivalent to P0. Pins in this port also function as timer B0 and B1 input pins as selected by program.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| P103 to<br>P107                                                                                                | I/O port P10                                      | I/O                                                              | Vcc          | This is an I/O port equivalent to P0. Pins in this port also function as A/D converter input pins and the capacitor connection pin for analog RGB operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| SCL4 to 6,<br>SDA4 to 6                                                                                        | Multi-master<br>I <sup>2</sup> C-bus<br>interface | I/O                                                              |              | These are exclusive pins for multi-master I <sup>2</sup> C-bus interface (N-<br>channel open drain output.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Hsync                                                                                                          | Hsync input                                       | Input                                                            | Vcc          | OSD function Hsync input pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| R/DIGR0,<br>B/DIGB0,<br>G/DIGG0,<br>OUT1,<br>OUT2,<br>DIGR1,<br>DIGB1,<br>DIGG1,<br>DIGG2,<br>DIGG2,<br>OSCOUT | OSD<br>function<br>output pin                     | Output                                                           | Vcc          | These are exclusive pins for OSD functions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CVin1,<br>VHOLD1,<br>HLF1,<br>CVin2,<br>VHOLD2,<br>HLF2                                                        | Data slicer<br>function I/O<br>pin                | I/O                                                              | Vcc          | These are exclusive pins for data slicer function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| OSC1/<br>OSDHLF,<br>OSC2                                                                                       | Oscillation<br>pin for OSD<br>function            | I/O                                                              | Vcc          | These are oscillation pins for OSD function.<br>Using the same pins as external interrupt and Vsync input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



#### Memory

Figure 1.4 is a memory map of the M306V8FJFP. The address space extends the 1M bytes from address 0000016 to FFFF16.

The internal ROM is allocated in a lower address direction beginning with address FFFFF16. For example, a 64 Kbytes internal ROM is allocated to the addresses from F000016 to FFFF16.

The fixed interrupt vector table is allocated to the addresses from FFFDC16 to FFFFF16. Therefore, store the start address of each interrupt routine here.

The internal RAM is allocated in an upper address direction beginning with address 0040016. For example, a 10 Kbytes internal RAM is allocated to the addresses from 0040016 to 02BFF16. In addition to storing data, the internal RAM also stores the stack used when calling subroutines and when interrupts are generated.

The SRF is allocated to the addresses from 0000016 to 003FF16. Peripheral function control registers are located here. Of the SFR, any area which has no functions allocated is reserved for future use and cannot be used by users.

The special page vector table is allocated to the addresses from FFE0016 to FFFDB16. This vector is used by the JMPS or JSRS instruction. For details, refer to the "M16C/60 and M16C/20 Series Software Manual." In memory expansion and microprocessor modes, some areas are reserved for future use and cannot be used by users.



Figure 1.4. Memory Map

# **Central Processing Unit (CPU)**

Figure 2.1 shows the CPU registers. The CPU has 13 registers. Of these, R0, R1, R2, R3, A0, A1 and FB comprise a register bank. There are two register banks.



Figure 2.1. CPU registers

# (1) Data Registers (R0, R1, R2 and R3)

The R0 register consists of 16 bits, and is used mainly for transfers and arithmetic/logic operations. R1 to R3 are the same as R0.

The R0 register can be separated between high (R0H) and low (R0L) for use as two 8-bit data registers. R1H and R1L are the same as R0H and R0L. Conversely, R2 and R0 can be combined for use as a 32-bit data register (R2R0). R3R1 is the same as R2R0.

# (2) Address Registers (A0 and A1)

The register A0 consists of 16 bits, and is used for address register indirect addressing and address register relative addressing. They also are used for transfers and logic/logic operations. A1 is the same as A0.

In some instructions, registers A1 and A0 can be combined for use as a 32-bit address register (A1A0).

# (3) Frame Base Register (FB)

FB is configured with 16 bits, and is used for FB relative addressing.

#### (4) Interrupt Table Register (INTB)

INTB is configured with 20 bits, indicating the start address of an interrupt vector table.

## (5) Program Counter (PC)

PC is configured with 20 bits, indicating the address of an instruction to be executed.

#### (6) User Stack Pointer (USP) and Interrupt Stack Pointer (ISP)

Stack pointer (SP) comes in two types: USP and ISP, each configured with 16 bits. Your desired type of stack pointer (USP or ISP) can be selected by the U flag of FLG.

#### (7) Static Base Register (SB)

SB is configured with 16 bits, and is used for SB relative addressing.

## (8) Flag Register (FLG)

FLG consists of 11 bits, indicating the CPU status.

• Carry Flag (C Flag)

This flag retains a carry, borrow, or shift-out bit that has occurred in the arithmetic/logic unit.

• Debug Flag (D Flag)

The D flag is used exclusively for debugging purpose. During normal use, it must be set to "0".

• Zero Flag (Z Flag)

This flag is set to "1" when an arithmetic operation resulted in 0; otherwise, it is "0".

Sign Flag (S Flag)

This flag is set to "1" when an arithmetic operation resulted in a negative value; otherwise, it is "0".

#### • Register Bank Select Flag (B Flag)

Register bank 0 is selected when this flag is "0"; register bank 1 is selected when this flag is "1".

#### • Overflow Flag (O Flag)

This flag is set to "1" when the operation resulted in an overflow; otherwise, it is "0".

• Interrupt Enable Flag (I Flag)

This flag enables a maskable interrupt.

Maskable interrupts are disabled when the I flag is "0", and are enabled when the I flag is "1". The I flag is cleared to "0" when the interrupt request is accepted.

#### • Stack Pointer Select Flag (U Flag)

ISP is selected when the U flag is "0"; USP is selected when the U flag is "1".

The U flag is cleared to "0" when a hardware interrupt request is accepted or an INT instruction for software interrupt Nos. 0 to 31 is executed.

#### • Processor Interrupt Priority Level (IPL)

IPL is configured with three bits, for specification of up to eight processor interrupt priority levels from level 0 to level 7.

If a requested interrupt has priority greater than IPL, the interrupt is enabled.

#### Reserved Area

When write to this bit, write "0". When read, its content is indeterminate.



#### SFR

| Address          | Register                                                        | Symbol     | After reset                             |
|------------------|-----------------------------------------------------------------|------------|-----------------------------------------|
| 000016           |                                                                 |            |                                         |
| 000116           |                                                                 |            |                                         |
| 000216           |                                                                 |            |                                         |
| 000316           |                                                                 |            |                                         |
| 000416           | Processor mode register 0 (N                                    | ote 2) PM0 | 000000002(CNVss1 pin is "L"             |
| 0005.4           | Broosser mode register 1                                        | PM1        | 000000112(CNVss1 pin is "H")            |
| 000516           | Processor mode register 1<br>System clock control register 0    | CM0        | 000010002<br>010010002                  |
| 000616           |                                                                 | CM0<br>CM1 |                                         |
| 000716<br>000816 | System clock control register 1<br>Chip select control register | CSR        | 001000002<br>000000012                  |
| 000816           | Address match interrupt enable register                         | AIER       | XXXXXX002                               |
| 000916<br>000A16 | Protect register                                                | PRCR       | XX0000002                               |
| 000A16           | Data bank register                                              | DBR        | 0016                                    |
| 000C16           | System clock control register 2                                 | CM2        | 0000X0002                               |
| 000D16           |                                                                 | CIVIZ      | 000070002                               |
| 000E16           | Watchdog timer start register                                   | WDTS       | ??16                                    |
| 000E16           | Watchdog timer start register                                   | WDIS       | 00?????2                                |
| 001016           | Address match interrupt register 0                              | RMAD0      | 0016                                    |
| 001018           | Address match interrupt register o                              | RIVIADU    | 0018                                    |
| 001118           |                                                                 |            | X016                                    |
| 001216           |                                                                 |            | N010                                    |
| 001316           | Address match interrupt register 1                              | RMAD1      | 0016                                    |
| 001416           | Autress match interrupt register 1                              | RIVIAUT    | 0016                                    |
| 001516           |                                                                 |            | X016                                    |
| 001716           |                                                                 |            | NI0                                     |
| 001816           |                                                                 |            |                                         |
| 001916           | Reserved register                                               | RSVREG0019 | 000010002                               |
| 001A16           | Reserved register                                               | RSVREG001A |                                         |
| 001B16           | Chip select expansion control register 2                        | CSE        | 0016                                    |
| 001C16           | Reserved register                                               | RSVREG001C |                                         |
| 001D16           |                                                                 |            |                                         |
| 001E16           | Reserved register                                               | RSVREG001E | XXX000002                               |
| 001E16           | Reserved register                                               | RSVREG001F |                                         |
| 002016           | DMA0 source pointer                                             | SAR0       | ??16                                    |
| 002116           |                                                                 | 0, 110     | ??16                                    |
| 002216           |                                                                 |            | X?16                                    |
| 002316           |                                                                 |            | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| 002416           | DMA0 destination pointer                                        | DAR0       | ??16                                    |
| 002516           |                                                                 | 27410      | ??16                                    |
| 002616           |                                                                 |            | X?16                                    |
| 002716           |                                                                 |            | 7.10                                    |
| 002816           | DMA0 transfer counter                                           | TCR0       | ??16                                    |
| 002916           |                                                                 |            | ??16                                    |
| 002A16           |                                                                 |            |                                         |
| 002B16           |                                                                 |            |                                         |
| 002C16           | DMA0 control register                                           | DM0CON     | 00000?002                               |
| 002D16           | ·····                                                           |            |                                         |
| 002E16           |                                                                 |            |                                         |
| 002F16           |                                                                 |            |                                         |
| 003016           | DMA1 source pointer                                             | SAR1       | ??16                                    |
| 003116           |                                                                 | SARI       | ??16                                    |
| 003216           |                                                                 |            | X?16                                    |
| 003316           |                                                                 |            |                                         |
| 003416           | DMA1 destination pointer                                        | DAR1       | ??16                                    |
| 003516           |                                                                 |            | ??16                                    |
| 003616           |                                                                 |            | X?16                                    |
| 003716           |                                                                 |            |                                         |
| 003816           | DMA1 transfer counter                                           | TCR1       | ??16                                    |
| 003916           |                                                                 |            | ??16                                    |
| 003A16           |                                                                 |            | ::10                                    |
| 003B16           |                                                                 |            |                                         |
| 003C16           | DMA1 control register                                           | DM1CON     | 00000?002                               |
|                  |                                                                 | Bintoon    | 00000:002                               |
| 003D16           |                                                                 |            |                                         |
| 003D16<br>003E16 |                                                                 |            |                                         |

Note 1: The blank areas are reserved and cannot be accessed by users. Note 2: The PM00 and PM01 bits do not change at software reset, watchdog timer reset and oscillation stop detection reset.

X : Nothing is mapped to this bit ? : This bit is indeterminate.



| Address          | Register                                                                | Symbol          | After reset            |
|------------------|-------------------------------------------------------------------------|-----------------|------------------------|
| 004016           |                                                                         |                 |                        |
| 004116           |                                                                         |                 |                        |
| 004216           |                                                                         |                 |                        |
| 004316           |                                                                         |                 |                        |
| 004416           | INT3 interrupt control register                                         | INT3IC          | XX00?0002              |
| 004516           | Timer B5 interrupt control register                                     | TB5IC<br>TB4IC  | XXXX?0002<br>XXXX?0002 |
| 004616           | Timer B4 interrupt control register                                     |                 |                        |
| 004716<br>004816 | Timer B3 interrupt control register Slicer 1 interrupt control register | TB3IC<br>DSC1IC | XXXX?0002<br>XX00?0002 |
| 004816           | Slicer 2 interrupt control register                                     | DSC1IC          | XX00?0002<br>XX00?0002 |
| 004316<br>004A16 | Bus collision detection interrupt control register                      | BCNIC           | XXXX?0002              |
| 004B16           | DMA0 interrupt control register                                         | DM0IC           | XXXX?0002              |
| 004C16           | DMA1 interrupt control register                                         | DMIIC           | XXXX?0002              |
| 004D16           | Key input interrupt control register                                    | KUPIC           | XXXX?0002              |
| 004E16           | A/D conversion interrupt control register                               | ADIC            | XXXX?0002              |
| 004F16           | UART2 transmit interrupt control register                               | S2TIC           | XXXX?0002              |
| 005016           | UART2 receive interrupt control register                                | S2RIC           | XXXX?0002              |
| 005116           | UART0 transmit interrupt control register                               | SOTIC           | XXXX?0002              |
| 005216           | UART0 receive interrupt control register                                | SORIC           | XXXX?0002              |
| 005316           | UART1 transmit interrupt control register                               | S1TIC           | XXXX?0002              |
| 005416           | UART1 receive interrupt control register                                | S1RIC           | XXXX?0002              |
| 005516           | Timer A0 interrupt control register                                     | TAOIC           | XXXX?0002              |
| 005616           | Timer A1 interrupt control register                                     | TA1IC           | XXXX?0002              |
| 005716           | Timer A2 interrupt control register Timer A3 interrupt control register | TA2IC<br>TA3IC  | XXXX?0002<br>XXXX?0002 |
| 005816           | Timer A3 Interrupt control register                                     | TA3IC<br>TA4IC  | XXXX?0002<br>XXXX?0002 |
| 005916<br>005A16 | Timer B0 interrupt control register                                     | TB0IC           | XXXX?0002              |
| 005B16           | Timer B1 interrupt control register                                     | TB1IC           | XXXX?0002              |
| 005C16           | Timer B2 interrupt control register                                     | TB2IC           | XXXX?0002              |
| 005D16           | INTO interrupt control register                                         | INTOIC          | XX00?0002              |
| 005E16           | INT1 interrupt control register                                         | INT1IC          | XX00?0002              |
| 005F16           | INT2 interrupt control register                                         | INT2IC          | XX00?0002              |
| 006016           |                                                                         |                 | 70,000,0002            |
| 006116           |                                                                         |                 |                        |
| 006216           |                                                                         |                 |                        |
| 006316           |                                                                         |                 |                        |
| 006416           |                                                                         |                 |                        |
| 006516           |                                                                         |                 |                        |
| 006616           |                                                                         |                 |                        |
| 006716           |                                                                         |                 |                        |
| 006816           |                                                                         |                 |                        |
| 006916<br>006A16 |                                                                         |                 |                        |
| 006A16           |                                                                         |                 |                        |
| 006D16           |                                                                         |                 |                        |
| 006D16           |                                                                         |                 |                        |
| 006E16           |                                                                         |                 |                        |
| 006F16           |                                                                         |                 |                        |
| 007016           |                                                                         |                 |                        |
| 007116           |                                                                         |                 |                        |
| 007216           |                                                                         |                 |                        |
| 007316           |                                                                         |                 |                        |
| 007416           |                                                                         |                 |                        |
| 007516           |                                                                         |                 |                        |
| 007616           |                                                                         |                 |                        |
| 007716           |                                                                         |                 |                        |
| 007816           |                                                                         |                 |                        |
| 007916           |                                                                         |                 |                        |
| 007A16           |                                                                         |                 |                        |
| 007B16<br>007C16 |                                                                         |                 |                        |
| 007C16           |                                                                         |                 |                        |
|                  |                                                                         |                 |                        |
| 007E16           |                                                                         | 1               |                        |

X : Nothing is mapped to this bit ? : This bit is indeterminate.



| Address          | Register                                                     |        | Symbol | After reset |
|------------------|--------------------------------------------------------------|--------|--------|-------------|
| 008016           | ·····                                                        |        | - ,    |             |
| 008116           |                                                              |        |        |             |
| 008216           |                                                              |        |        |             |
| 008316           |                                                              |        |        |             |
| 008416           |                                                              |        |        |             |
| 008516           |                                                              |        |        |             |
| 008616           |                                                              |        |        |             |
|                  |                                                              |        |        |             |
| ≈                |                                                              |        |        | ≈           |
| 01B016           |                                                              |        |        |             |
| 01B116           |                                                              |        |        |             |
| 01B216           |                                                              |        |        |             |
| 01B316           |                                                              |        |        |             |
| 01B416           |                                                              | ote 2) | FIDR   | XXXXXX002   |
| 01B516           | Flash memory control register 1 (No                          | ote 2) | FMR1   | 0?00??0?2   |
| 01B616           | Flack memory control as within 0                             |        | EMDO   | 220000046   |
| 01B716           |                                                              | ote 2) | FMR0   | ??0000012   |
| 01B816           | Address match interrupt register 2                           |        | RMAD2  | 0016        |
| 01B916           |                                                              |        |        | 0016        |
| 01BA16           | A 11                                                         |        |        | X016        |
| 01BB16           | Address match interrupt enable register 2                    |        | AIER2  | XXXXXX002   |
| 01BC16           | Address match interrupt register 3                           |        | RMAD3  | 0016        |
| 01BD16           |                                                              |        |        | 0016        |
| 01BE16           |                                                              |        |        | X016        |
| 01BF16           |                                                              |        |        |             |
| 01C016           |                                                              |        |        |             |
| 01C116<br>01C216 |                                                              |        |        |             |
| 010216           |                                                              |        |        |             |
| I                |                                                              |        |        | I           |
| ≈                |                                                              |        |        | *           |
| 01E016           |                                                              |        |        |             |
| 01E018           |                                                              |        |        |             |
| 01E216           |                                                              |        |        |             |
| 01E316           |                                                              |        |        |             |
| 01E416           |                                                              |        |        |             |
| 01E516           |                                                              |        |        |             |
| 01E616           |                                                              |        |        |             |
| 01E716           |                                                              |        |        |             |
| 01E816           |                                                              |        |        |             |
| 01E916           |                                                              |        |        |             |
| 01EA16           |                                                              |        |        |             |
| 01EB16           |                                                              |        |        |             |
| 01EC16           |                                                              |        |        |             |
| 01ED16           |                                                              |        |        |             |
| 01EE16           |                                                              |        |        |             |
| 01EF16           |                                                              |        |        |             |
| 01F016           |                                                              |        |        |             |
| 01F116           |                                                              |        |        |             |
| 01F216           |                                                              |        |        |             |
| 01F316           |                                                              |        |        |             |
| 01F416           |                                                              |        |        |             |
| 01F516           |                                                              |        |        |             |
| 01F616           |                                                              |        |        |             |
| 01F716           |                                                              |        |        |             |
| 01F816           |                                                              |        |        |             |
| 01F916           |                                                              |        |        |             |
| 01FA16           |                                                              |        |        |             |
| 01FB16           |                                                              |        |        |             |
| 01FC16           |                                                              |        |        |             |
| 01FD16           |                                                              |        |        |             |
| 01FE16           |                                                              |        |        |             |
| 01FF16           |                                                              |        |        |             |
| Note 1: T        | he blank areas are reserved and cannot be accessed by users. |        |        |             |

Note 1: The blank areas are reserved and cannot be accessed by users. Note 2: This register is included in the flash memory version.

X : Nothing is mapped to this bit ? : This bit is indeterminate.

| Address                                  | Register                       | Symbol       | After reset  |
|------------------------------------------|--------------------------------|--------------|--------------|
| 020016                                   | 3                              |              |              |
| 020116                                   | Sprite OSD control register    | SC           | XXX000002    |
| 020216                                   | OSD control register 1         | OC1          | 0016         |
| 020316                                   | OSD control register 2         | OC2          | 0016         |
| 020416                                   | Horizontal position register   | HP           | 0016         |
| 020516                                   | Clock control register 1       | CS           | 0016         |
| 020616                                   | I/O polarity control register  | PC           | 10000002     |
| 020716                                   | OSD control register 3         | OC3          | 0016         |
| 020816<br>020916                         | Raster color register          | RSC          | 0016<br>0016 |
| 020A16                                   | OSD reserved register 5        | OR5          | 0016         |
| 020B16                                   | Clock control register 2       | CG           | 0016         |
| 020C <sub>16</sub><br>020D <sub>16</sub> | Top border control register    | TBR          | ??16         |
| 020E16<br>020F16                         | Bottom border control register | BBR          | ??16         |
| 021016                                   | Block control register 1       | BC1          | ??16         |
| 021116                                   | Block control register 2       | BC2          | ??16         |
| 021216                                   | Block control register 3       | BC3          | ??16         |
| 021316                                   | Block control register 4       | BC4          | ??16         |
| 021416                                   | Block control register 5       | BC5          | ??16         |
| 021516                                   | Block control register 6       | BC6          | ??16         |
| 021616                                   | Block control register 7       | BC7          | ??16         |
| 021716                                   | Block control register 8       | BC8          | ??16         |
| 021816                                   | Block control register 9       | BC9          | ??16         |
| 021016                                   | Block control register 10      | BC10         | ??16         |
| 021316<br>021A16                         | Block control register 11      | BC11         | ??16         |
| 021A16                                   | Block control register 12      | BC12         | ??16         |
| 021D16                                   | Block control register 13      | BC12         | ??16         |
| 021016<br>021D16                         | Block control register 14      | BC13<br>BC14 | ??16         |
| 021D16                                   | Block control register 15      | BC14<br>BC15 | ??16         |
| 021E16                                   | Block control register 16      | BC15<br>BC16 | ??16         |
| 021F16                                   |                                |              | ??16         |
| 022116                                   | Vertical position register 1   | VP1          | ??16         |
| 0222 <sub>16</sub><br>0223 <sub>16</sub> | Vertical position register 2   | VP2          | ??16<br>??16 |
| 0224 <sub>16</sub><br>0225 <sub>16</sub> | Vertical position register 3   | VP3          | ??16<br>??16 |
| 0226 <sub>16</sub><br>0227 <sub>16</sub> | Vertical position register 4   | VP4          | ??16<br>??16 |
| 0228 <sub>16</sub><br>0229 <sub>16</sub> | Vertical position register 5   | VP5          | ??16<br>??16 |
| 022A16                                   | Vortical position register 6   |              | ??16         |
| 022B16                                   | Vertical position register 6   | VP6          | ??16         |
| 022C16<br>022D16                         | Vertical position register 7   | VP7          | ??16<br>??16 |
| 022E <sub>16</sub><br>022F <sub>16</sub> | Vertical position register 8   | VP8          | ??16<br>??16 |
| 023016<br>023116                         | Vertical position register 9   | VP9          | ??16<br>??16 |
| 023216<br>023316                         | Vertical position register 10  | VP10         | ??16<br>??16 |
| 0234 <sub>16</sub><br>0235 <sub>16</sub> | Vertical position register 11  | VP11         | ??16<br>??16 |
| 023616<br>023716                         | Vertical position register 12  | VP12         | ??16<br>??16 |
| 023816<br>023916                         | Vertical position register 13  | VP13         | ??16<br>??16 |
| 023A <sub>16</sub><br>023B <sub>16</sub> | Vertical position register 14  | VP14         | ??16<br>??16 |
| 023C16<br>023D16                         | Vertical position register 15  | VP15         | ??16<br>??16 |
| 023E <sub>16</sub><br>023F <sub>16</sub> | Vertical position register 16  | VP16         | ??16<br>??16 |

X : Nothing is mapped to this bit ? : This bit is indeterminate.

| Address                                                        | Register                                  | Symbol     | After reset           |
|----------------------------------------------------------------|-------------------------------------------|------------|-----------------------|
| 024016                                                         | Color palette register 1                  | CR1        | ??16                  |
| 024116                                                         |                                           |            | ??16                  |
| 024216<br>024316                                               | Color palette register 2                  | CR2        | ??16<br>??16          |
| 0244 <sub>16</sub><br>0245 <sub>16</sub>                       | Color palette register 3                  | CR3        | ??16<br>??16          |
| 0246 <sub>16</sub><br>0247 <sub>16</sub>                       | Color palette register 4                  | CR4        | ??16<br>??16          |
| 0248 <sub>16</sub><br>0249 <sub>16</sub>                       | Color palette register 5                  | CR5        | ??16<br>??16          |
| 024A <sub>16</sub><br>024B <sub>16</sub>                       | Color palette register 6                  | CR6        | ??16<br>??16          |
| 024C <sub>16</sub><br>024D <sub>16</sub>                       | Color palette register 7                  | CR7        | ??16<br>??16          |
| 024E16<br>024F16                                               | Color palette register 9                  | CR9        | ??16<br>??16          |
| 025016                                                         | Color palette register 10                 | CR10       | ??16                  |
| 0251 <sub>16</sub><br>0252 <sub>16</sub>                       | Color palette register 11                 | CR11       | ??16<br>??16<br>2240  |
| 0253 <sub>16</sub><br>0254 <sub>16</sub>                       | Color palette register 12                 | CR12       | ??16<br>??16          |
| 025516<br>025616                                               | Color palette register 13                 | CR13       | ??16<br>??16          |
| 0257 <sub>16</sub><br>0258 <sub>16</sub>                       | Color palette register 14                 | CR14       | ??16<br>??16          |
| 0259 <sub>16</sub><br>025A <sub>16</sub>                       | Color palette register 15                 | CR15       | ??16<br>??16          |
| 025B16<br>025C16                                               |                                           |            | ??16                  |
| 025D16                                                         | OSD reserved register 1                   | OR1        | 0016                  |
| 025E16                                                         | Peripheral clock selection register       | PCLKR      | 0316                  |
| 025F16                                                         | OSD control register 4                    | OC4        | XXXXXX002             |
| 026016                                                         | Data slicer 0 control register 1          | DSC01      | 0016                  |
| 026116                                                         | Data slicer 0 control register 2          | DSC02      | ?0?0??0?2             |
| 026216<br>026316                                               | Caption data register 01                  | CD01       | ????????<br>????????2 |
| 0264 <sub>16</sub><br>0265 <sub>16</sub>                       | Caption data register 02                  | CD02       | ???????2<br>???????2  |
| 026616                                                         | Caption position register 0               | CPS0       | 00?000002             |
| 026716                                                         | Slice standard voltage selection register | SBV0       | 0016                  |
| 026816                                                         | Data slicer 0 reserved register 1         | DR01       | 0016                  |
| 026916                                                         | Clock run-in detection register 0         | CRD0       | 0016                  |
| 026A16                                                         | Data clock position register 0            | DPS0       | X0000002              |
| 026B16                                                         | ID1 control register 0                    | IDC0       | 0016                  |
| 026C16                                                         | Standard clock detection register 0       | BCD0       | XX?????2              |
| 026D16                                                         | CRCC data register 0                      | CRC0       | XX0000002             |
| 026E16                                                         | Test reservation register 0               | IDT0       | 0016                  |
| 026E16                                                         | Reserved register                         | RSVREG026F | XXXXXXX02             |
| 0270 <sub>16</sub><br>0271 <sub>16</sub>                       | Left border control register              | LBR        | XXXXX0002<br>0016     |
| 027116<br>027216<br>027316                                     | Right border control register             | RBR        | 0016<br>XXXXX0002     |
| 027416                                                         | Sprite vertical position register 1       | VS1        | ??16<br>??16          |
| 0275 <sub>16</sub><br>0276 <sub>16</sub><br>0277 <sub>16</sub> | Sprite vertical position register 2       | VS2        | ??16<br>??16          |
| 027816                                                         | Sprite horizontal position register       | HS         | ??16                  |
| 0279 <sub>16</sub><br>027A <sub>16</sub>                       | OSD reserved register 4                   |            | XXXXX0002<br>X0000002 |
|                                                                | OSD reserved register 4                   | OR4<br>OR3 | 0016                  |
| 027B <sub>16</sub>                                             | OSD reserved register 3                   |            |                       |
| 027C16                                                         |                                           | OR2        | 0016                  |
| 027D16                                                         | Peripheral mode register                  | PM         | 000XXXX2              |
| 027E <sub>16</sub>                                             | HSYNC counter register                    | HC         | XXX00X002             |
| 027F16                                                         | HSYNC counter latch                       |            | ??16                  |

X : Nothing is mapped to this bit

? : This bit is indeterminate.

| Address                                  | Register                                 | Symbol  | After reset |
|------------------------------------------|------------------------------------------|---------|-------------|
| 028016                                   | Internal oscillation control register 1  | DIV0    | 0016        |
| 028016                                   | Internal oscillation control register 1  | DIV0    | 0016        |
| 028216                                   | Internal oscillation control register 3  | VCO     | 0016        |
| 028316                                   |                                          |         |             |
| 028416                                   |                                          |         |             |
| 028516                                   |                                          |         |             |
| 028616                                   |                                          |         |             |
| 028716                                   |                                          |         |             |
| 028816                                   |                                          |         |             |
| 028916                                   |                                          |         |             |
| 028A16                                   |                                          |         |             |
| 028B16                                   |                                          |         |             |
| 028C16                                   |                                          |         |             |
| 028D16                                   |                                          |         |             |
| 028E16                                   |                                          |         |             |
| 028F16                                   |                                          |         |             |
| 029016                                   |                                          |         |             |
| 029116                                   |                                          |         |             |
| 029216                                   |                                          |         |             |
| 029316                                   |                                          |         |             |
| 029416                                   |                                          |         |             |
| 029516                                   |                                          |         |             |
| 029616                                   |                                          |         |             |
| 029716                                   |                                          |         |             |
| 029816                                   |                                          |         |             |
| 029916                                   |                                          |         |             |
| 029A16                                   |                                          |         |             |
| 029B16                                   |                                          |         |             |
| 029C16                                   |                                          |         |             |
| 029D16                                   |                                          |         |             |
| 029E16                                   |                                          |         |             |
| 029F16                                   | Flack memory (LICED/OCD) shares register | ENOEL   | 00.10       |
| 02A016                                   | Flash memory (USER/OSD) change register  | FMSEL   | 0016        |
| 02A116                                   |                                          |         |             |
| 02A216                                   | Flash memory OSD1 control register 4     | EMOCA4  | VOVVVV000   |
| 02A316                                   | Flash memory OSDT control register 4     | FMOSA4  | X0XXXX002   |
| 02A4 <sub>16</sub><br>02A5 <sub>16</sub> | Flash memory OSD1 control register 1     | FMOSA1  | XXXXXX0X2   |
| 02A516<br>02A616                         | Thash memory OSDT control register T     | FINOSAT | ΛΛΛΛΛΛΟΛΖ   |
| 02A016<br>02A716                         | Flash memory OSD1 control register 0     | FMOSA0  | XX0000012   |
| 02A816                                   |                                          | THIOGAG | 7770000012  |
| 02A016                                   |                                          |         |             |
| 02AA16                                   |                                          |         |             |
| 02/0416<br>02AB16                        |                                          |         |             |
| 02AC16                                   |                                          |         |             |
| 02AD16                                   |                                          |         |             |
| 02AE16                                   |                                          |         |             |
| 02AF16                                   |                                          |         |             |
| 02B016                                   |                                          |         |             |
| 02B116                                   |                                          |         |             |
| 02B216                                   |                                          |         |             |
| 02B316                                   | Flash memory OSD2 control register 4     | FMOSB4  | X0XXXX002   |
| 02B416                                   |                                          |         |             |
| 02B516                                   | Flash memory OSD2 control register 1     | FMOSB1  | XXXXXX0X2   |
| 02B616                                   |                                          |         |             |
| 02B716                                   | Flash memory OSD2 control register 0     | FMOSB0  | XX0000012   |
| 02B816                                   |                                          |         |             |
| 02B916                                   |                                          |         |             |
| 02BA16                                   |                                          |         |             |
| 02BB16                                   |                                          |         |             |
| 02BC16                                   |                                          |         |             |
| 02BD16                                   |                                          |         |             |
|                                          |                                          |         |             |
| 02BE16<br>02BF16                         |                                          |         |             |

X : Nothing is mapped to this bit ? : This bit is indeterminate.

| Address                                                                      | Register                                                            | Symbol                   | After reset |
|------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------|-------------|
| 02C016                                                                       | Extended register 00                                                | EXTREG02C0               | 0016        |
| 02C116                                                                       | Extended register 01                                                | EXTREG02C1               | 0016        |
| 02C216                                                                       | Extended register 02                                                | EXTREG02C2               | 0016        |
| 02C316                                                                       | Extended register 03                                                | EXTREG02C3               | 0016        |
| 02C4 <sub>16</sub>                                                           | Extended register 04                                                | EXTREG02C4               | 0016        |
| 02C516                                                                       | Extended register 05                                                | EXTREG02C5               | 0016        |
| 02C616                                                                       | Extended register 06                                                | EXTREG02C6               | 0016        |
| 02C716                                                                       | Extended register 07                                                | EXTREG02C7               | 0016        |
| 02C816                                                                       | Extended register 08                                                | EXTREG02C8               | 0016        |
| 02C916                                                                       | Extended register 09                                                | EXTREG02C9               | 0016        |
| 02CA16                                                                       | Extended register 0A                                                | EXTREG02CA               | 0016        |
| 02CB16                                                                       | Extended register 0B                                                | EXTREG02CA<br>EXTREG02CB | 0016        |
| 02CC16                                                                       | Extended register 0D                                                | EXTREG02CB<br>EXTREG02CC | 0016        |
| 02CD16                                                                       | Extended register 0D                                                | EXTREG02CD               | 0016        |
| 02CD16                                                                       | Extended register 0E                                                | EXTREG02CE               | 0018        |
| 02CE16                                                                       | Extended register 0F                                                | EXTREG02CE               | 0018        |
| 02CF16<br>02D016                                                             | Extended register 0                                                 | EXTREG02D0               | 0016        |
|                                                                              | Extended register 11                                                | EXTREG02D0               | 0018        |
| 02D116<br>02D216                                                             | Extended register 12                                                | EXTREG02D1<br>EXTREG02D2 |             |
| 02D216<br>02D316                                                             |                                                                     |                          | 0016        |
|                                                                              | Extended register 13                                                | EXTREG02D3               |             |
| 02D416                                                                       | Extended register 14<br>Extended register 15                        | EXTREG02D4               | 0016        |
| 02D516                                                                       |                                                                     | EXTREG02D5               | 0016        |
| 02D616                                                                       | Extended register 16                                                | EXTREG02D6               | 0016        |
| 02D716                                                                       | Extended register 17                                                | EXTREG02D7               | 0016        |
| 02D816                                                                       | Extended register 18                                                | EXTREG02D8               | 0016        |
| 02D916                                                                       | Extended register 19                                                | EXTREG02D9               | 0016        |
| 02DA16                                                                       | Extended register 1A                                                | EXTREG02DA               | 0016        |
| 02DB16                                                                       | Extended register 1B                                                | EXTREG02DB               | 0016        |
| 02DC16                                                                       | Extended register 1C                                                | EXTREG02DC               | 0016        |
| 02DD16                                                                       | Extended register 1D                                                | EXTREG02DD               | 0016        |
| 02DE16                                                                       | Extended register 1E                                                | EXTREG02DE               | 0016        |
| 02DF16                                                                       | Extended register 1F                                                | EXTREG02DF               | 0016        |
| 02E016                                                                       | I <sup>2</sup> C0 data shift register                               | liCoSo                   | ??16        |
| 02E116                                                                       | I <sup>2</sup> C0 address register                                  | IICOSOD                  | 0016        |
| 02E216                                                                       | I2C0 status register                                                | IIC0S1                   | 0001000?2   |
| 02E316                                                                       | I <sup>2</sup> C0 control register                                  | IIC0S1D                  | 0016        |
| 02E4 <sub>16</sub>                                                           | I <sup>2</sup> C0 clock control register                            | IIC0S2                   | 0016        |
| 02E516                                                                       | Reserved register                                                   | RSVREG02E5               | 00?000002   |
| 02E616                                                                       | I <sup>2</sup> C0 transmitting buffer register                      | licosos                  | ??16        |
| 02E716                                                                       |                                                                     |                          |             |
| 02E816                                                                       | I <sup>2</sup> C1 data shift register                               | IIC1S0                   | ??16        |
| 02E916                                                                       | I <sup>2</sup> C1 address register                                  | IIC1S0D                  | 0016        |
| 02EA16                                                                       | I <sup>2</sup> C1 status register                                   | IIC1S1                   | 0001000?2   |
| 02EB16                                                                       | I <sup>2</sup> C1 control register                                  | IIC1S1D                  | 0016        |
| 02EC16                                                                       | I <sup>2</sup> C1 clock control register                            | IIC1S2                   | 0016        |
| 02ED16                                                                       | Reserved register                                                   | RSVREG02ED               | 00?000002   |
| 02EE16                                                                       | I <sup>2</sup> C1 transmitting buffer register                      | IIC1S0S                  | ??16        |
| 02EF16                                                                       |                                                                     |                          |             |
| 02F016                                                                       | I <sup>2</sup> C2 data shift register                               | IIC2S0                   | ??16        |
| 02F1 <sub>16</sub>                                                           | I <sup>2</sup> C2 address register                                  | IIC2S0D                  | 0016        |
| 02F216                                                                       | I <sup>2</sup> C2 status register                                   | IIC2S1                   | 0001000?2   |
| 02F316                                                                       | I <sup>2</sup> C2 control register                                  | IIC2S1D                  | 0016        |
|                                                                              | I <sup>2</sup> C2 clock control register                            | IIC2S2                   | 0016        |
| 02F416                                                                       |                                                                     | RSVREG02F5               | 00?000002   |
| 02F4 <sub>16</sub>                                                           | Reserved register                                                   |                          |             |
| 02F516                                                                       | Reserved register                                                   |                          | ??16        |
| 02F5 <sub>16</sub><br>02F6 <sub>16</sub>                                     | Reserved register<br>I <sup>2</sup> C2 transmitting buffer register | IIC2S0S                  | ??16        |
| 02F516<br>02F616<br>02F716                                                   |                                                                     |                          | ??16        |
| 02F516<br>02F616<br>02F716<br>02F816                                         |                                                                     |                          | ??16        |
| 02F516<br>02F616<br>02F716<br>02F816<br>02F916                               |                                                                     |                          | ??16        |
| 02F516<br>02F616<br>02F716<br>02F816<br>02F916<br>02F916                     |                                                                     |                          | ??16        |
| 02F516<br>02F616<br>02F716<br>02F816<br>02F916<br>02FA16<br>02FB16           |                                                                     |                          | ??16        |
| 02F516<br>02F616<br>02F716<br>02F816<br>02F916<br>02FA16<br>02FB16<br>02FC16 |                                                                     |                          | ??16        |
| 02F516<br>02F616<br>02F716<br>02F816<br>02F916<br>02FA16<br>02FB16           |                                                                     |                          | ??16        |

X : Nothing is mapped to this bit ? : This bit is indeterminate.

| Address                                  | Register                                  | Symbol     | After reset                        |
|------------------------------------------|-------------------------------------------|------------|------------------------------------|
| 030016                                   | Data slicer 1 control register 1          | DSC11      | 0016                               |
| 030116                                   | Data slicer 1 control register 2          | DSC12      | ?0?0??0?2                          |
| 030216<br>030316                         | Caption data register 11                  | CD11       | ????????<br>????????2<br>????????2 |
| 0304 <sub>16</sub><br>0305 <sub>16</sub> | Caption data register 12                  | CD12       | ????????2<br>????????2             |
| 030516                                   | Caption position register 1               | CPS1       | 00?000002                          |
| 030016                                   | Slice standard voltage selection register | SBV1       | 0016                               |
| 030816                                   | Data slicer 1 reserved register 1         | DR11       | 0016                               |
| 030916                                   | Clock run-in detection register 1         | CRD1       | 0016                               |
| 030A16                                   | Data clock position register 1            | DPS1       | X0000002                           |
| 030B16                                   | ID1 control register 1                    | IDC1       | 0016                               |
| 030C16                                   | Standard clock detection register 1       | BCD1       | XX?????2                           |
| 030D16                                   | CRCC data register 1                      | CRC1       | XX000002                           |
| 030E16                                   | Test reservation register 1               | IDT1       | 0016                               |
| 030F16                                   | Reserved register                         | RSVREG030F | XXXXXXX02                          |
| 031016                                   |                                           |            |                                    |
| 031116                                   |                                           |            |                                    |
| 031216                                   |                                           |            |                                    |
| 0313 <sub>16</sub><br>0314 <sub>16</sub> |                                           |            |                                    |
| 031416                                   |                                           |            |                                    |
| 031516                                   |                                           |            |                                    |
| 031016                                   |                                           |            |                                    |
| 031816                                   |                                           |            |                                    |
| 031916                                   |                                           |            |                                    |
| 031A16                                   |                                           |            |                                    |
| 031B16                                   |                                           |            |                                    |
| 031C16                                   | ID1 reserved register 0                   | IRSV0      | 00?????2                           |
| 031D16                                   | ID1 reserved register 1                   | IRSV1      | 00?????2                           |
| 031E16                                   |                                           |            |                                    |
| 031F <sub>16</sub>                       |                                           |            |                                    |
| 032016                                   |                                           |            |                                    |
| 0321 <sub>16</sub><br>0322 <sub>16</sub> |                                           |            |                                    |
| 032216                                   |                                           |            |                                    |
| 032316                                   |                                           |            |                                    |
| 032516                                   |                                           |            |                                    |
| 032616                                   |                                           |            |                                    |
| 032716                                   |                                           |            |                                    |
| 032816                                   |                                           |            |                                    |
| 032916                                   |                                           |            |                                    |
| 032A16                                   |                                           |            |                                    |
| 032B <sub>16</sub>                       |                                           |            |                                    |
| 032C16                                   |                                           |            |                                    |
| 032D16                                   |                                           |            |                                    |
| 032E16<br>032F16                         |                                           |            |                                    |
| 032F16<br>033016                         |                                           |            |                                    |
| 033016                                   |                                           |            |                                    |
| 033216                                   |                                           |            |                                    |
| 033316                                   |                                           |            |                                    |
| 033416                                   |                                           |            |                                    |
| 033516                                   |                                           |            |                                    |
| 033616                                   |                                           |            |                                    |
| 033716                                   |                                           |            |                                    |
| 033816                                   |                                           |            |                                    |
| 033916                                   |                                           |            |                                    |
| 033A16                                   |                                           |            |                                    |
| 0200                                     |                                           |            |                                    |
| 033B16                                   |                                           |            |                                    |
| 033C16                                   |                                           |            |                                    |
|                                          |                                           |            |                                    |

X : Nothing is mapped to this bit ? : This bit is indeterminate.

| Address          | Register                                                             | Symbol         | After reset            |
|------------------|----------------------------------------------------------------------|----------------|------------------------|
| 034016           | Timer B3, 4, 5 count start flag                                      | TBSR           | 000XXXXX2              |
| 034116           |                                                                      |                |                        |
| 034216           | Reserved register                                                    | RSVREG0342     | ??16                   |
| 034316           | Reserved register                                                    | RSVREG0343     | ??16                   |
| 034416           | Reserved register                                                    | RSVREG0344     | ??16                   |
| 034516           | Reserved register                                                    | RSVREG0345     | ??16                   |
| 034616           | Reserved register                                                    | RSVREG0346     | ??16                   |
| 034716           | Reserved register                                                    | RSVREG0347     | ??16                   |
| 034816           | Reserved register                                                    | RSVREG0348     | 0016                   |
| 034916           | Reserved register                                                    | RSVREG0349     | 0016                   |
| 034A16           | Reserved register                                                    | RSVREG034A     | 0016                   |
| 034B16           | Reserved register                                                    | RSVREG034B     | 0016                   |
| 034C16           | Reserved register                                                    | RSVREG034C     | ??16                   |
| 034D16           | Reserved register                                                    | RSVREG034D     | ??16                   |
| 034E16           |                                                                      |                |                        |
| 034F16           |                                                                      |                |                        |
| 035016           | Timer B3 register                                                    | TB3            | ??16                   |
| 035116           |                                                                      |                | ??16                   |
| 035216           | Timer B4 register                                                    | TB4            | ??16                   |
| 035316           |                                                                      |                | ??16                   |
| 035416<br>035516 | Timer B5 register                                                    | TB5            | ??16                   |
|                  |                                                                      |                | ??16                   |
| 035616           |                                                                      |                |                        |
| 035716           |                                                                      |                |                        |
| 035816           |                                                                      |                |                        |
| 035916<br>035A16 |                                                                      |                |                        |
| 035A16           | Timer B3 mode register                                               | TB3MR          | 00??00002              |
| 035C16           |                                                                      | TB3MR<br>TB4MR |                        |
| 035D16           | Timer B4 mode register<br>Timer B5 mode register                     | TB4MR<br>TB5MR | 00?X00002<br>00?X00002 |
| 035E16           | · · · · · · · · · · · · · · · · · · ·                                | IFSR2A         | 007X00002<br>00XXXXX2  |
| 035E16           | Interrupt cause select register 2<br>Interrupt cause select register | IFSRZA         | 0016                   |
| 036016           | Reserved register                                                    | RSVREG0360     | ??16                   |
| 036116           |                                                                      | NOTICE COSCO   | ( ( 10                 |
| 036216           | Reserved register                                                    | RSVREG0362     | 01000002               |
| 036316           | Reserved register                                                    | RSVREG0363     | ??16                   |
| 036416           | Reserved register                                                    | RSVREG0364     | ??16                   |
| 036516           |                                                                      | 1011200304     |                        |
| 036616           | Reserved register                                                    | RSVREG0366     | 01000002               |
| 036716           | Reserved register                                                    | RSVREG0367     | ??16                   |
| 036816           |                                                                      |                | ::10                   |
| 036916           |                                                                      |                |                        |
| 036A16           |                                                                      |                |                        |
| 036B16           |                                                                      |                |                        |
| 036C16           | UART0 special mode register 4                                        | U0SMR4         | 0016                   |
| 036D16           | UARTO special mode register 3                                        | U0SMR3         | 000X0X0X2              |
| 036E16           | UARTO special mode register 2                                        | U0SMR2         | X00000002              |
| 036F16           | UARTO special mode register                                          | U0SMR          | X0000002               |
| 037016           | UART1 special mode register 4                                        | U1SMR4         | 0016                   |
| 037116           | UART1 special mode register 3                                        | U1SMR3         | 000X0X0X2              |
| 037216           | UART1 special mode register 2                                        | U1SMR2         | X0000002               |
| 037316           | UART1 special mode register                                          | U1SMR          | X0000002               |
| 037416           | UART2 special mode register 4                                        | U2SMR4         | 0016                   |
| 037516           | UART2 special mode register 3                                        | U2SMR3         | 000X0X0X2              |
| 037616           | UART2 special mode register 2                                        | U2SMR2         | X0000002               |
| 037716           | UART2 special mode register                                          | U2SMR          | X0000002               |
| 037816           | UART2 transmit/receive mode register                                 | U2MR           | 0016                   |
| 037916           | UART2 bit rate generator                                             | U2BRG          | ??16                   |
| 037A16           | UART2 transmit buffer register                                       | U2TB           | ???????2               |
| 037B16           |                                                                      |                | XXXXXXX?2              |
| 037C16           | UART2 transmit/receive control register 0                            | U2C0           | 000010002              |
| 037D16           | UART2 transmit/receive control register 1                            | U2C1           | 00000102               |
| 037E16           | UART2 receive buffer register                                        | U2RB           | ????????2              |
| U37E16           |                                                                      |                |                        |

 Note : The blank areas are reserved and cannot be accessed by users.

 X : Nothing is mapped to this bit
 ? : This bit is indeterminate.



| Address          | Register                                                                                                       | Symbol        | After reset |
|------------------|----------------------------------------------------------------------------------------------------------------|---------------|-------------|
| 038016           |                                                                                                                | TABSR         | 0016        |
| 038116           |                                                                                                                | CPSRF         | 0XXXXXXX2   |
| 038216           |                                                                                                                | ONSF          | 0016        |
| 038316           |                                                                                                                | TRGSR         | 0016        |
| 038416           |                                                                                                                | JDF           | 0016        |
| 038516           |                                                                                                                |               |             |
| 038616           | Timer A0 register                                                                                              | FA0           | ??16        |
| 038716           |                                                                                                                |               | ??16        |
| 038816           | Timer A1 register                                                                                              | ГА1           | ??16        |
| 038916           |                                                                                                                |               | ??16        |
| 038A16           | Timer A2 register                                                                                              | ГA2           | ??16        |
| 038B16           |                                                                                                                |               | ??16        |
| 038C16           | Timer A3 register                                                                                              | ГАЗ           | ??16        |
| 038D16           |                                                                                                                |               | ??16        |
| 038E16           | Timer A4 register                                                                                              | ГA4           | ??16        |
| 038F16           |                                                                                                                |               | ??16        |
| 039016           | Timer B0 register                                                                                              | ГВО           | ??16        |
| 039116           |                                                                                                                |               | ??16        |
| 039216           | Timer B1 register                                                                                              | ГВ1           | ??16        |
| 039216           |                                                                                                                |               | ??16        |
| 039316           | Timer B2 register                                                                                              | TB2           | ??16        |
| 039516           |                                                                                                                |               | ??16        |
| 039516           | Timer A0 mode register T                                                                                       | AOMR          | 0016        |
| 039616           | U                                                                                                              | AUMR<br>FA1MR | 0016        |
| 039716           |                                                                                                                | TA1MR         | 0016        |
|                  |                                                                                                                | TA3MR         |             |
| 039916           |                                                                                                                | -             | 0016        |
| 039A16           |                                                                                                                | FA4MR         | 0016        |
| 039B16           | <u>0</u>                                                                                                       | TB0MR         | 00??00002   |
| 039C16           |                                                                                                                | IB1MR         | 00?X00002   |
| 039D16           |                                                                                                                | TB2MR         | 00?X00002   |
| 039E16           | Reserved register RS                                                                                           | SVREG039E     | XXXXXX002   |
| 039F16           |                                                                                                                |               |             |
| 03A016           | V                                                                                                              | JOMR          | 0016        |
| 03A116           | V                                                                                                              | JOBRG         | ??16        |
| 03A216           | UART0 transmit buffer register                                                                                 | JOTB          | ???????2    |
| 03A316           |                                                                                                                |               | XXXXXXX?2   |
| 03A416           | UART0 transmit/receive control register 0                                                                      | J0C0          | 000010002   |
| 03A516           |                                                                                                                | J0C1          | 00000102    |
| 03A616           | UART0 receive buffer register                                                                                  | JORB          | ???????2    |
| 03A716           |                                                                                                                |               | ?????XX?2   |
| 03A816           | UART1 transmit/receive mode register                                                                           | J1MR          | 0016        |
| 03A916           | UART1 bit rate generator                                                                                       | J1BRG         | ??16        |
| 03AA16           |                                                                                                                | J1TB          | ???????2    |
| 03AB16           | 5                                                                                                              |               | XXXXXXX?2   |
| 03AC16           | UART1 transmit/receive control register 0                                                                      | J1C0          | 000010002   |
| 03AD16           |                                                                                                                | J1C1          | 00000102    |
| 03AE16           | UART1 receive buffer register                                                                                  | J1RB          | ???????2    |
| 03AF16           |                                                                                                                |               | ????XX?2    |
| 03B016           | UART transmit/receive control register 2                                                                       | JCON          | X0000002    |
| 03B116           |                                                                                                                |               |             |
| 03B216           |                                                                                                                |               |             |
| 03B316           |                                                                                                                |               |             |
| 03B416           |                                                                                                                |               |             |
| 03B516           |                                                                                                                |               |             |
| 03B616           |                                                                                                                |               |             |
| 03B716           |                                                                                                                |               |             |
| 03B816           | DMA0 request cause select register                                                                             | DMOSL         | 0016        |
| 03B016           | באווהט ופקעבטו טמעטב טבובטו ופטוטופו ביידער בערבער בערבער בערבער בערבער בערבער בערבער בערבער בערבער בערבער בער |               | 0010        |
| 03B916<br>03BA16 | DMA1 request cause select register                                                                             | DM1SL         | 0016        |
|                  | Living i request cause select register                                                                         |               | 0016        |
| 03BB16           |                                                                                                                |               | 00.10       |
| 03BC16           |                                                                                                                | VREG03BC      | ??16        |
| 03BD16           |                                                                                                                | VREG03BD      | ??16        |
| 03BE16           | Reserved register RS                                                                                           | VREG03BE      | ??16        |
| 03BE16           |                                                                                                                | 1             |             |

Note : The blank areas are reserved and cannot be accessed by users. X : Nothing is mapped to this bit ? : This bit is indeterminate.



| Address | Register                    | Symbol     | After reset                     |
|---------|-----------------------------|------------|---------------------------------|
| 03C016  | Reserved register           | RSVREG03C0 | ???????2                        |
| 03C116  | Reserved register           | RSVREG03C1 | XXXXXX??2                       |
| 03C216  | Reserved register           | RSVREG03C2 | ????????2                       |
| 03C316  | Reserved register           | RSVREG03C3 | XXXXXX??2                       |
| 03C416  | Reserved register           | RSVREG03C4 | ???????2                        |
| 03C516  | Reserved register           | RSVREG03C5 | XXXXXX??2                       |
| 03C616  | A/D register 3              | AD3        | ???????2                        |
| 03C716  |                             |            | XXXXXX??2                       |
| 03C816  | A/D register 4              | AD4        | ???????2                        |
| 03C916  |                             |            | XXXXXX??2                       |
| 03CA16  | A/D register 5              | AD5        | ???????2                        |
| 03CB16  |                             |            | XXXXXX??2                       |
| 03CC16  | A/D register 6              | AD6        | ???????2                        |
| 03CD16  |                             |            | XXXXXX??2                       |
| 03CE16  | A/D register 7              | AD7        | ???????2                        |
| 03CF16  |                             |            | XXXXXX??2                       |
| 03D016  |                             |            |                                 |
| 03D116  |                             |            |                                 |
| 03D216  |                             |            |                                 |
| 03D316  |                             |            |                                 |
| 03D416  | A/D control register 2      | ADCON2     | 0016                            |
| 03D516  |                             |            |                                 |
| 03D616  | A/D control register 0      | ADCON0     | 00000???2                       |
| 03D716  | A/D control register 1      | ADCON1     | 0016                            |
| 03D816  | Reserved register           | RSVREG03D8 | ??16                            |
| 03D916  |                             |            |                                 |
| 03DA16  | Reserved register           | RSVREG03DA | ??16                            |
| 03DB16  |                             |            |                                 |
| 03DC16  | Reserved register           | RSVREG03DC | 0016                            |
| 03DD16  |                             |            |                                 |
| 03DE16  | Reserved register           | RSVREG03DE | XX00XXXX2                       |
| 03DF16  | Reserved register           | RSVREG03DF | 0016                            |
| 03E016  | Port P0 register            | P0         | ??16                            |
| 03E116  | Port P1 register            | P1         | ??16                            |
| 03E216  | Port P0 direction register  | PD0        | 0016                            |
| 03E316  | Port P1 direction register  | PD1        | 0016                            |
| 03E416  | Port P2 register            | P2         | ??16                            |
| 03E516  | Port P3 register            | P3         | ??16                            |
| 03E616  | Port P2 direction register  | PD2        | 0016                            |
| 03E716  | Port P3 direction register  | PD3        | 0016                            |
| 03E816  | Port P4 register            | P4         | ??16                            |
| 03E916  | Port P5 register            | P5         | ??16                            |
| 03E916  | Port P3 register            | PD4        |                                 |
|         |                             | PD4 PD5    | 0016                            |
| 03EB16  | Port P5 direction register  | PD5        | 0016                            |
| 03EC16  | Port P6 register            | P7         | ??16                            |
| 03ED16  | Port P7 register            |            | ??16                            |
| 03EE16  | Port P6 direction register  | PD6        | 0016                            |
| 03EF16  | Port P7 direction register  | PD7<br>P8  | 0016                            |
| 03F016  | Port P8 register            |            | ??16                            |
| 03F116  | Port P9 register            | P9         | ??16                            |
| 03F216  | Port P8 direction register  | PD8        | 00X000002                       |
| 03F316  | Port P9 direction register  | PD9        | 0016                            |
| 03F416  | Port P10 register           | P10        | ??16                            |
| 03F516  | Rserved register            | RSVREG03F5 | ??16                            |
| 03F616  | Port P10 direction register | PD10       | 0016                            |
| 03F716  | Reserved register           | RSVREG03F7 | 0016                            |
| 03F816  | Reserved register           | RSVREG03F8 | ??16                            |
| 03F916  | Reserved register           | RSVREG03F9 | ??16                            |
| 03FA16  | Reserved register           | RSVREG03FA | 0016                            |
| 03FB16  | Reserved register           | RSVREG03FB | 0016                            |
| 03FC16  | Pull-up control register 0  | PUR0       | 0016                            |
| 03FD16  | Pull-up control register 1  | PUR1       | 000000002 (Note 2)<br>000000102 |
|         | Dull up a start as sisten 0 | PUR2       | 0016                            |
| 03FE16  | Pull-up control register 2  | PURZ       | 0016                            |

Notes 1: The blank areas are reserved and cannot be accessed by users.
2: At hardware reset 1 or hardware reset 2, the register is as follows

"000000002" where "L" is inputted to the CNVss1 pin

• "000000102" where "H" is inputted to the CNVss1 pin

• 00000002 where this inputted to the crystsr pin as follows:
• "000000002" where the PM01 to PM00 bits in the PM0 register are "002" (single-chip mode)
• "000000102" where the PM01 to PM00 bits in the PM0 register are "002" (memory expansion mode) or "112" (microprocessor mode)

X : Nothing is mapped to this bit

? : This bit is indeterminate.



#### Reset

There are three types of resets: a hardware reset, a software reset, and an watchdog timer reset.

## **Hardware Reset**

A reset is applied using the RESET pin. When an "L" signal is applied to the RESET pin while the power supply voltage is within the recommended operating condition, the pins are initialized (see Table 3.1. Pin Status When RESET Pin Level is "L"). The oscillation circuit is initialized and the main clock starts oscillating. When the input level at the RESET pin is released from "L" to "H", the CPU and SFR are initialized, and the program is executed starting from the address indicated by the reset vector. The internal RAM is not initialized. If the RESET pin is pulled "L" while writing to the internal RAM, the internal RAM becomes indeterminate.

Figure 3.1 shows the example reset circuit. Figure 3.2 shows the reset sequence. Table 3.1 shows the status of the other pins while the  $\overrightarrow{\text{RESET}}$  pin is "L". Figure 3.3 shows the CPU register status after reset. Refer to "SFR" for SFR status after reset.

- 1. When the power supply is stable
- (1) Apply an "L" signal to the  $\overline{\text{RESET}}$  pin.
- (2) Supply a clock for 20 cycles or more to the XIN pin.
- (3) Apply an "H" signal to the RESET pin.
- 2. Power on
- (1) Apply an "L" signal to the  $\overline{\text{RESET}}$  pin.
- (2) Let the power supply voltage increase until it meets the recommended operating condition.
- (3) Wait td(P-R) or more until the internal power supply stabilizes.
- (4) Supply a clock for 20 cycles or more to the XIN pin.
- (5) Apply an "H" signal to the  $\overline{\text{RESET}}$  pin.



# **Software Reset**

When the PM03 bit in the PM0 register is set to "1" (microcomputer reset), the microcomputer has its pins, CPU, and SFR initialized. Then the program is executed starting from the address indicated by the reset vector.

Select the main clock for the CPU clock source, and set the PM03 bit to "1" with main clock oscillation satisfactorily stable.

At software reset, some SFR's are not initialized. Refer to "SFR". Also, since the PM01 to PM00 bits in the PM0 register are not initialized, the processor mode remains unchanged.



Figure 3.1 shows the example reset circuit

# Watchdog Timer Reset

Where the PM12 bit in the PM1 register is "1" (reset when watchdog timer underflows), the microcomputer initializes its pins, CPU and SFR if the watchdog timer underflows. Then the program is executed starting from the address indicated by the reset vector.

At watchdog timer reset, some SFR 's are not initialized. Refer to "SFR". Also, since the PM01 to PM00 bits in the PM0 register are not initialized, the processor mode remains unchanged.



| XIN<br>td(P-R) More than          |                                 |
|-----------------------------------|---------------------------------|
| 20 cycles<br>are needed           |                                 |
| Microprocessor<br>mode BYTE = "H" |                                 |
| RESET                             | BCLK 28cycles                   |
| BCLK                              | Content of reset vector         |
| Address                           | FFFFC16 / FFFFD16 / FFFFE16 /   |
| RD                                |                                 |
| WR                                |                                 |
| CS0                               |                                 |
| Microprocessor<br>mode BYTE = "L" | Content of reset vector         |
| Address                           | FFFFC16 / FFFFE16 / /           |
| RD                                |                                 |
| WR                                |                                 |
| CS0                               |                                 |
| Single chip<br>mode               | FFFFC16 Content of reset vector |
| Address                           |                                 |

Figure 3.2. Reset sequence



|                                                                                                                  | Status              |                                                                     |                                                                     |  |  |
|------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|--|--|
| Pin name                                                                                                         |                     | CNVss1 = Vcc1                                                       |                                                                     |  |  |
|                                                                                                                  | CNVss1 = Vss        | BYTE = Vss                                                          | BYTE = VCC                                                          |  |  |
| P0                                                                                                               | Input port          | Data input                                                          | Data input                                                          |  |  |
| P1                                                                                                               | Input port          | Data input                                                          | Input port                                                          |  |  |
| P2, P3, P40 to P43                                                                                               | Input port          | Address output (undefined)                                          | Address output (undefined)                                          |  |  |
| P44                                                                                                              | Input port          | CS0 output ("H" is output)                                          | CS0 output ("H" is output)                                          |  |  |
| P45 to P47                                                                                                       | Input port          | Input port (Pulled high)                                            | Input port (Pulled high)                                            |  |  |
| P50                                                                                                              | Input port          | WR output ("H" is output)                                           | WR output ("H" is output)                                           |  |  |
| P51                                                                                                              | Input port          | BHE output (indeterminate)                                          | BHE output (indeterminate)                                          |  |  |
| P52                                                                                                              | Input port          | RD output ("H" is output)                                           | RD output ("H" is output)                                           |  |  |
| P53                                                                                                              | Input port          | BCLK output                                                         | BCLK output                                                         |  |  |
| P54                                                                                                              | Input port          | HLDA output (The output value depends on the input to the HOLD pin) | HLDA output (The output value depends on the input to the HOLD pin) |  |  |
| P55                                                                                                              | Input port          | HOLD input                                                          | HOLD input                                                          |  |  |
| P56                                                                                                              | Input port          | ALE output ("L" is output)                                          | ALE output ("L" is output)                                          |  |  |
| P57                                                                                                              | Input port          | RDY input                                                           | RDY input                                                           |  |  |
| P6, P7, P8, P9, P10                                                                                              | Input port          | Input port                                                          | Input port                                                          |  |  |
| OSC2/VSYNC1,<br>OSCOUT, DIGR1,<br>HSYNC<br>SCL4, SDA4, SCL5<br>SDA5, SCL6, SDA6                                  | Output state        | 1                                                                   |                                                                     |  |  |
| DIGR1, DIGG1<br>DIGB1,<br>DIGR2, DIGG2<br>DIGB2                                                                  | Output state (undef | ined)                                                               |                                                                     |  |  |
| R/DIGR0, G/DIGG0,<br>B/DIGB0, OUT1,<br>OUT2,<br>OSC1/OSCHLF,<br>CVIN1<br>VHOLD1, HLF1,<br>CVIN2, VHOLD2,<br>HLF2 | Input state         |                                                                     |                                                                     |  |  |

## Table 3.1. Pin Status When RESET Pin Level is "L"





Figure 3.3. CPU Register Status After Reset



Figure 3.4. WDC Register





Figure 3.5. Reserved register



# **Processor Mode**

# (1) Types of Processor Mode

Three processor modes are available to choose from: single-chip mode, memory expansion mode, and microprocessor mode. Table 4.1 shows the features of these processor modes.

| Table 4.1. | Features | of Processor | Modes |
|------------|----------|--------------|-------|
|------------|----------|--------------|-------|

| Processor modes       | Access space                                                                | Pins which are assigned I/O ports                      |
|-----------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|
| Single-chip mode      | SFR, internal RAM, internal ROM,<br>OSDRAM, OSDROM                          | All pins are I/O ports or peripheral function I/O pins |
| Memory expansion mode | SFR, internal RAM, internal ROM,<br>external area (Note),<br>OSDRAM, OSDROM | Some pins serve as bus control pins (Note)             |
| Microprocessor mode   | SFR, internal RAM, external area (Note), OSDRAM, OSDROM                     | Some pins serve as bus control pins (Note)             |

Note : Refer to "Bus".

# (2) Setting Processor Modes

Processor mode is set by using the CNVss1 pin and the PM01 to PM00 bits in the PM0 register. Table 4.2 shows the processor mode after hardware reset. Table 4.3 shows the PM01 to PM00 bit set values and processor modes.

#### Table 4.2. Processor Mode After Hardware Reset

| CNVSS1 pin input level | Processor mode      |
|------------------------|---------------------|
| Vss                    | Single-chip mode    |
| Vcc1 (Note 1, Note 2)  | Microprocessor mode |

Note 1: If the microcomputer is reset in hardware by applying VCC1 to the CNVSS1 pin (hardware reset 1 or hardware reset 2), the internal ROM cannot be accessed regardless of PM01 to PM00 bits.

Note 2: The multiplexed bus cannot be assigned to the entire CS space.

#### Table 4.3. PM01 to PM00 Bits Set Values and Processor Modes

| PM01 to PM00 bits | Processor modes       |
|-------------------|-----------------------|
| 002               | Single-chip mode      |
| 012               | Memory expansion mode |
| 102               | Must not be set       |
| 112               | Microprocessor mode   |

Rewriting the PM01 to PM00 bits places the microcomputer in the corresponding processor mode regardless of whether the input level on the CNVss1 pin is "H" or "L". Note, however, that the PM01 to PM00 bits cannot be rewritten to "012" (memory expansion mode) or "112" (microprocessor mode) at the same time the PM07 to PM02 bits are rewritten. Note also that these bits cannot be rewritten to enter microprocessor mode in the internal ROM, nor can they be rewritten to exit microprocessor mode in areas overlapping the internal ROM.

If the microcomputer is reset in hardware by applying Vcc1 to the CNVss1 pin (hardware reset 1 or hardware reset 2), the internal ROM cannot be accessed regardless of PM01 to PM00 bits.

Figures 4.1 and 4.2 show the registers associated with processor modes. Figure 4.3 show the memory map in single chip mode.

| b6 b5 b4 b                            | 3 b2 b1 b0  | Symbol<br>PM0 |                                              | After reset (Note 4)<br>0000002 (CNVss1 pin = "L")<br>0000112 (CNVss1 pin = "H")                                                 |    |
|---------------------------------------|-------------|---------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----|
|                                       |             | Bit symbol    | Bit name                                     | Function                                                                                                                         | R٧ |
|                                       |             | PM00          | Processor mode bit<br>(Note 4)               | 0 0: Single-chip mode<br>0 1: Memory expansion mode                                                                              | R٧ |
|                                       |             | PM01          |                                              | 1 0: Must not be set<br>1 1: Microprocessor mode                                                                                 | RW |
|                                       |             | PM02          | R/W mode select bit<br>(Note 2)              | 0 : <u>RD,BHE,WR</u><br>1 : RD,WRH,WRL                                                                                           | R٧ |
|                                       |             | PM03          | Software reset bit                           | Setting this bit to "1" resets the microcomputer. When read, its content is "0".                                                 | RV |
| · · · · · · · · · · · · · · · · · · · |             | PM04          | Multiplexed bus space select bit (Note 2)    | 0 0 : Multiplexed bus is unused<br>(Separate bus in the entire CS<br>space)                                                      | RV |
|                                       |             | PM05          |                                              | 0 1 : Allocated to <u>CS2</u> space<br>1 0 : Allocated to CS1 space<br>1 1 : Allocated to the entire <u>CS</u> space<br>(Note 3) | RV |
| ļ                                     |             | PM06          | Port P40 to P43 function select bit (Note 2) | 0 : Address output<br>1 : Port function<br>(Address is not output)                                                               | RV |
|                                       |             | PM07          | BCLK output disable bit<br>(Note 2)          | 0 : BCLK is output<br>1 : BCLK is not output<br>(Pin is left high-impedance)                                                     | RV |
| Note 2: Effecti<br>mode)              | ve when the | PM01 to PM00  | D bits are set to "012" (memo                | egister to "1" (write enable).<br>ory expansion mode) or "112" (microp<br>04 bits are "112" (multiplexed bus ass                 |    |

Note 4: The PM01 to PM00 bits do not change at software reset and watchdog timer reset.

Figure 4.1. PM0 Register



|                                                                              | b4 b3                                                                    | b2 b                                                  | 1 b0                                        | Symbol<br>PM1                                                                                                                      |                                                                                                                                                           | After reset<br>X0010002                                                                                                                                                                                                       |                       |
|------------------------------------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
|                                                                              |                                                                          |                                                       |                                             | Bit symbol                                                                                                                         | Bit name                                                                                                                                                  | Function                                                                                                                                                                                                                      | RW                    |
|                                                                              |                                                                          |                                                       |                                             | PM10                                                                                                                               | CS2 area switch bit<br>(data block enable bit)<br>(Note 2)                                                                                                | 0: 0900016 to 26FFF16<br>(block A disable)<br>1: 1000016 to 26FFF16<br>(block A enable)                                                                                                                                       | RW                    |
|                                                                              |                                                                          |                                                       |                                             | PM11                                                                                                                               | Port P37 to P34<br>function select bit (Note 3)                                                                                                           | 0 : Address output<br>1 : Port function                                                                                                                                                                                       | RW                    |
|                                                                              |                                                                          |                                                       |                                             | PM12                                                                                                                               | Watchdog timer function select bit                                                                                                                        | 0 : Watchdog timer interrupt<br>1 : Watchdog timer reset (Note 4)                                                                                                                                                             | RW                    |
|                                                                              | _                                                                        |                                                       |                                             | PM13                                                                                                                               | Internal reserved area expansion bit                                                                                                                      | See Note 6                                                                                                                                                                                                                    | RW                    |
|                                                                              | ¦                                                                        |                                                       |                                             | PM14                                                                                                                               | Memory area<br>expansion bit (Note 3)                                                                                                                     | b5 b4<br>0 0 : 1 Mbyte mode<br>(Do not expand)                                                                                                                                                                                | RW                    |
|                                                                              |                                                                          |                                                       |                                             | PM15                                                                                                                               |                                                                                                                                                           | 0 1 : Must not be set<br>1 0 : Must not be set<br>1 1 : 4 Mbyte mode                                                                                                                                                          | RW                    |
| · · · · ·                                                                    |                                                                          |                                                       |                                             | (b6)                                                                                                                               | Reserved bit                                                                                                                                              | Should be set to "0".                                                                                                                                                                                                         | RW                    |
|                                                                              |                                                                          |                                                       |                                             | PM17                                                                                                                               | Wait bit (Note 5)                                                                                                                                         | 0 : No wait state<br>1 : With wait state (1 wait)                                                                                                                                                                             | RW                    |
| lote 2: Fo<br>cc<br>1<br>lote 3: Ef                                          | or the montrols b<br>bit in the<br>fective<br>ode).<br>W12 bit<br>hen PM | ask R<br>lock /<br>e FMF<br>when<br>is set<br>l17 bit | OM v<br>A by e<br>R0 reg<br>the P<br>to "1" | ersion, this bit<br>nabling or disa<br>jister is "1" (CF<br>M01 to PM00 I<br>by writing a "1<br>t to "1" (with w<br>external area. | abling it. However, the PM10<br>2U rewrite mode).<br>Dits are set to "012" (memory<br>" in a program. (Writing a "0"<br>ait state), one wait state is in: | lash memory version, the PM10 bit a<br>bit is automatically set to "1" when th<br>expansion mode) or "112" (micropro<br>7 has no effect.)<br>serted when accessing the internal R<br>the CSR register is "0" (with wait state | e FMI<br>cesso<br>AM, |
| lote 4: PI<br>lote 5: W<br><u>int</u><br>C:<br>W<br>lote 6: Th               | ternal R<br>Si area<br>here the<br>ne PM1                                | is <u>alw</u><br>e RDY<br>3 bit is                    | ays a<br>7 sign<br>8 auto                   | al is used or m<br>matically set to                                                                                                | ne or more wait states regar-<br>ultiplex bus is used, set the 0                                                                                          | dless of whether the PM17 bit is set of<br>CSiW bit to "0" (with wait state).<br>he FMR0 register is "1" (CPU rewrite<br>le below.                                                                                            | or not.               |
| lote 4: PI<br>lote 5: W<br><u>int</u><br>C:<br>W<br>lote 6: Th               | ternal R<br>Si area<br>here the<br>ne PM1:<br>ne acce                    | is <u>alw</u><br>e RDY<br>3 bit is                    | ays a<br>7 sign<br>8 auto                   | al is used or m<br>matically set to                                                                                                | ne or more wait states regar-<br>ultiplex bus is used, set the (<br>o "1" when the FMR01 bit in t<br>PM13 bit as listed in the tab                        | CSiW bit to "0" (with wait state).<br>he FMR0 register is "1" (CPU rewrite                                                                                                                                                    | or not.               |
| lote 4: PI<br>lote 5: W<br><u>ini</u><br>C:<br>W<br>lote 6: Th<br>lote 7: Th | ternal R<br>Si area<br>here the<br>ne PM1:<br>ne acce                    | is <u>alw</u><br>e RDY<br>3 bit is<br>ss are          | ays a<br>7 sign<br>s auto<br>a is c         | al is used or m<br>matically set to<br>hanged by the<br>PM13=0                                                                     | ne or more wait states regar-<br>ultiplex bus is used, set the (<br>) "1" when the FMR01 bit in t<br>PM13 bit as listed in the tab                        | CSiW bit to "0" (with wait state).<br>he FMR0 register is "1" (CPU rewrite<br>le below.                                                                                                                                       | or not.               |

# Figure 4.2. PM1 Register







#### Bus

During memory expansion or microprocessor mode, some pins serve as the bus control pins to perform data input/output to and from external devices. These bus control pins include A0 to A19, D0 to D15,  $\overline{CS0}$  to  $\overline{CS3}$ ,  $\overline{RD}$ ,  $\overline{WRL/WR}$ ,  $\overline{WRH/BHE}$ , ALE,  $\overline{RDY}$ ,  $\overline{HOLD}$ ,  $\overline{HLDA}$  and BCLK.

# **Bus Mode**

The bus mode, either multiplexed or separate, can be selected using the PM05 to PM04 bits in the PM0 register.

#### Separate Bus

In this bus mode, data and address are separate.

#### **Multiplexed Bus**

Do to D7 and A1 to A8 are multiplexed. D8 to D15 are not multiplexed. Do not use D8 to D15. External buses connecting to a multiplexed bus are allocated to only the even addresses of the micro-computer. Odd addresses cannot be accessed.



# **Bus Control**

The following describes the signals needed for accessing external devices and the functionality of software wait.

## (1) Address Bus

The address bus consists of 20 lines, A0 to A19. The address bus width can be chosen to be 12, 16 or 20 bits by using the PM06 bit in the PM0 register and the PM11 bit in the PM1 register. Table 4.4 shows the PM06 and PM11 bit set values and address bus widths.

| Set value(Note) | Pin function | Address bus wide |  |
|-----------------|--------------|------------------|--|
| PM11=1          | P34 to P37   | 12 bits          |  |
| PM06=1          | P40 to P43   |                  |  |
| PM11=0          | A12 to A15   |                  |  |
| PM06=1          | P40 to P43   | 16 bits          |  |
| PM11=0          | A12 to A15   |                  |  |
| PM06=0          | A16 to A19   | 20 bits          |  |

Table 4.4. PM06 and PM11 Bits Set Value and Address Bus Width

Note 1: No values other than those shown above can be set.

When processor mode is changed from single-chip mode to memory extension mode, the address bus is indeterminate until any external area is accessed.

#### (2) Data Bus

16 lines D0 to D15 comprise the data bus.

Do not change the input level on the BYTE pin while in operation.

#### (3) Chip Select Signal

The chip select (hereafter referred to as the  $\overline{CS}$ ) signals are output from the  $\overline{CSi}$  (i = 0 to 3) pins. These pins can be chosen to function as I/O ports or as  $\overline{CS}$  by using the CSi bit in the CSR register. Figure 4.4 shows the CSR register.

During 1 Mbyte mode, the external area can be separated into up to 4 by the  $\overline{CSi}$  signal which is output from the  $\overline{CSi}$  pin. During 4 Mbyte mode,  $\overline{CSi}$  signal or bank number is output from the  $\overline{CSi}$  pin. Refer to "Memory space expansion function". Figure 4.5 shows the example of address bus and  $\overline{CSi}$  signal output in 1 Mbyte mode.



Figure 4.4. CSR Register





# (4) Read and Write Signals

When the data bus is 16 bits wide, the read and write signals can be chosen to be a combination of RD, BHE and WR or a combination of RD, WRL and WRH by using the PM02 bit in the PM0 register. When the data bus is 8 bits wide, use a combination of  $\overline{RD}$ ,  $\overline{WR}$  and  $\overline{BHE}$ .

Table 4.5 shows the operation of RD, WRL, and WRH signals. Table 4.6 shows the operation of operation of RD, WR, and BHE signals.

#### Table 4.5. Operation of RD, WRL and WRH Signals

| Data bus width             | RD | WRL | WRH | Status of external data bus               |
|----------------------------|----|-----|-----|-------------------------------------------|
|                            | L  | Н   | Н   | Read data                                 |
| 16-bit<br>( BYTE pin input | Н  | L   | Н   | Write 1 byte of data to an even address   |
| = "L")                     | Н  | Н   | L   | Write 1 byte of data to an odd address    |
|                            | Н  | L   | L   | Write data to both even and odd addresses |

#### Table 4.6. Operation of RD, WR and BHE Signals

| Data bus width  | RD | WR | BHE | A0 | Status of external data bus                |
|-----------------|----|----|-----|----|--------------------------------------------|
|                 | Н  | L  | L   | Н  | Write 1 byte of data to an odd address     |
|                 | L  | Н  | L   | Н  | Read 1 byte of data from an odd address    |
| 16-bit          | Н  | L  | Н   | L  | Write 1 byte of data to an even address    |
| (BYTE pin input | L  | Н  | Н   | L  | Read 1 byte of data from an even address   |
| = "L")          | Н  | L  | L   | L  | Write data to both even and odd addresses  |
|                 | L  | Н  | L   | L  | Read data from both even and odd addresses |

## (5) ALE Signal

The ALE signal latches the address when accessing the multiplex bus space. Latch the address when the ALE signal falls.



Figure 4.6. ALE Signal, Address Bus, Data Bus



# (6) The RDY Signal

This signal is provided for accessing external devices which need to be accessed at low speed. If input on the  $\overline{\text{RDY}}$  pin is asserted low at the last falling edge of BCLK of the bus cycle, one wait state is inserted in the bus cycle. While in a wait state, the following signals retain the state in which they were when the  $\overline{\text{RDY}}$  signal was acknowledged.

A0 to A19, D0 to D15,  $\overline{CS0}$  to  $\overline{CS3}$ ,  $\overline{RD}$ ,  $\overline{WRL}$ ,  $\overline{WRH}$ ,  $\overline{WR}$ ,  $\overline{BHE}$ , ALE,  $\overline{HLDA}$ 

Then, when the input on the  $\overline{\text{RDY}}$  pin is detected high at the falling edge of BCLK, the remaining bus cycle is executed. Figure 4.7 shows example in which the wait state was inserted into the read cycle by the  $\overline{\text{RDY}}$  signal. To use the  $\overline{\text{RDY}}$  signal, set the corresponding bit (CS3W to CS0W bits) in the CSR register to "0" (with wait state). When not using the  $\overline{\text{RDY}}$  signal, process the  $\overline{\text{RDY}}$  pin as an unused pin.



Figure 4.7. Example in which Wait State was Inserted into Read Cycle by RDY Signal

# (7) HOLD Signal

This signal is used to transfer control of the bus from the CPU or DMAC to an external circuit. When the input on  $\overline{HOLD}$  pin is pulled low, the microcomputer is placed in a hold state after the bus access then in process finishes. The microcomputer remains in the hold state while the  $\overline{HOLD}$  pin is held low, during which time the  $\overline{HLDA}$  pin outputs a low-level signal.

Table 4.7 shows the microcomputer status in the hold state.

Bus-using priorities are given to HOLD, DMAC, and CPU in order of decreasing precedence. However, if the CPU is accessing an odd address in word units, the DMAC cannot gain control of the bus during two separate accesses.

# HOLD > DMAC > CPU

#### Figure 4.8. Bus-using Priorities

#### Table 4.7. Microcomputer Status in Hold State

| Ite                                                                                                            | m                      | Status                                        |  |
|----------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------|--|
| BCLK                                                                                                           |                        | Output                                        |  |
| A <sub>0</sub> to A <sub>19</sub> , D <sub>0</sub> to D <sub>15</sub> , $\overline{CS0}$ to $\overline{CS3}$ , | RD, WRL, WRH, WR, BHE  | High-impedance                                |  |
| I/O ports                                                                                                      | P0, P1, P3, P4(Note 1) | High-impedance                                |  |
|                                                                                                                | P6 to P10              | Maintains status when hold signal is received |  |
| HLDA                                                                                                           |                        | Output "L"                                    |  |
| Internal peripheral circuits                                                                                   |                        | ON (but watchdog timer stops)                 |  |
| ALE signal                                                                                                     |                        | Indeterminate                                 |  |

Note 1: When I/O port function is selected.

## (8) BCLK Output

If the PM07 bit in the PM0 register is set to "0" (output enable), a clock with the same frequency as that of the CPU clock is output as BCLK from the BCLK pin.



| Processor mode |        | Memory expansion  | n mode or microprocessor mode                                                                                                            |  |  |  |  |
|----------------|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PM05–PM04 bits |        | 002(separate bus) | 012(CS2 is for multiplexed bus and<br>others are for separate bus)<br>102(CS1 is for multiplexed bus and<br>others are for separate bus) |  |  |  |  |
| Data bus wi    | dth    | 16 bits           | 16 bits                                                                                                                                  |  |  |  |  |
| BYTE pin       |        | "L"               | "L"                                                                                                                                      |  |  |  |  |
| P00 to P07     |        | Do to D7          | D0 to D7(Note)                                                                                                                           |  |  |  |  |
| P10 to P17     |        | D8 to D15         | D8 to D15(Note)                                                                                                                          |  |  |  |  |
| P20            |        | Ao                | Ao                                                                                                                                       |  |  |  |  |
| P21 to P27     |        | A1 to A7          | A1 to A7/D0 to D6<br>(Note 2)                                                                                                            |  |  |  |  |
| P30            |        | A8                | As/D7(Note 2)                                                                                                                            |  |  |  |  |
| P31 to P33     |        | A9 to A11         |                                                                                                                                          |  |  |  |  |
| P34 to P37     | PM11=0 | A12 to A15        |                                                                                                                                          |  |  |  |  |
|                | PM11=1 | I/O ports         |                                                                                                                                          |  |  |  |  |
| P40 to P43     | PM06=0 | A16 to A19        |                                                                                                                                          |  |  |  |  |
|                | PM06=1 | I/O ports         |                                                                                                                                          |  |  |  |  |
| P44            | CS0=0  | I/O ports         |                                                                                                                                          |  |  |  |  |
| CS0=1          |        | CS0               |                                                                                                                                          |  |  |  |  |
| P45            | CS1=0  | I/O ports         |                                                                                                                                          |  |  |  |  |
|                | CS1=1  | CS1               |                                                                                                                                          |  |  |  |  |
| P46            | CS2=0  | I/O ports         |                                                                                                                                          |  |  |  |  |
|                | CS2=1  | CS2               |                                                                                                                                          |  |  |  |  |
| P47            | CS3=0  | I/O ports         |                                                                                                                                          |  |  |  |  |
|                | CS3=1  | CS3               |                                                                                                                                          |  |  |  |  |
| P50            | PM02=0 | WR                |                                                                                                                                          |  |  |  |  |
|                | PM02=1 | WRL               | WRL                                                                                                                                      |  |  |  |  |
| P51            | PM02=0 | BHE               |                                                                                                                                          |  |  |  |  |
|                | PM02=1 | WRH               | WRH                                                                                                                                      |  |  |  |  |
| P52            |        | RD                |                                                                                                                                          |  |  |  |  |
| P53            |        | BCLK              |                                                                                                                                          |  |  |  |  |
| P54            |        | HLDA              |                                                                                                                                          |  |  |  |  |
| P55            |        | HOLD              |                                                                                                                                          |  |  |  |  |
| P56            |        | ALE               |                                                                                                                                          |  |  |  |  |
| P57            |        | RDY               |                                                                                                                                          |  |  |  |  |

Table 4.8. Pin Functions for Each Processor Mode

I/O ports: Function as I/O ports or peripheral function I/O pins.

Note 1: When Vcc1 is inputted into CNVss1 pin, do not set bits PM05 and PM04 to "112" after reset. Since P31 to P37, and P40 to P43 become I/O ports when bits PM05 snd PM04 are set to "112" in memory extension mode, the area which can be accessed is 256 bytes per CS.

Note 2: In separate bus mode, these pins serve as the address bus. Note 3: When accessing the area that uses a multiplexed bus, these pins output an indeterminate value during a write.



# (9) External Bus Status When Internal Area Accessed

Table 4.9 shows the external bus status when the internal area is accessed.

| Table 4.9. | External Bus | <b>Status When</b> | Internal Area | Accessed |
|------------|--------------|--------------------|---------------|----------|
|------------|--------------|--------------------|---------------|----------|

| Item                                               |            | SFR accessed                                                          | Internal ROM, RAM accessed      |  |
|----------------------------------------------------|------------|-----------------------------------------------------------------------|---------------------------------|--|
| A0 to A19                                          |            | Address output                                                        | Maintain status before accessed |  |
|                                                    |            |                                                                       | address of external area or SFR |  |
| Do to D15                                          | When read  | High-impedance                                                        | High-impedance                  |  |
|                                                    | When write | Output data                                                           | Undefined                       |  |
| $\overline{RD}, \overline{WR}, \overline{WF}$      | RL, WRH    | $\overline{RD}, \overline{WR}, \overline{WRL}, \overline{WRH}$ output | Output "H"                      |  |
| BHE                                                |            | BHE output                                                            | Maintain status before accessed |  |
|                                                    |            |                                                                       | status of external area or SFR  |  |
| $\overline{\text{CS0}}$ to $\overline{\text{CS3}}$ |            | Output "H"                                                            | Output "H"                      |  |
| ALE                                                |            | Output "L"                                                            | Output "L"                      |  |

## (10) Software Wait

Software wait states can be inserted by using the PM17 bit in the PM1 register, the CS0W to CS3W bits in the CSR register, and the CSE register. The SFR area is unaffected by these control bits. This area is always accessed in 2 BCLK.

To use the RDY signal, set the corresponding CS0W to CS3W bit to "0" (with wait state). Figure 4.9 shows the CSE register. Table 4.10 shows the software wait related bits and bus cycles. Figure 4.10 and 4.11 show the typical bus timings using software wait.



Figure 4.9. CSE Register



| Area             | Bus mode     | PM1 register<br>PM17 bit | CSR register<br>CS3W bit (Note 1)<br>CS2W bit (Note 1)<br>CS1W bit (Note 1)<br>CS0W bit (Note 1) | CSE register<br>CSE31W to CSE30W bit<br>CSE21W to CSE20W bit<br>CSE11W to CSE10W bit<br>CSE01W to CSE00W bit | Software wait | Bus cycle             |         |                        |
|------------------|--------------|--------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------|-----------------------|---------|------------------------|
| SFR              |              |                          |                                                                                                  |                                                                                                              |               | 2 BCLK cycle          |         |                        |
| Internal         |              | 0                        |                                                                                                  |                                                                                                              | No wait       | 1 BCLK cycle (Note 3) |         |                        |
| RAM, ROM         |              | - 1                      |                                                                                                  |                                                                                                              | 1 wait        | 2 BCLK cycles         |         |                        |
|                  |              | 0                        | 0 1                                                                                              | 002                                                                                                          | No wait       | 1 BCLK cycle (read)   |         |                        |
|                  | Separate bus | Separate bus             | Separate bus                                                                                     | 0                                                                                                            | I             | 002                   | NO wait | 2 BCLK cycles (write)  |
|                  |              |                          |                                                                                                  |                                                                                                              | 0             | 002                   | 1 wait  | 2 BCLK cycles (Note 3) |
|                  |              |                          | 0                                                                                                | 012                                                                                                          | 2 waits       | 3 BCLK cycles         |         |                        |
| External<br>area |              |                          | 0                                                                                                | 102                                                                                                          | 3 waits       | 4 BCLK cycles         |         |                        |
| area             |              | 1                        | 1                                                                                                | 002                                                                                                          | 1 wait        | 2 BCLK cycles         |         |                        |
|                  |              |                          | 0                                                                                                | 002                                                                                                          | 1 wait        | 3 BCLK cycles         |         |                        |
|                  | Multiplexed  |                          | 0                                                                                                | 012                                                                                                          | 2 waits       | 3 BCLK cycles         |         |                        |
|                  | bus (Note 2) |                          | 0                                                                                                | 102                                                                                                          | 3 waits       | 4 BCLK cycles         |         |                        |
|                  |              | 1                        | 0                                                                                                | 002                                                                                                          | 1 wait        | 3 BCLK cycles         |         |                        |

#### Table 4.10. Bit and Bus Cycle Related to Software Wait

Notes 1: To use the RDY signal, set this bit to "0".

 To access in multiplexed bus mode, set the corresponding bit of CS0W to CS3W to "0" (with wait state).
 After reset, the PM17 bit is set to "0" (without wait state), all of the CS0W to CS3W bits are set to "0" (with wait state), and the CSE register is set to "0016" (one wait state for CS0 to CS3). Therefore, the internal RAM and internal ROM are accessed with no wait states, and all external areas are accessed with no wait states, and all external areas are accessed with no wait states. accessed with one wait state.

4: When the PM17 bit is set to "1" and accessing external area, set the CSiW bit (0 to 3) in the CSR register to "0" (wait).







## **Memory Space Expansion Function**

The following describes a memory space extension function.

During memory expansion or microprocessor mode, the memory space expansion function allows the access space to be expanded using the appropriate register bits.

Table 4.11 shows the way of setting memory space expansion function, memory spaces.

#### Table 4.11. The Way of Setting Memory Space Expansion Function, Memory Space

| Memory space expansion function | How to set (PM15 to PM14) | Memory space            |
|---------------------------------|---------------------------|-------------------------|
| 1 Mbytes mode                   | 002                       | 1 Mbytes (no expansion) |
| 4 Mbytes mode                   | 112                       | 4 Mbytes                |

## (1) 1 Mbyte Mode

In this mode, the memory space is 1 Mbytes. In 1 Mbyte mode, the external area to be accessed is specified using the  $\overline{CSi}$  (i = 0 to 3) signals (hereafter referred to as the  $\overline{CSi}$  area). Figures 4.13 to 4.14 show the memory mapping and  $\overline{CS}$  area in 1 Mbyte mode.

## (2) 4 Mbyte Mode

In this mode, the memory space is 4 Mbytes. Figure 4.12 shows the DBR register. The BSR2 to BSR0 bits in the DBR register select a bank number which is to be accessed to read or write data. Setting the OFS bit to "1" (with offset) allows the accessed address to be offset by 4000016.

In 4 Mbyte mode, the  $\overline{CSi}$  (i=0 to 3) pin functions differently for each area to be accessed. Addresses 0400016 to 3FFFF16, C000016 to FFFFF16

• The CSi signal is output from the CSi pin (same operation as 1 Mbyte mode. However the last address of CS1 area is 3FFFF16)

Addresses 4000016 to BFFFF16

- The CS0 pin outputs "L"
- The CS1 to CS3 pins output the value of setting as the BSR2 to BSR0 bits (bank number)

Figures 4.15 to 4.16 show the memory mapping and  $\overline{CS}$  area in 4 Mbyte mode. Note that banks 0 to 6 are data-only areas. Locate the program in bank 7 or the  $\overline{CSi}$  area.









| Wen                | nory expansion mod    | ie         | Microproce            | essor mode              |                        |                     |                                |        |
|--------------------|-----------------------|------------|-----------------------|-------------------------|------------------------|---------------------|--------------------------------|--------|
| 0000016            | SFR                   |            | SF                    | R                       |                        |                     |                                |        |
| 0040016            | Internal RAM          |            | Interna               | IRAM                    |                        |                     |                                |        |
| 043FF16<br>0440016 |                       |            |                       |                         |                        |                     |                                |        |
| 0800016<br>0900016 | OSD RAM area          |            | OSD RA                | Marea                   |                        | -                   |                                |        |
| 0900016            | External area         |            | Externa               | al area                 | CS2(PM10=0             | : 120 Kbytes)       |                                |        |
| 1000016            |                       | +          | •                     |                         |                        | <br>10=1: 92 Kbyte  | s)                             |        |
| 2700016            | Reserved area         |            | Reserve               | ed area                 |                        | -                   |                                |        |
| 2800016            |                       |            |                       |                         | CS1(32 Kbyt            | es)                 |                                |        |
| 3000016<br>5000016 | OSD ROM area          |            | OSD RO                | M area                  |                        |                     |                                |        |
| 5000016            | External area         |            | Externa               | Il area                 |                        | Memory expan        | nsion mode:192 Kbytes)         |        |
| 8000016            | Internal ROM          |            |                       |                         | CS0(Micr               | oprocessor mo       | de:704 Kbytes)                 |        |
| PM13=1             |                       |            |                       |                         |                        | -                   |                                |        |
| In                 | nternal RAM           | Inter      | nal ROM               |                         |                        | External area       | 3                              |        |
| Capacity           |                       | Capacity   | Address               |                         | CS0                    | CS1                 | CS2                            | CS     |
| 16 Kbyte           | es 0040016 to 043FF16 | 512 Kbytes | 8000016 to<br>FFFFF16 | Memory ex<br>5000016-7  | pansion mode<br>FFFF16 | 2800016-<br>2FFFF16 | When PM10=0<br>0900016-26FFF16 | No are |
|                    |                       |            |                       | Microproce<br>5000016-F |                        |                     | When PM10=1<br>1000016-26FFF16 |        |

Figure 4.14. Memory Mapping and CS Area in 1 Mbyte Mode (PM13=1)

|                    | mory expansion        | mode       |                       | Microprocessor mode                      |                                        |                                |                     |                                 |
|--------------------|-----------------------|------------|-----------------------|------------------------------------------|----------------------------------------|--------------------------------|---------------------|---------------------------------|
| 0000016            | SFR                   |            |                       | SFR                                      |                                        |                                |                     |                                 |
| 0040016<br>03FFF16 | Internal R            | AM         |                       | Internal RAM                             |                                        |                                |                     |                                 |
| 0400016            |                       |            |                       |                                          | CS3(16                                 | (bytes)                        |                     |                                 |
| 0800016            | OSD ROM               | area       |                       | OSD ROM area                             |                                        |                                |                     |                                 |
| 0900016            | External a            | area       |                       | External area                            |                                        | 10=0: 120 Kbytes)              |                     |                                 |
| 1000016            |                       |            |                       |                                          |                                        | (PM10=1: 92 Kbytes)            |                     |                                 |
| 2700016            | Reserved              | area       |                       | Reserved area                            |                                        | ,                              |                     |                                 |
| 2800016            |                       |            |                       |                                          | CS1(32                                 | (bytes)                        |                     |                                 |
| 3000016            | OSD ROM               | area       |                       | OSD ROM area                             | ····                                   |                                |                     |                                 |
| 5000016            | External              | area       |                       | External area                            | CS0(Memory expansion mode:448 Kbytes ) |                                |                     |                                 |
| C000016            |                       |            |                       |                                          | t ta                                   | 52(PM10=1: 64 Kbytes)          |                     |                                 |
| D000016            |                       |            |                       |                                          |                                        | 52(FWI10=1: 04 Rbytes)         |                     |                                 |
|                    | Internal R            | OM         |                       |                                          | CS0(N                                  | licroprocessor mode:256 Kl     | bytes)              |                                 |
| FFFF16             |                       |            |                       |                                          | ↓                                      |                                |                     |                                 |
|                    |                       |            |                       |                                          |                                        |                                |                     |                                 |
| V13=0              |                       |            |                       |                                          |                                        |                                |                     |                                 |
|                    | AM (Note 2)           | Internal P | OM (Note 2)           | 1                                        | External area                          |                                |                     |                                 |
| Capacity           | Address               | Capacity   | Address               | CSO                                      | External area<br>CS1                   | CS2                            | CS3                 | Other than the CS area (Note 1) |
| 15 Kbytes          | 0040016 to<br>03FFF16 | 192 Kbytes | D000016 to<br>FFFFF16 | Memory expansion mode<br>C000016-CFFFF16 | 2800016-<br>2FFFF16                    | When PM10=0<br>0900016-26FFF16 | 0400016-<br>07FFF16 | 5000016-BFFFF16                 |
|                    |                       |            |                       | Microprocessor mode<br>C000016–FFFFF16   |                                        | When PM10=1<br>1000016-26FFF16 |                     |                                 |

## Figure 4.15. Memory Mapping and CS Area in 4 Mbyte Mode (PM13=0)

| 000016   | lemory expans         |            |                       | Microprocessor mode                    | 1                                                                                                                                  |                                            |               |                                       |  |
|----------|-----------------------|------------|-----------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------|---------------------------------------|--|
| 040016   | SFR                   |            |                       | SFR                                    |                                                                                                                                    |                                            |               |                                       |  |
| 040010   | Internal R            | RAM        |                       | Internal RAM                           |                                                                                                                                    |                                            |               |                                       |  |
| 43FF16   |                       |            |                       |                                        |                                                                                                                                    |                                            |               |                                       |  |
| 0800016  | OSD ROM               | area       |                       | OSD ROM area                           |                                                                                                                                    |                                            |               |                                       |  |
| 900016   | External              |            |                       | External area                          | 1                                                                                                                                  |                                            |               |                                       |  |
| 000016   | LAtemar               |            |                       |                                        |                                                                                                                                    | 110=0: 120 Kbytes)<br>2(PM10=1: 92 Kbytes) |               |                                       |  |
| 2700016  | Reserved              |            |                       | Reserved area                          | <u> </u>                                                                                                                           | 2(PM10=1: 92 Kbytes)                       |               |                                       |  |
| 2800016  | Reserved              | lalea      |                       | Reserved area                          | CS1(32                                                                                                                             | Khytes)                                    |               |                                       |  |
| 3000016  | OSD ROM               |            |                       | OSD ROM area                           | ¥ 001(02                                                                                                                           | noytes/                                    |               |                                       |  |
| 5000016  | USD ROM               |            |                       |                                        |                                                                                                                                    |                                            |               |                                       |  |
|          | External              | area       |                       | External area                          | Other than the CS area (Memory expansion mode:192 Kbytes X 8 banks)* *Two 192 Kbytes X 8 banks can be used by changing the offset. |                                            |               |                                       |  |
| 3000016  |                       |            |                       |                                        | Other than                                                                                                                         | the CS area(Microprocesso                  | r mode:448 Kb | vtes X 8 banks)                       |  |
| 000016   |                       |            |                       |                                        |                                                                                                                                    |                                            |               | ,,                                    |  |
|          | Internal R            |            |                       |                                        |                                                                                                                                    | icroprocessor mode:256 K                   | bytes)        |                                       |  |
|          | Internal N            |            |                       |                                        |                                                                                                                                    |                                            |               |                                       |  |
| FFFF16   |                       |            |                       |                                        | ₩                                                                                                                                  |                                            |               |                                       |  |
|          |                       |            |                       |                                        |                                                                                                                                    |                                            |               |                                       |  |
| /13=1    |                       |            |                       |                                        |                                                                                                                                    |                                            |               |                                       |  |
| -        | nal RAM               | Inter      | nal ROM               |                                        | External area                                                                                                                      | 3                                          |               |                                       |  |
| Capacity | Address               | Capacity   | Address               | CS0                                    | CS1                                                                                                                                | CS2                                        | CS3           | Other than the CS area (Note 1)       |  |
|          | 0040016 to<br>043FF16 | 512 Kbytes | 8000016 to<br>FFFFF16 | Microprocessor mode<br>C000016-FFFFF16 | 2800016-<br>2FFFF16                                                                                                                | When PM10=0<br>0900016-26FFF16             | No area       | Memory expansion mode 5000016-7FFFF16 |  |
|          |                       |            |                       |                                        |                                                                                                                                    | When PM10=1<br>1000016-26FFF16             |               | Microprocessor mode 5000016–BFFFF16   |  |

### Figure 4.16. Memory Mapping and CS Area in 4 Mbyte Mode (PM13=1)

Figure 4.17 shows the external memory connect example in 4 Mbyte mode.

In this example, the  $\overline{CS}$  pin of 4-Mbyte ROM is connected to the  $\overline{CS0}$  pin of microcomputer. The 4 Mbyte ROM address input AD21, AD20 and AD19 pins are connected to the  $\overline{CS3}$ ,  $\overline{CS2}$  and  $\overline{CS1}$  pins of microcomputer, respectively. The address input AD18 pin is connected to the A19 pin of microcomputer. Figures 4.18 to 4.20 show the relationship of addresses between the 4-Mbyte ROM and the microcomputer for the case of a connection example in Figure 4.17.

In microprocessor mode, or in memory expansion mode where the PM13 bit in the PM1 register is "0", banks are located every 512 Kbytes. Setting the OFS bit in the DBR register to "1"(offset) allows the accessed address to be offset by 4000016, so that even the data overlapping a bank boundary can be accessed in succession.

In memory expansion mode where the PM13 bit is "1", each 512-Kbyte bank can be accessed in 256 Kbyte units by switching them over with the OFS bit.

Because the SRAM can be accessed on condition that the chip select signals S2 = "H" and  $\overline{S1}$  ="L",  $\overline{CS0}$  and  $\overline{CS2}$  can be connected to S2 and  $\overline{S1}$ , respectively. If the SRAM does not have the input pins to accept "H" active and "L" active chip select signals( $\overline{S1}$ , S2),  $\overline{CS0}$  and  $\overline{CS2}$  should be decoded external to the chip.



Figure 4.17. External Memory Connect Example in 4M Byte Mode







Rev.1.31 Apr 18, 2005 page 48 of 363 REJ03B0082-0131



Figure 4.20. Relationship Between Addresses on 4-M Byte ROM and Those on Microcomputer (3)

# **Clock Generation Circuit**

The clock generation circuit contains two oscillator circuits as follows:

- (1) Main clock oscillation circuit
- (2) Sub clock oscillation circuit

Table 5.1 lists the clock generation circuit specifications. Figure 5.1 shows the clock generation circuit. Figures 5.2 to 5.6 show the clock-related registers.

| Item                               | Main clock<br>oscillation circuit                                  | Sub clock<br>oscillation circuit                    |
|------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------|
| Use of clock                       | CPU clock source     Peripheral function     clock source          | •CPU clock source<br>• Timer A, B's clock<br>source |
| Clock frequency                    | 16 MHz                                                             | 32.768 kHz                                          |
| Usable oscillator                  | <ul> <li>Ceramic oscillator</li> <li>Crystal oscillator</li> </ul> | <ul> <li>Crystal oscillator</li> </ul>              |
| Pins to connect oscillator         | Xin, Xout                                                          | XCIN, XCOUT                                         |
| Oscillation stop, restart function | Presence                                                           | Presence                                            |
| Oscillator status after reset      | Oscillating                                                        | Stopped                                             |
| Other                              | Externally derived clo                                             | ock can be input                                    |

Table 5.1. Clock Generation Circuit Specifications





Figure 5.1. Clock Generation Circuit



| is required:                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00     Clock output<br>select bit<br>(Valid only ir<br>mode)       01     (Valid only ir<br>mode)       02     WAIT periph<br>clock stop bi       03     XCIN-XCOUT<br>select bit (Not<br>04       04     Port Xc selet<br>(Note 2)       05     Main clock s<br>bit 0 (Notes 3, 11)       06     Main clock d<br>bit 0 (Notes 3)              | t function<br>a single-chip<br>eral function<br>t<br>drive capacity<br>(<br>tote 2)<br>ct bit<br>top bit<br>(<br>, 12)<br>k select bit<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Function         0 0 : I/O port P57         0 1 : fc output         1 0 : fs output         1 1 : f32 output         0 : Do not stop peripheral function clock in wait mode         1 : Stop peripheral function clock in wait mode (Note 8)         0 : LOW         1 : HIGH         0 : I/O port P86, P87         1 : XCIN-XCOUT generation function(Note 9)         0 : On         1 : Off (Note 4, Note5)         0 : CM16 and CM17 valid         1 : Division by 8 mode         0 : Main clock         1 : Sub-clock                                                                                                                                                                                                                                                                                 | RW<br>RW<br>RW<br>RW<br>RW<br>RW |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>is register after s                                                                                                                                                                                                                                                                                                                                                                                                     | select bit<br>(Valid only ir<br>mode)<br>02 WAIT periph<br>clock stop bi<br>03 XCIN-XCOUT<br>select bit (No<br>04 Port XC select<br>(Note 2)<br>05 Main clock s<br>(Notes 3, 11)<br>06 Main clock d<br>bit 0 (Notes 3)                                                                                                                         | t function<br>a single-chip<br>eral function<br>t<br>drive capacity<br>(<br>tote 2)<br>ct bit<br>top bit<br>(<br>, 12)<br>k select bit<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(<br>(                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0 0 : I/O port P57<br>0 1 : fc output<br>1 0 : fs output<br>1 1 : f32 output<br>0 : Do not stop peripheral function clock in wait mode<br>1 : Stop peripheral function clock in wait mode (Note 8)<br>0 : LOW<br>1 : HIGH<br>0 : I/O port P86, P87<br>1 : XcIN-XCOUT generation function(Note 9)<br>0 : On<br>1 : Off (Note 4, Note5)<br>0 : CM16 and CM17 valid<br>1 : Division by 8 mode<br>0 : Main clock                                                                                                                                                                                                                                                                                                                                                                                              | RW<br>RW<br>RW<br>RW             |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>                                                                                                                                                                                                                                                                                                                                                                                                                                    | 01     mode)       02     WAIT periph<br>clock stop bi       03     XCIN-XCOUT<br>select bit (Not<br>04       04     Port Xc select<br>(Note 2)       05     Main clock s<br>(Notes 3, 11)       06     Main clock d<br>bit 0 (Notes 3)       07     System clock                                                                              | eral function (<br>drive capacity (<br>ote 2) (<br>ct bit (<br>top bit (<br>, 12) (<br>tivision select (<br>7, 11) (<br>k select bit (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 1 : f32 output<br>0 : Do not stop peripheral function clock in wait mode<br>1 : Stop peripheral function clock in wait mode (Note 8)<br>0 : LOW<br>1 : HIGH<br>0 : I/O port P86, P87<br>1 : XCIN-XCOUT generation function(Note 9)<br>0 : On<br>1 : Off (Note 4, Note5)<br>0 : CM16 and CM17 valid<br>1 : Division by 8 mode<br>0 : Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RW<br>RW<br>RW<br>RW             |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>CM<br>is register after s                                                                                                                                                                                                                                                                                                                                                                                                                 | clock stop bi       03     XCIN-XCOUT<br>select bit (Not<br>(Note 2))       04     Port Xc select<br>(Note 2)       05     Main clock s<br>(Notes 3, 11)       06     Main clock d<br>bit 0 (Notes 3)       07     System clock                                                                                                                | t drive capacity (<br>ote 2) ct bit (<br>top bit , 12) ct bit (<br>, 12) ct bit (<br>, 12) ct bit (<br>top bit , 12) ct bit (<br>top | 1 : Stop peripheral function clock in wait mode (Note 8)<br>0 : LOW<br>1 : HIGH<br>0 : I/O port P86, P87<br>1 : XCIN-XCOUT generation function(Note 9)<br>0 : On<br>1 : Off (Note 4, Note5)<br>0 : CM16 and CM17 valid<br>1 : Division by 8 mode<br>0 : Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW<br>RW<br>RW                   |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | CM                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | D3     select bit (No       04     Port Xc select (Note 2)       05     Main clock s (Notes 3, 11)       06     Main clock d bit 0 (Notes 3)       07     System clock                                                                                                                                                                         | top bit<br>(1, 12)<br>ivision select<br>(7, 11)<br>k select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 : HIGH<br>0 : I/O port P86, P87<br>1 : XCIN-XCOUT generation function(Note 9)<br>0 : On<br>1 : Off (Note 4, Note5)<br>0 : CM16 and CM17 valid<br>1 : Division by 8 mode<br>0 : Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RW<br>RW<br>RW                   |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | CM                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 04 (Note 2)<br>05 Main clock s<br>(Notes 3, 11)<br>06 Main clock d<br>bit 0 (Notes 7)<br>07 System clock                                                                                                                                                                                                                                       | top bit<br>, 12) // /<br>ivision select<br>7, 11) // /<br>k select bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 : XCIN-XCOUT generation function(Note 9)<br>0 : On<br>1 : Off (Note 4, Note5)<br>0 : CM16 and CM17 valid<br>1 : Division by 8 mode<br>0 : Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RW                               |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | CM                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 06 (Notes 3, 11,<br>06 Main clock d<br>bit 0 (Notes 7<br>07 System clock                                                                                                                                                                                                                                                                       | , 12) · ·<br>ivision select (<br>7, 11) · ·<br>k select bit (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1 : Off (Note 4, Note5)<br>0 : CM16 and CM17 valid<br>1 : Division by 8 mode<br>0 : Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RW                               |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | CM                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | bit 0 (Notes 7<br>07 System clock                                                                                                                                                                                                                                                                                                              | 7, 11) · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 : Division by 8 mode<br>0 : Main clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                  |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    | is register after s                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RW                               |
| Note 2: The CM03<br>Note 3: This bit is p<br>This bit can<br>is required:                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                  |
| (2) Set the<br>Note 4: During exter<br>chosen as a<br>Note 5: When CMO<br>the XIN pin<br>Note 6: After setting<br>the CMO7 b<br>Note 7: When enter<br>Note 8: The fc32 cld<br>turned off w<br>Note 9: To use a su<br>Note 10: To use the<br>(1) Set the<br>(2) Wait unit<br>(3) Set the<br>Note 11: When the | nnot be used for<br>the CM07 bit to "1"<br>e CM05 bit to "1"<br>e CM05 bit to "1"<br>e CM05 bit is set to "1,<br>a CPU clock.<br>D5 bit is set to "1,<br>is pulled "H" to the<br>ng the CM04 bit to<br>the CM04 bit to<br>"1"<br>ering stop mode f<br>lock does not stow<br>when in wait moor<br>sub-clock, set this<br>e CM05 bit to "0"<br>e CM05 bit to "0".<br>e CM05 bit to "0". | detection as to whe<br>(Sub-clock select) (<br>(Stop).<br>only the clock oscil<br>the XOUT pin goes (<br>he same level as XCO<br>of "1" (XCIN-XCOUT or<br>(sub-clock).<br>rom high or middle so<br>p. During low speed<br>le).<br>bit to "1". Also mak<br>the clock source for<br>oscillate).<br>as or the main clock<br>main clock turned off | ther the main clo<br>with the sub-cloc<br>lation buffer is tu<br>"H". Furthermore<br>out via the feedb<br>scillator function)<br>speed mode, the<br>l or low power dis<br>the cPU clock, f<br>oscillation stabil<br>), the CM06 bit is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <ul> <li>bock stopped or not. To stop the main clock, the following ck stably oscillating.</li> <li>urned off and clock input is accepted if the sub clock is new concepts of and clock input is accepted if the sub clock is new concepts of and clock input is accepted if the sub clock is new concepts of and clock input is accepted if the sub clock is new concepts of and clock input is accepted if the sub clock is new clock resistor remains conner back resistor.</li> <li>), wait until the sub-clock oscillates stably before switching cM06 bit is set to "1" (divide-by-8 mode).</li> <li>issipation mode, do not set this bit to "1" (peripheral clock is and P87 are directed for input, with no pull-ups. follow the procedure below.</li> <li>lizes, whichever is longer.</li> </ul> | oot<br>octed<br>ng<br>ck         |

Figure 5.2. CM0 Register





Figure 5.3. CM1 Register





Figure 5.4. CM2 Register





Figure 5.5. PCLKR Register and PM2 Register





Figure 5.6. PLC0 Register



The following describes the clocks generated by the clock generation circuit.

## (1) Main Clock

This clock is used as the clock source for the CPU and peripheral function clocks. This clock is used as the clock source for the CPU and peripheral function clocks. The main clock oscillator circuit is configured by connecting a resonator between the XIN and XOUT pins. The main clock oscillator circuit contains a feedback resistor, which is disconnected from the oscillator circuit during stop mode in order to reduce the amount of power consumed in the chip. The main clock oscillator circuit may also be configured by feeding an externally generated clock to the XIN pin. Figure 5.7 shows the examples of main clock connection circuit.

After reset, the main clock divided by 8 is selected for the CPU clock.

The power consumption in the chip can be reduced by setting the CM05 bit of CM0 register to "1" (main clock oscillator circuit turned off) after switching the clock source for the CPU clock to a sub clock. In this case, XOUT goes "H". Furthermore, because the internal feedback resistor remains on, XIN is pulled "H" to XOUT via the feedback resistor. Note that if an externally generated clock is fed into the XIN pin, the main clock cannot be turned off by setting the CM05 bit to "1", unless the sub clock is chosen as a CPU clock. If necessary, use an external circuit to turn off the clock.

During stop mode, all clocks including the main clock are turned off. Refer to "power control".



Figure 5.7. Examples of Main Clock Connection Circuit



# (2) Sub Clock

The sub clock is generated by the sub clock oscillation circuit. This clock is used as the clock source for the CPU clock, as well as the timer A and timer B count sources. In addition, an fc clock with the same frequency as that of the sub clock can be output from the CLKOUT pin.

The sub clock oscillator circuit is configured by connecting a crystal resonator between the XCIN and XCOUT pins. The sub clock oscillator circuit contains a feedback resistor, which is disconnected from the oscillator circuit during stop mode in order to reduce the amount of power consumed in the chip. The sub clock oscillator circuit may also be configured by feeding an externally generated clock to the XCIN pin. Figure 5.8 shows the examples of sub clock connection circuit.

After reset, the sub clock is turned off. At this time, the feedback resistor is disconnected from the oscillator circuit.

To use the sub clock for the CPU clock, set the CM07 bit of CM0 register to "1 " (sub clock) after the sub clock becomes oscillating stably.



Figure 5.8. Examples of Sub Clock Connection Circuit

## **OSD Oscillation Circuit**

The OSD clock oscillation circuit can be chosen to be an external oscillator circuit comprised of an LC oscillator or a ceramic resonator (or a quartz-crystal oscillator) connected between the OSC1 and OSC2 pins, or an internal oscillator circuit with a filter connected to the OSC1 pin. Which of LC oscillator or a ceramic resonator (or a quartz-crystal oscillator) is selected by setting bits 0, 1 and 2 of the clock control register (address 020516) and bit 1 of the extended register 1C (address 02DC16).



Figure 5.9. OSD clock connection example



# **CPU Clock and Peripheral Function Clock**

Two type clocks: CPU clock to operate the CPU and peripheral function clocks to operate the peripheral functions.

# (1) CPU Clock and BCLK

These are operating clocks for the CPU and watchdog timer.

The clock source for the CPU clock can be chosen to be the main clock or sub clock.

If the main clock is selected as the clock source for the CPU clock, the selected clock source can be divided by 1 (undivided), 2, 4, 8 or 16 to produce the CPU clock. Use the CM06 bit in CM0 register and the CM17 to CM16 bits in CM1 register to select the divide-by-n value.

After reset, the main clock divided by 8 provides the CPU clock.

During memory expansion or microprocessor mode, a BCLK signal with the same frequency as the CPU clock can be output from the BCLK pin by setting the PM07 bit of PM0 register to "0" (output enabled).

Note that when entering stop mode from high or middle speed mode, or when the CM05 bit of CM0 register is set to "1" (main clock turned off) in low-speed mode, the CM06 bit of CM0 register is set to "1" (divide-by-8 mode).

# (2) Peripheral Function Clock(f1, f2, f8, f32, f1SIO, f2SIO, f8SIO, f32SIO, fAD, fC32)

These are operating clocks for the peripheral functions.

Of these, fi (i = 1, 2, 8, 32) and fisio are derived from the main clock. The clock fi is used for timers A and B, and fisio is used for serial I/O. The f8 and f32 clocks can be output from the CLKout pin.

The fAD clock is produced from the main clock, and is used for the A/D converter.

When the WAIT instruction is executed after setting the CM02 bit of CM0 register to "1" (peripheral function clock turned off during wait mode), or when the microcomputer is in low power dissipation mode, the fi, fisio and fAD clocks are turned off.

The fC32 clock is produced from the sub clock, and is used for timers A and B. This clock can be used when the sub clock is on.

# **Clock Output Function**

During single-chip mode, the f8, f32 or fC clock can be output from the CLKOUT pin. Use the CM01 to CM00 bits of CM0 register to select.



## **Power Control**

There are three power control modes. For convenience' sake, all modes other than wait and stop modes are referred to as normal operation mode here.

## (1) Normal Operation Mode

Normal operation mode is further classified into four modes.

In normal operation mode, because the CPU clock and the peripheral function clocks both are on, the CPU and the peripheral functions are operating. Power control is exercised by controlling the CPU clock frequency. The higher the CPU clock frequency, the greater the processing capability. The lower the CPU clock frequency, the smaller the power consumption in the chip. If the unnecessary oscillator circuits are turned off, the power consumption is further reduced.

Before the clock sources for the CPU clock can be switched over, the new clock source to which switched must be oscillating stably. If the new clock source is the main clock or sub clock, allow a sufficient wait time in a program until it becomes oscillating stably.

#### • High-speed Mode

The main clock divided by 1 provides the CPU clock. If the sub clock is on, fC32 can be used as the count source for timers A and B.

#### Medium-speed Mode

The main clock divided by 2, 4, 8 or 16 provides the CPU clock. If the sub clock is on, fC32 can be used as the count source for timers A and B.

#### • Low-speed Mode

The sub clock provides the CPU clock.

The fC32 clock can be used as the count source for timers A and B.

#### • Low Power Dissipation Mode

In this mode, the main clock is turned off after being placed in low speed mode. The sub clock provides the CPU clock. The fc32 clock can be used as the count source for timers A and B.

Simultaneously when this mode is selected, the CM06 bit of CM0 register becomes "1" (divided by 8 mode). In the low power dissipation mode, do not change the CM06 bit. Consequently, the medium speed (divided by 8) mode is to be selected when the main clock is operated next.



| Modes         |                  | CM1 register |      | CM0 re    | gister    |      |
|---------------|------------------|--------------|------|-----------|-----------|------|
|               |                  | CM17, CM16   | CM07 | CM06      | CM05      | CM04 |
| High-speed    | mode             | 002          | 0    | 0         | 0         |      |
| Medium-       | divided by 2     | 012          | 0    | 0         | 0         |      |
| speed<br>mode | divided by 4     | 102          | 0    | 0         | 0         |      |
|               | divided by 8     |              | 0    | 1         | 0         |      |
|               | divided by 16    | 112          | 0    | 0         | 0         |      |
| Low-speed r   | node             |              | 1    |           | 0         | 1    |
| Low power of  | dissipation mode |              | 1    | 1(Note 1) | 1(Note 1) | 1    |

#### Table 5.2. Setting Clock Related Bit and Modes

Note 1: When the CM05 bit is set to "1" (main clock turned off) in low-speed mode, the mode goes to low power dissipation mode and CM06 bit is set to "1" (divided by 8 mode) simultaneously.

## (2) Wait Mode

In wait mode, the CPU clock is turned off, so are the CPU (because operated by the CPU clock) and the watchdog timer. Because the main clock and sub clock, all are on, the peripheral functions using these clocks keep operating.

## • Peripheral Function Clock Stop Function

If the CM02 bit is "1" (peripheral function clocks turned off during wait mode), the f1, f2, f8, f32, f1SIO, f8SIO, f32SIO and fAD clocks are turned off when in wait mode, with the power consumption reduced that much. However, fC32 remains on.

#### • Entering Wait Mode

The microcomputer is placed into wait mode by executing the WAIT instruction.

#### • Pin Status During Wait Mode

Table 5.3 lists pin status during wait mode

## • Exiting Wait Mode

The microcomputer is moved out of wait mode by a hardware reset or peripheral function interrupt. If the microcomputer is to be moved out of exit wait mode by a hardware reset, set the peripheral function interrupt priority ILVL2 to ILVL0 bits to "0002" (interrupts disabled) before executing the WAIT instruction.

The peripheral function interrupts are affected by the CM02 bit. If CM02 bit is "0" (peripheral function clocks not turned off during wait mode), all peripheral function interrupts can be used to exit wait mode. If CM02 bit is "1" (peripheral function clocks turned off during wait mode), the peripheral functions using the peripheral function clocks stop operating, so that only the peripheral functions clocked by external signals can be used to exit wait mode.



| Table | 5.3. I | Pin | Status | During | Wait   | Mode |
|-------|--------|-----|--------|--------|--------|------|
| TUDIC | 0.0.1  |     | olulus | During | TT GIL | mouc |

|                                                         | Pin                                                      | Memory expansion mode           | Single-chip mode                |
|---------------------------------------------------------|----------------------------------------------------------|---------------------------------|---------------------------------|
|                                                         |                                                          | Microprocessor mode             |                                 |
| A <sub>0</sub> to A <sub>19</sub> , D <sub>0</sub> to D | 15, $\overline{\text{CS0}}$ to $\overline{\text{CS3}}$ , | Retains status before wait mode |                                 |
| BHE                                                     |                                                          |                                 |                                 |
| RD, WR, WRL, V                                          | VRH                                                      | "H"                             |                                 |
| HLDA,BCLK                                               |                                                          | "H"                             |                                 |
| ALE                                                     |                                                          | "L"                             |                                 |
| I/O ports                                               |                                                          | Retains status before wait mode | Retains status before wait mode |
| CLKOUT                                                  | When fc selected                                         |                                 | Does not stop                   |
|                                                         | When f8, f32 selected                                    |                                 | Does not stop when the CM02     |
|                                                         |                                                          |                                 | bit is "0".                     |
|                                                         |                                                          |                                 | When the CM02 bit is "1", the   |
|                                                         |                                                          |                                 | status immediately prior to     |
|                                                         |                                                          |                                 | entering wait mode is main-     |
|                                                         |                                                          |                                 | tained.                         |

#### Table 5.4. Interrupts to Exit Wait Mode

| Interrupt                              | CM02=0                                                        | CM02=1                                                                   |
|----------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------|
| Serial I/O interrupt                   | Can be used when operating<br>with internal or external clock | Can be used when operating<br>with external clock                        |
| key input interrupt                    | Can be used                                                   | Can be used                                                              |
| A/D conversion<br>interrupt            | Can be used in one-shot mode<br>or single sweep mode          | — (Do not use)                                                           |
| Timer A interrupt<br>Timer B interrupt | Can be used in all modes                                      | Can be used in event counter<br>mode or when the count<br>source is fC32 |
| INT interrupt                          | Can be used                                                   | Can be used                                                              |

Table 5.4 lists the interrupts to exit wait mode.

If the microcomputer is to be moved out of wait mode by a peripheral function interrupt, set up the following before executing the WAIT instruction.

1. In the ILVL2 to ILVL0 bits of interrupt control register, set the interrupt priority level of the periph eral function interrupt to be used to exit wait mode.

Also, for all of the peripheral function interrupts not used to exit wait mode, set the ILVL2 to ILVL0 bits to "0002" (interrupt disable).

- 2. Set the I flag to "1".
- 3. Enable the peripheral function whose interrupt is to be used to exit wait mode.

In this case, when an interrupt request is generated and the CPU clock is thereby turned on, an interrupt routine is executed.

The CPU clock turned on when exiting wait mode by a peripheral function interrupt is the same CPU clock that was on when the WAIT instruction was executed.

# (3) Stop Mode

In stop mode, all oscillator circuits are turned off, so are the CPU clock and the peripheral function clocks. Therefore, the CPU and the peripheral functions clocked by these clocks stop operating. The least amount of power is consumed in this mode.

However, the peripheral functions clocked by external signals keep operating. The following interrupts can be used to exit stop mode.

- Key interrupt
- INT interrupt
- Timer A, Timer B interrupt (when counting external pulses in event counter mode)
- Serial I/O interrupt (when external clock is selected)

#### • Entering Stop Mode

The microcomputer is placed into stop mode by setting the CM10 bit of CM1 register to "1" (all clocks turned off). At the same time, the CM06 bit of CM0 register is set to "1" (divide-by-8 mode) and the CM15 bit of CM1 register is set to "1" (main clock oscillator circuit drive capability high).

• Pin Status in Stop Mode

Table 5.5 lists pin status during stop mode

#### • Exiting Stop Mode

The microcomputer is moved out of stop mode by a hardware reset, or peripheral function interrupt. If the microcomputer is to be moved out of stop mode by a hardware reset or, set the peripheral function interrupt priority ILVL2 to ILVL0 bits to "0002" (interrupts disable) before setting the CM10 bit to "1".

If the microcomputer is to be moved out of stop mode by a peripheral function interrupt, set up the following before setting the CM10 bit to "1".

1. In the ILVL2 to ILVL0 bits of interrupt control register, set the interrupt priority level of the peripheral function interrupt to be used to exit stop mode.

Also, for all of the peripheral function interrupts not used to exit stop mode, set the ILVL2 to ILVL0 bits to "0002".

- 2. Set the I flag to "1".
- 3. Enable the peripheral function whose interrupt is to be used to exit stop mode.

In this case, when an interrupt request is generated and the CPU clock is thereby turned on, an interrupt service routine is executed.

Which CPU clock will be used after exiting stop mode by a peripheral function is determined by the CPU clock that was on when the microcomputer was placed into stop mode as follows: If the CPU clock before entering stop mode was derived from the sub clock: sub clock

If the CPU clock before entering stop mode was derived from the main clock: main clock divide-by-8



|                                                                                                                | Pin                   | Memory expansion mode<br>Microprocessor mode | Single-chip mode                |
|----------------------------------------------------------------------------------------------------------------|-----------------------|----------------------------------------------|---------------------------------|
| A <sub>0</sub> to A <sub>19</sub> , D <sub>0</sub> to D <sub>15</sub> , $\overline{CS0}$ to $\overline{CS3}$ , |                       | Retains status before stop mode              |                                 |
| BHE                                                                                                            |                       |                                              |                                 |
| RD, WR, WRL, WRH                                                                                               |                       | "H"                                          |                                 |
| HLDA, BCLK                                                                                                     |                       | "Н"                                          |                                 |
| ALE                                                                                                            |                       | undefined                                    |                                 |
| I/O ports                                                                                                      |                       | Retains status before stop mode              | Retains status before stop mode |
| CLKOUT                                                                                                         | When fc selected      |                                              | "H"                             |
|                                                                                                                | When f8, f32 selected |                                              | Retains status before stop mode |



Figure 5.10 shows the state transition from normal operation mode to stop mode and wait mode. Figure 5.11 shows the state transition in normal operation mode.



Figure 5.10. State Transition to Stop Mode and Wait Mode





Figure 5.11. State Transition in Normal Mode

## Protection

In the event that a program runs out of control, this function protects the important registers so that they will not be rewritten easily. Figure 6.1 shows the PRCR register. The following lists the registers protected by the PRCR register.

- Registers protected by PRC0 bit: CM0, CM1, CM2 and PCLKR registers, reserved register address 001C16.
- Registers protected by PRC1 bit: PM0 and PM1 registers, reserved registers address 001E16, 039E16, 034816, and 034916
- Registers protected by PRC2 bit: PD9 register, reserved registers address 036216 and 036616

Set the PRC2 bit to "1" (write enabled) and then write to any address, and the PRC2 bit will be cleared to "0" (write protected). The registers protected by the PRC2 bit should be changed in the next instruction after setting the PRC2 bit to "1". Make sure no interrupts or DMA transfers will occur between the instruction in which the PRC2 bit is set to "1" and the next instruction. The PRC0, PRC1 and PRC3 bits are not automatically cleared to "0" by writing to any address. They can only be cleared in a program.

| b7 b6 b5 b4 b3 b2 b1 b0 | Symbol<br>PRCR |                                                         | ter reset<br>0000002                                                       |    |
|-------------------------|----------------|---------------------------------------------------------|----------------------------------------------------------------------------|----|
|                         | Bit symbol     | Bit name                                                | Function                                                                   | RW |
|                         | PRC0           | Protect bit 0                                           | Enable write to CM0, CM1, CM2, PCLKR and register 001C16                   |    |
|                         |                |                                                         | 0 : Write protected<br>1 : Write enabled                                   | RW |
|                         | PRC1           | Protect bit 1                                           | Enable write to PM0, PM1<br>registers 001E16, 039E16,<br>034816 and 034916 | RW |
|                         |                |                                                         | 0 : Write protected<br>1 : Write enabled                                   |    |
|                         | PRC2           | Protect bit 2                                           | Enable write to PD9, registers 036216 and 036616                           | RW |
|                         |                |                                                         | 0 : Write protected<br>1 : Write enabled (Note)                            |    |
|                         | (b5-b3)        | Reserved bits                                           | Must set to "0"                                                            | RW |
|                         | (b7-b6)        | Nothing is assigned. When wri content is indeterminate. | ite, set to "0". When read, its                                            |    |

Figure 6.1. PRCR Register

## Interrupts

# **Type of Interrupts**

Figure 7.1 shows types of interrupts.



## Figure 7.1. Interrupts

- Maskable Interrupt: An interrupt which can be enabled (disabled) by the interrupt enable flag (I flag) or
   whose interrupt priority <u>can be changed</u> by priority level.
- Non-maskable Interrupt: An interrupt which cannot be enabled (disabled) by the interrupt enable flag (I flag) or whose interrupt priority <u>cannot be changed</u> by priority level.



## **Software Interrupts**

A software interrupt occurs when executing certain instructions. Software interrupts are non-maskable interrupts.

#### • Undefined Instruction Interrupt

An undefined instruction interrupt occurs when executing the UND instruction.

#### Overflow Interrupt

An overflow interrupt occurs when executing the INTO instruction with the O flag set to "1" (the operation resulted in an overflow). The following are instructions whose O flag changes by arithmetic: ABS, ADC, ADCF, ADD, CMP, DIV, DIVU, DIVX, NEG, RMPA, SBB, SHA, SUB

#### BRK Interrupt

A BRK interrupt occurs when executing the BRK instruction.

#### • INT Instruction Interrupt

An INT instruction interrupt occurs when executing the INT instruction. Software interrupt Nos. 0 to 63 can be specified for the INT instruction. Because software interrupt Nos. 4 to 31 are assigned to peripheral function interrupts, the same interrupt routine as for peripheral function interrupts can be executed by executing the INT instruction.

In software interrupt Nos. 0 to 31, the U flag is saved to the stack during instruction execution and is cleared to "0" (ISP selected) before executing an interrupt sequence. The U flag is restored from the stack when returning from the interrupt routine. In software interrupt Nos. 32 to 63, the U flag does not change state during instruction execution, and the SP then selected is used.



## **Hardware Interrupts**

Hardware interrupts are classified into two types — special interrupts and peripheral function interrupts.

#### (1) Special Interrupts

Special interrupts are non-maskable interrupts.

• DBC Interrupt

Do not normally use this interrupt because it is provided exclusively for use by development support tools.

Watchdog Timer Interrupt

Generated by the watchdog timer. Once a watchdog timer interrupt is generated, be sure to initialize the watchdog timer. For details about the watchdog timer, refer to the section "watchdog timer".

#### Single-step Interrupt

Do not normally use this interrupt because it is provided exclusively for use by development support tools.

#### Address Match Interrupt

An address match interrupt is generated immediately before executing the instruction at the address indicated by the RMAD0 to RMAD3 register that corresponds to one of the AIER register's AIER0 or AIER1 bit or the AIER2 register's AIER20 or AIER21 bit which is "1" (address match interrupt enabled). For details about the address match interrupt, refer to the section "address match interrupt".

## (2) Peripheral Function Interrupts

Peripheral function interrupts are maskable interrupts and generated by the microcomputer's internal functions. The interrupt sources for peripheral function interrupts are listed in "Table 7.2. Relocatable Vector Tables". For details about the peripheral functions, refer to the description of each peripheral function in this manual.



#### Interrupts and Interrupt Vector

One interrupt vector consists of 4 bytes. Set the start address of each interrupt routine in the respective interrupt vectors. When an interrupt request is accepted, the CPU branches to the address set in the corresponding interrupt vector. Figure 7.2 shows the interrupt vector.



Figure 7.2. Interrupt Vector

#### • Fixed Vector Tables

The fixed vector tables are allocated to the addresses from FFFDC16 to FFFFF16. Table 7.1 lists the fixed vector tables. In the flash memory version of microcomputer, the vector addresses (H) of fixed vectors are used by the ID code check function. For details, refer to the section "flash memory rewrite disabling function".

#### Table 7.1. Fixed Vector Tables

| Interrupt source      | Vector table addresses<br>Address (L) to address (H) | Remarks                                                                                                                                                  | Reference               |
|-----------------------|------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Undefined instruction | .,, .,                                               | Interrupt on UND instruction                                                                                                                             | M16C/60, M16C/20        |
| Overflow              | FFFE016 to FFFE316                                   | Interrupt on INTO instruction                                                                                                                            | serise software         |
| BRK instruction       | FFFE416 to FFFE716                                   | If the contents of address<br>FFFE716 is FF16, program ex-<br>ecution starts from the address<br>shown by the vector in the<br>relocatable vector table. | maual                   |
| Address match         | FFFE816 to FFFEB16                                   |                                                                                                                                                          | Address match interrupt |
| Single step (Note)    | FFFEC16 to FFFEF16                                   |                                                                                                                                                          |                         |
| Watchdog timer        | FFFF016 to FFFF316                                   |                                                                                                                                                          | Watchdog timer          |
| DBC (Note)            | FFFF416 to FFFF716                                   |                                                                                                                                                          |                         |
| Reset                 | FFFFC16 to FFFFF16                                   |                                                                                                                                                          | Reset                   |

Note: Do not normally use this interrupt because it is provided exclusively for use by development support tools.



#### • Relocatable Vector Tables

The 256 bytes beginning with the start address set in the INTB register comprise a reloacatable vector table area. Table 7.2 lists the relocatable vector tables. Setting an even address in the INTB register results in the interrupt sequence being executed faster than in the case of odd addresses.

Table 7.2. Relocatable Vector Tables

| Interrupt source                                     | Vector address (Note 1)<br>Address (L) to address (H)                    | Software interrupt<br>number | Reference                                     |
|------------------------------------------------------|--------------------------------------------------------------------------|------------------------------|-----------------------------------------------|
| BRK instruction (Note 3)                             | +0 to +3 (000016 to 000316)                                              | 0                            | M16C/60, M16C/20                              |
| (Reserved)                                           |                                                                          | 1 to 3                       | series software<br>manual                     |
| ĪNT3                                                 | +16 to +19 (001016 to 001316)                                            | 4                            |                                               |
| Timer B5/OSD1                                        | +20 to +23 (001416 to 001716)                                            | 5                            | Timer                                         |
| (Note 2)<br>Timer B4, UART1 bus collision detect     | +24 to +27 (001816 to 001B16)                                            | 6                            | Timer                                         |
| (Note 2)<br>Timer B3, UART0 bus collision detect     | +28 to +31 (001C16 to 001F16)                                            | 7                            | Serial I/O                                    |
| Data slicer 1                                        | +32 to +35 (002016 to 002316)                                            | 8                            | Data aliaar                                   |
| Data slicer 2                                        | +36 to +39 (002416 to 002716)                                            | 9                            | Data slicer                                   |
| UART 2 bus collision detection/I <sup>2</sup> C-bus0 | +40 to +43 (002816 to 002B16)                                            | 10                           | Serial I/O/I <sup>2</sup> C-bus               |
| DMA0                                                 | +44 to +47 (002C16 to 002F16)                                            | 11                           | DMAG                                          |
| DMA1                                                 | +48 to +51 (003016 to 003316)                                            | 12                           | DMAC                                          |
| Key input interrupt/VSYNC                            | +52 to +55 (003416 to 003716)                                            | 13                           | Key input interrupt, OSD                      |
| A/D/I <sup>2</sup> C-bus1NACK                        | +56 to +59 (003816 to 003B16)                                            | 14                           | A/D convertor/I <sup>2</sup> C-bus            |
| UART2 transmit                                       | +60 to +63 (003C16 to 003F16)                                            | 15                           |                                               |
| UART2 receive                                        | +64 to +67 (004016 to 004316)                                            | 16                           |                                               |
| UART0 transmit                                       | +68 to +71 (004416 to 004716)                                            | 17                           | Serial I/O                                    |
| UART0 receive                                        | +72 to +75 (004816 to 004B16)                                            | 18                           | Senar I/O                                     |
| UART1 transmit                                       | +76 to +79 (004C16 to 004F16)                                            | 19                           |                                               |
| UART1 receive                                        | +80 to +83 (005016 to 005316)                                            | 20                           |                                               |
| Timer A0/I <sup>2</sup> C-bus0                       | +84 to +87 (005416 to 005716)                                            | 21                           |                                               |
| Timer A1/I <sup>2</sup> C-bus1                       | +88 to +91 (005816 to 005B16)                                            | 22                           |                                               |
| Timer A2/OSD2                                        | +92 to +95 (005C16 to 005F16)                                            | 23                           |                                               |
| Timer A3/VSYNC                                       | +96 to +99 (006016 to 006316)                                            | 24                           |                                               |
| Timer A4/I <sup>2</sup> C-bus0NACK                   | +100 to +103 (006416 to 006716)                                          | 25                           | Timer/I <sup>2</sup> C-bus                    |
| Timer B0/I <sup>2</sup> C-bus1NACK                   | +104 to +107 (006816 to 006B16)                                          | 26                           |                                               |
| Timer B1/I <sup>2</sup> C-bus2NACK                   | +108 to +111 (006C16 to 006F16)                                          | 27                           |                                               |
| Timer B2/l <sup>2</sup> C-bus2                       | +112 to +115 (007016 to 007316)                                          | 28                           |                                               |
| ĪNTO                                                 | +116 to +119 (007416 to 007716)                                          | 29                           |                                               |
| INT1                                                 | +120 to +123 (007816 to 007B16)                                          | 30                           | INT interrupt, OSD                            |
| INT2/OSD2                                            | +124 to +127 (007C16 to 007F16)                                          | 31                           |                                               |
| Software interrupt (Note 3)                          | +128 to +131 (008016 to 008316)<br>to<br>+252 to +255 (00FC16 to 00FF16) | 32<br>to<br>63               | M16C/60, M16C/20<br>series software<br>manual |

Notes 1: Address relative to address in INTB

2: Use the IFSR2A register's IFSR26 and IFSR27 bits to select

3: These interrupts cannot be disabled using the I flag

## **Interrupt Control**

The following describes how to enable/disable the maskable interrupts, and how to set the priority in which order they are accepted. What is explained here does not apply to nonmaskable interrupts.

Use the FLG register's I flag, IPL, and each interrupt control register's ILVL2 to ILVL0 bits to enable/disable the maskable interrupts. Whether an interrupt is requested is indicated by the IR bit in each interrupt control register.

Figure 7.3 shows the interrupt control registers.





Figure 7.3. Interrupt Control Registers



Note 2: To rewrite the interrupt control registers, do so at a point that does not generate the interrupt request for that register. For details, see the "precautions for interrupts" of the Usage Notes Reference Book.

Figure 7.4. Interrupt Control Registers



# I Flag

The I flag enables or disables the maskable interrupt. Setting the I flag to "1" (= enabled) enables the maskable interrupt. Setting the I flag to "0" (= disabled) disables all maskable interrupts.

# IR Bit

The IR bit is set to "1" (= interrupt requested) when an interrupt request is generated. Then, when the interrupt request is accepted and the CPU branches to the corresponding interrupt vector, the IR bit is cleared to "0" (= interrupt not requested).

The IR bit can be cleared to "0" in a program. Note that do not write "1" to this bit.

# ILVL2 to ILVL0 Bits and IPL

Interrupt priority levels can be set using the ILVL2 to ILVL0 bits.

Table 7.3 shows the settings of interrupt priority levels and Table 7.4 shows the interrupt priority levels enabled by the IPL.

The following are conditions under which an interrupt is accepted:

- I flag = "1"
- IR bit = "1"
- · interrupt priority level > IPL

The I flag, IR bit, ILVL2 to ILVL0 bits and IPL are independent of each other. In no case do they affect one another.

| ILVL2 to ILVL0 bits | Interrupt priority<br>level  | Priority<br>order |
|---------------------|------------------------------|-------------------|
| 0002                | Level 0 (interrupt disabled) |                   |
| 0012                | Level 1                      | Low               |
| 0102                | Level 2                      |                   |
| 0112                | Level 3                      |                   |
| 1002                | Level 4                      |                   |
| 1012                | Level 5                      |                   |
| 1102                | Level 6                      |                   |
| 1112                | Level 7                      | High              |

#### Table 7.3. Settings of Interrupt Priority Levels

#### Table 7.4. Interrupt Priority Levels Enabled by IPL

| IPL  | Enabled interrupt priority levels        |
|------|------------------------------------------|
| 0002 | Interrupt levels 1 and above are enabled |
| 0012 | Interrupt levels 2 and above are enabled |
| 0102 | Interrupt levels 3 and above are enabled |
| 0112 | Interrupt levels 4 and above are enabled |
| 1002 | Interrupt levels 5 and above are enabled |
| 1012 | Interrupt levels 6 and above are enabled |
| 1102 | Interrupt levels 7 and above are enabled |
| 1112 | All maskable interrupts are disabled     |



#### Interrupt Sequence

An interrupt sequence — what are performed over a period from the instant an interrupt is accepted to the instant the interrupt routine is executed — is described here.

If an interrupt occurs during execution of an instruction, the processor determines its priority when the execution of the instruction is completed, and transfers control to the interrupt sequence from the next cycle. If an interrupt occurs during execution of either the SMOVB, SMOVF, SSTR or RMPA instruction, the processor temporarily suspends the instruction being executed, and transfers control to the interrupt sequence.

The CPU behavior during the interrupt sequence is described below. Figure 7.5 shows time required for executing the interrupt sequence.

- (1) The CPU gets interrupt information (interrupt number and interrupt request priority level) by reading the address 0000016. Then it clears the IR bit for the corresponding interrupt to "0" (interrupt not requested).
- (2) The FLG register immediately before entering the interrupt sequence is saved to the CPU's internal temporary register<sup>(Note 1)</sup>.
- (3) The I, D and U flags in the FLG register become as follows:

The I flag is cleared to "0" (interrupts disabled).

The D flag is cleared to "0" (single-step interrupt disabled).

The U flag is cleared to "0" (ISP selected).

However, the U flag does not change state if an INT instruction for software interrupt Nos. 32 to 63 is executed.

- (4) The CPU's internal temporary register (Note 1) is saved to the stack.
- (5) The PC is saved to the stack.
- (6) The interrupt priority level of the accepted interrupt is set in the IPL.
- (7) The start address of the relevant interrupt routine set in the interrupt vector is stored in the PC.

After the interrupt sequence is completed, the processor resumes executing instructions from the start address of the interrupt routine.

Note: This register cannot be used by user.

| CPU clock      |                                                                                                                                                                                                                                                                                                  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address bus    | Address Indeterminate (Note 1) SP-2 SP-4 vec vec+2 PC                                                                                                                                                                                                                                            |
| Data bus       | Interrupt<br>information Indeterminate (Note 1) SP-2<br>contents SP-4<br>contents vec<br>contents vec<br>contents                                                                                                                                                                                |
| RD             | Indeterminate (Note 1)                                                                                                                                                                                                                                                                           |
| WR<br>(Note 2) |                                                                                                                                                                                                                                                                                                  |
|                | <ul> <li>1 : The indeterminate state depends on the instruction queue buffer. A read cycle occurs when<br/>the instruction queue buffer is ready to accept instructions.</li> <li>2 : The WR signal timing shown here is for the case where the stack is located in the internal RAM.</li> </ul> |

Figure 7.5. Time Required for Executing Interrupt Sequence

## Interrupt Response Time

Figure 7.6 shows the interrupt response time. The interrupt response or interrupt acknowledge time denotes a time from when an interrupt request is generated till when the first instruction in the interrupt routine is executed. Specifically, it consists of a time from when an interrupt request is generated till when the instruction then executing is completed ((a) in Figure 7.6) and a time during which the interrupt sequence is executed ((b) in Figure 7.6).



Figure 7.6. Interrupt response time

#### Variation of IPL when Interrupt Request is Accepted

When a maskable interrupt request is accepted, the interrupt priority level of the accepted interrupt is set in the IPL.

When a software interrupt or special interrupt request is accepted, one of the interrupt priority levels listed in Table 7.5 is set in the IPL. Shown in Table 7.5 are the IPL values of software and special interrupts when they are accepted.

#### Table 7.5. IPL Level That is Set to IPL When A Software or Special Interrupt Is Accepted

| Interrupt sources                         | Level that is set to IPL |
|-------------------------------------------|--------------------------|
| Watchdog timer                            | 7                        |
| Software, address match, DBC, single-step | Not changed              |



## **Saving Registers**

In the interrupt sequence, the FLG register and PC are saved to the stack.

At this time, the 4 high-order bits of the PC and the 4 high-order (IPL) and 8 low-order bits of the FLG register, 16 bits in total, are saved to the stack first. Next, the 16 low-order bits of the PC are saved. Figure 7.7 shows the stack status before and after an interrupt request is accepted.

The other necessary registers must be saved in a program at the beginning of the interrupt routine. Use the PUSHM instruction, and all registers except SP can be saved with a single instruction.



Figure 7.7. Stack Status Before and After Acceptance of Interrupt Request



The operation of saving registers carried out in the interrupt sequence is dependent on whether the  $SP^{(Note)}$ , at the time of acceptance of an interrupt request, is even or odd. If the stack pointer <sup>(Note)</sup> is even, the FLG register and the PC are saved, 16 bits at a time. If odd, they are saved in two steps, 8 bits at a time. Figure 7.8 shows the operation of the saving registers.

Note: When any INT instruction in software numbers 32 to 63 has been executed, this is the SP indicated by the U flag. Otherwise, it is the ISP.



Figure 7.8. Operation of Saving Register

## **Returning from an Interrupt Routine**

The FLG register and PC in the state in which they were immediately before entering the interrupt sequence are restored from the stack by executing the REIT instruction at the end of the interrupt routine. Thereafter the CPU returns to the program which was being executed before accepting the interrupt request.

Return the other registers saved by a program within the interrupt routine using the POPM or similar instruction before executing the REIT instruction.

## **Interrupt Priority**

If two or more interrupt requests are generated while executing one instruction, the interrupt request that has the highest priority is accepted.

For maskable interrupts (peripheral functions), any desired priority level can be selected using the ILVL2 to ILVL0 bits. However, if two or more maskable interrupts have the same priority level, their interrupt priority is resolved by hardware, with the highest priority interrupt accepted.

The watchdog timer and other special interrupts have their priority levels set in hardware. Figure 7.9 shows the priorities of hardware interrupts.

Software interrupts are not affected by the interrupt priority. If an instruction is executed, control branches invariably to the interrupt routine.



Figure 7.9. Hardware Interrupt Priority

#### **Interrupt Priority Resolution Circuit**

The interrupt priority resolution circuit is used to select the interrupt with the highest priority among those requested.

Figure 7.10 shows the circuit that judges the interrupt priority level.





Figure 7.10. Interrupts Priority Select Circuit

## **INT** Interrupt

INTi interrupt (i=0 to 3) is triggered by the edges of external inputs. The edge polarity is selected using the IFSR register's IFSRi bit.

Figure 7.11 shows the IFSR and IFSR2A registers.



Figure 7.11. IFSR Register and IFSR2A Register



## **Key Input Interrupt**

Of P104 to P107, a key input interrupt is generated when input on any of the P104 to P107 pins which has had the PD10 register's PD10\_4 to PD10\_7 bits set to "0" (= input) goes low. Key input interrupts can be used as a key-on wakeup function, the function which gets the microcomputer out of wait or stop mode. However, if you intend to use the key input interrupt, do not use P104 to P107 as analog input ports. Figure 7.12 shows the block diagram of the key input interrupt. Note, however, that while input on any pin which has had the PD10\_4 to PD10\_7 bits set to "0" (= input mode) is pulled low, inputs on all other pins of the port are not detected as interrupts.



Figure 7.12. Key Input Interrupt



## **Address Match Interrupt**

An address match interrupt request is generated immediately before executing the instruction at the address indicated by the RMADi register (i=0 to 3). Set the start address of any instruction in the RMADi register. Use the AIER register's AIER0 and AIER1 bits and the AIER2 register's AIER20 and AIER21 bits to enable or disable the interrupt. Note that the address match interrupt is unaffected by the I flag and IPL. For address match interrupts, the value of the PC that is saved to the stack area varies depending on the instruction being executed (refer to "Saving Registers").

(The value of the PC that is saved to the stack area is not the correct return address.) Therefore, follow one of the methods described below to return from the address match interrupt.

• Rewrite the content of the stack and then use the REIT instruction to return.

• Restore the stack to its previous state before the interrupt request was accepted by using the POP or similar other instruction and then use a jump instruction to return.

Table 7.6 shows the value of the PC that is saved to the stack area when an address match interrupt request is accepted.

Note that when using the external bus in 8 bits width, no address match interrupts can be used for external areas.

Figure 7.13 shows the AIER, AIER2, and RMAD0 to RMAD3 registers.

# Table 7.6. Value of the PC that is saved to the stack area when an address match interrupt request is accepted.

|                                                                                                       | Instruction a    | at the addres                                   | ss indicated by the RM                                                                                  | /IADi regist                  | er                             | Value of the PC that is saved to the stack area      |
|-------------------------------------------------------------------------------------------------------|------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------|-------------------------------|--------------------------------|------------------------------------------------------|
| 16-bit op-cod     Instruction sh     ADD.B:S     OR.B:S     STNZ.B:S     CMP.B:S     JMPS     MOV.B:S |                  | SUB.B:S<br>MOV.B:S<br>STZX.B:S<br>PUSHM<br>JSRS | ation code instructions<br>#IMM8,dest<br>#IMM8,dest<br>#IMM81,#IMM82,dest<br>src<br>#IMM8<br>=A0 or A1) | AND.B:S<br>STZ.B:S<br>POPM de | #IMM8,dest<br>#IMM8,dest<br>st | The address<br>indicated by the<br>RMADi register +2 |
| Instructions oth                                                                                      | ner than the abo | ve                                              |                                                                                                         |                               |                                | The address<br>indicated by the<br>RMADi register +1 |

Value of the PC that is saved to the stack area : Refer to "Saving Registers".

#### Table 7.7. Relationship Between Address Match Interrupt Sources and Associated Registers

| Address match interrupt sources | Address match interrupt enable bit | Address match interrupt register |
|---------------------------------|------------------------------------|----------------------------------|
| Address match interrupt 0       | AIER0                              | RMAD0                            |
| Address match interrupt 1       | AIER1                              | RMAD1                            |
| Address match interrupt 2       | AIER20                             | RMAD2                            |
| Address match interrupt 3       | AIER21                             | RMAD3                            |





Figure 7.13. AIER Register, AIER2 Register and RMAD0 to RMAD3 Registers

## Notes of interruption

## (1) Address 0000016 read-out

Please do not read address 0000016 by the program. When the interruption demand of maskable interruption is received, CPU interrupts in an interruption sequence and reads information (it interrupts with an interruption number and is a demand level) from address 0000016.IR bit of received interruption is set to "0" at this time.If address 0000016 is read by the program, IR bit of high interruption of a priority will be most set to "0" among interruption permitted.Therefore, interruption may be canceled or unexpected interruption may occur.

## (2) Setting of SP

• Please assign a value to SP before receiving interruption. After reset, SP is "000016." Therefore, if interruption is received before assigning a value to SP, it will become the factor of a reckless run.

## (3) INT interrupt

- Regardless of CPU clock, "L" width or "H" width for 250ns or more is required for the signal inputted into pins INTo to INT3.
- IR bit may be set to "1" (those with an interruption demand) when changing the polarity of pins INTo to INT3. Please set IR bit to "0" (with no interruption demand) after changing. The example of a change procedure of an INT interruption generating factor is shown in Fig. 7.14.



Figure 7.14. The example of change procedure of INT interruption generating factor

## (4) Watchdog timer interruption

After watchdog timer interruption generating should initialize watchdog timer.

## (5) Change of an interrupt control register

• Please make a change of an interrupt control register in the part which the interruption demand corresponding to the register does not generate. When an interruption demand may occur, please change after forbidding interruption. The example of a reference program is shown below.

#### <The example of program which rewrites an interruption control register>

| -                             | _SWITCH<br>FCLR<br>AND.B<br>NOP<br>NOP | I<br>#00H, 0055H            | ; Disable interrupts.<br>; TA0IC register is set to "0016."<br>; Four NOP instructions are required when using HOLD function.                                                                                                  |
|-------------------------------|----------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | FSET                                   | I                           | ; Enable interrupts.                                                                                                                                                                                                           |
| -                             | -<br>SWITCH<br>FCLR<br>AND.B           | I<br>#00H, 0055H<br>MEM, R0 | ; Disable interrupts.<br>; TA0IC register is set to "0016."<br>; <u>Dummy read.</u><br>; Enable interrupts.                                                                                                                    |
| -                             | _SWITCH<br>PUSHC<br>FCLR<br>AND.B      | FLG<br>I                    | ; Disable interrupts.<br>; TA0IC register is set to "0016."<br>; Enable interrupts.                                                                                                                                            |
| HOLD fr<br>commar<br>Under th | <u>unctional</u><br>nd.                | use) and an F               | v lead in Example 1 before two pieces (they are four pieces at the time of<br>SET I command in Example 2 of an NOP command before an FSET I<br>and cue buffer, before writing to an interruption control register, it prevents |

When you forbid interruption, you interrupt and you change a control register, be careful of the command to be used.

#### Change of bits other than IR bit

During execution of a command, when the interruption demand corresponding to the register occurs, IR bit is not set to "1" (those with an interruption demand), but interruption may be disregarded. The target command : AND, OR, BCLR, BSET

#### Change of IR bit

When setting IR bit to "0" (with no interruption demand), IR bit may not be set to "0" depending on the command to be used. Please set IR bit to "0" using MOV command.



## Watchdog Timer

The watchdog timer is the function of detecting when the program is out of control. Therefore, we recommend using the watchdog timer to improve reliability of a system. The watchdog timer contains a 15-bit counter which counts down the clock derived by dividing the CPU clock using the prescaler. Whether to generate a watchdog timer interrupt request or apply a watchdog timer reset as an operation to be performed when the watchdog timer underflows after reaching the terminal count can be selected using the PM12 bit of PM1 register. The PM12 bit can only be set to "1" (reset). Once this bit is set to "1", it cannot be set to "0" (watchdog timer interrupt) in a program. Refer to "Watchdog Timer Reset" for the details of watchdog timer reset.

When the main clock source is selected for CPU clock, the divide-by-N value for the prescaler can be chosen to be 16 or 128. If a sub-clock is selected for CPU clock, the divide-by-N value for the prescaler is always 2 no matter how the WDC7 bit is set. The period of watchdog timer can be calculated as given below. The period of watchdog timer is, however, subject to an error due to the prescaler.

With main clock source chosen for CPU clock

| Watchdog timer period = | Prescaler dividing (16 or 128) X Watchdog timer count (32768) |
|-------------------------|---------------------------------------------------------------|
|                         | CPU clock                                                     |

With sub-clock chosen for CPU clock

Watchdog timer period = Prescaler dividing (2) X Watchdog timer count (32768) CPU clock

For example, when CPU clock = 16 MHz and the divide-by-N value for the prescaler= 16, the watchdog timer period is approx. 32.8 ms.

The watchdog timer is initialized by writing to the WDTS register. The prescaler is initialized after reset. Note that the watchdog timer and the prescaler both are inactive after reset, so that the watchdog timer is activated to start counting by writing to the WDTS register.

In stop mode, wait mode and hold state, the watchdog timer and prescaler are stopped. Counting is resumed from the held value when the modes or state are released.

Figure 8.1 shows the block diagram of the watchdog timer. Figure 8.2 shows the watchdog timer-related registers.









Figure 8.2. WDC Register and WDTS Register



## DMAC

The DMAC (Direct Memory Access Controller) allows data to be transferred without the CPU intervention. Two DMAC channels are included. Each time a DMA request occurs, the DMAC transfers one (8 or 16-bit) data from the source address to the destination address. The DMAC uses the same data bus as used by the CPU. Because the DMAC has higher priority of bus control than the CPU and because it makes use of a cycle steal method, it can transfer one word (16 bits) or one byte (8 bits) of data within a very short time after a DMA request is generated. Figure 9.1 shows the block diagram of the DMAC. Table 9.1 shows the DMAC specifications. Figures 9.2 to 9.4 show the DMAC-related registers.



Figure 9.1. DMAC Block Diagram

A DMA request is generated by a write to the DMiSL register (i = 0-1)'s DSR bit, as well as by an interrupt request which is generated by any function specified by the DMiSL register's DMS and DSEL3–DSEL0 bits. However, unlike in the case of interrupt requests, DMA requests are not affected by the I flag and the interrupt control register, so that even when interrupt requests are disabled and no interrupt request can be accepted, DMA requests are always accepted. Furthermore, because the DMAC does not affect interrupts, the interrupt control register's IR bit does not change state due to a DMA transfer.

A data transfer is initiated each time a DMA request is generated when the DMiCON register's DMAE bit = "1" (DMA enabled). However, if the cycle in which a DMA request is generated is faster than the DMA transfer cycle, the number of transfer requests generated and the number of times data is transferred may not match. For details, refer to "DMA Requests".

| Ite                | m                                   | Specification                                                                 |
|--------------------|-------------------------------------|-------------------------------------------------------------------------------|
| No. of channels    | 3                                   | 2 (cycle steal method)                                                        |
| Transfer memo      | ry space                            | <ul> <li>From any address in the 1M bytes space to a fixed address</li> </ul> |
|                    |                                     | <ul> <li>From a fixed address to any address in the 1M bytes space</li> </ul> |
|                    |                                     | <ul> <li>From a fixed address to a fixed address</li> </ul>                   |
| Maximum No. of     | bytes transferred                   | 128K bytes (with 16-bit transfers) or 64K bytes (with 8-bit transfers)        |
| DMA request fa     | actors                              | Falling edge of INT0 or INT1                                                  |
| (Note 1, Note 2    |                                     | Both edge of INT0 or INT1                                                     |
|                    |                                     | Timer A0 to timer A4 interrupt requests                                       |
|                    |                                     | Timer B0 to timer B5 interrupt requests                                       |
|                    |                                     | UART0 transfer, UART0 reception interrupt requests                            |
|                    |                                     | UART1 transfer, UART1 reception interrupt requests                            |
|                    |                                     | UART2 transfer, UART2 reception interrupt requests                            |
|                    |                                     | A/D conversion interrupt requests                                             |
|                    |                                     | Software triggers                                                             |
|                    |                                     | OSD1, OSD2 interrupt                                                          |
|                    |                                     | VSYNC interrupt                                                               |
|                    |                                     | Multi-master I <sup>2</sup> C-bus interface 0, 1, 2 interrupt                 |
|                    |                                     | I <sup>2</sup> C-bus 0, 1, 2 NACK interrupt                                   |
| Channel priority   | /                                   | DMA0 > DMA1 (DMA0 takes precedence)                                           |
| Transfer unit      |                                     | 8 bits or 16 bits                                                             |
| Transfer addres    | ss direction                        | forward or fixed (The source and destination addresses cannot both be         |
|                    |                                     | in the forward direction.)                                                    |
| Transfer mode      | <ul> <li>Single transfer</li> </ul> | Transfer is completed when the DMAi transfer counter ( $i = 0-1$ )            |
|                    |                                     | underflows after reaching the terminal count.                                 |
|                    | •Repeat transfer                    | When the DMAi transfer counter underflows, it is reloaded with the value      |
|                    |                                     | of the DMAi transfer counter reload register and a DMA transfer is con        |
|                    |                                     | tinued with it.                                                               |
| DMA interrupt requ | est generation timing               | When the DMAi transfer counter underflowed                                    |
| DMA startup        |                                     | Data transfer is initiated each time a DMA request is generated when the      |
|                    |                                     | DMAiCON register's DMAE bit = "1" (enabled).                                  |
| DMA shutdown       | •Single transfer                    | When the DMAE bit is set to "0" (disabled)                                    |
|                    | •Repeat transfer                    | <ul> <li>After the DMAi transfer counter underflows</li> </ul>                |
|                    |                                     | <ul> <li>When the DMAE bit is set to "0" (disabled)</li> </ul>                |
| Reload timing      | for forward ad-                     | When a data transfer is started after setting the DMAE bit to "1" (en         |
| dress pointer a    | nd transfer                         | abled), the forward address pointer is reloaded with the value of the         |
| counter            |                                     | SARi or the DARi pointer whichever is specified to be in the forward          |
|                    |                                     | direction and the DMAi transfer counter is reloaded with the value of the     |
|                    |                                     | DMAi transfer counter reload register.                                        |

## Table 9.1. DMAC Specifications

#### Notes:

- 1. DMA transfer is not effective to any interrupt. DMA transfer is affected neither by the I flag nor by the interrupt control register.
- 2. The selectable causes of DMA requests differ with each channel.
- 3. Make sure that no DMAC-related registers (addresses 002016–003F16) are accessed by the DMAC.

| b7 b6 b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 05 b4 b3  | b2 b1 b0                                                                                                                                                                                                                                                                                 | Symbol<br>DM0SL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                           | Addres<br>03B81                                                                             |                                                                                                                                                                                                                      |                                |    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | Bit symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Bit                       | name                                                                                        | Function                                                                                                                                                                                                             |                                | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | DSEL0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DMA requ                  | est cause                                                                                   | Refer to note                                                                                                                                                                                                        |                                | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | DSEL1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | select bit                |                                                                                             |                                                                                                                                                                                                                      |                                | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | DSEL2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |                                                                                             |                                                                                                                                                                                                                      |                                | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | DSEL3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           |                                                                                             |                                                                                                                                                                                                                      |                                | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | (b5-b4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                           | assigned. W<br>d, its content i                                                             | hen write, set to "0".<br>s "0".                                                                                                                                                                                     |                                |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | DMS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DMA reque<br>expansion    |                                                                                             | 0: Basic cause of reque<br>1: Extended cause of re                                                                                                                                                                   | est<br>equest                  | RW |
| !<br>!                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           |                                                                                                                                                                                                                                                                                          | DSR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Software D<br>request bit |                                                                                             | A DMA request is gene<br>setting this bit to "1" wh                                                                                                                                                                  | en the DMS                     |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           |                                                                                                                                                                                                                                                                                          | DOIX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |                                                                                             | bit is "0" (basic cause) a<br>DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who                                                                                                              | re "00012"                     | RW |
| ma                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | inner des | scribed belo                                                                                                                                                                                                                                                                             | equests can b                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                           | -                                                                                           | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3                                                                                                                 | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | inner des | scribed belo<br>DMS=0(bas<br>Falling edge                                                                                                                                                                                                                                                | equests can b<br>w.<br>ic cause of requ<br>e of INT0 pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                           | DMS=1(exte                                                                                  | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who                                                                                                                                            | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 0 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri                                                                                                                                                                                                                                | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                           | DMS=1(exte                                                                                  | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3                                                                                                                 | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 0 12<br>0 0 1 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/I <sup>20</sup>                                                                                                                                                                                                    | equests can b<br>w.<br>ic cause of requ<br>e of INTO pin<br>gger<br>2-bus0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                           | DMS=1(exte                                                                                  | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3                                                                                                                 | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 0 12<br>0 0 1 02<br>0 0 1 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri                                                                                                                                                                                                                                | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                           | DMS=1(exte                                                                                  | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3                                                                                                                 | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 2<br>0 0 1 02<br>0 0 1 12<br>0 1 0 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/I <sup>2</sup> (<br>Timer A1/I <sup>2</sup> (                                                                                                                                                                      | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus1<br>SD2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           | DMS=1(exte<br><br><br><br><br>                                                              | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3                                                                                                                 | re "00012"<br>en read is "0" . |    |
| ma<br>DSEL3 to<br>0 0 0 02<br>0 0 1 02<br>0 0 1 02<br>0 1 0 2<br>0 1 0 12<br>0 1 0 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/l <sup>2</sup><br>Timer A1/l <sup>2</sup><br>Timer A2/O<br>Timer A3/V <sup>3</sup>                                                                                                                                 | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus1<br>SD2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                           | DMS=1(exte<br>                                                                              | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3                                                                                                                 | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 12<br>0 0 1 02<br>0 1 0 12<br>0 1 0 02<br>0 1 0 12<br>0 1 1 02<br>0 1 1 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/l <sup>21</sup><br>Timer A1/l <sup>22</sup><br>Timer A3/V <sup>21</sup><br>Timer A4/l <sup>22</sup><br>Timer A4/l <sup>22</sup>                                                                                    | equests can b<br>w.<br>e of INTO pin<br>gger<br>2-bus0<br>C-bus1<br>SD2<br>SYNC<br>C-bus0NACK<br>C-bus1NACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           | DMS=1(exte<br>-<br>-<br>-<br>-<br>Two edges of<br>Timer B3                                  | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3                                                                                                                 | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 02<br>0 0 1 02<br>0 1 0 2<br>0 1 0 12<br>0 1 0 12<br>0 1 1 02<br>0 1 1 12<br>1 0 0 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/l <sup>2</sup> (<br>Timer A1/l <sup>2</sup> (<br>Timer A2/O<br>Timer A3/V <sup>3</sup><br>Timer A4/l <sup>2</sup> (<br>Timer B0/l <sup>2</sup> (<br>Timer B1/l <sup>2</sup> (                                      | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus1<br>SD2<br>SYNC<br>2-bus0NACK<br>2-bus1NACK<br>2-bus2NACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                           | DMS=1(exte<br>-<br>-<br>-<br>Two edges of<br>Timer B3<br>Timer B4                           | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request) | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 12<br>0 0 1 02<br>0 1 02<br>0 1 0 12<br>0 1 0 12<br>0 1 1 02<br>0 1 1 12<br>1 0 0 02<br>1 0 0 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/l <sup>24</sup><br>Timer A2/O<br>Timer A2/O<br>Timer A3/V <sup>2</sup><br>Timer A4/l <sup>24</sup><br>Timer B0/l <sup>24</sup><br>Timer B1/l <sup>24</sup>                                                         | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus1<br>SD2<br>SYNC<br>2-bus0NACK<br>2-bus1NACK<br>2-bus2NACK<br>2-bus2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                           | DMS=1(exte<br>-<br>-<br>-<br>-<br>Two edges of<br>Timer B3                                  | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request) | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 02<br>0 0 1 02<br>0 1 0 02<br>0 1 0 12<br>0 1 0 12<br>0 1 1 02<br>0 1 1 12<br>1 0 0 02<br>1 0 0 12<br>1 0 0 12<br>1 0 1 02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/l <sup>24</sup><br>Timer A1/l <sup>24</sup><br>Timer A2/O<br>Timer A3/V <sup>3</sup><br>Timer A4/l <sup>24</sup><br>Timer B0/l <sup>24</sup><br>Timer B1/l <sup>24</sup><br>Timer B2/l <sup>21</sup><br>UART0 tran | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus1<br>SD2<br>2-bus1<br>SD2<br>2-bus0NACK<br>2-bus0NACK<br>2-bus2NACK<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus2<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>SMC<br>2-bus3<br>S |                           | DMS=1(exte<br>-<br>-<br>-<br>Two edges of<br>Timer B3<br>Timer B4                           | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request) | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 02<br>0 0 1 02<br>0 1 0 02<br>0 1 0 12<br>0 1 0 12<br>0 1 1 02<br>0 1 1 12<br>1 0 0 02<br>1 0 0 12<br>1 0 1 02<br>1 0 0 1 2<br>1 0 0 1 2<br>1 0 0 1 2<br>1 0 0 0 1 2<br>1 0 0 0 1 2<br>0 1 0 1 2<br>0 1 0 1 2<br>0 1 0 2<br>0 1 1 2<br>0 1 0 2<br>0 1 0 12<br>0 1 0 12<br>0 1 0 12<br>1 0 0 2<br>1 0 0 2<br>1 0 0 2<br>1 0 1 2<br>1 0 0 2<br>1 0 1 2<br>1 0 0 12<br>1 0 1 2<br>1 0 0 12<br>1 0 1 2<br>1 0 0 12<br>1 0 1 2<br>1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                            | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/l <sup>24</sup><br>Timer A1/l <sup>24</sup><br>Timer A3/V <sup>3</sup><br>Timer A4/l <sup>24</sup><br>Timer B0/l <sup>24</sup><br>Timer B1/l <sup>24</sup><br>Timer B1/l <sup>24</sup><br>UART0 tran<br>UART0 rece | equests can b<br>w.<br>of INT0 pin<br>gger<br>2-bus0<br>2-bus1<br>SD2<br>2-bus0NACK<br>2-bus0NACK<br>2-bus0NACK<br>2-bus2NACK<br>2-bus2<br>2-bus2<br>2-bus2<br>smit<br>eive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | nest)<br>                 | DMS=1(exte<br>-<br>-<br>-<br>Two edges of<br>Timer B3<br>Timer B4                           | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request) | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 02<br>0 1 02<br>0 1 02<br>0 1 0 12<br>0 1 0 12<br>0 1 1 02<br>0 1 1 12<br>1 0 0 02<br>1 0 1 02<br>1 0 1 02<br>1 0 1 2<br>1 0 1 02<br>1 0 0 1 02<br>1 1 0 02<br>1 0 0 0 1 2<br>1 0 0 0 0 1 2<br>1 0 0 0 1 2<br>1 0 0 0 2<br>1 0 0 0 1 2<br>1 0 0 0 2<br>1 0 0 1 0<br>1 0 0 0 2<br>1 0 1 0 0 2<br>1 0 1 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 0 | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0//2<br>Timer A1//2<br>Timer A2/O<br>Timer A3//2<br>Timer A3//2<br>Timer B0//2<br>Timer B1//2<br>Timer B1//2<br>UART0 tran<br>UART0 recc<br>UART2 tran                                                               | equests can b<br>w.<br>e of INTO pin<br>gger<br>2-bus0<br>C-bus1<br>SD2<br>SYNC<br>C-bus0NACK<br>C-bus2NACK<br>C-bus2NACK<br>C-bus2<br>smit<br>sive<br>smit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | lest)                     | DMS=1(exter<br>-<br>-<br>-<br>Two edges of<br>Timer B3<br>Timer B4<br>Timer B5/OS<br>-      | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request) | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 02<br>0 1 02<br>0 1 0 12<br>0 1 0 12<br>0 1 0 12<br>0 1 1 12<br>1 0 0 02<br>1 0 1 02<br>1 0 1 02<br>1 0 1 12<br>1 0 02<br>1 1 0 02<br>1 1 0 12<br>1 0 02<br>1 1 0 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0//2<br>Timer A1//2<br>Timer A2/O<br>Timer A3/V<br>Timer A4//2<br>Timer B0//2<br>Timer B1//2<br>UART0 tran<br>UART0 reco<br>UART2 tran<br>UART2 reco                                                                 | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus0<br>2-bus1<br>SD2<br>SYNC<br>2-bus1NACK<br>2-bus2NACK<br>2-bus2NACK<br>2-bus2<br>smit<br>sive<br>smit<br>eive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | nest)<br>                 | DMS=1(exter<br>-<br>-<br>-<br>Two edges of<br>Timer B3<br>Timer B4<br>Timer B5/OS<br>-<br>- | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request) | re "00012"<br>en read is "0" . |    |
| mai<br>DSEL3 to<br>0 0 0 02<br>0 0 1 02<br>0 1 02<br>0 1 02<br>0 1 0 12<br>0 1 0 12<br>0 1 1 02<br>0 1 1 12<br>1 0 0 02<br>1 0 1 02<br>1 0 1 02<br>1 0 1 2<br>1 0 1 02<br>1 0 0 1 02<br>1 1 0 02<br>1 0 0 0 1 2<br>1 0 0 0 0 1 2<br>1 0 0 0 1 2<br>1 0 0 0 2<br>1 0 0 0 1 2<br>1 0 0 0 2<br>1 0 0 1 0<br>1 0 0 0 2<br>1 0 1 0 0 2<br>1 0 1 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 2<br>1 0 1 0 0 0<br>1 0 0 0 0 | inner des | scribed belo<br>DMS=0(bas<br>Falling edge<br>Software tri<br>Timer A0/12/<br>Timer A1/12/<br>Timer A2/O<br>Timer A3/02<br>Timer A3/02<br>Timer B0/12/<br>Timer B1/12/<br>Timer B2/12/<br>UART0 tran<br>UART0 recc<br>UART2 tran                                                          | equests can b<br>w.<br>ic cause of requ<br>of INTO pin<br>gger<br>2-bus0<br>2-bus0<br>2-bus1<br>SD2<br>SYNC<br>2-bus1NACK<br>2-bus2NACK<br>2-bus2NACK<br>2-bus2<br>smit<br>sive<br>sive<br>sion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | nest)<br>                 | DMS=1(exter<br>-<br>-<br>-<br>Two edges of<br>Timer B3<br>Timer B4<br>Timer B5/OS<br>-      | DSEL3 to DSEL0 bits a<br>(software trigger).<br>The value of this bit who<br>on of DMS bit and DSEL3<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request)<br>(inded cause of request) | re "00012"<br>en read is "0" . |    |

Figure 9.2. DM0SL Register



| 7 b6 b5 b4 b3 b2    | b1 b0                               | Symbol<br>DM1SL                                  | Addre<br>03BA                                    |                                                                                                                                                                                                             |                |  |
|---------------------|-------------------------------------|--------------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
|                     |                                     | Bit symbol                                       | Bit name                                         | Function                                                                                                                                                                                                    | RW             |  |
|                     |                                     | DSEL0                                            |                                                  |                                                                                                                                                                                                             |                |  |
|                     |                                     |                                                  | DMA request cause select bit                     | Refer to note                                                                                                                                                                                               | RW             |  |
|                     | L                                   | DSEL1<br>DSEL2                                   |                                                  |                                                                                                                                                                                                             | RW             |  |
| -                   |                                     |                                                  | -                                                |                                                                                                                                                                                                             | RW             |  |
|                     |                                     | DSEL3                                            |                                                  |                                                                                                                                                                                                             | RW             |  |
|                     |                                     | (b5-b4)                                          | Nothing is assigned. W<br>When read, its content |                                                                                                                                                                                                             |                |  |
|                     |                                     | DMS                                              | DMA request cause expansion select bit           | 0: Basic cause of request<br>1: Extended cause of request                                                                                                                                                   | RW             |  |
|                     |                                     | DSR                                              | Software DMA<br>request bit                      | A DMA request is generated by<br>setting this bit to "1" when the DMS<br>bit is "0" (basic cause) and the<br>DSEL3 to DSEL0 bits are "00012"<br>(software trigger).<br>The value of this bit when read is " | RW             |  |
| lote: The causes of | f DMA1                              | L<br>requests can b                              | e selected by a combina                          | tion of DMS bit and DSEL3 to DSEL0                                                                                                                                                                          | ) bits in the  |  |
| manner descr        |                                     | ow.<br>asic cause of req                         | uest) DMS=1 (ex                                  | xtended cause of request)                                                                                                                                                                                   |                |  |
| 0 0 0 02 Fa         | alling edg                          | e of INT1 pin                                    | -                                                |                                                                                                                                                                                                             |                |  |
|                     | oftware tr<br>mer A0/I <sup>2</sup> |                                                  |                                                  |                                                                                                                                                                                                             |                |  |
| 0 0 1 12 Ti         | mer A1/l <sup>2</sup>               | <sup>2</sup> C-bus1                              | _                                                |                                                                                                                                                                                                             |                |  |
|                     | mer A2/C<br>mer A3/V                |                                                  |                                                  |                                                                                                                                                                                                             |                |  |
|                     |                                     | <sup>2</sup> C-bus0NACK                          | _                                                |                                                                                                                                                                                                             |                |  |
|                     |                                     | <sup>2</sup> C-bus1NACK                          |                                                  | s of INT1 pin                                                                                                                                                                                               |                |  |
|                     | mer B1/I-<br>mer B2 /I              | <sup>2</sup> C-bus2NACK<br>l <sup>2</sup> C-bus2 |                                                  |                                                                                                                                                                                                             |                |  |
| 0 1 02 U            | ART0 tra                            | nsmit                                            | -                                                |                                                                                                                                                                                                             |                |  |
|                     | ART0 rec<br>ART2 tra                | ceive/ACK0                                       |                                                  |                                                                                                                                                                                                             |                |  |
| 1012 U              | ART2 rec                            | ceive/ACK2 –                                     |                                                  |                                                                                                                                                                                                             |                |  |
|                     | /D conver<br>ART1 rec               | ceive/ACK1                                       |                                                  |                                                                                                                                                                                                             |                |  |
|                     |                                     | =0,1)<br>Symbol<br>DM0CO1<br>DM1CO1              |                                                  | 16 00000X002                                                                                                                                                                                                |                |  |
|                     |                                     | Bit symbol                                       | Bit name                                         | F unction                                                                                                                                                                                                   | RW             |  |
|                     | -                                   | DMBIT                                            | Transfer unit bit select                         | bit 0 : 16 bits<br>1 : 8 bits                                                                                                                                                                               | RW             |  |
|                     |                                     | DMASL                                            | Repeat transfer mode select bit                  | 0 : Single transfer<br>1 : Repeat transfer                                                                                                                                                                  | RW             |  |
|                     |                                     | DMAS                                             | DMA request bit                                  | 0 : DMA not requested<br>1 : DMA requested                                                                                                                                                                  | RW<br>(Note 1) |  |
|                     |                                     | DMAE                                             | DMA enable bit                                   | 0 : Disabled<br>1 : Enabled                                                                                                                                                                                 | RW             |  |
|                     |                                     | DSD                                              | Source address direction select bit (Note 2)     | on 0 : Fixed<br>1 : Forward                                                                                                                                                                                 | RW             |  |
|                     |                                     | DAD                                              | Destination address<br>direction select bit (Not | e 2) 0 : Fixed<br>1 : Forward                                                                                                                                                                               | RW             |  |
|                     |                                     |                                                  | Nothing is assigned.                             | When write, set to "0". When                                                                                                                                                                                |                |  |
|                     |                                     | (b7-b6)                                          | read, its content is "                           | D"                                                                                                                                                                                                          |                |  |



Figure 9.4. SAR0, SAR1, DAR0, DAR1, TCR0, and TCR1 Registers

## 1. Transfer Cycles

The transfer cycle consists of a memory or SFR read (source read) bus cycle and a write (destination write) bus cycle. The number of read and write bus cycles is affected by the source and destination addresses of transfer. During memory extension and microprocessor modes, it is also affected by the BYTE pin level. Furthermore, the bus cycle itself is extended by a software wait or RDY signal.

#### (a) Effect of Source and Destination Addresses

If the transfer unit and data bus both are 16 bits and the source address of transfer begins with an odd address, the source read cycle consists of one more bus cycle than when the source address of transfer begins with an even address.

Similarly, if the transfer unit and data bus both are 16 bits and the destination address of transfer begins with an odd address, the destination write cycle consists of one more bus cycle than when the destination address of transfer begins with an even address.

## (b) Effect of BYTE Pin Level

During memory extension and microprocessor modes, if 16 bits of data are to be transferred on an 8bit data bus (input on the BYTE pin = high), the operation is accomplished by transferring 8 bits of data twice. Therefore, this operation requires two bus cycles to read data and two bus cycles to write data. Furthermore, if the DMAC is to access the internal area (internal ROM, internal RAM, or SFR), unlike in the case of the CPU, the DMAC does it through the data bus width selected by the BYTE pin.

#### (c) Effect of Software Wait

For memory or SFR accesses in which one or more software wait states are inserted, the number of bus cycles required for that access increases by an amount equal to software wait states.

#### (d) Effect of RDY Signal

During memory extension and microprocessor modes, DMA transfers to and from an external area are affected by the  $\overline{\text{RDY}}$  signal. Refer to " $\overline{\text{RDY}}$  signal".

Figure 9.5 shows the example of the cycles for a source read. For convenience, the destination write cycle is shown as one cycle and the source read cycles for the different conditions are shown. In reality, the destination write cycle is subject to the same conditions as the source read cycle, with the transfer cycle changing accordingly. When calculating transfer cycles, take into consideration each condition for the source read and the destination write cycle, respectively. For example, when data is transferred in 16 bit units using an 8-bit bus ((2) in Figure 9.5), two source read bus cycles and two destination write bus cycles are required.



| (1) When the           | e transfer unit is 8 or 16 bits and the source of transfer is an even address                                                         |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| BCLK                   |                                                                                                                                       |
| Address<br>bus         | CPU use Source Destination Dummy CPU use                                                                                              |
| RD signal              |                                                                                                                                       |
| WR signal              |                                                                                                                                       |
| Data<br>bus            | CPU use Source Destination CPU use CPU use                                                                                            |
|                        | e transfer unit is 16 bits and the source address of transfer is an odd address, or when the unit is 16 bits and an 8-bit bus is used |
| BCLK                   |                                                                                                                                       |
| Address<br>bus         | CPU use Source + 1 Destination CPU use CPU use                                                                                        |
| RD signal              |                                                                                                                                       |
| WR signal              |                                                                                                                                       |
| Data<br>bus            | CPU use Source + 1 Destination CPU use CPU use                                                                                        |
| BCLK<br>Address<br>bus | e source read cycle under condition (1) has one wait state inserted         CPU use       CPU use                                     |
| RD signal              |                                                                                                                                       |
| -<br>WR signal         |                                                                                                                                       |
| Data<br>bus            | CPU use Source Destination CPU use CPU use                                                                                            |
| (4) When the           | e source read cycle under condition (2) has one wait state inserted                                                                   |
| BCLK                   |                                                                                                                                       |
| Address<br>bus         | CPU use     Source     Source + 1     Destination     Dummy cycle     CPU use                                                         |
| RD signal              |                                                                                                                                       |
| WR signal              |                                                                                                                                       |
| Data<br>bus            | CPU use Source Source + 1 Destination CPU use                                                                                         |
|                        | e same timing changes occur with the respective conditions at the destination as at the source.                                       |
| gure 9.5. Ti           | ansfer Cycles for Source Read                                                                                                         |

# 2. DMA Transfer Cycles

Any combination of even or odd transfer read and write addresses is possible. Table 9.2 shows the number of DMA transfer cycles. Table 9.3 shows the Coefficient j, k. The number of DMAC transfer cycles can be calculated as follows:

No. of transfer cycles per transfer unit = No. of read cycles x j + No. of write cycles x k

|                  |              |                | Single-ch   | nip mode     | Memory expa         | ansion mode  |  |
|------------------|--------------|----------------|-------------|--------------|---------------------|--------------|--|
| Transfer unit    | Bus width    | Access address |             |              | Microprocessor mode |              |  |
|                  |              |                | No. of read | No. of write | No. of read         | No. of write |  |
|                  |              |                | cycles      | cycles       | cycles              | cycles       |  |
|                  | 16-bit       | Even           | 1           | 1            | 1                   | 1            |  |
| 8-bit transfers  | (BYTE= "L")  | Odd            | 1           | 1            | 1                   | 1            |  |
| (DMBIT= "1")     | 8-bit        | Even           | _           | _            | 1                   | 1            |  |
|                  | (BYTE = "H") | Odd            | _           | _            | 1                   | 1            |  |
|                  | 16-bit       | Even           | 1           | 1            | 1                   | 1            |  |
| 16-bit transfers | (BYTE = "L") | Odd            | 2           | 2            | 2                   | 2            |  |
| (DMBIT= "0")     | 8-bit        | Even           | _           | _            | 2                   | 2            |  |
|                  | (BYTE = "H") | Odd            | _           |              | 2                   | 2            |  |

Table 9.2. DMA Transfer Cycles

#### Table 9.3. Coefficient j, k

|   |                       | Internal  | area                |                     | External area                  |        |               |                        |       |         |         |
|---|-----------------------|-----------|---------------------|---------------------|--------------------------------|--------|---------------|------------------------|-------|---------|---------|
|   | Internal ROM, RAM SFR |           | Separate bus        |                     |                                |        | Multiplex bus |                        |       |         |         |
|   | No wait               | With wait | 1-wait <sup>2</sup> | 2-wait <sup>2</sup> | No wait With wait <sup>1</sup> |        |               | With wait <sup>1</sup> |       |         |         |
|   |                       |           |                     |                     |                                | 1 wait | 2 waits       | 3 waits                | 1wait | 2 waits | 3 waits |
| j | 1                     | 2         | 2                   | 3                   | 1                              | 2      | 3             | 4                      | 3     | 3       | 4       |
| k | 1                     | 2         | 2                   | 3                   | 2                              | 2      | 3             | 4                      | 3     | 3       | 4       |

Notes:

Depends on the set value of CSE register.
 Depends on the set value of PM20 bit in PM2 register.



## 3. DMA Enable

When a data transfer starts after setting the DMAE bit in DMiCON register (i = 0, 1) to "1" (enabled), the DMAC operates as follows:

- (1) Reload the forward address pointer with the SARi register value when the DSD bit in DMiCON register is "1" (forward) or the DARi register value when the DAD bit of DMiCON register is "1" (forward).
- (2) Reload the DMAi transfer counter with the DMAi transfer counter reload register value.

If the DMAE bit is set to "1" again while it remains set, the DMAC performs the above operation. However, if a DMA request may occur simultaneously when the DMAE bit is being written, follow the steps below. Step 1: Write "1" to the DMAE bit and DMAS bit in DMiCON register simultaneously.

Step 2: Make sure that the DMAi is in an initial state as described above (1) and (2) in a program. If the DMAi is not in an initial state, the above steps should be repeated.

#### 4. DMA Request

The DMAC can generate a DMA request as triggered by the cause of request that is selected with the DMS and DSEL3 to DSEL0 bits of DMiSL register (i = 0, 1) on either channel. Table 9.4 shows the timing at which the DMAS bit changes state.

Whenever a DMA request is generated, the DMAS bit is set to "1" (DMA requested) regardless of whether or not the DMAE bit is set. If the DMAE bit was set to "1" (enabled) when this occurred, the DMAS bit is set to "0" (DMA not requested) immediately before a data transfer starts. This bit cannot be set to "1" in a program (it can only be set to "0").

The DMAS bit may be set to "1" when the DMS or the DSEL3 to DSEL0 bits change state. Therefore, always be sure to set the DMAS bit to "0" after changing the DMS or the DSEL3 to DSEL0 bits.

Because if the DMAE bit is "1", a data transfer starts immediately after a DMA request is generated, the DMAS bit in almost all cases is "0" when read in a program. Read the DMAE bit to determine whether the DMAC is enabled.

| DMA factor          | DMAS bit of the DMiCON register                                                                                                                                              |                                                                                                          |  |  |  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|
|                     | Timing at which the bit is set to "1"                                                                                                                                        | Timing at which the bit is set to "0"                                                                    |  |  |  |  |
| Software trigger    | When the DSR bit of DMiCON register is set to "1"                                                                                                                            | <ul><li>Immediately before a data transfer starts</li><li>When set by writing "0" in a program</li></ul> |  |  |  |  |
| Peripheral function | When the interrupt control register<br>for the peripheral function that is<br>selected by the DSEL3 to DSEL0<br>and DMS bits of DMiCON register<br>has its IR bit set to "1" |                                                                                                          |  |  |  |  |

#### Table 9.4. Timing at Which the DMAS Bit Changes State

# 5. Channel Priority and DMA Transfer Timing

If both DMA0 and DMA1 are enabled and DMA transfer request signals from DMA0 and DMA1 are detected active in the same sampling period (one period from a falling edge to the next falling edge of BCLK), the DMAS bit on each channel is set to "1" (DMA requested) at the same time. In this case, the DMA requests are arbitrated according to the channel priority, DMA0 > DMA1. The following describes DMAC operation when DMA0 and DMA1 requests are detected active in the same sampling period. Figure 9.6 shows an example of DMA transfer effected by external factors.

DMA0 request having priority is received first to start a transfer when a DMA0 request and DMA1 request are generated simultaneously. After one DMA0 transfer is completed, a bus arbitration is returned to the CPU. When the CPU has completed one bus access, a DMA1 transfer starts. After one DMA1 transfer is completed, the bus arbitration is again returned to the CPU.

In addition, DMA requests cannot be counted up since each channel has one DMAS bit. Therefore, when DMA requests, as DMA1 in Figure 9.6, occurs more than one time, the DMAS bit is set to "0" as soon as getting the bus arbitration. The bus arbitration is returned to the CPU when one transfer is completed. Refer to "(7) HOLD Signal in Bus Control" for details about bus arbitration between the CPU and DMA.



Figure 9.6. DMA Transfer by External Factors

## Timers

Eleven 16-bit timers, each capable of operating independently of the others, can be classified by function as either timer A (five) and timer B (six). The count source for each timer acts as a clock, to control such timer operations as counting, reloading, etc. Figures 10.1 and 10.2 show block diagrams of timer A and timer B configuration, respectively.



Figure 10.1. Timer A Configuration



Figure 10.2. Timer B Configuration

#### Timer A

Figure 10.3 shows a block diagram of the timer A. Figures 10.4 to 10.6 show registers related to the timer A.

The timer A supports the following four modes. Except in event counter mode, timers A0 to A4 all have the same function. Use the TMOD1 to TMOD0 bits of TAiMR register (i = 0 to 4) to select the desired mode.

- Timer mode: The timer counts an internal count source.
- Event counter mode: The timer counts pulses from an external device or overflows and underflows of other timers.
- One-shot timer mode: The timer outputs a pulse only once before it reaches the minimum count "000016."
- Pulse width modulation (PWM) mode: The timer outputs pulses in a given width successively.



Figure 10.3. Timer A Block Diagram



Figure 10.4. TA0MR to TA4MR Registers





#### Figure 10.5. TA0 to TA4 Registers, TABSR Register, and UDF Register



Figure 10.6. ONSF Register, TRGSR Register, and CPSRF Register



## 1. Timer Mode

In timer mode, the timer counts a count source generated internally (see Table 10.1). Figure 10.7 shows TAiMR register in timer mode.

Table 10.1. Specifications in Timer Mode

| Item                                | Specification                                                                                |  |  |  |  |
|-------------------------------------|----------------------------------------------------------------------------------------------|--|--|--|--|
| Count source                        | f1, f2, f8, f32, fC32                                                                        |  |  |  |  |
| Count operation                     | Down-count                                                                                   |  |  |  |  |
|                                     | • When the timer underflows, it reloads the reload register contents and continues counting  |  |  |  |  |
| Divide ratio                        | 1/(n+1) n: set value of TAiMR register (i= 0 to 4) 000016 to FFFF16                          |  |  |  |  |
| Count start condition               | Set TAiS bit of TABSR register to "1" (= start counting)                                     |  |  |  |  |
| Count stop condition                | Set TAiS bit to "0" (= stop counting)                                                        |  |  |  |  |
| Interrupt request generation timing | At underflow                                                                                 |  |  |  |  |
| TAilN pin function                  | I/O port or gate input                                                                       |  |  |  |  |
| TAiout pin function                 | I/O port or pulse output                                                                     |  |  |  |  |
| Read from timer                     | Count value can be read by reading TAi register                                              |  |  |  |  |
| Write to timer                      | • When not counting and until the 1st count source is input after counting start             |  |  |  |  |
|                                     | Value written to TAi register is written to both reload register and counter                 |  |  |  |  |
|                                     | When counting (after 1st count source input)                                                 |  |  |  |  |
|                                     | Value written to TAi register is written to only reload register                             |  |  |  |  |
|                                     | (Transferred to counter when reloaded next)                                                  |  |  |  |  |
| Select function                     | Gate function                                                                                |  |  |  |  |
|                                     | Counting can be started and stopped by an input signal to TAiIN pin                          |  |  |  |  |
|                                     | Pulse output function                                                                        |  |  |  |  |
|                                     | Whenever the timer underflows, the output polarity of TAiOUT pin is inverted.                |  |  |  |  |
|                                     | While the TAiS bit is set to "0", the pin outputs an "L" level signal during the count stop. |  |  |  |  |



Figure 10.7. TAiMR Register in Timer Mode



### 2. Event Counter Mode

In event counter mode, the timer counts pulses from an external device or overflows and underflows of other timers. Timers A2, A3 and A4 can count two-phase external signals. Table 10.2 lists specifications in event counter mode (when <u>not</u> processing two-phase pulse signal). Figure 10.8 shows TAiMR register in event counter mode (when <u>not</u> processing two-phase pulse signal).

| Item                                | Specification                                                                    |
|-------------------------------------|----------------------------------------------------------------------------------|
| Count source                        | • External signals input to TAiIN pin (i=0 to 3) (effective edge can be selected |
|                                     | in program)                                                                      |
|                                     | <ul> <li>Timer B2 overflows or underflows,</li> </ul>                            |
|                                     | timer Aj (j=i-1, except j=4 if i=0) overflows or underflows,                     |
|                                     | timer Ak (k=i+1, except k=0 if i=4) overflows or underflows                      |
| Count operation                     | Up-count or down-count can be selected by external signal or program             |
|                                     | • When the timer overflows or underflows, it reloads the reload register con-    |
|                                     | tents and continues counting. When operating in free-running mode, the           |
|                                     | timer continues counting without reloading.                                      |
| Divided ratio                       | 1/ (FFFF16 - n + 1) for up-count                                                 |
|                                     | 1/ (n + 1) for down-count n : set value of TAi register 000016 to FFF16          |
| Count start condition               | Set TAiS bit of TABSR register to "1" (= start counting)                         |
| Count stop condition                | Set TAiS bit to "0" (= stop counting)                                            |
| Interrupt request generation timing | Timer overflow or underflow                                                      |
| TAilN pin function                  | I/O port or count source input                                                   |
| TAiout pin function                 | I/O port, pulse output, or up/down-count select input                            |
| Read from timer                     | Count value can be read by reading TAi register                                  |
| Write to timer                      | • When not counting and until the 1st count source is input after counting start |
|                                     | Value written to TAi register is written to both reload register and counter     |
|                                     | <ul> <li>When counting (after 1st count source input)</li> </ul>                 |
|                                     | Value written to TAi register is written to only reload register                 |
|                                     | (Transferred to counter when reloaded next)                                      |
| Select function                     | Free-run count function                                                          |
|                                     | Even when the timer overflows or underflows, the reload register content is      |
|                                     | not reloaded to it                                                               |
|                                     | Pulse output function                                                            |
|                                     | Whenever the timer underflows or underflows, the output polarity of TAiOUT       |
|                                     | pin is inverted . When not counting, the pin outputs a low.                      |



| b7 b6 b5 b4 b3 b2 b1 b0<br>0 0 1                                                | TAC                                                          | Symbol Add<br>DMR to TA4MR 039616 to                                                                       |                                                                                                                                                                         |       |
|---------------------------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|                                                                                 | Bit symbol                                                   | Bit name                                                                                                   | Function                                                                                                                                                                | RW    |
|                                                                                 | TMOD0                                                        | Operation mode select bit                                                                                  | b1 b0                                                                                                                                                                   | RW    |
|                                                                                 | TMOD1                                                        |                                                                                                            | 0 1 : Event counter mode (Note 1)                                                                                                                                       | RW    |
|                                                                                 | MR0<br>(Note 5)                                              | Pulse output function select bit                                                                           | <ul> <li>0 : Pulse is not output<br/>(TAioUT pin functions as I/O port)</li> <li>1 : Pulse is output (Note 2)<br/>(TAioUT pin functions as pulse output pin)</li> </ul> | RW    |
|                                                                                 | MR1<br>(Note 5)                                              | Count polarity<br>select bit (Note 3)                                                                      | 0 : Counts external signal's falling edge<br>1 : Counts external signal's rising edge                                                                                   | RW    |
|                                                                                 | MR2<br>(Note 5)                                              | Up/down switching<br>cause select bit                                                                      | 0 : UDF register<br>1 : Input signal to TAiout pin (Note 4)                                                                                                             | RW    |
|                                                                                 | MR3                                                          | Must be set to "0" in event                                                                                | counter mode                                                                                                                                                            | RW    |
|                                                                                 | TCK0                                                         | Count operation type select bit                                                                            | 0 : Reload type<br>1 : Free-run type                                                                                                                                    | RW    |
|                                                                                 | TCK1                                                         | Can be "0" or "1" when not processing                                                                      | using two-phase pulse signal                                                                                                                                            | RW    |
| Note 2: TA0OUT pin is N-<br>Note 3: Effective when th<br>Note 4: Count down whe | channel oper<br>e TAiTGH ar<br>n input on TA<br>Aio∪T pin mu | n drain output.<br>nd TAiTGL bits of ONSF o<br>.iOUT pin is low or count u<br>ist be set to "0" (= input m | elected using the ONSF and TRGSR r<br>r TRGSR register are '002' (TAiıN pin<br>p when input on that pin is high. The p<br>ode).                                         | input |

Figure 10.8. TAiMR Register in Event Counter Mode (when not using two-phase pulse signal processing)



Table 10.3 lists specifications in event counter mode (when processing two-phase pulse signal with the timers A2, A3 and A4).

Figure 10.9 shows TA2MR to TA4MR registers in event counter mode (when processing two-phase pulse signal with the timers A2, A3 and A4).

| Item                                | Specification                                                                    |
|-------------------------------------|----------------------------------------------------------------------------------|
| Count source                        | • Two-phase pulse signals input to TAiIN or TAiOUT pins (i = 2 to 3)             |
| Count operation                     | • Up-count or down-count can be selected by two-phase pulse signal               |
|                                     | • When the timer overflows or underflows, it reloads the reload register con-    |
|                                     | tents and continues counting. When operating in free-running mode, the           |
|                                     | timer continues counting without reloading.                                      |
| Divide ratio                        | 1/ (FFFF16 - n + 1) for up-count                                                 |
|                                     | 1/ (n + 1) for down-count n : set value of TAi register 000016 to FFF16          |
| Count start condition               | Set TAIS bit of TABSR register to "1" (= start counting)                         |
| Count stop condition                | Set TAiS bit to "0" (= stop counting)                                            |
| Interrupt request generation timing | Timer overflow or underflow                                                      |
| TAilN pin function                  | Two-phase pulse input                                                            |
| TAIOUT pin function                 | Two-phase pulse input                                                            |
| Read from timer                     | Count value can be read by reading timer A2, A3 or A4 register                   |
| Write to timer                      | • When not counting and until the 1st count source is input after counting start |
|                                     | Value written to TAi register is written to both reload register and counter     |
|                                     | When counting (after 1st count source input)                                     |
|                                     | Value written to TAi register is written to reload register                      |
|                                     | (Transferred to counter when reloaded next)                                      |
| Select function (Note)              | Normal processing operation (timer A2 and timer A3)                              |
|                                     | The timer counts up rising edges or counts down falling edges on TAjIN pir       |
|                                     | when input signals on TAjout pin is "H".                                         |
|                                     |                                                                                  |
|                                     |                                                                                  |
|                                     | (j=2,3) Up- Up- Up- Down- Down-<br>count count count count count count           |
|                                     | Multiply-by-4 processing operation (timer A3 and timer A4)                       |
|                                     | If the phase relationship is such that $TAkiN(k=3)$ pin goes "H" when the input  |
|                                     | signal on TAkOUT pin is "H", the timer counts up rising and falling edges or     |
|                                     | TAKOUT and TAKIN pins. If the phase relationship is such that TAKIN pir          |
|                                     | goes "L" when the input signal on TAkout pin is "H", the timer counts dowr       |
|                                     | rising and falling edges on TAkOUT and TAkIN pins.                               |
|                                     |                                                                                  |
|                                     | Count up all edges Count down all edges                                          |
|                                     |                                                                                  |
|                                     |                                                                                  |
|                                     | Count up all edges Count down all edges                                          |
|                                     | Counter initialization by Z-phase input (timer A3)                               |
|                                     | The timer count value is initialized to 0 by Z-phase input.                      |

to multiply-by-4 processing operation.



Figure 10.9. TA2MR to TA4MR Registers in Event Counter Mode (when using two-phase pulse signal processing with timer A2 or A3)



#### Counter Initialization by Two-Phase Pulse Signal Processing

This function initializes the timer count value to "0" by Z-phase (counter initialization) input during twophase pulse signal processing.

This function can only be used in timer A3 event counter mode during two-phase pulse signal processing, free-running type, x4 processing, with Z-phase entered from the INT2 pin.

Counter initialization by Z-phase input is enabled by writing "000016" to the TA3 register and setting the TAZIE bit in ONSF register to "1" (= Z-phase input enabled).

Counter initialization is accomplished by detecting Z-phase input edge. The active edge can be chosen to be the rising or falling edge by using the POL bit of INT2IC register. The Z-phase pulse width applied to the INT2 pin must be equal to or greater than one clock cycle of the timer A3 count source.

The counter is initialized at the next count timing after recognizing Z-phase input. Figure 10.10 shows the relationship between the two-phase pulse (A phase and B phase) and the Z phase.

If timer A3 overflow or underflow coincides with the counter initialization by Z-phase input, a timer A3 interrupt request is generated twice in succession. Do not use the timer A3 interrupt when using this function.



Figure 10.10. Two-phase Pulse (A phase and B phase) and the Z Phase

### 3. One-shot Timer Mode

In one-shot timer mode, the timer is activated only once by one trigger. (See Table 10.4.) When the trigger occurs, the timer starts up and continues operating for a given period. Figure 10.11 shows the TAiMR register in one-shot timer mode.

| Table 10.4. | Specifications | in One-shot | Timer Mode |
|-------------|----------------|-------------|------------|
|-------------|----------------|-------------|------------|

| Item                                | Specification                                                                            |
|-------------------------------------|------------------------------------------------------------------------------------------|
| Count source                        | f1, f2, f8, f32, fC32                                                                    |
| Count operation                     | Down-count                                                                               |
|                                     | • When the counter reaches 000016, it stops counting after reloading a new value         |
|                                     | • If a trigger occurs when counting, the timer reloads a new count and restarts counting |
| Divide ratio                        | 1/n n : set value of TAi register 000016 to FFFF16                                       |
|                                     | However, the counter does not work if the divide-by-n value is set to 000016.            |
| Count start condition               | TAiS bit of TABSR register = "1" (start counting) and one of the following               |
|                                     | triggers occurs.                                                                         |
|                                     | <ul> <li>External trigger input from the TAiIN pin</li> </ul>                            |
|                                     | <ul> <li>Timer B2 overflow or underflow,</li> </ul>                                      |
|                                     | timer Aj (j=i-1, except j=4 if i=0) overflow or underflow,                               |
|                                     | timer Ak (k=i+1, except k=0 if i=4) overflow or underflow                                |
|                                     | <ul> <li>The TAiOS bit of ONSF register is set to "1" (= timer starts)</li> </ul>        |
| Count stop condition                | When the counter is reloaded after reaching "000016"                                     |
|                                     | • TAiS bit is set to "0" (= stop counting)                                               |
| Interrupt request generation timing | When the counter reaches "000016"                                                        |
| TAilN pin function                  | I/O port or trigger input                                                                |
| TAiout pin function                 | I/O port or pulse output                                                                 |
| Read from timer                     | An indeterminate value is read by reading TAi register                                   |
| Write to timer                      | • When not counting and until the 1st count source is input after counting start         |
|                                     | Value written to TAi register is written to both reload register and counter             |
|                                     | <ul> <li>When counting (after 1st count source input)</li> </ul>                         |
|                                     | Value written to TAi register is written to only reload register                         |
|                                     | (Transferred to counter when reloaded next)                                              |
| Select function                     | Pulse output function                                                                    |
|                                     | The timer outputs a low when not counting and a high when counting.                      |



| 7         b6         b5         b4         b3         b2         b1         b0           0         1         0         1         0         0         1         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0         0< | Sym<br>TA0MR t  | bol Address<br>o TA4MR 039616 to 039 | After reset<br>A16 0016                                                                                                                       |    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Bit symbol      | Bit name                             | Function                                                                                                                                      | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | TMOD0           | Operation mode select bit            | b1 b0                                                                                                                                         | RW |
| [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TMOD1           |                                      | 1 0 : One-shot timer mode                                                                                                                     | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MR0<br>(Note 4) | Pulse output function select bit     | 0 : Pulse is not output<br>(TAio∪⊤ pin functions as I/O port)<br>1 : Pulse is output (Note 1)<br>(TAio∪⊤ pin functions as a pulse output pin) | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MR1<br>(Note 4) | External trigger select bit (Note 2) | 0 : Falling edge of input signal to TAiın pin (Note 3)<br>1 : Rising edge of input signal to TAiın pin (Note 3)                               | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MR2             | Trigger select bit                   | 0 : TAiOS bit is enabled<br>1 : Selected by TAiTGH to TAiTGL bits                                                                             | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MR3             | Must be set to "0" in one-s          | hot timer mode                                                                                                                                | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | TCK0            | Count source select bit              | <sup>b7 b6</sup><br>0 0 : f1 or f2<br>0 1 : f8                                                                                                | RW |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | TCK1            |                                      | 1 0 : f32<br>1 1 : fC32                                                                                                                       | RW |

Figure 10.11. TAiMR Register in One-shot Timer Mode



## 4. Pulse Width Modulation (PWM) Mode

In PWM mode, the timer outputs pulses of a given width in succession (see Table 10.5). The counter functions as either 16-bit pulse width modulator or 8-bit pulse width modulator. Figure 10.12 shows TAiMR register in pulse width modulation mode. Figures 10.13 and 10.14 show examples of how a 16-bit pulse width modulator operates and how an 8-bit pulse width modulator operates.

| Item                                | Specification                                                                                   |
|-------------------------------------|-------------------------------------------------------------------------------------------------|
| Count source                        | f1, f2, f8, f32, fC32                                                                           |
| Count operation                     | Down-count (operating as an 8-bit or a 16-bit pulse width modulator)                            |
|                                     | • The timer reloads a new value at a rising edge of PWM pulse and continues counting            |
|                                     | <ul> <li>The timer is not affected by a trigger that occurs during counting</li> </ul>          |
| 16-bit PWM                          | High level width n / fj n : set value of TAi register (i=0 to 3)                                |
|                                     | • Cycle time (2 <sup>16</sup> -1) / fj fixed fj: count source frequency (f1, f2, f8, f32, fC32) |
| 8-bit PWM                           | • High level width n x (m+1) / fj n : set value of TAiMR register high-order address            |
|                                     | • Cycle time (2 <sup>8</sup> -1) x (m+1) / fj m : set value of TAiMR register low-order address |
| Count start condition               | <ul> <li>TAiS bit of TABSR register is set to "1" (= start counting)</li> </ul>                 |
|                                     | <ul> <li>The TAiS bit = 1 and external trigger input from the TAiN pin</li> </ul>               |
|                                     | <ul> <li>The TAiS bit = 1 and one of the following external triggers occurs</li> </ul>          |
|                                     | Timer B2 overflow or underflow,                                                                 |
|                                     | timer Aj (j=i-1, except j=4 if i=0) overflow or underflow,                                      |
|                                     | timer Ak (k=i+1) overflow or underflow                                                          |
| Count stop condition                | TAiS bit is set to "0" (= stop counting)                                                        |
| Interrupt request generation timing | PWM pulse goes "L"                                                                              |
| TAilN pin function                  | I/O port or trigger input                                                                       |
| TAio∪⊤ pin function                 | Pulse output                                                                                    |
| Read from timer                     | An indeterminate value is read by reading TAi register                                          |
| Write to timer                      | • When not counting and until the 1st count source is input after counting start                |
|                                     | Value written to TAi register is written to both reload register and counter                    |
|                                     | <ul> <li>When counting (after 1st count source input)</li> </ul>                                |
|                                     | Value written to TAi register is written to only reload register                                |
|                                     | (Transferred to counter when reloaded next)                                                     |

Table 10.5. Specifications in PWM Mode



| 107         b6         b5         b4         b3         b2         b1         b0           1         1         1         1         1         1         1         1 |            | ymbol Adda<br>/IR to TA3MR 039616 to |                                                                                                           |    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------|----|
|                                                                                                                                                                    | Bit symbol | Bit name                             | Function                                                                                                  | RW |
|                                                                                                                                                                    | TMOD0      | Operation mode                       | b1 b0                                                                                                     | RW |
|                                                                                                                                                                    | TMOD1      | select bit                           | 1 1 : PWM mode (Note 1)                                                                                   | RW |
|                                                                                                                                                                    | MR0        | Must be set to "1" in PW             | 1 mode                                                                                                    | RW |
|                                                                                                                                                                    | MR1        | External trigger select bit (Note 2) | 0: Falling edge of input signal to TAin pin(Note 3)<br>1: Rising edge of input signal to TAin pin(Note 3) | RW |
|                                                                                                                                                                    | MR2        | Trigger select bit                   | 0 : Write "1" to TAiS bit in the TASF register<br>1 : Selected by TAiTGH to TAiTGL bits                   | RW |
|                                                                                                                                                                    | MR3        | 16/8-bit PWM mode select bit         | 0: Functions as a 16-bit pulse width modulator<br>1: Functions as an 8-bit pulse width modulator          | RW |
|                                                                                                                                                                    | TCK0       | Count source select bit              | <sup>b7 b6</sup><br>0 0 : f1 or f2<br>0 1 : f8                                                            | RW |
|                                                                                                                                                                    | TCK1       |                                      | 1 0 : f32<br>1 1 : fC32                                                                                   | RW |

Figure 10.12. TAIMR Register in PWM Mode





Figure 10.13. Example of 16-bit Pulse Width Modulator Operation



Figure 10.14. Example of 8-bit Pulse Width Modulator Operation

### Timer B

Figure 10.15 shows a block diagram of the timer B. Figures 10.16 and 10.17 show registers related to the timer B.

Timer B supports the following three modes. Use the TMOD1 and TMOD0 bits of TBiMR register (i = 0 to 5) to select the desired mode.

- Timer mode: The timer counts an internal count source.
- Event counter mode: The timer counts pulses from an external device or overflows or underflows of other timers.
- Pulse period/pulse width measuring mode: The timer measures an external signal's pulse period or pulse width.



Figure 10.15. Timer B Block Diagram





Figure 10.17. TB0 to TB5 Registers, TABSR Register, TBSR Register, CPSRF Register

### 1. Timer Mode

In timer mode, the timer counts a count source generated internally (see Table 10.6). Figure 10.18 shows TBiMR register in timer mode.

| Item                                | Specification                                                                    |
|-------------------------------------|----------------------------------------------------------------------------------|
| Count source                        | f1, f2, f8, f32, fC32                                                            |
| Count operation                     | Down-count                                                                       |
|                                     | • When the timer underflows, it reloads the reload register contents and         |
|                                     | continues counting                                                               |
| Divide ratio                        | 1/(n+1) n: set value of TB register (i= 0 to 5) 000016 to FFF16                  |
| Count start condition               | Set TBiS bit <sup>(Note)</sup> to "1" (= start counting)                         |
| Count stop condition                | Set TBiS bit to "0" (= stop counting)                                            |
| Interrupt request generation timing | Timer underflow                                                                  |
| TBilN pin function                  | I/O port                                                                         |
| Read from timer                     | Count value can be read by reading TBi register                                  |
| Write to timer                      | • When not counting and until the 1st count source is input after counting start |
|                                     | Value written to TBi register is written to both reload register and counter     |
|                                     | <ul> <li>When counting (after 1st count source input)</li> </ul>                 |
|                                     | Value written to TBi register is written to only reload register                 |
|                                     | (Transferred to counter when reloaded next)                                      |

Table 10.6. Specifications in Timer Mode

Note : The TB0S to TB2S bits are assigned to the TABSR register bit 5 to bit 7, and the TB3S to TB5S bits are assigned to the TBSR register bit 5 to bit 7.

| b7 b6 b5 b4 b3 b2 b1 b0<br>0 0 | TB0MŔ t    | hbol         Address           o TB2MR         039B16 to 039E           o TB5MR         035B16 to 035E |                                                      |    |
|--------------------------------|------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------|----|
|                                | Bit symbol | Bit name                                                                                               | Function                                             | RW |
|                                | TMOD0      | Operation mode select bit                                                                              | 0 0 : Timer mode                                     | RW |
|                                | TMOD1      |                                                                                                        | 00. Timer mode                                       | RW |
|                                | MR0        | Has no effect in timer mode<br>Can be set to "0" or "1"                                                |                                                      | RW |
|                                | MR1        |                                                                                                        |                                                      | RW |
|                                | MR2        | TB0MR, TB3MR registers<br>Must be set to "0" in timer r                                                | node                                                 | RW |
|                                |            | TB1MR, TB2MR, TB4MR,<br>Nothing is assigned. When<br>content is indeterminate                          | TB5MR registers<br>write, set to "0". When read, its | _  |
|                                | MR3        | When write in timer mode, content is indeterminate.                                                    | set to "0". When read in timer mode, its             | RO |
| ·                              | TCK0       | Count source select bit                                                                                | <sup>b7 b6</sup><br>0 0 : f1 or f2<br>0 1 : f8       | RW |
|                                | TCK1       |                                                                                                        | 1 0 : f32<br>1 1 : fC32                              | RW |

Figure 10.18. TBiMR Register in Timer Mode

### 2. Event Counter Mode

In event counter mode, the timer counts pulses from an external device or overflows and underflows of other timers (see Table 10.7). Figure 10.19 shows TBiMR register in event counter mode.

| Table 10.7. | Specifications in Event Counter Mode |
|-------------|--------------------------------------|
|-------------|--------------------------------------|

| Item                                | Specification                                                                    |
|-------------------------------------|----------------------------------------------------------------------------------|
| Count source                        | • External signals input to TBin pin (i=0, 1, 5) (effective edge can be selected |
|                                     | in program)                                                                      |
|                                     | • Timer Bj overflow or underflow (j=i-1, except j=2 if i=0, j=5 if i=3)          |
| Count operation                     | Down-count                                                                       |
|                                     | • When the timer underflows, it reloads the reload register contents and         |
|                                     | continues counting                                                               |
| Divide ratio                        | 1/(n+1) n: set value of TBi register 000016 to FFFF16                            |
| Count start condition               | Set TBiS bit <sup>1</sup> to "1" (= start counting)                              |
| Count stop condition                | Set TBiS bit to "0" (= stop counting)                                            |
| Interrupt request generation timing | Timer underflow                                                                  |
| TBiin pin function                  | Count source input                                                               |
| Read from timer                     | Count value can be read by reading TBi register                                  |
| Write to timer                      | • When not counting and until the 1st count source is input after counting start |
|                                     | Value written to TBi register is written to both reload register and counter     |
|                                     | <ul> <li>When counting (after 1st count source input)</li> </ul>                 |
|                                     | Value written to TBi register is written to only reload register                 |
|                                     | (Transferred to counter when reloaded next)                                      |

Note: The TB0S to TB2S bits are assigned to the TABSR register bit 5 to bit 7, and the TB3S to TB5S bits are assigned to the TBSR register bit 5 to bit 7.

| 7 b6 b5 b4 b3 b2 b1 b0<br>0 1 |                                 | bol Address<br>o TB2MR 039B16 to 039D<br>o TB5MR 035B16 to 035D                |                                                                                                                                        |           |
|-------------------------------|---------------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------|
|                               | Bit symbol                      | Bit name                                                                       | Function                                                                                                                               | RW        |
|                               | TMOD0                           | Operation mode select bit                                                      | b1 b0                                                                                                                                  | RW        |
|                               | TMOD1                           |                                                                                | 0 1 : Event counter mode                                                                                                               | RW        |
|                               | MR0                             | Count polarity select<br>bit (Note 1)                                          | <ul> <li><sup>b3 b2</sup></li> <li>0 0 : Counts external signal's<br/>falling edges</li> <li>0 1 : Counts external signal's</li> </ul> | RW        |
|                               | MR1                             |                                                                                | rising edges<br>1 0 : Counts external signal's<br>falling and rising edges<br>1 1 : Must not be set                                    | RW        |
|                               | MR2                             | TB0MR, TB3MR registers<br>Must be set to "0" in timer r                        | node                                                                                                                                   | RW        |
|                               |                                 | TB1MR, TB2MR, TB4MR,<br>Nothing is assigned. When<br>content is indeterminate. | TB5MR registers<br>write, set to "0". When read, its                                                                                   |           |
|                               | MR3                             | When write in event counter counter mode, its content                          | er mode, set to "0". When read in event is indeterminate.                                                                              | RO        |
| į                             | TCK0                            | Has no effect in event cour<br>Can be set to "0" or "1".                       | nter mode.                                                                                                                             | RW        |
|                               | TCK1<br>(Note 3)                | Event clock select                                                             | 0 : Input from TBiN pin (Note 2)<br>1 : TBj overflow or underflow<br>(j = i - 1, except j = 2 if i = 0,<br>j = 5 if i = 3)             | RW        |
| bits can be set to "          | 0" or "1."<br>bit for the TBiın | pin must be set to "0" (= inp                                                  | TCK1 bit = "1" (TBj overflow or underflov<br>ut mode).                                                                                 | v), these |

#### Figure 10.19. TBiMR Register in Event Counter Mode

### 3. Pulse Period and Pulse Width Measurement Mode

In pulse period and pulse width measurement mode, the timer measures pulse period or pulse width of an external signal (see Table 10.8). Figure 10.20 shows TBiMR register in pulse period and pulse width measurement mode. Figure 10.21 shows the operation timing when measuring a pulse period. Figure 10.22 shows the operation timing when measuring a pulse width.

| Item                                | Specification                                                                   |
|-------------------------------------|---------------------------------------------------------------------------------|
| Count source                        | f1, f2, f8, f32, fC32                                                           |
| Count operation                     | • Up-count                                                                      |
|                                     | • Counter value is transferred to reload register at an effective edge of mea-  |
|                                     | surement pulse. The counter value is set to "000016" to continue counting.      |
| Count start condition               | Set TBiS (i=0, 1, 5) bit (Note 3) to "1" (= start counting)                     |
| Count stop condition                | Set TBiS bit to "0" (= stop counting)                                           |
| Interrupt request generation timing | When an effective edge of measurement pulse is input (Note 1)                   |
|                                     | • Timer overflow. When an overflow occurs, MR3 bit of TBiMR register is set     |
|                                     | to "1" (overflowed) simultaneously. MR3 bit is cleared to "0" (no overflow) by  |
|                                     | writing to TBiMR register at the next count timing or later after MR3 bit was   |
|                                     | set to "1". At this time, make sure TBiS bit is set to "1" (start counting).    |
| TBilN pin function                  | Measurement pulse input                                                         |
| Read from timer                     | Contents of the reload register (measurement result) can be read by reading     |
|                                     | TBi register (Note 2)                                                           |
| Write to timer                      | Value written to TBi register is written to neither reload register nor counter |

Table 10.8. Specifications in Pulse Period and Pulse Width Measurement Mode

Notes:

- 1. Interrupt request is not generated when the first effective edge is input after the timer started counting.
- 2. Value read from TBi register is indeterminate until the second valid edge is input after the timer starts counting.
- 3. The TB0S to TB1S bits are assigned to the TABSR register bit 5 to bit 6, and the TB5S bit is assigned to the TBSR register bit 7.





Note 3: This timing diagram is for the case where the TBiMR register's MR1 to MR0 bits are "002" (measure the interval from falling edge to falling edge of the measurement pulse).



| Count source                                     |                                                                                                                                                                                                   |
|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Measurement pulse                                | "H"<br>"L" Transfer Transfer Transfer<br>(indeterminate (measured value) (measured value)                                                                                                         |
| Reload register ← co<br>transfer timing          |                                                                                                                                                                                                   |
| Timing at which cour<br>reaches "000016"         | nter                                                                                                                                                                                              |
| TBiS bit                                         | "1"<br>"0"                                                                                                                                                                                        |
| TBilC register's<br>IR bit                       | "1"<br>"0"                                                                                                                                                                                        |
| TBiMR register's<br>MR3 bit                      | Set to "0" upon accepting an interrupt request or by<br>"1" writing in program<br>"0"                                                                                                             |
|                                                  | ne TB0S and TB1S bits are assigned to the TABSR register's bit 5 and bit 6, and the TB5S bit is signed to the TBSR register's bit 7.                                                              |
| Note 2: Timer has ove<br>Note 3: This timing dia | agram is for the case where the TBiMR register's MR1 to MR0 bits are "102" (measure the interval edge to the next rising edge and the interval from a rising edge to the next falling edge of the |

#### Figure 10.22. Operation timing when measuring a pulse width

## Serial I/O

Serial I/O is configured with 3 channels: UART0 to UART2. Each is explained below.

# UARTi (i=0 to 2)

UARTi each have an exclusive timer to generate a transfer clock, so they operate independently of each other.

Figure 11.1 shows the block diagram of UARTi. Figures 11.2 shows the block diagram of the UARTi transmit/receive.

UARTi has the following modes:

- Clock synchronous serial I/O mode
- Clock asynchronous serial I/O mode (UART mode).
- Special mode 2
- Special mode 1 (Bus collision detection function, IE mode) : UART0, UART1

Figures 11.3 to 11.8 show the UARTi-related registers. Refer to tables listing each mode for register setting.







Figure 11.2. UARTi Transmit/Receive Unit

|        |                | (b8)<br>b0 b7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | b0            | Symbol         Addre           U0TB         03A316-03           U1TB         03AB16-03 | 3A216 Indeterminate                             |                                                                       |    |
|--------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------|----|
|        | which          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | U2TB 037B16-03                                                                         |                                                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                                                                                        | Function                                        |                                                                       | RV |
|        |                | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | - Transm      |                                                                                        |                                                 |                                                                       | WC |
|        | L              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | g is assigned.<br>ttempt to write to these bits, v                                     | vrite "0". The value, if read, tur              | ns out to be indeterminate.                                           | -  |
| te: Us | e MOV instruct | ion to write to this regist                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | er.           |                                                                                        |                                                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                                                                                        |                                                 |                                                                       |    |
| ART    | i receive bu   | ffer register (i=0 to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (2)           |                                                                                        |                                                 |                                                                       |    |
| 5)     |                | (b8)<br>b0 b7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ьо            | Symbol Addre                                                                           |                                                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | U0RB 03A716-0<br>U1RB 03AF16-0                                                         | 3AE <sub>16</sub> Indeterminate                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | U2RB 037F16-03                                                                         | 37E <sub>16</sub> Indeterminate                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Bit<br>symbol | Bit name                                                                               | Fur                                             | nction                                                                | RV |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (b7-b0)       |                                                                                        | Receive data (D7 to D0)                         |                                                                       | R  |
|        |                | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (b8)          |                                                                                        | Receive data (D <sub>8</sub> )                  |                                                                       | R  |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (b10-b9)      | Nothing is assigned.<br>In an attempt to write to the                                  | ese bits, write "0". The value, if              | read, turns out to be "0".                                            | -  |
|        | l              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ABT           | Arbitration lost detecting flag (Note 2)                                               | 0 : Not detected<br>1 : Detected                |                                                                       | RV |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | . OER         | Overrun error flag (Note 1)                                                            | 0 : No overrun error<br>1 : Overrun error found |                                                                       | R  |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ·· FER        | Framing error flag (Note 1)                                                            | 0 : No framing error<br>1 : Framing error found |                                                                       | R  |
| i      |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - PER         | Parity error flag (Note 1)                                                             | 0 : No parity error<br>1 : Parity error found   |                                                                       | R  |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SUM           | Error sum flag (Note 1)                                                                | 0 : No error<br>1 : Error found                 |                                                                       | R  |
| ote 1: | PER, FER and   | OER bits are set to "0"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | (no error).   | The SUM bit is set to "0" (no e                                                        | error) when all of the PER, FE                  | " (reception disabled), all of the<br>R and OER bits = "0" (no error) |    |
| ote 2: |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | ing the lower byte of the UiRE<br>n. (Writing "1" has no effect.)                      | 3 register.                                     |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                                                                                        |                                                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                                                                                        |                                                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                                                                                        |                                                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |                                                                                        |                                                 |                                                                       |    |
| ART    | i baud rate    | generation registe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | r (i=0 to     | 2)(Notes 1, 2)                                                                         |                                                 |                                                                       |    |
|        |                | b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               | Symbol Addre<br>U0BRG 03A1                                                             |                                                 |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | U1BRG 03A9<br>U2BRG 0379                                                               | Indeterminate                                   |                                                                       |    |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | Function                                                                               |                                                 | Setting range                                                         | RV |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               | ing that set value = n, UiBRG                                                          | divides the count source                        | 0016 to FF16                                                          | w  |
|        |                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | by n +        |                                                                                        |                                                 |                                                                       |    |
|        |                | ster while serial I/O is not ction to write to this registered to the structure to the stru |               | mitting nor receiving.                                                                 |                                                 |                                                                       |    |
|        |                | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |                                                                                        |                                                 |                                                                       |    |

|   |   | UO                                                   | Symbol Add<br>MR to U2MR 03A016, 03                                                                                                                                                                                                                                                                        | dress After reset<br>A816, 037816 0016                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                        |
|---|---|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
|   |   | Bit<br>symbol                                        | Bit name                                                                                                                                                                                                                                                                                                   | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW                                     |
|   |   | SMD0                                                 | Serial I/O mode select bit<br>(Note 2)                                                                                                                                                                                                                                                                     | 0 0 0 : Serial I/O disabled<br>0 0 1 : Clock synchronous serial I/O mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | RW                                     |
|   |   | SMD1                                                 |                                                                                                                                                                                                                                                                                                            | 0 1 0 : Must not be set<br>1 0 0 : UART mode transfer data 7 bits long<br>1 0 1 : UART mode transfer data 8 bits long                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RW                                     |
|   |   | SMD2                                                 |                                                                                                                                                                                                                                                                                                            | 1 1 0 : UART mode transfer data 9 bits long<br>Must not be set except above                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW                                     |
|   | · | CKDIR                                                | Internal/external clock select bit                                                                                                                                                                                                                                                                         | 0 : Internal clock<br>1 : External clock (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RW                                     |
| - |   | STPS                                                 | Stop bit length select bit                                                                                                                                                                                                                                                                                 | 0 : One stop bit<br>1 : Two stop bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RW                                     |
|   |   | PRY                                                  | Odd/even parity select bit                                                                                                                                                                                                                                                                                 | Effective when PRYE = 1<br>0 : Odd parity<br>1 : Even parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RW                                     |
| i |   | PRYE                                                 | Parity enable bit                                                                                                                                                                                                                                                                                          | 0 : Parity disabled<br>1 : Parity enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RW                                     |
|   |   | IOPOL                                                | TxD, RxD I/O polarity<br>reverse bit                                                                                                                                                                                                                                                                       | 0 : No reverse<br>1 : Reverse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | RW                                     |
|   |   | U0                                                   | rol register 0 (i=0 to<br>Symbol Add<br>C0 to U2C0 03A416, 03A                                                                                                                                                                                                                                             | ress After reset<br>C16, 037C16 000010002                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                        |
|   |   | l                                                    | Symbol Add<br>C0 to U2C0 03A416, 03A                                                                                                                                                                                                                                                                       | ress After reset<br>C16, 037C16 000010002                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                        |
|   |   | U0                                                   | Symbol Add<br>C0 to U2C0 03A416, 03A<br>Bit name<br>BRG count source                                                                                                                                                                                                                                       | ress After reset<br>C16, 037C16 000010002<br>Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RW                                     |
|   |   | Bit<br>symbol                                        | Symbol Add<br>C0 to U2C0 03A416, 03A<br>Bit name                                                                                                                                                                                                                                                           | ress After reset<br>C16, 037C16 000010002<br>Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                        |
|   |   | Bit<br>symbol<br>CLK0                                | Symbol Add<br>C0 to U2C0 03A416, 03A<br>Bit name<br>BRG count source                                                                                                                                                                                                                                       | ress After reset<br>C16, 037C16 000010002<br>Function<br>b1 b0<br>0 0 : f1SIO or f2SIO is selected<br>0 1 : f8SIO is selected<br>1 0 : f32SIO is selected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | RW                                     |
|   |   | Bit<br>symbol<br>CLK0<br>CLK1                        | Symbol Add<br>C0 to U2C0 03A416, 03A<br>Bit name<br>BRG count source<br>select bit<br>CTS/RTS function<br>select bit                                                                                                                                                                                       | Function<br>Function<br>Function<br>bib0<br>0 0 : f1SIO or f2SIO is selected<br>0 1 : f8SIO is selected<br>1 0 : f2SIO is selected<br>1 1 : Must not be set<br>Effective when CRD = 0<br>0 : CTS function is selected (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | RW                                     |
|   |   | Bit<br>symbol<br>CLK0<br>CLK1<br>CRS                 | Symbol Add<br>C0 to U2C0 03A416, 03A<br>Bit name<br>BRG count source<br>select bit<br>CTS/RTS function<br>select bit<br>(Note 4)<br>Transmit register empty                                                                                                                                                | Function         b1b0         0 0 : f1SIO or f2SIO is selected         0 1 : fasIO is selected         1 0 : f32SIO is selected         1 1 : Must not be set         Effective when CRD = 0         0 : CTS function is selected         1 : RTS function is selected         0 : Data present in transmit register (during transmission)         1 : No data present in transmit register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW<br>RW<br>RW                         |
|   |   | Bit<br>symbol<br>CLK0<br>CLK1<br>CRS<br>TXEPT        | Symbol Add<br>C0 to U2C0 03A416, 03A<br>Bit name<br>BRG count source<br>select bit<br>CTS/RTS function<br>select bit<br>(Note 4)<br>Transmit register empty<br>flag                                                                                                                                        | ress After reset<br>$C_{16}, 037C_{16} 000010002$<br>Function<br>$0 0 : f_{1510} \text{ or } f_{2510} \text{ is selected}$<br>$0 1 : f_{8510} \text{ is selected}$<br>$1 0 : f_{32510} \text{ is selected}$<br>1 1 : Must not be set<br>Effective when CRD = 0<br>0 : CTS function is selected (Note 1)<br>1 : RTS function is selected<br>0 : Data present in transmit register (during transmission)<br>1 : No data present in transmit register (transmission completed)<br>0 : CTS/RTS function enabled<br>1 : CTS/RTS function disabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RW<br>RW<br>RW                         |
|   |   | Bit<br>symbol<br>CLK0<br>CLK1<br>CRS<br>TXEPT<br>CRD | Symbol Add<br>C0 to U2C0 03A416, 03A<br>Bit name<br>BRG count source<br>select bit<br>CTS/RTS function<br>select bit<br>(Note 4)<br>Transmit register empty<br>flag<br>CTS/RTS disable bit<br>Data output select bit                                                                                       | ress       After reset         C16, 037C16       000010002         Function         Function         b1b0       0 : f1SIO or f2SIO is selected         0 0 : f1SIO is selected       1 : f8SIO is selected         1 0 : f2SIO is selected       1 : Must not be set         Effective when CRD = 0       0 : CTS function is selected         0 : Data present in transmit register (during transmission)         1 : No data present in transmit register (transmission completed)         0 : CTS/RTS function enabled         1 : CTS/RTS function disabled         (P60, P64 and P73 can be used as I/O ports)         0 : TxDi/SDAi and SCLi pins are CMOS output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RW<br>RW<br>RW<br>RO<br>RO             |
|   |   | Bit<br>symbol<br>CLK0<br>CLK1<br>CRS<br>TXEPT<br>CRD | Symbol       Add         C0 to U2C0       03A416, 03A         Bit name       B         BRG count source select bit       CTS/RTS function select bit (Note 4)         Transmit register empty flag       CTS/RTS disable bit         Data output select bit (Note 2)       Data output select bit (Note 2) | Image: system is a set of the set is a set of the set of the set of the set is a set of the set | RW<br>RW<br>RW<br>RW<br>RO<br>RO<br>RW |

Figure 11.4. U0MR to U2MR Register and U0C0 to U2C0 Register



Figure 11.5. U0C1 to U2C1 Registers

| b6 b5                   | b4 b3 b2 b1               |                                                                                           | JCON Addre 03B0                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                  |                |
|-------------------------|---------------------------|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
|                         |                           | Bit<br>symbol                                                                             | Bit                                                                                                                                                                                                                                                                                           | Function                                                                                                                                                                                                                                                                                                         | RW             |
|                         |                           | U0IRS                                                                                     | name<br>UART0 transmit<br>interrupt cause select bit                                                                                                                                                                                                                                          | 0 : Transmit buffer empty (TI = 1)<br>1 : Transmission completed (TXEPT = 1)                                                                                                                                                                                                                                     | RW             |
|                         |                           | U1IRS                                                                                     | UART1 transmit<br>interrupt cause select bit                                                                                                                                                                                                                                                  | 0 : Transmit buffer empty (TI = 1)<br>1 : Transmission completed (TXEPT = 1)                                                                                                                                                                                                                                     | RW             |
|                         |                           | U0RRM                                                                                     | UART0 continuous receive mode enable bit                                                                                                                                                                                                                                                      | 0 : Continuous receive mode disabled<br>1 : Continuous receive mode enable                                                                                                                                                                                                                                       | RW             |
|                         |                           | U1RRM                                                                                     | UART1 continuous receive mode enable bit                                                                                                                                                                                                                                                      | 0 : Continuous receive mode disabled<br>1 : Continuous receive mode enabled                                                                                                                                                                                                                                      | RW             |
|                         |                           | CLKMD0                                                                                    | UART1 CLK/CLKS<br>select bit 0                                                                                                                                                                                                                                                                | Effective when CLKMD1 = "1"<br>0 : Clock output from CLK1<br>1 : Clock output from CLKS1                                                                                                                                                                                                                         | RW             |
|                         |                           | CLKMD1                                                                                    | UART1 CLK/CLKS select bit 1 (Note)                                                                                                                                                                                                                                                            | 0 : CLK output is only CLK1<br>1 : Transfer clock output from multiple pins function<br>selected                                                                                                                                                                                                                 | RW             |
|                         |                           | RCSP                                                                                      | <u>Separate</u> UART0<br>CTS/RTS bit                                                                                                                                                                                                                                                          | 0 : CTS/RTS shared pin<br>1 : CTS/RTS separated (CTSo supplied from the P64 pin)                                                                                                                                                                                                                                 | RW             |
|                         |                           |                                                                                           |                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                  |                |
| U1I                     | IMR register's            | CKDIR bit = "                                                                             | lock output pins, make sur<br>0" (internal clock)                                                                                                                                                                                                                                             | en write, set "0". When read, its content is indeterminate.                                                                                                                                                                                                                                                      | _              |
| u1i<br>∖RTis∣           |                           | tiple transfer of CKDIR bit = "                                                           | lock output pins, make sur<br>0" (internal clock)                                                                                                                                                                                                                                             | e the following conditions are met:                                                                                                                                                                                                                                                                              |                |
| <sub>U1I</sub><br>RTi s | IMR register's special mo | tiple transfer of CKDIR bit = "                                                           | lock output pins, make sur<br>0" (internal clock)<br>• (i=0 to 2)<br>Symbol A                                                                                                                                                                                                                 | e the following conditions are met:                                                                                                                                                                                                                                                                              | RW             |
| <sub>U1I</sub><br>RTi s | IMR register's special mo | de register                                                                               | lock output pins, make sur<br>0" (internal clock)<br>• (i=0 to 2)<br>Symbol A<br>SMR to U2SMR 036F16, 0<br>Bit<br>name                                                                                                                                                                        | e the following conditions are met:<br>Address After reset<br>037316, 037716 X0000002                                                                                                                                                                                                                            | RW             |
| <sub>U1I</sub><br>RTi s | IMR register's special mo | de register                                                                               | lock output pins, make sur<br>0" (internal clock)<br>• (i=0 to 2)<br>Symbol A<br>SMR to U2SMR 036F16, 0<br>Bit<br>name                                                                                                                                                                        | e the following conditions are met:<br>Address After reset<br>037316, 037716 X0000002<br>Function                                                                                                                                                                                                                |                |
| u1i<br>RTi s            | IMR register's special mo | de register                                                                               | lock output pins, make sur<br>0" (internal clock)<br>• (i=0 to 2)<br>Symbol A<br>SMR to U2SMR 036F16, 0<br>Bit<br>name<br>ed bits<br>Bus collision detect                                                                                                                                     | e the following conditions are met:<br>Address After reset<br>037316, 037716 X0000002<br>Function<br>Set to "0"<br>0 : Rising edge of transfer clock                                                                                                                                                             | RW             |
| u۱۱<br>RTis             | IMR register's special mo | de register<br>CKDIR bit = "<br>de register<br>0 000<br>Bit<br>symbol<br>Reserve          | lock output pins, make sur<br>0" (internal clock)<br>(i=0 to 2)<br>Symbol A<br>SMR to U2SMR 036F16, 0<br>Bit<br>name<br>ed bits<br>Bus collision detect<br>sampling clock select bit<br>Auto clear function<br>select bit of transmit                                                         | e the following conditions are met:<br>ddress After reset<br>037316, 037716 X0000002<br>Function<br>Set to "0"<br>0 : Rising edge of transfer clock<br>1 : Underflow signal of timer Aj (Note 1)<br>0 : No auto clear function                                                                                   | RW             |
| U1I<br>ARTi s           | IMR register's special mo | de register<br>CKDIR bit = "<br>de register<br>0 U03<br>Bit<br>symbol<br>Reserve<br>ABSCS | lock output pins, make sur<br>0" (internal clock)<br>(i=0 to 2)<br>Symbol A<br>SMR to U2SMR 036F16, 0<br>Bit<br>name<br>ed bits<br>Bus collision detect<br>sampling clock select bit<br>Auto clear function<br>select bit of transmit<br>enable bit<br>Transmit start condition<br>select bit | e the following conditions are met:<br>Address After reset<br>037316, 037716 X0000002<br>Function<br>Set to "0"<br>0 : Rising edge of transfer clock<br>1 : Underflow signal of timer Aj (Note 1)<br>0 : No auto clear function<br>1 : Auto clear at occurrence of bus collision<br>0 : Not synchronized to RxDi | RW<br>RW<br>RW |



| 5 b4 b3 b2 b1 b0<br>0 0 0 0 0 0 0 | UC                                    | Symbol<br>SMR2 to U2SMR2 036E                                                                                                                                                                      | Address After reset<br>16, 037216, 037616 X0000002                                                                                                                                            |             |
|-----------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
|                                   | Bit<br>symbol                         | Bit name                                                                                                                                                                                           | Function                                                                                                                                                                                      | F           |
|                                   | . Reserved bits                       |                                                                                                                                                                                                    | Set to "0"                                                                                                                                                                                    | F           |
|                                   | (b7)                                  | Nothing is assigned. Whe indeterminate.                                                                                                                                                            | en write, set "0". When read, its content is                                                                                                                                                  | -           |
| i special mode                    |                                       | Symbol<br>SMR3 to U2SMR3 036                                                                                                                                                                       | Address After reset<br>5D16, 037116, 037516 000X0X0X2                                                                                                                                         |             |
| 5 b4 b3 b2 b1 b0                  | UO                                    | Symbol<br>SMR3 to U2SMR3 036<br>Bit name                                                                                                                                                           |                                                                                                                                                                                               | F           |
| 5 b4 b3 b2 b1 b0                  | Bit                                   | Symbol<br>SMR3 to U2SMR3 036<br>Bit name<br>Nothing is assigned.                                                                                                                                   | 6D16, 037116, 037516 000X0X0X2                                                                                                                                                                | F           |
| b4 b3 b2 b1 b0                    | Bit<br>symbol                         | Symbol<br>SMR3 to U2SMR3 036<br>Bit name<br>Nothing is assigned.                                                                                                                                   | SD16, 037116, 037516 000X0X0X2<br>Function                                                                                                                                                    | ٦<br>-<br>٦ |
| b4 b3 b2 b1 b0                    | Bit<br>symbol<br>(b0)                 | Symbol<br>SMR3 to U2SMR3 036<br>Bit name<br>Nothing is assigned.<br>When write, set "0". Whe<br>Clock phase set bit<br>Nothing is assigned.                                                        | SD16, 037116, 037516 000X0X0X2<br>Function<br>en read, its content is indeterminate.<br>0 : Without clock delay                                                                               |             |
| b3 b2 b1 b0                       | Bit<br>symbol<br>(b0)<br>CKPH         | Symbol<br>SMR3 to U2SMR3 036<br>Bit name<br>Nothing is assigned.<br>When write, set "0". Whe<br>Clock phase set bit<br>Nothing is assigned.                                                        | SD16, 037116, 037516 000X0X0X2<br>Function<br>en read, its content is indeterminate.<br>0 : Without clock delay<br>1 : With clock delay                                                       |             |
| 5 b4 b3 b2 b1 b0                  | Bit<br>symbol<br>(b0)<br>CKPH<br>(b2) | Symbol<br>SMR3 to U2SMR3 036<br>Bit name<br>Nothing is assigned.<br>When write, set "0". Whe<br>Clock phase set bit<br>Nothing is assigned.<br>When write, set "0". Whe<br>Clock output select bit | SD16, 037116, 037516 000X0X0X2  Function  r read, its content is indeterminate.  0 : Without clock delay 1 : With clock delay en read, its content is indeterminate.  0 : CLKi is CMOS output |             |

Figure 11.7. U0SMR2 to U2SMR2 Registers and U0SMR3 to U2SMR3 Registers





Figure 11.8. U0SMR4 to U2SMR4 Registers



### **Clock Synchronous serial I/O Mode**

The clock synchronous serial I/O mode uses a transfer clock to transmit and receive data. Table 11.1 lists the specifications of the clock synchronous serial I/O mode. Table 11.2 lists the registers used in clock synchronous serial I/O mode and the register values set.

Table 11.1. Clock Synchronous Serial I/O Mode Specifications

| Item                                  | Specification                                                                                              |  |  |  |  |  |
|---------------------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Transfer data format                  | Transfer data length: 8 bits                                                                               |  |  |  |  |  |
| Transfer clock                        | • UiMR(i=0 to 2) register's CKDIR bit = "0" (internal clock) : fj/ 2(n+1)                                  |  |  |  |  |  |
|                                       | fj = f1SIO, f2SIO, f8SIO, f32SIO. n: Setting value of UiBRG register 0016 to FF16                          |  |  |  |  |  |
|                                       | • CKDIR bit = "1" (external clock ) : Input from CLKi pin                                                  |  |  |  |  |  |
| Transmission, reception control       | Selectable from CTS function, RTS function or CTS/RTS function disable                                     |  |  |  |  |  |
| Transmission start condition          | Before transmission can start, the following requirements must be met (Note 1)                             |  |  |  |  |  |
|                                       | <ul> <li>The TE bit of UiC1 register= 1 (transmission enabled)</li> </ul>                                  |  |  |  |  |  |
|                                       | • The TI bit of UiC1 register = 0 (data present in UiTB register)                                          |  |  |  |  |  |
|                                       | • If $\overline{\text{CTS}}$ function is selected, input on the $\overline{\text{CTS}}$ ipin = "L"         |  |  |  |  |  |
| Reception start condition             | Before reception can start, the following requirements must be met (Note 1)                                |  |  |  |  |  |
| · · · · · · · · · · · · · · · · · · · | • The RE bit of UiC1 register= 1 (reception enabled)                                                       |  |  |  |  |  |
|                                       | • The TE bit of UiC1 register= 1 (transmission enabled)                                                    |  |  |  |  |  |
|                                       | • The TI bit of UiC1 register= 0 (data present in the UiTB register)                                       |  |  |  |  |  |
| Interrupt request                     | For transmission, one of the following conditions can be selected                                          |  |  |  |  |  |
| generation timing                     | • The UiIRS bit (Note 3) = 0 (transmit buffer empty): when transferring data from the                      |  |  |  |  |  |
| gg                                    | UiTB register to the UARTi transmit register (at start of transmission)                                    |  |  |  |  |  |
|                                       | • The UiIRS bit =1 (transfer completed): when the serial I/O finished sending data from                    |  |  |  |  |  |
|                                       | the UARTi transmit register                                                                                |  |  |  |  |  |
|                                       | For reception                                                                                              |  |  |  |  |  |
|                                       | When transferring data from the UARTi receive register to the UiRB register (at                            |  |  |  |  |  |
|                                       | completion of reception)                                                                                   |  |  |  |  |  |
| Error detection                       | • Overrun error (Note 2)                                                                                   |  |  |  |  |  |
|                                       | This error occurs if the serial I/O started receiving the next data before reading the                     |  |  |  |  |  |
|                                       |                                                                                                            |  |  |  |  |  |
| Select function                       | UiRB register and received the 7th bit of the next data                                                    |  |  |  |  |  |
| Select function                       | CLK polarity selection     Transfer data input/output can be chosen to coour supervised with the rising of |  |  |  |  |  |
|                                       | Transfer data input/output can be chosen to occur synchronously with the rising or                         |  |  |  |  |  |
|                                       | the falling edge of the transfer clock                                                                     |  |  |  |  |  |
|                                       | • LSB first, MSB first selection                                                                           |  |  |  |  |  |
|                                       | Whether to start sending/receiving data beginning with bit 0 or beginning with bit 7                       |  |  |  |  |  |
|                                       | can be selected                                                                                            |  |  |  |  |  |
|                                       | Continuous receive mode selection                                                                          |  |  |  |  |  |
|                                       | Reception is enabled immediately by reading the UiRB register                                              |  |  |  |  |  |
|                                       | Switching serial data logic                                                                                |  |  |  |  |  |
|                                       | This function reverses the logic value of the transmit/receive data                                        |  |  |  |  |  |
|                                       | Transfer clock output from multiple pins selection (UART1)                                                 |  |  |  |  |  |
|                                       | The output pin can be selected in a program from two UART1 transfer clock pins that                        |  |  |  |  |  |
|                                       | have been set                                                                                              |  |  |  |  |  |
|                                       | Separate CTS/RTS pins (UART0)                                                                              |  |  |  |  |  |
|                                       | CTS0 and RTS0 are input/output from separate pins                                                          |  |  |  |  |  |

(transmit data output at the falling edge and the receive data taken in at the rising edge of the transfer clock), the external clock is in the high state; if the UiC0 register's CKPOL bit = "1" (transmit data output at the rising edge and the receive data taken in at the falling edge of the transfer clock), the external clock is in the low state.
 Note 2: If an overrun error occurs, the value of UiRB register will be indeterminate. The IR bit of SiRIC register does not change.
 Note 3: The U0IRS and U1IRS bits respectively are the UCON register bits 0 and 1; the U2IRS bit is the U2C1 register bit 4.

| Register    | Bit            | Function                                                                      |
|-------------|----------------|-------------------------------------------------------------------------------|
| UiTB(Note3) | 0 to 7         | Set transmission data                                                         |
| UiRB(Note3) | 0 to 7         | Reception data can be read                                                    |
|             | OER            | Overrun error flag                                                            |
| UiBRG       | 0 to 7         | Set a transfer rate                                                           |
| UiMR(Note3) | SMD2 to SMD0   | Set to "0012"                                                                 |
|             | CKDIR          | Select the internal clock or external clock                                   |
|             | IOPOL          | Set to "0"                                                                    |
| UiC0        | CLK1 to CLK0   | Select the count source for the UiBRG register                                |
|             | CRS            | Select CTS or RTS to use                                                      |
|             | TXEPT          | Transmit register empty flag                                                  |
|             | CRD            | Enable or disable the $\overline{CTS}$ or $\overline{RTS}$ function           |
|             | NCH            | Select TxDi pin output mode (Note 2)                                          |
|             | CKPOL          | Select the transfer clock polarity                                            |
|             | UFORM          | Select the LSB first or MSB first                                             |
| UiC1        | TE             | Set this bit to "1" to enable transmission/reception                          |
|             | TI             | Transmit buffer empty flag                                                    |
|             | RE             | Set this bit to "1" to enable reception                                       |
|             | RI             | Reception complete flag                                                       |
|             | U2IRS (Note 1) | Select the source of UART2 transmit interrupt                                 |
|             | U2RRM (Note 1) | Set this bit to "1" to use continuous receive mode                            |
|             | UiLCH          | Set this bit to "1" to use inverted data logic                                |
|             | UiERE          | Set to "0"                                                                    |
| UiSMR       | 0 to 7         | Set to "0"                                                                    |
| UiSMR2      | 0 to 7         | Set to "0"                                                                    |
| UiSMR3      | 0 to 2         | Set to "0"                                                                    |
|             | NODC           | Select clock output mode                                                      |
|             | 4 to 7         | Set to "0"                                                                    |
| UiSMR4      | 0 to 7         | Set to "0"                                                                    |
| UCON        | U0IRS, U1IRS   | Select the source of UART0/UART1 transmit interrupt                           |
|             | U0RRM, U1RRM   | Set this bit to "1" to use continuous receive mode                            |
|             | CLKMD0         | Select the transfer clock output pin when CLKMD1 = 1                          |
|             | CLKMD1         | Set this bit to "1" to output UART1 transfer clock from two pins              |
|             | RCSP           | Set this bit to "1" to accept as input the UART0 CTS0 signal from the P64 pin |
|             | 7              | Set to "0"                                                                    |

Table 11. 2. Registers to Be Used and Settings in Clock Synchronous Serial I/O Mode

Note 1: Set the U0C1 and U1C1 register bit 4 and bit 5 to "0". The U0IRS, U1IRS, U0RRM and U1RRM bits are in the UCON register.

Note 2: TxD2 pin is N channel open-drain output. Set the U2C0 register's NCH bit to "0".

Note 3: Not all register bits are described above. Set those bits to "0" when writing to the registers in clock synchronous serial I/O mode.

i=0 to 2

Table 11.3 lists the functions of the input/output pins during clock synchronous serial I/O mode. Table 11.3 shows pin functions for the case where the multiple transfer clock output pin select function is deselected. Table 11.4 lists the P64 pin functions during clock synchronous serial I/O mode. Note that for a period from when the UARTi operation mode is selected to when transfer starts, the TxDi pin outputs an "H". (If the N-channel open-drain output is selected, this pin is in a high-impedance state.)

Pin name Function Method of selection TxDi (i = 0 to 2) Serial data output (Outputs dummy data when performing reception only) (P63, P67, P70) RxDi Serial data input PD6 register's PD6\_2 bit=0, PD6\_6 bit=0, PD7 register's PD7\_1 bit=0 (P62, P66, P71) (Can be used as an input port when performing transmission only) CLKi Transfer clock output UiMR register's CKDIR bit=0 (P61, P65, P72) UiMR register's CKDIR bit=1 Transfer clock input PD6 register's PD6\_1 bit=0, PD6\_5 bit=0, PD7 register's PD7\_2 bit=0 CTSi/RTSi CTS input UiC0 register's CRD bit=0 (P60, P64, P73) UiC0 register's CRS bit=0 PD6 register's PD6\_0 bit=0, PD6\_4 bit=0, PD7 register's PD7\_3 bit=0 **RTS** output UiC0 register's CRD bit=0 UiC0 register's CRS bit=1 I/O port UiC0 register's CRD bit=1

 Table 11.3. Pin Functions (When Not Select Multiple Transfer Clock Output Pin Function)

 Table 11.4.
 P64 Pin Functions

| Pin function             | Bit set value |          |               |           |        |                     |  |
|--------------------------|---------------|----------|---------------|-----------|--------|---------------------|--|
|                          | U1C0          | register | UCON register |           |        | PD6 register        |  |
|                          | CRD           | CRS      | RCSP          | CLKMD1    | CLKMD0 | PD6_4               |  |
| P64                      | 1             |          | 0             | 0         |        | Input: 0, Output: 1 |  |
| CTS1                     | 0             | 0        | 0             | 0         |        | 0                   |  |
| RTS1                     | 0             | 1        | 0             | 0         |        |                     |  |
| CTS <sub>0</sub> (Note1) | 0             | 0        | 1             | 0         |        | 0                   |  |
| CLKS1                    |               |          |               | 1(Note 2) | 1      |                     |  |

Note 1: In addition to this, set the U0C0 register's CRD bit to "0" (CTS0/RTS0 enabled) and the U0 C0 register's CRS bit to "1" (RTS0 selected).

Note 2: When the CLKMD1 bit = 1 and the CLKMD0 bit = 0, the following logic levels are output: • High if the U1C0 register's CKPOL bit = 0

• Low if the U1C0 register's CKPOL bit = 1



### **Counter Measure for Communication Error Occurs**

If a communication error occurs while transmitting or receiving in clock synchronous serial I/O mode, follow the procedures below.

- Resetting the UiRB register (i=0 to 2)
  - (1) Set the RE bit in the UiC1 register to "0" (reception disabled)
  - (2) Set the SMD2 to SMD0 bits in the UiMR register to "000b" (Serial I/O disabled)
  - (3) Set the SMD2 to SMD0 bits in the UiMR register to "001b" (Clock synchronous serial I/O mode)
  - (4) Set the RE bit in the UiC1 register to "1" (reception enabled)
- Resetting the UiTB register (i=0 to 2)
  - (1) Set the SMD2 to SMD0 bits in the UiMR register "000b" (Serial I/O disabled)
  - (2) Set the SMD2 to SMD0 bits in the UiMR register "001b" (Clock synchronous serial I/O mode)
  - (3) "1" is written to RE bit in the UiC1 register (reception enabled), regardless of the TE bit in the UiCi register



#### (a) CLK Polarity Select Function

Use the UiC0 register (i = 0 to 2)'s CKPOL bit to select the transfer clock polarity. Figure 11.10 shows the polarity of the transfer clock.

| (1) When the UiC0 register's CKPOL bit = 0 (transmit data output at the falling<br>edge and the receive data taken in at the rising edge of the transfer clock) |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKi (Note 2)                                                                                                                                                   |
| TxDi D0 0 D1 02 D3 04 05 06 07                                                                                                                                  |
| RXDi $D0$ $D1$ $D2$ $D3$ $D4$ $D5$ $D6$ $D7$                                                                                                                    |
| (2) When the UiC0 register's CKPOL bit = 1 (transmit data output at the rising<br>edge and the receive data taken in at the falling edge of the transfer clock) |
| CLKi (Note 3)                                                                                                                                                   |
| TxDi $D0$ $D1$ $D2$ $D3$ $D4$ $D5$ $D6$ $D7$                                                                                                                    |
| RxDi $D0 \times D1 \times D2 \times D3 \times D4 \times D5 \times D6 \times D7$                                                                                 |
| Note 1: This applies to the case where the UiC0 register's UFORM bit = 0<br>(LSB first) and UiC1 register's UiLCH bit = 0 (no reverse).                         |
| Note 2: When not transferring, the CLKi pin outputs a high signal.<br>Note 3: When not transferring, the CLKi pin outputs a low signal.<br>i = 0 to 2           |

Figure 11.10. Transfer Clock Polarity

#### (b) LSB First/MSB First Select Function

Use the UiC0 register (i = 0 to 2)'s UFORM bit to select the transfer format. Figure 11.11 shows the transfer format.

| (1) When UiC0 register's UFORM bit = 0 (LSB first)                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                   |
| TxDi         D0         D1         D2         D3         D4         D5         D6         D7                                                                                                                                                                      |
| D0         D1         D2         D3         D4         D5         D6         D7                                                                                                                                                                                   |
| (2) When UiC0 register's UFORM bit = 1 (MSB first)                                                                                                                                                                                                                |
| CLKi                                                                                                                                                                                                                                                              |
| TXDi         D7         D6         D5         D4         D3         D2         D1         D0                                                                                                                                                                      |
| D7         D6         D5         D4         D3         D2         D1         D0                                                                                                                                                                                   |
| Note: This applies to the case where the UiC0 register's CKPOL bit = 0 (<br>transmit data output at the falling edge and the receive data taken<br>in at the rising edge of the transfer clock) and the UiC1 register's<br>UiLCH bit = 0 (no reverse). i = 0 to 2 |
| Figure 11.11 Transfer Formet                                                                                                                                                                                                                                      |

Figure 11.11. Transfer Format



#### (c) Continuous Receive Mode

In continuous receive mode, receive operation becomes enable when the receive buffer register is read. It is not necessary to write dummy data into the transmit buffer register to enable receive operation in this mode. However, a dummy read of the receive buffer register is required when starting the operation mode.

When the UiRRM bit (i = 0 to 2) = 1 (continuous receive mode), the UiC1 register's TI bit is set to "0" (data present in the UiTB register) by reading the UiRB register. In this case, i.e., UiRRM bit = 1, do not write dummy data to the UiTB register in a program. The U0RRM and U1RRM bits are the UCON register bit 2 and bit 3, respectively, and the U2RRM bit is the U2C1 register bit 4.

#### (d) Serial Data Logic Switching Function

When the UiC1 register (i = 0 to 2)'s UiLCH bit = 1 (reverse), the data written to the UiTB register has its logic reversed before being transmitted. Similarly, the received data has its logic reversed when read from the UiRB register. Figure 11.12 shows serial data logic.



Figure 11.12. Serial Data Logic Switching

#### (e) Transfer Clock Output From Multiple Pins (UART1)

Use the UCON register's CLKMD1 to CLKMD0 bits to select one of the two transfer clock output pins. (See Figure 11.13.) This function can be used when the selected transfer clock for UART1 is an internal clock.



Figure 11.13. Transfer Clock Output From Multiple Pins



#### (f) CTS/RTS Function

When the  $\overline{\text{CTS}}$  function is used transmit and receive operation start when "L" is applied to the  $\overline{\text{CTSi}}/\overline{\text{RTSi}}$  (i=0 to 2) pin. Transmit and receive operation begins when the  $\overline{\text{CTSi}}/\overline{\text{RTSi}}$  pin is held "L". If the "L" signal is switched to "H" during a transmit or receive operation, the operation stops before the next data.

When the RTS function is used, the CTSi/RTSi pin outputs on "L" signal when the microcomputer is ready to receive. The output level becomes "H" on the first falling edge of the CLKi pin.

• CRD bit in UiC0 register = 1 ( CTS/RTS function disabled)

CTSi/RTSi pin is programmable I/O function

- CRD bit = 0, CRS bit = 0 ( $\overline{CTS}$  function is selected)  $\overline{CTSi}/\overline{RTSi}$  pin is  $\overline{CTS}$  function
- CRD bit = 0, CRS bit = 1 ( $\overline{RTS}$  function is selected)  $\overline{CTSi}/\overline{RTSi}$  pin is  $\overline{RTS}$  function

#### (g) CTS/RTS Separate Function (UART0)

This function separates  $\overline{CTS_0/RTS_0}$ , outputs  $\overline{RTS_0}$  from the P60 pin, and accepts as input the  $\overline{CTS_0}$  from the P64 pin. To use this function, set the register bits as shown below.

- U0C0 register's CRD bit = 0 (enables UART0  $\overline{\text{CTS}}/\overline{\text{RTS}}$ )
- U0C0 register's CRS bit = 1 (outputs UART0 RTS)
- U1C0 register's CRD bit = 0 (enables UART1  $\overline{\text{CTS}}/\overline{\text{RTS}}$ )
- U1C0 register's CRS bit = 0 (inputs UART1  $\overline{\text{CTS}}$ )
- UCON register's RCSP bit = 1 (inputs  $\overline{\text{CTS}}_0$  from the P64 pin)
- UCON register's CLKMD1 bit = 0 (CLKS1 not used)

Note that when using the CTS/RTS separate function, UART1 CTS/RTS separate function cannot be used.





# Clock Asynchronous Serial I/O (UART) Mode

The UART mode allows transmitting and receiving data after setting the desired transfer rate and transfer data format. Tables 11.5 lists the specifications of the UART mode.

| Item Specification              |                                                                                                     |  |  |  |  |  |
|---------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Transfer data format            | <ul> <li>Character bit (transfer data): Selectable from 7, 8 or 9 bits</li> </ul>                   |  |  |  |  |  |
|                                 | Start bit: 1 bit                                                                                    |  |  |  |  |  |
|                                 | <ul> <li>Parity bit: Selectable from odd, even, or none</li> </ul>                                  |  |  |  |  |  |
|                                 | <ul> <li>Stop bit: Selectable from 1 or 2 bits</li> </ul>                                           |  |  |  |  |  |
| Transfer clock                  | <ul> <li>UiMR(i=0 to 2) register's CKDIR bit = 0 (internal clock) : fj/ 16(n+1)</li> </ul>          |  |  |  |  |  |
|                                 | fj = f1SIO, f2SIO, f8SIO, f32SIO. n: Setting value of UiBRG register 0016 to FF16                   |  |  |  |  |  |
|                                 | • CKDIR bit = "1" (external clock ) : fEXT/16(n+1)                                                  |  |  |  |  |  |
|                                 | fEXT: Input from CLKi pin. n :Setting value of UiBRG register 0016 to FF16                          |  |  |  |  |  |
| Transmission, reception control | Selectable from CTS function, RTS function or CTS/RTS function disable                              |  |  |  |  |  |
| Transmission start condition    | <ul> <li>Before transmission can start, the following requirements must be met</li> </ul>           |  |  |  |  |  |
|                                 | • The TE bit of UiC1 register= 1 (transmission enabled)                                             |  |  |  |  |  |
|                                 | • The TI bit of UiC1 register = 0 (data present in UiTB register)                                   |  |  |  |  |  |
|                                 | • If $\overline{\text{CTS}}$ function is selected, input on the $\overline{\text{CTS}}$ i pin = "L" |  |  |  |  |  |
| Reception start condition       | Before reception can start, the following requirements must be met                                  |  |  |  |  |  |
|                                 | • The RE bit of UiC1 register= 1 (reception enabled)                                                |  |  |  |  |  |
|                                 | Start bit detection                                                                                 |  |  |  |  |  |
|                                 | •For transmission, one of the following conditions can be selected                                  |  |  |  |  |  |
| Interrupt request               | • The UiIRS bit (Note 2) = 0 (transmit buffer empty): when transferring data from the               |  |  |  |  |  |
| generation timing               | UiTB register to the UARTi transmit register (at start of transmission)                             |  |  |  |  |  |
| 5 5                             | • The UiIRS bit =1 (transfer completed): when the serial I/O finished sending data from             |  |  |  |  |  |
|                                 | the UARTi transmit register                                                                         |  |  |  |  |  |
|                                 | For reception                                                                                       |  |  |  |  |  |
|                                 | When transferring data from the UARTi receive register to the UiRB register (at                     |  |  |  |  |  |
|                                 |                                                                                                     |  |  |  |  |  |
| Error detection                 | <ul><li>completion of reception)</li><li>Overrun error (Note 1)</li></ul>                           |  |  |  |  |  |
|                                 |                                                                                                     |  |  |  |  |  |
|                                 | This error occurs if the serial I/O started receiving the next data before reading the              |  |  |  |  |  |
|                                 | UiRB register and received the bit one before the last stop bit of the next data                    |  |  |  |  |  |
|                                 | • Framing error (Note 3)                                                                            |  |  |  |  |  |
|                                 | This error occurs when the number of stop bits set is not detected                                  |  |  |  |  |  |
|                                 | Parity error (Note 3)                                                                               |  |  |  |  |  |
|                                 | This error occurs when if parity is enabled, the number of 1's in parity and                        |  |  |  |  |  |
|                                 | character bits does not match the number of 1's set                                                 |  |  |  |  |  |
|                                 | • Error sum flag                                                                                    |  |  |  |  |  |
|                                 | This flag is set (= 1) when any of the overrun, framing, and parity errors is encountered           |  |  |  |  |  |
| Select function                 | <ul> <li>LSB first, MSB first selection</li> </ul>                                                  |  |  |  |  |  |
|                                 | Whether to start sending/receiving data beginning with bit 0 or beginning with bit 7                |  |  |  |  |  |
|                                 | can be selected                                                                                     |  |  |  |  |  |
|                                 | Serial data logic switch                                                                            |  |  |  |  |  |
|                                 | This function reverses the logic of the transmit/receive data. The start and stop bits              |  |  |  |  |  |
|                                 | are not reversed.                                                                                   |  |  |  |  |  |
|                                 | <ul> <li>TxD, RxD I/O polarity switch</li> </ul>                                                    |  |  |  |  |  |
|                                 | This function reverses the polarities of hte TxD pin output and RxD pin input. The                  |  |  |  |  |  |
| 1                               |                                                                                                     |  |  |  |  |  |
|                                 | logic levels of all I/O data is reversed.                                                           |  |  |  |  |  |
|                                 | logic levels of all I/O data is reversed.<br>• Separate CTS/RTS pins (UART0)                        |  |  |  |  |  |

Table 11.5. UART Mode Specifications

Notes 1: If an overrun error occurs, the value of UiRB register will be indeterminate. The IR bit of SiRIC register does not change.

2: The U0IRS and U1IRS bits respectively are the UCON register bits 0 and 1; the U2IRS bit is the U2C1 register bit 4.

3: The timing when the framing error flag or parity flag are generated is detected when the data is transferred

from the UARTi receive register to the UiRB register.

| Register | Bit             | Function                                                                                           |  |  |  |  |
|----------|-----------------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| UiTB     | 0 to 8          | Set transmission data (Note 1)                                                                     |  |  |  |  |
| UiRB     | 0 to 8          | Reception data can be read (Note 1)                                                                |  |  |  |  |
|          | OER,FER,PER,SUM | Error flag                                                                                         |  |  |  |  |
| UiBRG    | -               | Set a transfer rate                                                                                |  |  |  |  |
| UiMR     | SMD2 to SMD0    | Set these bits to '1002' when transfer data is 7 bits long                                         |  |  |  |  |
|          |                 | Set these bits to '1012' when transfer data is 8 bits long                                         |  |  |  |  |
|          |                 | Set these bits to '1102' when transfer data is 9 bits long                                         |  |  |  |  |
|          | CKDIR           | Select the internal clock or external clock                                                        |  |  |  |  |
|          | STPS            | Select the stop bit                                                                                |  |  |  |  |
|          | PRY, PRYE       | Select whether parity is included and whether odd or even                                          |  |  |  |  |
|          | IOPOL           | Select the TxD/RxD I/O polarity                                                                    |  |  |  |  |
| UiC0     | CLK0, CLK1      | Select the count source for the UiBRG register                                                     |  |  |  |  |
|          | CRS             | Select CTS or RTS to use                                                                           |  |  |  |  |
|          | TXEPT           | Transmit register empty flag                                                                       |  |  |  |  |
|          | CRD             | Enable or disable the CTS or RTS function                                                          |  |  |  |  |
|          | NCH             | Select TxDi pin output mode (Note 3)                                                               |  |  |  |  |
|          | CKPOL           | Set to "0"                                                                                         |  |  |  |  |
|          | UFORM           | LSB first or MSB first can be selected when transfer data is 8 bits long. Set this                 |  |  |  |  |
|          |                 | bit to "0" when transfer data is 7 or 9 bits long.                                                 |  |  |  |  |
| UiC1     | TE              | Set this bit to "1" to enable transmission                                                         |  |  |  |  |
|          | TI              | Transmit buffer empty flag                                                                         |  |  |  |  |
|          | RE              | Set this bit to "1" to enable reception                                                            |  |  |  |  |
|          | RI              | Reception complete flag                                                                            |  |  |  |  |
|          | U2IRS (Note 2)  | Select the source of UART2 transmit interrupt                                                      |  |  |  |  |
|          | U2RRM (Note 2)  | Set to "0"                                                                                         |  |  |  |  |
|          | UiLCH           | Set this bit to "1" to use inverted data logic                                                     |  |  |  |  |
|          | UiERE           | Set to "0"                                                                                         |  |  |  |  |
| UiSMR    | 0 to 7          | Set to "0"                                                                                         |  |  |  |  |
| UiSMR2   | 0 to 7          | Set to "0"                                                                                         |  |  |  |  |
| UiSMR3   | 0 to 7          | Set to "0"                                                                                         |  |  |  |  |
| UiSMR4   | Set to "0"      |                                                                                                    |  |  |  |  |
| UCON     | U0IRS, U1IRS    | Select the source of UART0/UART1 transmit interrupt                                                |  |  |  |  |
|          | U0RRM, U1RRM    | Set to "0"                                                                                         |  |  |  |  |
|          | CLKMD0          | Invalid because CLKMD1 = 0                                                                         |  |  |  |  |
|          | CLKMD1          | Set to "0"                                                                                         |  |  |  |  |
|          | RCSP            | Set this bit to "1" to accept as input the UART0 $\overline{\text{CTS}_0}$ signal from the P64 pin |  |  |  |  |
|          | 7               | Set to "0"                                                                                         |  |  |  |  |

Table 11. 6. Registers to Be Used and Settings in UART Mode

Note 1: The bits used for transmit/receive data are as follows: Bit 0 to bit 6 when transfer data is 7 bits long; bit 0 to bit 7 when transfer data is 8 bits long; bit 0 to bit 8 when transfer data is 9 bits long.

Note 2: Set the U0C1 and U1C1 registers bit 4 to bit 5 to "0". The U0IRS, U1IRS, U0RRM and U1RRM bits are included in the UCON register.

Note 3: TxD2 pin is N channel open-drain output. Set the U2C0 register's NCH bit to "0". i=0 to 2

Table 11.7 lists the functions of the input/output pins during UART mode. Table 11.8 lists the P64 pin functions during UART mode. Note that for a period from when the UARTi operation mode is selected to when transfer starts, the TxDi pin outputs an "H". (If the N-channel open-drain output is selected, this pin is in a high-impedance state.)

| Pin name                             | Function             | Method of selection                                                                                                                  |  |  |
|--------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TxDi (i = 0 to 2)<br>(P63, P67, P70) | Serial data output   | (Outputs dummy data when performing reception only)                                                                                  |  |  |
| RxDi<br>(P62, P66, P71)              | Serial data input    | PD6 register's PD6_2 bit=0, PD6_6 bit=0, PD7 register's PD7_1 bit=0 (Can be used as an input port when performing transmission only) |  |  |
| CLKi                                 | Input/output port    | UiMR register's CKDIR bit=0                                                                                                          |  |  |
| (P61, P65, P72)                      | Transfer clock input | UiMR register's CKDIR bit=1<br>PD6 register's PD6_1 bit=0, PD6_5 bit=0, PD7 register's PD7_2 bit=0                                   |  |  |
| CTSi/RTSi<br>(P60, P64, P73)         | CTS input            | UiC0 register's CRD bit=0<br>UiC0 register's CRS bit=0<br>PD6 register's PD6_0 bit=0, PD6_4 bit=0, PD7 register's PD7_3 bit=0        |  |  |
|                                      | RTS output           | UiC0 register's CRD bit=0<br>UiC0 register's CRS bit=1                                                                               |  |  |
|                                      | Input/output port    | UiC0 register's CRD bit=1                                                                                                            |  |  |

Table 11.7. I/O Pin Functions

Table 11.8. P64 Pin Functions

| Pin function            | Bit set value |     |               |        |                     |
|-------------------------|---------------|-----|---------------|--------|---------------------|
|                         | U1C0 register |     | UCON register |        | PD6 register        |
|                         | CRD           | CRS | RCSP          | CLKMD1 | PD6_4               |
| P64                     | 1             |     | 0             | 0      | Input: 0, Output: 1 |
| CTS1                    | 0             | 0   | 0             | 0      | 0                   |
| RTS1                    | 0             | 1   | 0             | 0      | —                   |
| CTS <sub>0</sub> (Note) | 0             | 0   | 1             | 0      | 0                   |

Note: In addition to this, set the U0C0 register's CRD bit to "0" (CTS0/RTS0 enabled) and the U0C0 register's CRS bit to "1" (RTS0 selected).



Figure 11.15. Transmit Operation



Figure 11.16. Receive Operation

#### (a) Bit Rates

In UART mode, the frequency set by the UiBRG register (i=0 to 2) divided by 16 become the bit rates. Table 11.9 lists example of bit rates and settings.

| 1 able 11.9 E | xample of | Bit Rates | sand | Settings |  |
|---------------|-----------|-----------|------|----------|--|
|               | 1         |           |      |          |  |

| Bit Rate | Count Source | Peripheral Functio   | n Clock : 16MHz   | Peripheral Functio   | n Clock : 24MHz   |
|----------|--------------|----------------------|-------------------|----------------------|-------------------|
| (bps)    | of BRG       | Set Value of BRG : n | Actual Time (bps) | Set value of BRG : n | Actual Time (bps) |
| 1200     | f8           | 103 (67h)            | 1202              | 155 (96h)            | 1202              |
| 2400     | f8           | 51 (33h)             | 2404              | 77 (46h)             | 2404              |
| 4800     | f8           | 25 (19h)             | 4808              | 38 (26h)             | 4808              |
| 9600     | f1           | 103 (67h)            | 9615              | 155 (96h)            | 9615              |
| 14400    | f1           | 68 (44h)             | 14493             | 103 (67h)            | 14423             |
| 19200    | f1           | 51 (33h)             | 19231             | 77 (46h)             | 19231             |
| 28800    | f1           | 34 (22h)             | 28571             | 51 (33h)             | 28846             |
| 31250    | f1           | 31 (1Fh)             | 31250             | 47 (2Fh)             | 31250             |
| 38400    | f1           | 25 (19h)             | 38462             | 38 (26h)             | 38462             |
| 51200    | f1           | 19 (13h)             | 50000             | 28 (1Ch)             | 51724             |

### (b) Counter Measure for Communication Error Occurs

If a communication error occurs while transmitting or receiving in UART mode, follow the procedures below.

- Resetting the UiRB register (i=0 to 2)
- (1) Set the RE bit in the UiC1 register to "0" (reception disabled)
- (2) Set the RE bit in the UiC1 register to "1" (reception enabled)
- Resetting the UiTB register (i=0 to 2)
  - (1) Set the SMD2 to SMD0 bits in the UiMR register "000b" (Serial I/O disabled)
  - (2) Set the SMD2 to SMD0 bits in the UiMR register "001b", "101b", "110b".
  - (3) "1" is written to RE bit in the UiC1 register (reception enabled), regardless of the TE bit in the UiCi register

### (c) LSB First/MSB First Select Function

As shown in Figure 11.17, use the UiC0 register's UFORM bit to select the transfer format. This function is valid when transfer data is 8 bits long.

| (1) When UiC0 register's UFORM bit = 0 (LSB first)                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TXDi ST DO D1 D2 D3 D4 D5 D6 D7 P SP                                                                                                                                                                                                                                                                                                                                                                              |
| RXDi ST D0 D1 D2 D3 D4 D5 D6 D7 P SP                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                   |
| (2) When UiC0 register's UFORM bit = 1 (MSB first)                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                   |
| TXDi ST D7 D6 D5 D4 D3 D2 D1 D0 P SP                                                                                                                                                                                                                                                                                                                                                                              |
| RXDi ST D7 D6 D5 D4 D3 D2 D1 D0 P SP                                                                                                                                                                                                                                                                                                                                                                              |
| Note: This applies to the case where the UiC0 register's CKPOL bit = 0<br>(transmit data output at the falling edge and the receive data taken<br>in at the rising edge of the transfer clock), the UiC1 register's UiLCH<br>bit = 0 (no reverse), UiMR register's STPS bit = 0 (1 stop bit) and<br>UiMR register's PRYE bit = 1 (parity enabled).ST : Start bit<br>P : Parity bit<br>SP : Stop bit<br>i = 0 to 2 |

Figure 11.17. Transfer Format

#### (d) Serial Data Logic Switching Function

The data written to the UiTB register has its logic reversed before being transmitted. Similarly, the received data has its logic reversed when read from the UiRB register. Figure 11.18 shows serial data logic.



Figure 11.18. Serial Data Logic Switching



### (e) TxD and RxD I/O Polarity Inverse Function

This function inverses the polarities of the TxDi pin output and RxDi pin input. The logic levels of all input/output data (including the start, stop and parity bits) are inversed. Figure 11.19 shows the TxD pin output and RxD pin input polarity inverse.



Figure 11.19. TxD and RxD I/O Polarity Inverse

#### (f) CTS/RTS Function

When the  $\overline{\text{CTS}}$  function is used transmit operation start when "L" is applied to the  $\overline{\text{CTSi}/\text{RTSi}}$  (i=0 to 2) pin. Transmit operation begins when the  $\overline{\text{CTSi}/\text{RTSi}}$  pin is held "L". If the "L" signal is switched to "H" during a transmit operation, the operation stops before the next data.

When the RTS function is used, the CTSi/RTSi pin outputs on "L" signal when the microcomputer is ready to receive. The output level becomes "H" on the first falling edge of the CLKi pin.

• CRD bit in UiC0 register = 1 (disable  $\overline{CTS}/\overline{RTS}$  function of UART0)

CTSi/RTSi pin is programmable I/O function

- CRD bit = 0, CRS bit = 0 ( $\overline{CTS}$  function is selected)  $\overline{CTSi}/\overline{RTSi}$  pin is  $\overline{CTS}$  function
  - CRD bit = 0, CRS bit = 1 ( $\overline{RTS}$  function is selected)  $\overline{CTSi}/\overline{RTSi}$  pin is  $\overline{RTS}$  function



### (g) CTS/RTS Separate Function (UART0)

This function separates  $\overline{CTS}_0/\overline{RTS}_0$ , outputs  $\overline{RTS}_0$  from the P60 pin, and accepts as input the  $\overline{CTS}_0$  from the P64 pin. To use this function, set the register bits as shown below.

- U0C0 register's CRD bit = 0 (enables UART0  $\overline{\text{CTS}}/\overline{\text{RTS}}$ )
- U0C0 register's CRS bit = 1 (outputs UART0 RTS)
- U1C0 register's CRD bit = 0 (enables UART1  $\overline{\text{CTS}}/\overline{\text{RTS}}$ )
- U1C0 register's CRS bit = 0 (inputs UART1  $\overline{\text{CTS}}$ )
- UCON register's RCSP bit = 1 (inputs  $\overline{\text{CTS}}_0$  from the P64 pin)
- UCON register's CLKMD1 bit = 0 (CLKS1 not used)

Note that when using the CTS/RTS separate function, UART1 CTS/RTS separate function cannot be used.



Figure 11.20. CTS/RTS Separate Function



### **Special Mode 2**

Multiple slaves can be serially communicated from one master. Transfer clock polarity and phase are selectable. Table 11.10 lists the specifications of Special Mode 2. Table 11.11 lists the registers used in Special Mode 2 and the register values set. Figure 11.21 shows communication control example for Special Mode 2.

| Item                         | Specification                                                                           |
|------------------------------|-----------------------------------------------------------------------------------------|
| Transfer data format         | Transfer data length: 8 bits                                                            |
| Transfer clock               | Master mode                                                                             |
|                              | UiMR(i=0 to 2) register's CKDIR bit = "0" (internal clock) : fj/ 2(n+1)                 |
|                              | fj = f1SIO, f2SIO, f8SIO, f32SIO. n: Setting value of UiBRG register 0016 to FF16       |
|                              | Slave mode                                                                              |
|                              | CKDIR bit = "1" (external clock selected) : Input from CLKi pin                         |
| Transmit/receive control     | Controlled by input/output ports                                                        |
| Transmission start condition | • Before transmission can start, the following requirements must be met (Note 1)        |
|                              | <ul> <li>The TE bit of UiC1 register= 1 (transmission enabled)</li> </ul>               |
|                              | <ul> <li>The TI bit of UiC1 register = 0 (data present in UiTB register)</li> </ul>     |
| Reception start condition    | Before reception can start, the following requirements must be met (Note 1)             |
|                              | <ul> <li>The RE bit of UiC1 register= 1 (reception enabled)</li> </ul>                  |
|                              | <ul> <li>The TE bit of UiC1 register= 1 (transmission enabled)</li> </ul>               |
|                              | <ul> <li>The TI bit of UiC1 register= 0 (data present in the UiTB register)</li> </ul>  |
| Interrupt request            | • For transmission, one of the following conditions can be selected                     |
| generation timing            | • The UiIRS bit of UiC1 register = 0 (transmit buffer empty): when transferring data    |
|                              | from the UiTB register to the UARTi transmit register (at start of transmission)        |
|                              | • The UiIRS bit =1 (transfer completed): when the serial I/O finished sending data from |
|                              | the UARTi transmit register                                                             |
|                              | For reception                                                                           |
|                              | When transferring data from the UARTi receive register to the UIRB register (at         |
|                              | completion of reception)                                                                |
| Error detection              | Overrun error (Note 2)                                                                  |
|                              | This error occurs if the serial I/O started receiving the next data before reading the  |
|                              | UiRB register and received the 7th bit of the next data                                 |
| Select function              | Clock phase setting                                                                     |
|                              | Selectable from four combinations of transfer clock polarities and phases               |

Table 11.10. Special Mode 2 Specifications

Note 1: When an external clock is selected, the conditions must be met while if the UiC0 register's CKPOL bit = "0" (transmit data output at the falling edge and the receive data taken in at the rising edge of the transfer clock), the external clock is in the high state; if the UiC0 register's CKPOL bit = "1" (transmit data output at the rising edge and the receive data taken in at the falling edge of the transfer clock), the external clock is in the high state; if the JiC0 register's CKPOL bit = "1" (transmit data output at the rising edge and the receive data taken in at the falling edge of the transfer clock), the external clock is in the low state.

Note 2: If an overrun error occurs, the value of UiRB register will be indeterminate. The IR bit of SiRIC register does not change.





Figure 11.21. Serial Bus Communication Control Example (UART2)



| Register    | Bit             | Function                                                                   |
|-------------|-----------------|----------------------------------------------------------------------------|
| UITB(Note3) | 0 to 7          | Set transmission data                                                      |
| UiRB(Note3) | 0 to 7          | Reception data can be read                                                 |
|             | OER             | Overrun error flag                                                         |
| UiBRG       | 0 to 7          | Set a transfer rate                                                        |
| UIMR(Note3) | SMD2 to SMD0    | Set to '0012'                                                              |
|             | CKDIR           | Set this bit to "0" for master mode or "1" for slave mode                  |
|             | IOPOL           | Set to "0"                                                                 |
| UiC0        | CLK1, CLK0      | Select the count source for the UiBRG register                             |
|             | CRS             | Invalid because CRD = 1                                                    |
|             | TXEPT           | Transmit register empty flag                                               |
|             | CRD             | Set to "1"                                                                 |
|             | NCH             | Select TxDi pin output format(Note 2)                                      |
|             | CKPOL           | Clock phases can be set in combination with the UiSMR3 register's CKPH bit |
|             | UFORM           | Set to "0"                                                                 |
| UiC1        | TE              | Set this bit to "1" to enable transmission                                 |
|             | TI              | Transmit buffer empty flag                                                 |
|             | RE              | Set this bit to "1" to enable reception                                    |
|             | RI              | Reception complete flag                                                    |
|             | U2IRS (Note 1)  | Select UART2 transmit interrupt cause                                      |
|             | U2RRM(Note 1),  | Set to "0"                                                                 |
|             | U2LCH, UIERE    |                                                                            |
| UiSMR       | 0 to 7          | Set to "0"                                                                 |
| UiSMR2      | 0 to 7          | Set to "0"                                                                 |
| UiSMR3      | СКРН            | Clock phases can be set in combination with the UiC0 register's CKPOL bit  |
|             | NODC            | Set to "0"                                                                 |
|             | 0, 2, 4 to 7    | Set to "0"                                                                 |
| UiSMR4      | 0 to 7          | Set to "0"                                                                 |
| UCON        | U0IRS, U1IRS    | Select UART0 and UART1 transmit interrupt cause                            |
|             | U0RRM, U1RRM    | Set to "0"                                                                 |
|             | CLKMD0          | Invalid because CLKMD1 = 0                                                 |
|             | CLKMD1, RCSP, 7 | Set to "0"                                                                 |

Table 11. 11. Registers to Be Used and Settings in Special Mode 2

**Notes 1:** Set the U0C0 and U1C1 register bit 4 and bit 5 to "0". The U0IRS, U1IRS, U0RRM and U1RRM bits are in the UCON register.

**2:** TxD2 pin is N channel open-drain output. Nothing is assigned. When writing, set the NCH bit in the U2C0 register to "0".

**3:** Not all register bits are described above. Set those bits to "0" when writing to the registers in Special Mode 2.

i = 0 to 2

### Clock Phase Setting Function

One of four combinations of transfer clock phases and polarities can be selected using the UiSMR3 register's CKPH bit and the UiC0 register's CKPOL bit.

Make sure the transfer clock polarity and phase are the same for the master and salves to be communicated.

#### (a) Master (Internal Clock)

Figure 11.22 shows the transmission and reception timing in master (internal clock).

### (b) Slave (External Clock)

Figure 11.23 shows the transmission and reception timing (CKPH=0) in slave (external clock) while Figure 11.24 shows the transmission and reception timing (CKPH=1) in slave (external clock).

| Clock output "H" (CKPOL=0, CKPH=0) "L"    |                |
|-------------------------------------------|----------------|
|                                           |                |
| (CKPOL=1, CKPH=0) "L"                     |                |
| Clock output "H"<br>(CKPOL=0, CKPH=1) "L" |                |
| Clock output "H"<br>(CKPOL=1, CKPH=1) "L" |                |
| Data output timing "H" D0 \ D1 \ D2 \ D   | D3 D4 D5 D6 D7 |
| Data input timing                         |                |

Figure 11.22. Transmission and Reception Timing in Master Mode (Internal Clock)





Figure 11.23. Transmission and Reception Timing (CKPH=0) in Slave Mode (External Clock)



Figure 11.24. Transmission and Reception Timing (CKPH=1) in Slave Mode (External Clock)

### Special Mode 3 (IE mode)

In this mode, one bit of IEBus is approximated with one byte of UART mode waveform.

Table 11.12 lists the registers used in IE mode and the register values set. Figure 11.25 shows the functions of bus collision detect function related bits.

If the TxDi pin (i = 0 to 2) output level and RxDi pin input level do not match, a UARTi bus collision detect interrupt request is generated.

Use the IFSR2A register's IFSR26 and IFSR27 bits to enable the UART0/UART1 bus collision detect function.

| Register    | Bit             | Function                                                                  |
|-------------|-----------------|---------------------------------------------------------------------------|
| UiTB        | 0 to 8          | Set transmission data                                                     |
| UiRB(Note3) | 0 to 8          | Reception data can be read                                                |
|             | OER,FER,PER,SUM | Error flag                                                                |
| UiBRG       | 0 to 7          | Set a transfer rate                                                       |
| UiMR        | SMD2 to SMD0    | Set to '1102'                                                             |
|             | CKDIR           | Select the internal clock or external clock                               |
| -           | STPS            | Set to "0"                                                                |
|             | PRY             | Invalid because PRYE=0                                                    |
|             | PRYE            | Set to "0"                                                                |
|             | IOPOL           | Select the TxD/RxD input/output polarity                                  |
| UiC0        | CLK1, CLK0      | Select the count source for the UiBRG register                            |
|             | CRS             | Invalid because CRD=1                                                     |
|             | TXEPT           | Transmit register empty flag                                              |
| -           | CRD             | Set to "1"                                                                |
|             | NCH             | Select TxDi pin output mode (Note 2)                                      |
|             | CKPOL           | Set to "0"                                                                |
| -           | UFORM           | Set to "0"                                                                |
| UiC1        | TE              | Set this bit to "1" to enable transmission                                |
|             | TI              | Transmit buffer empty flag                                                |
|             | RE              | Set this bit to "1" to enable reception                                   |
| -           | RI              | Reception complete flag                                                   |
|             | U2IRS (Note 1)  | Select the source of UART2 transmit interrupt                             |
|             | UiRRM (Note 1), | Set to "0"                                                                |
|             | UILCH, UIERE    |                                                                           |
| UiSMR       | 0 to 3, 7       | Set to "0"                                                                |
|             | ABSCS           | Select the sampling timing at which to detect a bus collision             |
| -           | ACSE            | Set this bit to "1" to use the auto clear function of transmit enable bit |
|             | SSS             | Select the transmit start condition                                       |
| UiSMR2      | 0 to 7          | Set to "0"                                                                |
| UiSMR3      | 0 to 7          | Set to "0"                                                                |
| UiSMR4      | 0 to 7          | Set to "0"                                                                |
| IFSR2A      | IFSR26, IFSR27  | Set to "1"                                                                |
| UCON        | U0IRS, U1IRS    | Select the source of UART0/UART1 transmit interrupt                       |
|             | U0RRM, U1RRM    | Set to "0"                                                                |
|             | CLKMD0          | Invalid because CLKMD1 = 0                                                |
| 1           | CLKMD1,RCSP,7   | Set to "0"                                                                |

Table 11. 12. Registers to Be Used and Settings in IE Mode

**Notes 1:** Set the U0C0 and U1C1 registers bit 4 and bit 5 to "0". The U0IRS, U1IRS, U0RRM and U1RRM bits are in the UCON register.

2: TxD2 pin is N channel open-drain output. Nothing is assigned. When writing, set the NCH bit in the U2C0 register to "0".

**3:** Not all register bits are described above. Set those bits to "0" when writing to the registers in IE mode.

i= 0 to 2

| RxDi     Input to TAjıN       Timer Aj     If ABSCS=1, bus of Aj (one-shot timer       Timer Aj: timer A3 when UART0; timer A4 when UART1; timer A0 when UART2       (2) UISMR register ACSE bit (auto clear of transmit enable bit)       Transfer clock                                                                                                                                                                                  | D6       D7       D8       SP         D6       D7       D8       SP         Sollision is determined when timer mode) underflows.       SP       SP         D6       D7       D8       SP         J6       D7       D8       SP         J7       D8       SP       SP         J8       SP       SP       SP         J7       D8       SP       SP         J8       SP       SP       SP         J9       J9       SP       SP |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TxDi                                                                                                                                                                                                                                                                                                                                                                                                                                       | collision is determined when timer<br>mode) underflows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| RxDi       Input to TAjiN         Timer Aj       If ABSCS=1, bus of Aj (one-shot timer         Timer Aj: timer A3 when UART0; timer A4 when UART1; timer A0 when UART2         (2) UISMR register ACSE bit (auto clear of transmit enable bit)         Transfer clock         ST       D0         D1       D2         UIBCNIC register         IR bit (Note)         UIC1 register         TE bit         Note: BCNIC register when UART2. | mode) underflows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Timer Aj Input to TAjiN<br>If ABSCS=1, bus of Aj (one-shot timer<br>Timer Aj: timer A3 when UART0; timer A4 when UART1; timer A0 when UART2<br>(2) UISMR register ACSE bit (auto clear of transmit enable bit)<br>Transfer clock<br>ST D0 D1 D2 D3 D4 D5<br>TxDi<br>RxDi<br>UIBCNIC register<br>IR bit (Note)<br>UIC1 register<br>TE bit<br>Note: BCNIC register when UART2.                                                               | mode) underflows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| If ABSCS=1, bus of<br>Aj (one-shot timer<br>Timer Aj: timer A3 when UART0; timer A4 when UART1; timer A0 when UART2<br>(2) UISMR register ACSE bit (auto clear of transmit enable bit)<br>Transfer clock<br>ST D0 D1 D2 D3 D4 D5<br>TxDi<br>RxDi<br>UIBCNIC register<br>IR bit (Note)<br>UIC1 register<br>TE bit<br>Note: BCNIC register when UART2.                                                                                       | mode) underflows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Aj (one-shot timer<br>Timer Aj: timer A3 when UART0; timer A4 when UART1; timer A0 when UART2<br>(2) UISMR register ACSE bit (auto clear of transmit enable bit)<br>Transfer clock<br>ST D0 D1 D2 D3 D4 D5<br>TxDi<br>RxDi<br>UIBCNIC register<br>IR bit (Note)<br>UIC1 register<br>TE bit<br>Note: BCNIC register when UART2.                                                                                                             | mode) underflows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Timer Aj: timer A3 when UART0; timer A4 when UART1; timer A0 when UART2  (2) UISMR register ACSE bit (auto clear of transmit enable bit)  Transfer clock  TxDi  TxDi  UIBCNIC register IR bit (Note)  UIC1 register TE bit  Note: BCNIC register when UART2.                                                                                                                                                                               | J If ACSE bit = 1 (automatically<br>clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Transfer clock   Transfer clock   TxDi   ST   D0   D1   D2   D3   D4   D5     TxDi     Note: BCNIC register when UART2.                                                                                                                                                                                                                                                                                                                    | If ACSE bit = 1 (automatically<br>clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Transfer clock   Transfer clock   TxDi   ST   D0   D1   D2   D3   D4   D5     TxDi     Note: BCNIC register when UART2.                                                                                                                                                                                                                                                                                                                    | If ACSE bit = 1 (automatically<br>clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ST     D0     D1     D2     D3     D4     D5       TxDi                                                                                                                                                                                                                                                                                                                                                                                    | If ACSE bit = 1 (automatically<br>clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| RxDi                                                                                                                                                                                                                                                                                                                                                                                                                                       | clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| UiBCNIC register IR bit (Note) UiC1 register TE bit Note: BCNIC register when UART2.                                                                                                                                                                                                                                                                                                                                                       | clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IR bit (Note)<br>UiC1 register<br>TE bit<br>Note: BCNIC register when UART2.                                                                                                                                                                                                                                                                                                                                                               | clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| IR bit (Note)<br>UiC1 register<br>TE bit<br>Note: BCNIC register when UART2.                                                                                                                                                                                                                                                                                                                                                               | clear when bus collision occurs)<br>the TE bit is cleared to "0"<br>(transmission disabled) when<br>the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TE bit<br>Note: BCNIC register when UART2.                                                                                                                                                                                                                                                                                                                                                                                                 | the UiBCNIC register's IR bit =                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (2) HiSMP register SSS bit (Transmit start condition coloct)                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CONTRACT REPORTED AND DELETIONS OF STATE CONDITION SELECT                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| If SSS bit = 0, the serial I/O starts sending data one transfer clock cycle after the trans                                                                                                                                                                                                                                                                                                                                                | mission enable condition is met.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Transfer clock                                                                                                                                                                                                                                                                                                                                                                                                                             | D6 D7 D8 SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TxDi                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Transmission enable condition is met                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| If SSS bit = 1, the serial I/O starts sending data at the rising edge (Note 1) of RxDi                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| clkik fi fi fi fi fi fi                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ST D0 D1 D2 D3 D4 D5                                                                                                                                                                                                                                                                                                                                                                                                                       | D6 D7 D8 SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TxDi (Note 2)                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RxDi                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Note 1: The falling edge of RxDi when IOPOL=0; the rising edge of RxDi when IOPOL =1<br>Note 2: The transmit condition must be met before the falling edge (Note 1) of RxD.                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

# A/D Converter

The microcomputer contains one A/D converter circuit based on 8-bit successive approximation method configured with a capacitive-coupling amplifier. The analog inputs share the pins with P103 to P107, P04 to P07, and P24 to P27.

When not using the A/D converter, set the VCUT bit to "0" (= Vref unconnected), so that no current will flow from the VREF pin into the resistor ladder, helping to reduce the power consumption of the chip.

The A/D conversion result is stored in the ADi register bits for ANi, AN0i, and AN2i pins (i = 0 to 7). Table 12.1 shows the performance of the A/D converter. Figure 12.1 shows the block diagram of the A/D converter, and Figures 12.2 and 12.3 show the A/D converter-related registers.

| Item                               | Performance                                                                 |
|------------------------------------|-----------------------------------------------------------------------------|
| Method of A/D conversion           | Successive approximation (capacitive coupling amplifier)                    |
| Analog input voltage (Note 1)      | 0V to VCC1                                                                  |
| Operating clock $\phi$ AD (Note 2) | fAD/divide-by-2 of fAD/divide-by-3 of fAD/divide-by-4 of fAD/divide-by-6 of |
|                                    | fAD/divide-by-12 of fAD                                                     |
| Resolution                         | 8-bit                                                                       |
| Integral nonlinearity error        | ±5LSB                                                                       |
| Operating modes                    | One-shot mode, repeat mode, single sweep mode and repeat sweep mode 0       |
| Analog input pins                  | 5 pins (AN3 to AN7) + 4 pins (AN04 to AN07) + 4 pins (AN24 to AN27)         |
| A/D conversion start condition     | Software trigger                                                            |
|                                    | The ADCON0 register's ADST bit is set to "1" (A/D conversion starts)        |
| Conversion speed per pin           | Without sample and hold function                                            |
|                                    | 49 ¢AD cycles                                                               |
|                                    | <ul> <li>With sample and hold function</li> </ul>                           |
|                                    | 28 ¢AD cycles                                                               |

### Table 12.1. Performance of A/D Converter

Note 1: Does not depend on use of sample and hold function.

Note 2: Operation clock frequency ( $\phi$ AD frequency) must be 10 MHz or less.

A case without sample and hold function turn ( $\phi \text{AD}$  frequency) into 250kHz or more .

A case with the sample and hold function turn ( $\phi AD$  frequency) into 1MHz or more.





Figure 12.1. A/D Converter Block Diagram

| b7 b6 b5    |               |       | b2 b1 b0            | Symbol<br>ADCON                                                              |                                                                 | After reset<br>00000XXX2                                                    |                            |
|-------------|---------------|-------|---------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------|
|             |               |       |                     | Bit symbol                                                                   | Bit name                                                        | Function                                                                    | RV                         |
|             |               |       |                     | СН0                                                                          | Analog input pin select bit                                     | Function varies with each operation mode                                    | RV                         |
|             |               |       |                     | CH1                                                                          | -                                                               |                                                                             | RV                         |
|             |               |       |                     | CH2                                                                          |                                                                 |                                                                             | RV                         |
|             |               |       |                     | MD0                                                                          | A/D operation mode select bit 0                                 | 0 0 : One-shot mode<br>0 1 : Repeat mode                                    | RW                         |
|             |               |       |                     | MD1                                                                          |                                                                 | 1 0 : Single sweep mode<br>1 1 : Repeat sweep mode 0                        | RV                         |
|             |               |       |                     | Reserved bi                                                                  | it                                                              | Must always be set to "0"                                                   | RV                         |
| · · · · · · |               |       |                     | ADST                                                                         | A/D conversion start flag                                       | 0 : A/D conversion disabled<br>1 : A/D conversion started                   | RV                         |
| [           |               |       |                     | CKS0                                                                         | Frequency select bit 0                                          | See Note 2 for the ADCON2 register                                          | RW                         |
| b7 b6 b     | ontro<br>₅ ь4 | ol re | gister <b>′</b>     | I (Note 1)<br>Symbol<br>ADCON                                                | Address                                                         | e conversion result will be indeterminate.<br>After reset<br>0016           |                            |
| b7 b6 b     |               | ol re | gister <b>′</b>     | I (Note 1)<br>Symbol<br>ADCON                                                | Address<br>I1 03D716                                            | After reset<br>0016                                                         |                            |
| b7 b6 b     |               | ol re | gister <sup>2</sup> | I (Note 1)<br>Symbol                                                         | Address                                                         | After reset                                                                 |                            |
| b7 b6 b     |               | ol re | gister <b>′</b>     | I (Note 1)<br>Symbol<br>ADCON<br>Bit symbol                                  | Address<br>I1 03D716<br>Bit name                                | After reset<br>0016<br>Function                                             |                            |
| b7 b6 b     |               | ol re | gister <sup>2</sup> | I (Note 1)<br>Symbol<br>ADCON<br>Bit symbol                                  | Address<br>I1 03D716<br>Bit name                                | After reset<br>0016<br>Function                                             | RV                         |
| b7 b6 b     |               | ol re | gister <sup>2</sup> | I (Note 1)<br>Symbol<br>ADCON<br>Bit symbol<br>SCAN0                         | Address<br>10 03D716<br>Bit name<br>A/D sweep pin select bit    | After reset<br>0016<br>Function                                             | RW                         |
| b7 b6 b     |               | ol re | gister <sup>2</sup> | I (Note 1)<br>Symbol<br>ADCON<br>Bit symbol<br>SCAN0<br>. SCAN1              | Address<br>03D716<br>Bit name<br>A/D sweep pin select bit       | After reset<br>0016<br>Function<br>Function varies with each operation mode | RV<br>RV                   |
| b7 b6 b     |               | ol re | gister <sup>2</sup> | I (Note 1)<br>Symbol<br>ADCON<br>Bit symbol<br>SCAN0<br>SCAN1                | Address<br>03D716<br>Bit name<br>A/D sweep pin select bit       | After reset<br>0016<br>Function<br>Function varies with each operation mode | RV<br>RV<br>RV             |
| b7 b6 b     |               | ol re | gister <sup>2</sup> | I (Note 1)<br>Symbol<br>ADCON<br>Bit symbol<br>SCAN0<br>SCAN1<br>Reserved bi | Address<br>03D716<br>Bit name<br>A/D sweep pin select bit<br>it | After reset<br>0016<br>Function<br>Function varies with each operation mode | RW<br>RW<br>RW<br>RW<br>RW |

Figure 12.2. ADCON0 to ADCON1 Registers

Rev.1.31 Apr 18, 2005 page 158 of 363 REJ03B0082-0131



Figure 12.3. ADCON2 Register, and AD3 to AD7 Registers

# (1) One-shot Mode

In this mode, the input voltage on one selected pin is A/D converted once. Table 12.2 shows the specifications of one-shot mode. Figure 12.4 shows the ADCON0 to ADCON1 registers in one-shot mode.

| Item                                | Specification                                                         |
|-------------------------------------|-----------------------------------------------------------------------|
| Function                            | Bits CH2 to CH0 of ADCON0 register and bits ADGSEL1 to ADGSEL0 bit of |
|                                     | ADCON2 register                                                       |
| Start condition                     | Writing "1" to ADST bit of ADCON0 register                            |
| Stop condition                      | • End of A/D conversion                                               |
|                                     | Writing "0" to ADST bit                                               |
| Interrupt request generation timing | End of A/D conversion                                                 |
| Input pin                           | One of AN3 to AN7, AN04 to AN07, AN24 to AN27, as selected            |
| Reading of result of A/D converter  | Read AD3 to AD7 registers corresponding to selected pin               |

Table 12.2. One-shot Mode Specifications





Figure 12.4 ADCON0 Register and ADCON1 Register (One-shot Mode)

### (2) Repeat mode

In this mode, the input voltage on one selected pin is A/D converted repeatedly. Table 12.3 shows the specifications of repeat mode. Figure 12.5 shows the ADCON0 to ADCON1 registers in repeat mode.

| Item                                  | Specification                                                        |
|---------------------------------------|----------------------------------------------------------------------|
| Function                              | Bits CH2 to CH0 of ADCON0 register and bits ADGSEL1 to ADGSEL0 of    |
|                                       | ADCON2 register.                                                     |
| A/D conversion start conditions       | ADST bit of ADCON0 register is set to "1" (A/D conversion start).    |
| A/D conversion stop conditions        | ADST bit is set to "0" (A/D conversion stop).                        |
| Interruption demand generating timing | At the time of a A/D conversion end                                  |
| Analog input pin                      | One pin is chosen from AN3 to AN7 and AN04 to AN07 and AN24 to AN27. |
| Read-out of A/D conversion value      | Read out of registers AD3 to AD7 corresponding to the selected pin.  |

Table 12.3. Repeat Mode Specifications





Figure 12.5. ADCON0 Register and ADCON1 Register (Repeat Mode)

# (3) Single Sweep Mode

In this mode, the input voltages on selected pins are A/D converted, one pin at a time. Table 12.4 shows the specifications of single sweep mode. Figure 12.6 shows the ADCON0 to ADCON1 registers in single sweep mode.

| Table 12.4. | Single Sweep | Mode | Specifications |
|-------------|--------------|------|----------------|
|-------------|--------------|------|----------------|

| Item                                  | Specification                                                                             |  |
|---------------------------------------|-------------------------------------------------------------------------------------------|--|
| Function                              | A/D conversion of the input voltage of pin chosen by bits SCAN1 to SCAN0                  |  |
|                                       | of ADCON1register and bits ADGSEL1 to ADGSEL0 of ADCON2 register                          |  |
|                                       | is carried out by a unit of 1 time.                                                       |  |
| A/D conversion start conditions       | ADST bit of ADCON0 register is set to "1" (A/D conversion start).                         |  |
| A/D conversion stop conditions        | • A/D conversion end                                                                      |  |
|                                       | <ul> <li>ADST bit is set to "0"</li> </ul>                                                |  |
| Interruption demand generating timing | At the time of a A/D conversion end                                                       |  |
| Analog input pin                      | From ANi4 to ANi5 (two pins), and ANi4 to ANi7 (four pins) to selection (i=0, 2) (Note 1) |  |
| Read-out of A/D conversion value      | Read out of registers AD4 to AD7 corresponding to the selected pin.                       |  |

Note: AN4 to AN7 can be used like AN04 to AN07, and AN24 to AN27. In this case, it becomes selection from AN4 to AN5 (two pins), and AN4 to AN7 (four pins).



| it symbol<br>CH0<br>CH1<br>CH2<br>MD0<br>MD1<br>Reserved bit | Bit name<br>Analog input pin<br>select bit<br>A/D operation mode<br>select bit 0 | F unction<br>Invalid in single sweep mode                                                                                                                                                                             | RV<br>RV<br>RV                                                                                                                                                                                                                                                                                                   |
|--------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CH1<br>CH2<br>MD0<br>MD1                                     | select bit                                                                       |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                  |
| CH2<br>MD0<br>MD1                                            | A/D operation mode                                                               |                                                                                                                                                                                                                       | RV                                                                                                                                                                                                                                                                                                               |
| MD0<br>MD1                                                   |                                                                                  |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                  |
| MD1                                                          |                                                                                  |                                                                                                                                                                                                                       | RV                                                                                                                                                                                                                                                                                                               |
|                                                              | select bit 0                                                                     | <sup>b4 b3</sup><br>1 0 : Single sweep mode                                                                                                                                                                           | RV                                                                                                                                                                                                                                                                                                               |
| L<br>Reserved bit                                            |                                                                                  |                                                                                                                                                                                                                       | RV                                                                                                                                                                                                                                                                                                               |
|                                                              |                                                                                  | Must always be set to "0"                                                                                                                                                                                             | RV                                                                                                                                                                                                                                                                                                               |
| ADST                                                         | A/D conversion start flag                                                        | 0 : A/D conversion disabled<br>1 : A/D conversion started                                                                                                                                                             | RV                                                                                                                                                                                                                                                                                                               |
| CKS0                                                         | Frequency select bit 0                                                           | See Note 3 for the ADCON2 register                                                                                                                                                                                    | RV                                                                                                                                                                                                                                                                                                               |
| it oumbal                                                    |                                                                                  |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                  |
| Symbol                                                       | Address                                                                          | After reset                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                  |
| it oumbal                                                    |                                                                                  |                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                  |
| it symbol                                                    | Bit name                                                                         | Function                                                                                                                                                                                                              | RV                                                                                                                                                                                                                                                                                                               |
| IT SYMDOI<br>SCAN0                                           | Bit name<br>A/D sweep pin select bit                                             | Function When single sweep mode is selected                                                                                                                                                                           | -                                                                                                                                                                                                                                                                                                                |
| -                                                            |                                                                                  | When single sweep mode is selected                                                                                                                                                                                    | -                                                                                                                                                                                                                                                                                                                |
| -                                                            |                                                                                  | When single sweep mode is selected                                                                                                                                                                                    | RV                                                                                                                                                                                                                                                                                                               |
| SCAN0                                                        | A/D sweep pin select bit                                                         | When single sweep mode is selected<br><sup>b1b0</sup><br>0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)                                                                       | RV<br>RV                                                                                                                                                                                                                                                                                                         |
| SCAN0                                                        | A/D sweep pin select bit                                                         | When single sweep mode is selected<br><sup>b1 b0</sup><br>0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)<br>1 1 : ANi4 to ANi7 (4 pins) (Note 2)                              | RV<br>RV<br>RV<br>RV<br>RV                                                                                                                                                                                                                                                                                       |
| SCAN0<br>SCAN1<br>Reserved bit                               | A/D sweep pin select bit                                                         | When single sweep mode is selected<br><sup>b1 b0</sup><br>0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)<br>1 1 : ANi4 to ANi7 (4 pins) (Note 2)<br>Must always be set to "0" | RV<br>RV<br>RV                                                                                                                                                                                                                                                                                                   |
| SCAN0<br>SCAN1<br>Reserved bit                               | A/D sweep pin select bit                                                         | When single sweep mode is selected<br><sup>b1 b0</sup><br>0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)<br>1 1 : ANi4 to ANi7 (4 pins) (Note 2)<br>Must always be set to "0" | RV<br>RV<br>RV                                                                                                                                                                                                                                                                                                   |
| r<br>J                                                       | CKS0<br>is rewritter<br>ote 1)<br>Symbol<br>ADCON1                               | CKS0       Frequency select bit 0         is rewritten during A/D conversion, th         ote 1)         Symbol       Address         ADCON1       03D716                                                              | ADS1       ADS1       ADS1       ADS1       1 : A/D conversion started         CKS0       Frequency select bit 0       See Note 3 for the ADCON2 register         is rewritten during A/D conversion, the conversion result will be indeterminate.         ote 1)         Symbol       Address       After reset |

### (4) Repeat Sweep Mode 0

In this mode, the input voltages on selected pins are A/D converted repeatedly. Table 12.5 shows the specifications of repeat sweep mode 0. Figure 12.7 shows the ADCON0 to ADCON1 registers in repeat sweep mode 0.

| Table 12.5. | Repeat Swee | p Mode 0 | Specifications |
|-------------|-------------|----------|----------------|
|-------------|-------------|----------|----------------|

| Item                                  | Specification                                                                             |
|---------------------------------------|-------------------------------------------------------------------------------------------|
| Function                              | A/D conversion of the input voltage of pin chosen by bits SCAN1 to SCAN0 of ADCON1        |
|                                       | register and bits ADGSEL1 to ADGSEL0 of ADCON2 register is carried out by a unit of       |
|                                       | 1 time.                                                                                   |
| A/D conversion start conditions       | ADST bit of ADCON0 register is set to "1" (A/D conversion start).                         |
| A/D conversion stop conditions        | ADST bit is set to "0" (A/D conversion stop).                                             |
| Interruption demand generating timing | An interruption demand is not generated.                                                  |
| Analog input pin                      | From ANi4 to ANi5 (two pins), and ANi4 to ANi7 (four pins) to selection (i=0, 2) (Note 1) |
| Read-out of A/D conversion value      | Read out of registers AD3 to AD7 corresponding to the selected pin.                       |

Note: AN4 to AN7 can be used like AN04 to AN07, and AN24 to AN27. In this case, it becomes selection from AN4 to AN5 (two pins), and AN4 to AN7 (four pins).



|                                                                                                                | Symbol<br>ADCON                      | Address<br>0 03D616                                 | After reset<br>00000XXX2                                                                                                                                                                                                       |                      |
|----------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
|                                                                                                                | Bit symbol                           | Bit name                                            | F unction                                                                                                                                                                                                                      | RW                   |
|                                                                                                                | CH0                                  | Analog input pin select bit                         | Invalid in repeat sweep mode 0                                                                                                                                                                                                 | RW                   |
|                                                                                                                | CH1                                  |                                                     |                                                                                                                                                                                                                                | RW                   |
|                                                                                                                | CH2                                  |                                                     |                                                                                                                                                                                                                                | RW                   |
|                                                                                                                | MD0                                  | A/D operation mode select bit 0                     | 1 1 : Repeat sweep mode 0 or                                                                                                                                                                                                   | RW                   |
|                                                                                                                | MD1                                  | Select bit 0                                        | Repeat sweep mode 1                                                                                                                                                                                                            | RW                   |
|                                                                                                                | Reserved bit                         | t                                                   | Must always be set to "0"                                                                                                                                                                                                      | RW                   |
|                                                                                                                | ADST                                 | A/D conversion start flag                           | 0 : A/D conversion disabled<br>1 : A/D conversion started                                                                                                                                                                      | RW                   |
|                                                                                                                | CKS0                                 | Frequency select bit 0                              | See Note 3 for the ADCON2 register                                                                                                                                                                                             | RW                   |
|                                                                                                                | Bit symbol                           | Bit name                                            | Function                                                                                                                                                                                                                       | RW                   |
| b6         b5         b4         b3         b2         b1         b0           0         1         0         0 | Symbol<br>ADCON                      | Address<br>1 03D716                                 | After reset<br>0016                                                                                                                                                                                                            |                      |
|                                                                                                                | Bit symbol                           | Bit name                                            | Function                                                                                                                                                                                                                       | RW                   |
|                                                                                                                | SCAN0                                | A/D sweep pin select bit                            | When repeat sweep mode 0 is selected                                                                                                                                                                                           |                      |
|                                                                                                                |                                      |                                                     | b1 b0                                                                                                                                                                                                                          | RW                   |
| · · · · · ·                                                                                                    | SCAN1                                |                                                     | b1 b0           0 0 : Must not be set           0 1 : Must not be set           1 0 : ANi4 to ANi5 (2 pins)           1 1 : ANi4 to ANi7 (4 pins)                                                                              | RW<br>RW             |
| · · · · · · · · · · · · · · · · · · ·                                                                          | SCAN1<br>Reserved bit                |                                                     | 0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)                                                                                                                                         | RW                   |
| · · · · · · · · · · · · · · · · · · ·                                                                          |                                      |                                                     | 0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)<br>1 1 : ANi4 to ANi7 (4 pins) (Note 2)                                                                                                 |                      |
|                                                                                                                | Reserved bit                         |                                                     | 0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)<br>1 1 : ANi4 to ANi7 (4 pins) (Note 2)<br>Must always be set to "0"                                                                    | RW                   |
|                                                                                                                | Reserved bit                         |                                                     | 0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)<br>1 1 : ANi4 to ANi7 (4 pins) (Note 2)<br>Must always be set to "0"<br>Must always be set to "0"                                       | RW<br>RW<br>RW       |
|                                                                                                                | Reserved bit<br>Reserved bit<br>CKS1 | Frequency select bit 1<br>Vref connect bit (Note 3) | 0 0 : Must not be set<br>0 1 : Must not be set<br>1 0 : ANi4 to ANi5 (2 pins) (i=0, 2)<br>1 1 : ANi4 to ANi7 (4 pins) (Note 2)<br>Must always be set to "0"<br>Must always be set to "0"<br>See Note 3 for the ADCON2 register | RW<br>RW<br>RW<br>RW |

Figure 12.7. ADCON0 Register and ADCON1 Registers (Repeat Sweep Mode 0)

### Sample and Hold

If the SMP bit of ADCON2 register is set to "1" (those with a sample & hold), the conversion speed per one pin will improve and it will become a 28  $\phi$ AD cycle. However, in all modes, be sure to specify before starting A/D conversion whether sample and hold is to be used.

### **Current Consumption Reducing Function**

When not using the A/D converter, its resistor ladder and reference voltage input pin (VREF) can be separated using the ADCON1 register's VCUT bit. When separated, no current will flow from the VREF pin into the resistor ladder, helping to reduce the power consumption of the chip.

To use the A/D converter, set the VCUT bit to "1" (VREF connected) and then set the ADCON0 register's ADST bit to "1" (A/D conversion start). The VCUT and ADST bits cannot be set to "1" at the same time. Nor can the VCUT bit be set to "0" (VREF unconnected) during A/D conversion.



### Notes at the time of using A/D converter

- (1) Please set to "0" (input mode) the direction bit of a port corresponding to the pin used as an analog input pin.
- (2) When you use key input interruption, please do not use all of pins AN4 to AN7 as an analog input pin (if A/D input voltage is set to "L", a key input interruption demand will occur).
- (3) In order to reduce prevention of incorrect operation and the latch rise by the noise, and a conversion error, please insert a capacitor, respectively between VCC1 pin, VCC2 pin, an analog input pin (ANi (i=3 to 7), AN0i, AN2i), and a VSS pin. The example of processing of each pin is shown in Fig.12.8.
- (4) A/D conversion is completed, and the mistaken value is stored in an ADi register when CPU reads an ADi register to the timing which stores the result in an ADi register (i=0 to 7). This phenomenon is generated when the clock which divided the main clock, or a sub clock is chosen as a CPU clock.
- When using it in one-shot mode or single sweep mode Please read the target ADi register after checking that A/D conversion has been completed (completion of A/D conversion can be judged in IR bit of ADIC register).
- When using it in repeat mode, repeat sweep mode 0 or repeat sweep mode 1 Please use a CPU clock, without divide a main clock.
- (5) When the ADST bit of ADCON0 register is set to "0" (A/D conversion stop) and it forces by the program during A/D conversion operation to terminate, the conversion result of a A/D conversion machine becomes unfixed. Moreover, the ADi register which omits A/D conversion may also become unfixed. During A/D conversion operation, when an ADST bit is set to "0" by the program, please use no value of ADi registers.



Figure 12.8. Example of noise measure processing of each pin

# Multi-master I<sup>2</sup>C-BUS Interface 0 to 2

The multi-master I<sup>2</sup>C-BUS interface i (i=0 to 2) have each dedicated circuit and operate independently. The multi-master I<sup>2</sup>C-BUS interface i is a serial communications circuit, conforming to the Philips I<sup>2</sup>C-BUS data transfer format. This interface i, offering both arbitration lost detection and a synchronous functions, is useful for the multi-master serial communications.

Figures 13.1 and 13.2 show a block diagram of the multi-master  $I^2C$ -BUS interface i and Table 13.1 shows multi-master  $I^2C$ -BUS interface i functions.

This multi-master I<sup>2</sup>C-BUS interface i consists of the I<sup>2</sup>Ci address register, the I<sup>2</sup>Ci data shift register, the I<sup>2</sup>Ci clock control register, the I<sup>2</sup>Ci control register, the I<sup>2</sup>Ci status register, the I<sup>2</sup>Ci port selection register and other control circuits.

| Item                             | Function                                                  |  |
|----------------------------------|-----------------------------------------------------------|--|
| Format                           | In conformity with Philips I <sup>2</sup> C-BUS standard: |  |
|                                  | 10-bit addressing format                                  |  |
|                                  | 7-bit addressing format                                   |  |
|                                  | High-speed clock mode                                     |  |
|                                  | Standard clock mode                                       |  |
| Communication mode               | In conformity with Philips I <sup>2</sup> C-BUS standard: |  |
|                                  | Master transmission                                       |  |
|                                  | Master reception                                          |  |
|                                  | Slave transmission                                        |  |
|                                  | Slave reception                                           |  |
| SCL clock frequency              | 16.1 kHz to 400 kHz (at BCLK = 16 MHz)                    |  |
| Power supply voltage on bus line | (SCL1/SDA1), (SCL3/SDA3), (SCL5/SDA5), (SCL6/SDA6) : 3.3V |  |
|                                  | (SCL2/SDA2), (SCL4/SDA4) : 3.3V or 5V                     |  |

Table 13.1 Multi-master I<sup>2</sup>C-BUS Interface Functions

**Note :** We are not responsible for any third party's infringement of patent rights or other rights attributable to the use of the control function (bits 1 and 0 of the I<sup>2</sup>C control register at address 02D916) for connections between the I<sup>2</sup>C-BUS interface 0, 1 and ports (SCL1, SCL3, SCL5, SCL6, SDA1, SDA3, SDA5, SDA6).



# Multi-master I<sup>2</sup>C-BUS Interface Ports

Communication control is more possible for  $I^2$ C-BUS0 to  $I^2$ C-BUS2 than the following pin. Please choose the pin used by register set up.





Fig. 13.2 Block Diagram of Multi-master I<sup>2</sup>C-BUS Interface i (i = 0 to 2)

(1) Reserved register



Fig. 13.3 Reserved register



### (2) I<sup>2</sup>Ci data shift register, I<sup>2</sup>Ci transmit buffer register (i = 0 to 2)

The I<sup>2</sup>Ci data shift register is an 8-bit shift register to store receive data and write transmit data. When transmit data is written into this register, it is transferred to the outside from bit 7 in synchronization with the SCL clock, and each time one-bit data is output, the data of this register are shifted one bit to the left. When data is received, it is input to this register from bit 0 in synchronization with the SCL clock, and each time one-bit data of this register are shifted one bit to the left.

The l<sup>2</sup>Ci data shift register is in a write enable status only when the ESO bit of the l<sup>2</sup>Ci control register is "1." The bit counter is reset by a write instruction to the l<sup>2</sup>Ci data shift register. When both the ESO bit and the MST bit of the l<sup>2</sup>Ci status register are "1," the SCL is output by a write instruction to the l<sup>2</sup>Ci data shift register. Reading data from the l<sup>2</sup>Ci data shift register is always enabled regardless of the ESO bit value.

The I<sup>2</sup>Ci transmit buffer register is a register to store transmit data (slave address) to the I<sup>2</sup>Ci data shift register before RESTART condition generation. That is, in master, transmit data written to the I<sup>2</sup>Ci transmit buffer register is written to the I<sup>2</sup>Ci data shift register simultaneously. However, the SCL is not output. The I<sup>2</sup>Ci transmit buffer register can be written only when the ESO bit is "1," reading data from the I<sup>2</sup>Ci transmit buffer register is disabled regardless of the ESO bit value.

- **Notes 1:** To write data into the I<sup>2</sup>Ci data shift register or the I<sup>2</sup>Ci transmit buffer register after the MST bit value changes from "1" to "0" (slave mode), keep an interval of 20 BCLK or more.
  - **2:** To generate START/RESTART condition after the I<sup>2</sup>Ci data shift register or the I<sup>2</sup>Ci transmit buffer register is written, keep an interval of 4 BCLK or more.





Fig. 13.4 I<sup>2</sup>Ci data shift register (i = 0 to 2)





### (3) $I^2Ci$ address register (i = 0 to 2)

The I<sup>2</sup>Ci address register consists of a 7-bit slave address and a read/write bit. In the addressing mode, the slave address written in this register is compared with the address data to be received immediately after the START condition are detected.

### ■ Bit 0: read/write bit (RBW)

Not used when comparing addresses, in the 7-bit addressing mode. In the 10-bit addressing mode, the first address data to be received is compared with the contents (SAD6 to SAD0 + RBW) of the  $I^2Ci$  address register.

The RBW bit is cleared to "0" automatically when the stop condition is detected.

#### ■ Bits 1 to 7: slave address (SAD0 to SAD6)

These bits store slave addresses. Regardless of the 7-bit addressing mode and the 10-bit addressing mode, the address data transmitted from the master is compared with the contents of these bits.



Fig. 13.6  $I^2Ci$  address register (i = 0 to 2)

### (4) I<sup>2</sup>Ci clock control register (i = 0 to 2)

The I<sup>2</sup>Ci clock control register is used to set ACK control, SCL mode and SCL frequency.

### ■ Bits 0 to 4: SCL frequency control bits (CCR0–CCR4)

These bits control the SCL frequency.

### ■ Bit 5: SCL mode specification bit (FAST MODE)

This bit specifies the SCL mode. When this bit is set to "0," the standard clock mode is set. When the bit is set to "1," the high-speed clock mode is set.

### ■ Bit 6: ACK bit (ACK BIT)

This bit sets the SDA status when an ACK clock\* is generated. When this bit is set to "0," the ACK return mode is set and SDA goes to LOW at the occurrence of an ACK clock. When the bit is set to "1," the ACK non-return mode is set. The SDA is held in the HIGH status at the occurrence of an ACK clock.

However, when the slave address matches the address data in the reception of address data at ACK BIT = "0," the SDA is automatically made LOW (ACK is returned). If there is a mismatch between the slave address and the address data, the SDA is automatically made HIGH (ACK is not returned).

\*ACK clock: Clock for acknowledgement

### Bit 7: ACK clock bit (ACK)

This bit specifies a mode of acknowledgment which is an acknowledgment response of data transmission. When this bit is set to "0," the no ACK clock mode is set. In this case, no ACK clock occurs after data transmission. When the bit is set to "1," the ACK clock mode is set and the master generates an ACK clock upon completion of each 1-byte data transmission. The device for transmitting address data and control data releases the SDA at the occurrence of an ACK clock (make SDA HIGH) and receives the ACK bit generated by the data receiving device.

**Note:** Do not write data into the I<sup>2</sup>Ci clock control register during transmission. If data is written during transmission, the I<sup>2</sup>Ci clock generator is reset, so that data cannot be transmitted normally.





Fig. 13.7 I<sup>2</sup>Ci clock control register (i = 0 to 2)



## (5) I<sup>2</sup>Ci control register (i = 0 to 2)

The I<sup>2</sup>Ci control register controls the data communication format.

### ■ Bits 0 to 2: bit counter (BC0–BC2)

These bits decide the number of bits for the next 1-byte data to be transmitted. An interrupt request signal occurs immediately after the number of bits specified with these bits are transmitted.

When a START condition is received, these bits become "0002" and the address data is always transmitted and received in 8 bits.

**Note:** When the bit counter value = "1112," a STOP condition and START condition cannot be waited.

# Bit 3: I<sup>2</sup>C-BUS interface i use enable bit (ESO)

This bit enables usage of the multimaster I<sup>2</sup>C-BUS interface i. When this bit is set to "0," the use disable status is provided, so the SDA and the SCL become high-impedance. When the bit is set to "1," use of the interface is enabled.

When ESO = "0," the following is performed.

- PIN = "1," BB = "0" and AL = "0" are set (they are bits of the  $I^2Ci$  status register).
- Writing data to the I<sup>2</sup>Ci data shift register and the I<sup>2</sup>Ci transmit buffer register is disabled.

### Bit 4: data format selection bit (ALS)

This bit decides whether or not to recognize slave addresses. When this bit is set to "0," the addressing format is selected, so that address data is recognized. When a match is found between a slave address and address data as a result of comparison or when a general call (refer to "(6) I<sup>2</sup>Ci status register," bit 1) is received, transmission processing can be performed. When this bit is set to "1," the free data format is selected, so that slave addresses are not recognized.

### ■ Bit 5: addressing format selection bit (10BIT SAD)

This bit selects a slave address specification format. When this bit is set to "0," the 7-bit addressing format is selected. In this case, only the high-order 7 bits (slave address) of the  $I^2Ci$  address register are compared with address data. When this bit is set to "1," the 10-bit addressing format is selected, all the bits of the  $I^2Ci$  address register are compared with address data.





Fig. 13.8  $I^2$ Ci control register (i = 0 to 2)



## (6) $I^2Ci$ status register (i = 0 to 2)

The  $I^2Ci$  status register controls the  $I^2C$ -BUS interface i status. Bits 0 to 3, 5 are read-only bits and bits 4, 6, 7 can be read out and written to.

### ■ Bit 0: last receive bit (LRB)

This bit stores the last bit value of received data and can also be used for ACK receive confirmation. If ACK is returned when an ACK clock occurs, the LRB bit is set to "0." If ACK is not returned, this bit is set to "1." Except in the ACK mode, the last bit value of received data is input. The state of this bit is changed from "1" to "0" by executing a write instruction to the I<sup>2</sup>Ci data shift register or the I<sup>2</sup>Ci transmit buffer register.

### Bit 1: general call detecting flag (AD0)

This bit is set to "1" when a general call\* whose address data is all "0" is received in the slave mode. By a general call of the master device, every slave device receives control data after the general call. The AD0 bit is set to "0" by detecting the STOP condition or START condition.

\*General call: The master transmits the general call address "0016" to all slaves.

### ■ Bit 2: slave address comparison flag (AAS)

This flag indicates a comparison result of address data.

<<In the slave receive mode, when the 7-bit addressing format is selected, this bit is set to "1" in one of the following conditions.>>

- The address data immediately after occurrence of a START condition matches the slave address stored in the high-order 7 bits of the I<sup>2</sup>Ci address register.
- A general call is received.
- <<In the slave reception mode, when the 10-bit addressing format is selected, this bit is set to "1" with the following condition.>>
  - When the address data is compared with the I<sup>2</sup>Ci address register (8 bits consists of slave address and RBW), the first bytes match.
- <<The state of this bit is changed from "1" to "0" by executing a write instruction to the I<sup>2</sup>Ci data shift register or the I<sup>2</sup>Ci transmit buffer register.>>

### ■ Bit 3: arbitration lost\* detecting flag (AL)

n the master transmission mode, when a device other than the microcomputer sets the SDA to "L,", arbitration is judged to have been lost, so that this bit is set to "1." At the same time, the TRX bit is set to "0," so that immediately after transmission of the byte whose arbitration was lost is completed, the MST bit is set to "0." When arbitration is lost during slave address transmission, the TRX bit is set to "0" and the reception mode is set. Consequently, it becomes possible to receive and recognize its own slave address transmitted by another master device.

<<This bit changes "1" to "0" by writing instruction to I<sup>2</sup>Ci data shift register or I<sup>2</sup>Ci transmit buffer register.>>

\*Arbitration lost: The status in which communication as a master is disabled.



## ■ Bit 4: I<sup>2</sup>C-BUS interface i interrupt request bit (PIN)

This bit generates an interrupt request signal. Each time 1-byte data is transmitted, the state of the PIN bit changes from "1" to "0." At the same time, an interrupt request signal is sent to the CPU. The PIN bit is set to "0" in synchronization with a falling edge of the last clock (including the ACK clock) of an internal clock and an interrupt request signal occurs in synchronization with a falling edge of the PIN bit. When detecting the STOP condition in slave, the multi-master I<sup>2</sup>C-BUS interface interrupt request bit (IR) is set to "1" (interrupt requested) regardless of falling of PIN bit. When the PIN bit is "0," the SCL is kept in the "0" state and clock generation is disabled. Figure 13.10 shows an interrupt request signal generating timing chart.

The PIN bit is set to "1" in any one of the following conditions.

- Writing "1" to the PIN bit
- Executing a write instruction to the I<sup>2</sup>Ci data shift register or the I<sup>2</sup>Ci transmit buffer register (See note).
- When the ESO bit is "0"
- At reset
- **Note:** It takes 12 BCLK cycles or more until PIN bit becomes "1" after write instructions are executed to these registers.
- The conditions in which the PIN bit is set to "0" are shown below:
  - Immediately after completion of 1-byte data transmission (including when arbitration lost is detected)
  - Immediately after completion of 1-byte data reception
  - In the slave reception mode, with ALS = "0" and immediately after completion of slave address or general call address reception
  - In the slave reception mode, with ALS = "1" and immediately after completion of address data reception

### ■ Bit 5: bus busy flag (BB)

This bit indicates the status of use of the bus system. When this bit is set to "0," this bus system is not busy and a START condition can be generated. When this bit is set to "1," this bus system is busy and the occurrence of a START condition is disabled by the START condition duplication prevention function (See note).

This flag can be written by software only in the master transmission mode. In the other modes, this bit is set to "1" by detecting a START condition and set to "0" by detecting a STOP condition. When the ESO bit of the I<sup>2</sup>Ci control register is "0" and at reset, the BB flag is kept in the "0" state.

## Bit 6: communication mode specification bit (transfer direction specification bit: TRX)

This bit decides the direction of transfer for data communication. When this bit is "0," the reception mode is selected and the data of a transmitting device is received. When the bit is "1," the transmission mode is selected and address data and control data are output into the SDA in synchronization with the clock generated on the SCL.

When the ALS bit of the l<sup>2</sup>Ci control register is "0" in the slave reception mode is selected, the TRX bit is set to "1" (transmit) if the least significant bit (R/W bit) of the address data transmitted by the master is "1." When the ALS bit is "0" and the R/W bit is "0," the TRX bit is cleared to "0" (receive).

The TRX bit is cleared to "0" in one of the following conditions.

- When arbitration lost is detected.
- When a STOP condition is detected.
- When occurrence of a START condition is disabled by the START condition duplication prevention function (Note).
- With MST = "0" and when a START condition is detected.
- With MST = "0" and when ACK non-return is detected.
- At reset

### ■ Bit 7: Communication mode specification bit (master/slave specification bit: MST)

This bit is used for master/slave specification for data communication. When this bit is "0," the slave is specified, so that a START condition and a STOP condition generated by the master are received, and data communication is performed in synchronization with the clock generated by the master. When this bit is "1," the master is specified and a START condition and a STOP condition are generated, and also the clocks required for data communication are generated on the SCL.

The MST bit is cleared to "0" in one of the following conditions.

- Immediately after completion of 1-byte data transmission when arbitration lost is detected
- When a STOP condition is detected.
- When occurrence of a START condition is disabled by the START condition duplication preventing function (See note).
- At reset
- **Note:** The START condition duplication prevention function disables the following: the START condition generation; bit counter reset, and SCL output with the generation. This bit is valid from setting of BB flag to the completion of 1-byte transmittion/reception (occurrence of transmission/ reception interrupt request) <IICIRQ>.







Fig. 13.10 Interrupt request signal generation timing

### (7) START condition generation method

When the ESO bit of the I<sup>2</sup>Ci control register is "1," execute a write instruction to the I<sup>2</sup>Ci status register to set the MST, TRX and BB bits to "1." A START condition will then be generated. After that, the bit counter becomes "0002" and an SCL for 1 byte is output. The START condition generation timing and BB bit set timing are different in the standard clock mode and the high-speed clock mode. Refer to Figure 13.11 for the START condition generation timing table.



Fig. 13.11 START condition generation timing diagram

## (8) STOP condition generation method

When the ESO bit of the l<sup>2</sup>Ci control register is "1," execute a write instruction to the l<sup>2</sup>Ci status register for setting the MST bit and the TRX bit to "1" and the BB bit to "0". A STOP condition will then be generated. The STOP condition generation timing and the BB flag reset timing are different in the standard clock mode and the high-speed clock mode. Refer to Figure 13.12 for the STOP condition generation timing diagram, and Table 13.2 for the START condition/STOP condition generation timing table.



Fig. 13.12 STOP condition generation timing diagram

| Table 13.2 START condition/STO | condition generation timing table |
|--------------------------------|-----------------------------------|
|--------------------------------|-----------------------------------|

| Item                       | Standard Clock Mode | High-speed Clock Mode |
|----------------------------|---------------------|-----------------------|
| Setup time (Min.)          | 5.6 µs              | 2.1 µs                |
| Hold time (Min.)           | 4.8 µs              | 2.3 µs                |
| Set/reset time for BB flag | 3.5 µs              | 0.75 µs               |



### (9) START/STOP condition detect conditions

The START/STOP condition detect conditions are shown in Figure 13.13 and Table 13.3. Only when the 3 conditions of Table 13.3 are satisfied, a START/STOP condition can be detected.

**Note:** When a STOP condition is detected in the slave mode (MST = 0), an interrupt request signal <IICIRQ> is generated to the CPU.



Fig. 13.13 START condition/STOP condition detect timing diagram

#### Table 13.3 START condition/STOP condition detect conditions

| Standard Clock Mode       | High-speed Clock Mode     |
|---------------------------|---------------------------|
| 6.5 μs < SCL release time | 1.0 µs < SCL release time |
| 3.25 µs < Setup time      | 0.5 μs < Setup time       |
| 3.25 µs < Hold time       | 0.5 μs < Hold time        |



### (10) Address data communication

There are two address data communication formats, namely, 7-bit addressing format and 10-bit addressing format. The respective address communication formats is described below.

## 7-bit addressing format

To meet the 7-bit addressing format, set the 10BIT SAD bit of the  $I^2Ci$  control register to "0." The first 7-bit address data transmitted from the master is compared with the high-order 7-bit slave address stored in the  $I^2Ci$  address register. At the time of this comparison, address comparison of the RBW bit of the  $I^2Ci$  address register is not made. For the data transmission format when the 7-bit addressing format is selected, refer to Figure 13.14, (1) and (2).

### 10-bit addressing format

To meet the 10-bit addressing format, set the 10BIT SAD bit of the I<sup>2</sup>Ci control register to "1." An address comparison is made between the first-byte address data transmitted from the master and the 7-bit slave address stored in the I<sup>2</sup>Ci address register. At the time of this comparison, an address comparison between the RBW bit of the I<sup>2</sup>Ci address register and the R/W bit which is the last bit of the address data transmitted from the master is made. In the 10-bit addressing mode, the R/W bit which is the last bit of the address data not only specifies the direction of communication for control data but also is processed as an address data bit.

When the first-byte address data matches the slave address, the AAS bit of the  $I^2Ci$  status register is set to "1." After the second-byte address data is stored into the  $I^2Ci$  data shift register, make an address comparison between the second-byte data and the slave address by software. When the address data of the 2nd bytes matches the slave address, set the RBW bit of the  $I^2Ci$  address register to "1" by software. This processing can match the 7-bit slave address and R/W data, which are received after a RESTART condition is detected, with the value of the  $I^2Ci$  address register. For the data transmission format when the 10-bit addressing format is selected, refer to Figure 13.14, (3) and (4).



### (11) Example of Master Transmission

An example of master transmission in the standard clock mode, at the SCL frequency of 100 kHz and in the ACK return mode is shown below.

- ① Set a slave address in the high-order 7 bits of the I<sup>2</sup>Ci address register and "0" in the RBW bit.
- @ Set the ACK return mode and SCL = 100 kHz by setting "8516" in the I<sup>2</sup>Ci clock control register.
- ③ Set "1016" in the I<sup>2</sup>Ci status register and hold the SCL at the HIGH.
- ④ Set a communication enable status by setting "0816" in the I<sup>2</sup>Ci control register.
- ⑤ Set the address data of the destination of transmission in the high-order 7 bits of the I<sup>2</sup>Ci data shift register and set "0" in the least significant bit.
- (6) Set "F016" in the I<sup>2</sup>Ci status register to generate a START condition. At this time, an SCL for 1 byte and an ACK clock automatically occurs.
- ⑦ Set transmit data in the I<sup>2</sup>Ci data shift register. At this time, an SCL and an ACK clock automatically occurs.
- $\circledast$  When transmitting control data of more than 1 byte, repeat step  $\oslash$ .
- Image: Set "D016" in the I<sup>2</sup>Ci status register. After this, if ACK is not returned or transmission ends, a STOP condition will be generated.

### (12) Example of Slave Reception

An example of slave reception in the high-speed clock mode, at the SCL frequency of 400 kHz, in the ACK non-return mode, using the addressing format, is shown below.

① Set a slave address in the high-order 7 bits of the I<sup>2</sup>Ci address register and "0" in the RBW bit.

<sup>(2)</sup> Set the no ACK clock mode and SCL = 400 kHz by setting "2516" in the I<sup>2</sup>Ci clock control register.

- ③ Set "1016" in the I<sup>2</sup>Ci status register and hold the SCL at the HIGH.
- ④ Set a communication enable status by setting "0816" in the I<sup>2</sup>Ci control register.
- <sup>⑤</sup> When a START condition is received, an address comparison is made.

6

•When all transmitted address are"0" (general call):

AD0 of the I<sup>2</sup>Ci status register is set to "1" and an interrupt request signal occurs.

•When the transmitted addresses match the address set in  $\ensuremath{\textcircled{0}}$  :

ASS of the I<sup>2</sup>Ci status register is set to "1" and an interrupt request signal occurs.

- •In the cases other than the above:
  - AD0 and AAS of the I<sup>2</sup>Ci status register are set to "0" and no interrupt request signal occurs.
- $\ensuremath{\mathbb C}$  Set dummy data in the I²Ci data shift register.
- $\circledast$  When receiving control data of more than 1 byte, repeat step O.
- (9) When a STOP condition is detected, the communication ends.





Fig. 13.14 Address data communication format

# (13) Precautions when using multi-master I<sup>2</sup>C-BUS interface i

### BCLK operation mode

Select the no-division mode.

Used instructions

Specify byte (.B) as data size to access multi-master I<sup>2</sup>C-BUS interface i-related registers.

## Read-modify-write instruction

The precautions when the read-modify-write instruction such as BSET, BCLR etc. is executed for each register of the multi-master  $I^2C$ -BUS interface i are described below.

•I<sup>2</sup>Ci data shift register (IICiS0)

When executing the read-modify-write instruction for this register during transfer, data may become a value not intended.

•I<sup>2</sup>Ci address register (IICiS0D)

When the read-modify-write instruction is executed for this register at detecting the STOP condition, data may become a value not intended. It is because hardware changes the read/write bit (RBW) at the above timing.

•l<sup>2</sup>Ci status register (IICiS1)

Do not execute the read-modify-write instruction for this register because all bits of this register are changed by hardware.

•l<sup>2</sup>Ci control register (IICiS1D)

When the read-modify-write instruction is executed for this register at detecting the START condition or at completing the byte transfer, data may become a value not intended. Because hardware changes the bit counter (BC0–BC2) at the above timing.

•I<sup>2</sup>Ci clock control register (IICiS2)

The read-modify-write instruction can be executed for this register.

•I<sup>2</sup>Ci port selection register (IICiS2D)

Since the read value of high-order 4 bits is indeterminate, the read-modify-write instruction cannot be used.

•I<sup>2</sup>Ci transmit buffer register (IICiS0S)

Since the value of all bits is indeterminate, the read-modify-write instruction cannot be used.

RENESAS

|      |       | :            |                                            |   |
|------|-------|--------------|--------------------------------------------|---|
|      | FCLR  | I            | (Interrupt disabled)                       |   |
|      | BTST  | 5, IICiS1    | (BB flag confirming and branch process)    |   |
|      | JC    | BUSBUSY      |                                            |   |
| BUSF | REE:  |              |                                            |   |
|      | MOV.B | SA, IICiS0   | (Writing of slave address value <sa>)</sa> |   |
|      | NOP   |              |                                            | 0 |
|      | NOP   |              | 0                                          | 2 |
|      | NOP   |              |                                            |   |
|      | NOP   |              |                                            |   |
|      | MOV.B | #F0H, IICiS1 | (Trigger of START condition generating)    |   |
|      | FSET  | I            | (Interrupt enabled)                        |   |
|      |       | :            |                                            |   |
| BUSE | BUSY: |              |                                            |   |
|      | FSET  | I            | (Interrupt enabled)                        |   |
|      |       |              |                                            |   |

## ■ START condition generating procedure using multi-master

① Be sure to add NOP instruction X 4 between writing the slave address value and setting trigger of START condition generating shown the above procedure example.

2 When using multi-master system, disable interrupts during the following three process steps:

- BB flag confirming
- Writing of slave address value
- Trigger of START condition generating

When the condition of the BB flag is bus busy, enable interrupts immediately.

When using single-master system, it is not necessary to disable interrupts above.

### RESTART condition generating procedure

| SA, IICiS0S  | (Writing of slave address value <sa>)</sa> |
|--------------|--------------------------------------------|
|              |                                            |
| #F0H, IICiS1 | (Trigger of RESTART condition generating)  |
|              | - ,                                        |

 Use the I<sup>2</sup>Ci transmit buffer register to write the slave address value to the I<sup>2</sup>Ci data shift register. And also, be sure to add NOP instruction X 4.

### Writing to I<sup>2</sup>Ci status register

Do not execute an instruction to set the PIN bit to "1" from "0" and an instruction to set the MST and TRX bits to "0" from "1" simultaneously. It is because it may enter the state that the SCL pin is released and the SDA pin is released after about one machine cycle. Do not execute an instruction to set the MST and TRX bits to "0" from "1" simultaneously when the PIN bit is "1." It is because it may become the same as above.

### Process of after STOP condition generating

Do not write data in the I<sup>2</sup>Ci data shift register (IICiS0) and the I<sup>2</sup>Ci status register (IICiS1) until the bus busy flag BB becomes "0" after generating the STOP condition in the master mode. It is because the STOP condition waveform might not be normally generated. Reading to the above registers do not have the problem.

# **Data Slicer**

This microcomputer includes the data slicer function for the closed caption decoder (referred to as the CCD) and video ID (referred to as the ID1). This function takes out CC and ID1 (note 1) superimposed in the vertical blanking interval of a composite video signal. A composite video signal which makes the sync. tip's polarity negative is input to the CVIN pin.

When the data slicer function is not used, the data slicer circuit and the timing signal generating circuit can be cut off by setting bit 0 of the data slicer control register 1 (address 026016/030016) to "0." These settings can realize the low-power dissipation.

Notes 1. 525i (480i)/525p (480p):ID1 data slice can be performed. No CC data slice at 525p (480p).

2. When there is no specification, it becomes the publication about 525i (480i) below.



Figure 14.1 Data slicer block diagram



Note 1 : Set up the amplitude inputted from CVIN pin to satisfy the following conditions. (1) Set up as below :

input amplitude + synchronized chip clamp potential < VCCi + 0.3 V.

Vcci shows Vcci power supply pin voltage.

Sink tip clamp pin serves as (43/120) x VCCi .

Example) In the case of VCCi = 3.3V input amplitude = 2.0V

(2) Each signal level to input amplitude of CVIN pin is shown in Figure 14.2.



Figure 14.2 Each signal level to input amplitude of CVIN pin

Note 2 : External each constant shown in Figure 14.1 is an example, and is greatly influenced by video signal output impedance, substrate capacity, etc. on a system. Evaluate input amplitude and external each constant perfectly, and determine it.

# Notes when not Using Data Slicer

When bit 0 of data slicer control register 1 (address 026016/030016) is "0," terminate the pins as shown in Figure 14.3



Figure 14.3 Termination of data slicer input/output pins when data slicer circuit and timing generating circuit is in OFF state



Figures 14.4 and 14.5 the data slicer control registers.





# **Clamping Circuit and Low-pass Filter**

The clamp circuit clamps the sync. tip part of the composite video signal input from the CVIN pin. The lowpass filter attenuates the noise of clamped composite video signal. The CVIN pin to which composite video signal is input requires a capacitor (0.1  $\mu$ F) coupling outside. Pull down the CVIN pin with a resistor of hundreds of kiloohms to 1 M $\Omega$ . In addition, we recommend to install externally a simple low-pass filter using a resistor and a capacitor at the CVIN pin (refer to Figure 14.1 and notes).

# Sync Slice Circuit

This circuit takes out a composite sync signal from the output signal of the low-pass filter.

Set bit 6 and 7 to 11b of ID1 reserved register 0 and 1 (addresses 031C16 and 031D16) show in Fig 14.21.

# **Synchronous Signal Separation Circuit**

This circuit separates a horizontal synchronous signal and a vertical synchronous signal from the composite sync signal taken out in the sync slice circuit.

## (1) Horizontal synchronous signal (Hsep)

A one-shot horizontal synchronizing signal Hsep is generated at the falling edge of the composite sync signal.

## (2) Vertical synchronous signal (Vsep)

As a Vsep signal generating method, it is possible to select one of the following 2 methods by using bit 4 of the data slicer control register 2 (address 026116/030116).

- •Method 1 The "L" level width of the composite sync signal is measured. If this width exceeds a certain time, a V<sub>sep</sub> signal is generated in synchronization with the rising of the timing signal immediately after this "L" level.
- •Method 2 The "L" level width of the composite sync signal is measured. If this width exceeds a certain time, it is detected whether a falling of the composite sync signal exits or not in the "L" level period of the timing signal immediately after this "L" level. If a falling exists, a V<sub>sep</sub> signal is generated in synchronization with the rising of the timing signal (refer to Figure 14.6).

Figure 14.6 shows a V<sub>sep</sub> generating timing. The timing signal shown in the figure is generated from the reference clock which the timing generating circuit outputs.

Reading bit 5 of data slicer control register 2 permits determinating the shape of the V-pulse portion of the composite sync signal. As shown in Figure 14.7, when the A level matches the B level, this bit is "0." In the case of a mismatch, the bit is "1."



RENESAS

# **Timing Signal Generating Circuit**

This circuit generates a reference clock which is 832 times as large as the horizontal synchronous signal frequency. It also generates various timing signals on the basis of the reference clock, horizontal synchronous signal and vertical synchronizing signal. The circuit operates by setting bit 0 of data slicer control register 1 (address 026016/030016) to "1."

The reference clock is the HSYNC signal can be used as a count source instead of the composite sync signal. However, when the HSYNC signal is selected, the data slicer cannot be used. A count source of the reference clock can be selected by bit 2 of data slicer control register 1 (address 026016/030016). For the pins HLF, connect a resistor and a capacitor as shown in Figure 14.1 Make the length of wiring which is connected to these pins as short as possible so that a leakage current may not be generated.

**Note:** It takes a few tens of milliseconds until the reference clock becomes stable after the data slicer and the timing signal generating circuit are started. In this period, various timing signals, H<sub>sep</sub> signals and V<sub>sep</sub> signals become unstable. For this reason, take stabilization time into consideration when programming.



# **Data Slice Line Specification Circuit**

## (1) Specification of data slice line

This circuit decides a line on which caption data is superimposed. The line 21 (fixed), 1 appropriate line for a period of 1 field (total 2 line for a period of 1 field), and both fields (F1 and F2) are sliced their data. The caption position register (address 026616/030616) is used for each setting (refer to Table 14.1).

The counter is reset at the falling edge of  $V_{sep}$  and is incremented by 1 every Hsep pulse. When the counter value matched the value specified by bits 4 to 0 of the caption position register, this  $H_{sep}$  is sliced.

The values of "0016" to "1F16" can be set in the caption position register (at setting only 1 appropriate line, refer to Table 14.1). Figure 14.8 shows the signals in the vertical blanking interval. Figure 14.9 shows the caption position register.

When slice ID1, set bits 0 to 4 of addresses 026616 and 030616 = 10000b.

525p (480p):When ID1 data slice, set up addresses 026616/030616 bit 4-0 = 00001b and the data clock position register (addresses 026A16 and 030A16) bit 6, and 5 = 01b.

### (2) Specification of line to set slice voltage

When slice CC21 and CCX, the reference voltage for slicing (slice voltage) is generated for the clock run-in pulse in the particular line (refer to Table 14.1). The field to generate slice voltage is specified by bit 1 of data slicer control register 1. The line to generate slice voltage 1 field is specified by bits 6, 7 of the caption position register (refer to Table 14.1).

When slice ID1, set bit 6 and 7 of addresses 026616 and 030616 = 00b or 01b.

525p (480p): When ID1 data slice, set up the addresses 026616 and 030616 bit 7 and 6 = 01b.

### (3) Field determination

The field determination flag can be read out by bit 3 of data slicer control register 2. This flag change at the falling edge of V<sub>sep</sub>.

525p (480p): When ID1 data slice, this bit setting is invalid.



Figure 14.8 Signals in vertical blanking interval



| aption position registe |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |          |
|-------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| b7 b6 b5 b4 b3 b2 b1 b0 | Symbol<br>CPS0<br>CPS1                            | Address         When reset           026616         00?000002           030616         00?000002                                                                                                                                                                                                                                                                                                                                                                                                                                             |          |
| Ві                      | it symbol Bit name                                | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | RW       |
|                         | 600/CPS10 Caption position b                      | ts Set caption position (CCX or ID1).<br>For CCX, refer to Table 15.1.<br>For ID1 slice, set bits 4 to 0 = 10000b (line 20 selection)                                                                                                                                                                                                                                                                                                                                                                                                        | RW<br>RW |
| CPS                     | 502/CPS12                                         | When 525p (480p) ID1 data slice,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | RW       |
|                         | 503/CPS13                                         | set up bit 4-0 = 00001b (line 41 selection).<br>(*) addresses 026A16 and 030A16                                                                                                                                                                                                                                                                                                                                                                                                                                                              | RW       |
|                         | 504/CPS14                                         | bit 6 and 5 = 01b need to be set up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | RW       |
| CP5                     | S05/CPS15 Caption data latch<br>completion flag 2 | <ul> <li>When two lines of CC21 and CCX are sliced,</li> <li>0: Incompletion of CCX caption data latch, or no clock run-in.</li> <li>1: Completion of CCX caption data latch, and clock run-in.</li> <li>When two lines of CC21 and ID1 are sliced,</li> <li>0: Incompletion of ID1 caption data latch.</li> <li>1: Completion of ID1 caption data latch.</li> <li>This bit is invalid when slice only any one line of CC21,</li> <li>CCX and ID1.</li> <li>note: A flag is reset by 0 in rising of vertical synchronized signal.</li> </ul> | RO       |
|                         | S06/CPS16 Slice line mode<br>specification bits   | Refer to Table 15.1 at slice CC21 or CCX.<br>Set bits 6 and 7 = 00b or 01b when ID1 slice.<br>When 525p (480p) ID1 data slice, set bit 7 and 6 = 01b.                                                                                                                                                                                                                                                                                                                                                                                        | RW<br>RW |

Figure 14.9 Caption position register

Table 14.1 Specification of data slice line

| CPS0 | /CPS1 | Field and Line to Be Sliced Data                                                                                                                 | Field and Line to Generate Slice Voltage                                                                                                                        |  |  |
|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| b7   | 7 b6  |                                                                                                                                                  |                                                                                                                                                                 |  |  |
| 0    | 0     | <ul> <li>Both fields of F1 and F2</li> <li>Line 21 and a line specified by bits 4 to 0 of CPS0/<br/>CPS1 (total 2 lines) (See note 2)</li> </ul> | Field specified by bit 1 of DSC01/DSC11     Line 21 (total 1 line)                                                                                              |  |  |
| 0    | 1     | <ul> <li>Both fields of F1 and F2</li> <li>A line specified by bits 4 to 0 of CPS0/CPS1<br/>(total 1 line) (See note 3)</li> </ul>               | <ul> <li>Field specified by bit 1 of DSC01/DSC11</li> <li>A line specified by bits 4 to 0 of CPS0/CPS1<br/>(total 1 line) (See note 3)</li> </ul>               |  |  |
| 1    | 0     | <ul><li>Both fields of F1 and F2</li><li>Line 21 (total 1 line)</li></ul>                                                                        | <ul> <li>Field specified by bit 1 of DSC01/DSC11</li> <li>Line 21 (total 1 line)</li> </ul>                                                                     |  |  |
| 1    | 1     | <ul> <li>Both fields of F1 and F2</li> <li>Line 21 and a line specified by bits 4 to 0 of CPS0/<br/>CPS1 (total 2 lines) (See note 2)</li> </ul> | <ul> <li>Field specified by bit 1 of DSC01/DSC11</li> <li>Line 21 and a line specified by bits 4 to 0 of CPS0/<br/>CPS1 (total 2 lines) (See note 2)</li> </ul> |  |  |

Notes 1: DSC01/DSC11 is data slicer control register 1.

CPS0/CPS1 is caption position register.

2: Set the value of "0016" - "1016" to bits 4 to 0 of CPS0/CPS1.

3: Set the value of "0016" – "1F16" to bits 4 to 0 of CPS0/CPS1.



Figure 14.10 Slice standard voltage selection register

# **Reference Voltage Generating Circuit and Comparator**

The composite video signal clamped by the clamping circuit is input to the reference voltage generating circuit and the comparator 1 and 2.

### (1) Reference voltage generating circuit

This circuit generates a reference voltage (slice voltage) by using the amplitude of the clock run-in pulse in line specified by the data slice line specification circuit. Connect a capacitor between the VHOLD pin and the VSS pin, and make the length of wiring as short as possible so that a leakage current may not be generated.

**Note:** It takes a few tens of lines to generate slice voltage until the slice voltage becomes stable after the data slicer is started. In this period, the slice data becomes unstable. For this reason, take stabilization time into consideration when programming.

### (2) Comparator 1

The comparator 1 compares the voltage of the composite video signal with the voltage (reference voltage) generated in the reference voltage generating circuit, and converts the composite video signal into a digital value.

### (3) Comparator 2

The comparator 2 compares the absolute standard voltage generated inside from the voltage and power supply voltage of a composite video signal, and converts the composite video signal into a digital value.

# CC Start Bit • ID1 Reference Bit Detection Circuit

This circuit detects a CC start bit • ID1 reference bit at line decided in the data slice line specification circuit.

In the case of CC start bit

- 1) Detect a clock run impulse at counting the input pulse of a data slice line.
- 2) When a clock run impulse is detected, the sampling clock outputted from a timing generating circuit detects a start bit pattern, and judge CC start bit.

In the case of ID1 reference bit

1) Detect ID1 reference bit all over the window generated after fixed time from Hsep in a timing signal generating circuit.

# **Clock Run-in Determination Circuit • ID1 Reference Bit Detection Circuit**

Clock run in judging

By counting the number of pulses all over the specific window of a data slice line, it judges that it is clock run in. When it judges with having no clock run in, the completion flag of a caption data latch is not set to 1. Moreover, the number of standard clocks counted in clock run impulse 1 cycle is stored in the bits 7-3 of a clock run in detection register (addresses 026916/030916).

### ID1 reference bit judging

The number of standard clocks counted during fixed of ID1 reference bit is stored in the bits 5-0 of a standard clock detection register (addresses 026916/the 030C16). Read these bits after generating of data slicer interruption ("Interrupt Request Generating Circuit").

Clock run-in detection register is shown in Fig. 14.11, standard clock detection register is shown in Fig. 14.12.



Figure 14.11 Clock run-in detection register



Figure 14.12 Standard clock detection register

# **Data Clock Generating Circuit**

## At the time of CC data slice

It synchronizes with CC start bit detected in CC start bit detection circuit, and a data clock is generated after the fixed offset set up by the data clock position register (addresses 026A16/030A16). A data clock is a clock for storing caption data in a caption register. When 16-bit data is stored in a caption register and judged in a clock run in judging circuit that has clock run in, the completion flag of a caption data latch is set.

A data clock position register is shown in Fig. 14.13.

At the time of ID1 data slice

The data clock which synchronized with ID1 reference bit is generated. With this data clock, the 6 bit data of the remaining CRCC is stored in a caption register for 14-bit data among 20-bit data at a CRCC data register (addresses 026D16/030D16). If 20-bit data is stored in each register, the completion flag of a caption data latch will be set.



Figure 14.13 Data clock position register

# Caption Register and CRCC Data Register

The caption data converted into a digital value by the comparator is stored into the caption register and CRCC data register in synchronization with the data clock. The contents of the stored caption data can be obtained by reading out the stored caption register and CRCC data register. These registers are reset to "0" at a falling edge of V<sub>sep</sub>. Read out these registers after the occurrence of a data slicer interrupt.

| b7 b6 b5 b4 b3 b2 b1 b0               | Symbol<br>C1L0<br>C1L1 | Address<br>0262 16<br>0302 16 | When<br>?? 16<br>?? 16 | reset                                                                                                                                                                   |    |
|---------------------------------------|------------------------|-------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                       | Bit symbol             | Bit name                      |                        | Function                                                                                                                                                                | RW |
|                                       | C1L00/C1L10            | Caption data 1L               |                        | The following data is stored in 026616, and the 030616 street of bits 7 and 6.                                                                                          |    |
| ·                                     | C1L01/C1L11            |                               |                        | In the case of CC caption<br>b7, b6                                                                                                                                     |    |
|                                       | C1L02/C1L12            |                               |                        | 0         Data 16-9 of CC21 is stored in bit 7-0.           0         1         Data 16-9 of CCX is stored in bit 7-0.                                                  |    |
|                                       | C1L03/C1L13            |                               |                        | 10Data 16-9 of CC21 is stored in bit 7-0.11Data 16-9 of CC21 is stored in bit 7-0.                                                                                      | RO |
|                                       | C1L04/C1L14            |                               |                        | In the case of ID1 caption<br>b7, b6                                                                                                                                    |    |
|                                       | C1L05/C1L15            |                               |                        | <ul> <li>0 Data 16-9 of CC21 is stored in bit 7-0.</li> <li>0 Data 14-7 of ID1 is stored in bit 7-0(*).</li> <li>0 Data 14-7 of ID1 is stored in bit 7-0(*).</li> </ul> |    |
|                                       | C1L06/C1L16            |                               |                        | 1 0 Data 16-9 of CC21 is stored in bit 7-0.<br>1 1 Do not set.                                                                                                          |    |
| · · · · · · · · · · · · · · · · · · · | C1L07/C1L17            |                               |                        | (*)When 525p (480p) ID1 data slice, set it as b7 and b6 = 01b.<br>The caption data stored also becomes the same.                                                        |    |

Figure 14.14 Caption register 1L





### Figure 14.15 Caption register 1H



### Figure 14.16 Caption register 2L



### Figure 14.17 Caption register 2H





Figure 14.18 CRCC data register

# **Interrupt Request Generating Circuit**

The interrupt requests as shown in Table 14.2 are generated by combination of the following bits; bits 6 and 7 of the caption position register (addresses 026616/030616). Read out the contents of caption data registers 1 and 2, CRCC data register, clock run-in detection register and standard clock detect register after the occurrence of a data slicer interrupt request.

| Table 14.2 | Occurrence | sources of | Interrupt request |
|------------|------------|------------|-------------------|
|------------|------------|------------|-------------------|

| CF | PS | Occurrence Sources of Interrupt Request at End of Data Slice Line |
|----|----|-------------------------------------------------------------------|
| b7 | b6 | Occurrence Sources of Interrupt Request at End of Data Silce Line |
| 0  | 0  | After slicing line 21                                             |
| 0  | 1  | After a line specified by bits 4 to 0 of CPS (Note)               |
| 1  | 0  | After slicing line 21                                             |
| I  | 1  | After slicing line 21                                             |

CPS: Caption position register

**Note:** When 525p (480p), it becomes the one-line back specified caption position register bits 4 to 0 and the data clock position register bits 6 and 5.



Figure 14.19 Data slicer i reserved register 1 (i = 1, 2)

# ID1 data slice

When data slice ID1, ID1 control register of Fig 14.20 needs to be set.



Figure 14.20 ID1 control register







Figure 14.22 ID1 signal in vertial blanking interval

RENESAS

# **HSYNC Counter**

The synchronous signal counter counts HSYNC from HSYNC count input pins (HC0 and HC1) as a count source.

The count value in a certain time (T time; 1024  $\mu$ s, 2048  $\mu$ s, 4096  $\mu$ s and 8192  $\mu$ s) divided system clock is stored into the 8-bit latch. Accordingly, the latch value changes in the cycle of T time. When the count value exceeds "FF16," "FF16" is stored into the latch.

The latch value can be obtained by reading out the HSYNC counter latch (address 027F16). A count source and count update cycle (T time) are selected by bits 0, 3 and 4 of the HSYNC counter register. Figure 15.1 shows the HSYNC counter and Figure 15.2 shows the synchronous signal counter block diagram.

**Note:** HSYNC counter latch is a register only for read-out.



Figure 15.1 HSYNC counter register







# **OSD** Functions

Table 16.1 outlines the OSD functions of this microcomputer. This OSD function can display the following: the block display (32 characters X 16 lines or 42 characters X 16 lines) and the SPRITE display, and can display the both display at the same time. There are 3 display modes and they are selected by a block unit. The display modes are selected by block control register i (i = 1 to 16). The features of each display are described below.

**Note:** When using OSD function, select "No-division mode" as BCLK operating mode and set the main clock frequency to f(XIN) = 16 MHz.

|                                     | and a second a       |                                                                      |                                                                                     | В                             | lock display                      |                                                                                                               |                                                      |
|-------------------------------------|----------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------|-----------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
|                                     | splay style          | CC mode<br>(Closed caption mode)                                     | (On                                                                                 | OSD mode<br>-screen display r | node)                             | CDOSD mode<br>(Color dot on-screen                                                                            | SPRITE display                                       |
| Parameter                           |                      | (******                                                              | OSDS mode                                                                           | OSDP mode                     | OSDL mode                         | display mode)                                                                                                 |                                                      |
| Number of di                        | splay characters     | 32 0                                                                 | haracters X 16 li                                                                   | nes/42 character              | s X 16 lines                      |                                                                                                               | 1 character X 2 lines                                |
| Dot structure                       |                      | 16 X 2                                                               | 0 dots                                                                              | 16 X 20 dots<br>12 X 20 dots  | 24 X 32 dots                      | 16 X 26 dots                                                                                                  | 32 X 20 dots                                         |
|                                     |                      | (Character display area:<br>16 X 26 dots)                            |                                                                                     | 8 X 20 dots<br>4 X 20 dots    |                                   |                                                                                                               |                                                      |
| Kinds of<br>character               | OSDL<br>enable mode  | 254 kinds                                                            |                                                                                     |                               | 254 kinds                         | 126 kinds                                                                                                     | 2 kinds of RAM font                                  |
| ROM                                 | OSDL<br>disable mode | 508 kinds                                                            | 254 kinds                                                                           |                               |                                   |                                                                                                               |                                                      |
| Kinds of cha                        | aracter sizes        | 4 kinds                                                              | 14 kinds                                                                            | 12                            | kinds                             | 14 kinds                                                                                                      | 8 kinds                                              |
| (Cas note 1) Dro divido             |                      | X 1, X 2                                                             | X 1, X 2, X 3                                                                       |                               |                                   |                                                                                                               | X 1, X 2                                             |
|                                     | Dot size             | 1Tc X 1/2H,<br>1Tc X 1H                                              | 1TC X 1/2H,<br>1TC X 1H,<br>1.5TC X 1/2H,<br>1.5TC X 1/2H,<br>2TC X 2H,<br>3TC X 3H | 1TC                           | x 1/2H,<br>x 1H,<br>x 2H,<br>x 3H | 1TC X 1/2H,<br>1TC X 1H,<br>1.5TC X 1/2H,<br>1.5TC X 1/2H,<br>2TC X 2H,<br>3TC X 3H                           | 1TC X 1/2H,<br>1TC X 1H,<br>2TC X 1H,<br>2TC X 2H    |
| Attribute                           |                      | Smooth italic,<br>under line,<br>flash                               | Border                                                                              |                               |                                   |                                                                                                               |                                                      |
| Character fo<br>coloring            | ont                  | 1 screen: 8 kinds<br>(a character unit)<br>Max. 512 kinds            | 1 screen: 16 kin<br>(a character unit<br>Max. 512 kinds                             |                               |                                   | 1 screen: 16 kinds (a dot unit)<br>(only specified dots are colored<br>by a character unit)<br>Max. 512 kinds | 1 screen: 16 kinds<br>(a dot unit)<br>Max. 512 kinds |
| Character<br>background<br>coloring | 1                    | Possible<br>(a character unit, 1 screen: 4<br>kinds, Max. 512 kinds) | Possible<br>(a character uni<br>Max. 512 kinds)                                     | it,1 screen: 16 kii<br>)      |                                   |                                                                                                               |                                                      |
| Display laye                        | ər                   | Layer 1                                                              | Layers 1, 2                                                                         | Layer 1                       |                                   | Layers 1, 2                                                                                                   | Layer 3 (with highest priority)                      |
| OSD output                          | t (See note 2)       | Analog R,                                                            | G, B output (each                                                                   | n 8 adjustment le             | vels: 512 colors),                | Digital OUT1, OUT2 output                                                                                     |                                                      |
| Raster colo                         | ring                 |                                                                      | Po                                                                                  | ssible (a screen              | unit, max 512 kind                | ds)                                                                                                           |                                                      |
| Other functi<br>(See note 3         |                      | Auto solid space function                                            | Triple layer                                                                        | OSD function, W               | indow function, Bl                | ank function                                                                                                  |                                                      |
| Display exp<br>(multiline di        |                      |                                                                      |                                                                                     | Pos                           | sible                             |                                                                                                               |                                                      |

#### Table 16.1 Features of each display style

Notes 1: The character size is specified with dot size and pre-divide ratio (refer to "Dot Size").

2: As for SPRITE display, OUT2 is not output.

3: As for SPRITE display, the window function does not operate.



The OSD circuit has an extended display mode. This mode allows multiple lines (16 lines or more) to be displayed on the screen by interrupting the display each time one line is displayed and rewriting data in the block for which display is terminated by software.

Figure 16.1 shows the display-enable fonts for each display style. Figure 16.2 shows the block diagram of the OSD circuit. Figure 16.3 shows the OSD control register 1. Figure 16.4 shows the block control register i.





Figure 16.1 Display-enable fonts for each display style

RENESAS



Rev.1.31 Apr 18, 2005 page 207 of 363 REJ03B0082-0131

RENESAS

|                                       | Symbol<br>OC1            | Address<br>020216                            | When reset<br>0016                                                                                                                                   |    |
|---------------------------------------|--------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                       | OC16 .                   | Bit name                                     | Function                                                                                                                                             | RW |
|                                       | OC10                     | OSD control bit<br>(See note 1)              | 0 : All-blocks and SPRITE display OFF<br>1 : All-blocks and SPRITE display ON                                                                        | RW |
|                                       | OC11                     | Scan mode selection bit                      | 0 : Normal scan mode<br>1 : Bi-scan mode                                                                                                             | RW |
|                                       | OC12                     | Border type selection bit                    | 0 : All bordered<br>1 : Shadow bordered (See note 2)                                                                                                 | RW |
| · · · · · · · · · · · · · · · · · · · | OC13                     | Flash mode<br>selection bit                  | <ul><li>0 : Color signal of character background<br/>part does not flash</li><li>1 : Color signal of character background<br/>part flashes</li></ul> | RW |
|                                       | OC14                     | Automatic solid<br>space control bit         | 0 : OFF<br>1 : ON                                                                                                                                    | RW |
|                                       | OC15                     | Vertical window/blank control bit            | 0 : OFF<br>1 : ON                                                                                                                                    | RW |
| L                                     | OC16                     | Layer mixing<br>control bits<br>(See note 3) | b7 b6<br>0 0: Logic sum (OR) of layer 1's<br>color and layer 2's color<br>0 1: Layer 1's color has priority                                          | RW |
| L                                     | OC17                     |                                              | 1 0: Layer 2's color has priority<br>1 1: Do not set.                                                                                                | RW |
|                                       | uncha<br><b>2 :</b> Shad | anged until a rising (falling)               | and bottom side of the font.                                                                                                                         | 1  |

Figure 16.3 OSD control register 1





Figure 16.4 Block control register i (i = 1 to 16)

# **Triple Layer OSD**

Three built-in layers of display screens accommodate triple display of channels, volume, etc., closed caption, and sprite displays within layers 1 to 3.

The layer to be displayed in each block is selected by bit 0 or 1 of the OSD control register 2 for each display mode (refer to Figure 16.7). Layer 3 always displays the sprite display.

When the layer 1 block and the layer 2 block overlay, the screen is composed with layer mixing by bit 6 or 7 of the OSD control register 1, as shown in Figure 16.5. Layer 3 always takes display priority of layers 1 and 2.

Notes 1: When mixing layer 1 and layer 2, note Table 16.2.

- **2:** OSDP mode is always displayed on layer 1. And also, it cannot be overlapped with layer 2's block.
- 3: OUT2 is always ORed, regardless of values of bits 6, 7 of the OSD control register 1. And besides, even when OUT2 (layer 1 and layer 2) overlaps with SPRITE display (layer 3), OUT2 is output without masking.

| Block Parameter                   | Block in Layer 1                                                                                                                                           | Block in Layer 2                                                                                                                                                       |                           |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| Display mode                      | CC, OSDS/L, CDOSD mode                                                                                                                                     | OSDS/L, CDOSD mode                                                                                                                                                     |                           |
| Pre-divide ratio                  | X 1, X 2 (CC mode)                                                                                                                                         | Same as layer 1 (See note)                                                                                                                                             |                           |
|                                   | X 1 to X 3 (OSD, CDOSD mode)                                                                                                                               |                                                                                                                                                                        |                           |
| Dot size                          | 1Tc X 1/2H, 1Tc X 1H                                                                                                                                       | Pre-divide ratio = X 1                                                                                                                                                 | Pre-divide ratio = X 2    |
|                                   | (CC mode)                                                                                                                                                  | 1Tc × 1/2H                                                                                                                                                             | 1Tc×1/2H,1.5Tc×1/2H       |
|                                   |                                                                                                                                                            | 1Tc X 1H                                                                                                                                                               | 1Tc×1H, 1.5Tc×1H(Seenote) |
|                                   | 1Tc X 1H, 1Tc X 1/2H, 2Tc X 2H,                                                                                                                            | Same size as layer 1                                                                                                                                                   |                           |
|                                   | 3Tc 🗙 3H                                                                                                                                                   | •1.5Tc can be selected only when: layer 1's pre-divide ratio = X 2 AND layer 1's horizontal dot size = 1Tc.<br>As this time, vertical dot size is the same as layer 1. |                           |
|                                   | (OSDS/L, CDOSD mode)                                                                                                                                       |                                                                                                                                                                        |                           |
| Horizontal display start position | Arbitrary                                                                                                                                                  | Same position as layer 1                                                                                                                                               |                           |
| Vertical display start position   | Arbitrary                                                                                                                                                  |                                                                                                                                                                        |                           |
|                                   | However, when dot size is $2Tc \times 2H$ or $3Tc \times 3H$ , set difference between vertical display position of layer 1 and that of layer 2 as follows. |                                                                                                                                                                        |                           |
|                                   | •2Tc X 2H: 2H units                                                                                                                                        |                                                                                                                                                                        |                           |
|                                   | •3Tc X 3H: 3H units                                                                                                                                        |                                                                                                                                                                        |                           |

### Table 16.2 Mixing layer 1 and layer 2

Note: In the OSDL mode, 1.5TC size cannot be used.



Figure 16.5 Triple layer OSD





Figure 16.6 Display example of layer mixing OSD



Figure 16.7 OSD control register 2

RENESAS

# **Display Position**

The display positions of characters are specified by a block. There are 16 blocks, blocks 1 to 16. Up to 32 characters (32-character mode)/42 characters (42-character mode)/ can be displayed in each block (refer to Memory for OSD).

The display position of each block can be set in both horizontal and vertical directions by software.

The display position in the horizontal direction can be selected for all blocks in common from 256-step display positions in units of 4 Tosc (Tosc = OSD oscillation cycle).

The display position in the vertical direction for each block can be selected from 1024-step display positions in units of 1 TH (TH = HSYNC cycle).

Blocks are displayed in conformance with the following rules:

- When the display position is overlapped with another block in the same layer (Figure 16.8 (b)), a low block number (1 to 16) is displayed on the front.
- When another block display position appears while one block is displayed in the same layer (Figure 16.8 (c)), the block with a larger set value as the vertical display start position is displayed. However, do not display block with the dot size of 2Tc X 2H or 3Tc X 3H during display period (\*) of another block.
  - \* In the case of OSDS/P mode block: 20 dots in vertical from the vertical display start position.

\* In the case of OSDL mode block: 32 dots in vertical from the vertical display start position.

\* In the case of CC or CDOSD mode block: 26 dots in vertical from the vertical display start position.



Figure 16.8 Display position



The display position in the vertical direction is determined by counting the horizontal sync signal (HSYNC). At this time, when VSYNC and HSYNC are positive polarity (negative polarity), it starts to count the rising edge (falling edge) of HSYNC signal from after fixed cycle of rising edge (falling edge) of VSYNC signal. So interval from rising edge (falling edge) of VSYNC signal to rising edge (falling edge) of HSYNC signal needs enough time (2 × BCLK cycles or more) for avoiding jitter. The polarity of HSYNC and VSYNC signals can select with the I/O polarity control register (address 020616).



Figure 16.9 Supplement explanation for display position



The vertical position for each block can be set in 1024 steps (where each step is 1TH (TH: HSYNC cycle)) as values "00216" to "3FF16" in vertical position register i (i = 1 to 16) (addresses 022016 to 023F16). The vertical position register i is shown in Figure 16.10.



Figure 16.10 Vertical position register i (i = 1 to 16)

The horizontal position is common to all blocks, and can be set in 256 steps (where 1 step is 4Tosc, Tosc being OSD oscillation cycle) as values "0016" to "FF16" in bits 0 to 7 of the horizontal position register (address 020416). The horizontal position register is shown in Figure 16.11.



Figure 16.11 Horizontal position register



**Note :** 1Tc (Tc : OSD clock cycle divided in pre-divide circuit) gap occurs between the horizontal display start position set by the horizontal position register and the most left dot of the 1st block. Accordingly, when 2 blocks have different pre-divide ratios, their horizontal display start position will not match.

Ordinary, this gap is 1Tc regardless of character sizes, however, the gap is 1.5Tc only when the character size is 1.5Tc.



Figure 16.12 Notes on horizontal display start position



### **Dot Size**

The dot size can be selected by a block unit. The dot size in vertical direction is determined by dividing HSYNC in the vertical dot size control circuit. The dot size in horizontal is determined by dividing the following clock in the horizontal dot size control circuit : the clock gained by dividing the OSD clock source (internally generated clock, OSC1, main clock) in the pre-divide circuit. The clock cycle divided in the pre-divide circuit is defined as 1Tc.

The dot size is specified by bits 3 to 6 of the block control register.

Refer to Figure 16.4 (the block control register i), refer to Figure 16.15 (the clock control register). The block diagram of dot size control circuit is shown in Figure 16.13.

Notes 1 : The pre-divide ratio = 3 cannot be used in the CC mode.

- **2** : The pre-divide ratio of the layer 2 must be same as that of the layer 1 by the block control register i.
- **3**: In the bi-scan mode, the dot size in the vertical direction is 2 times as compared with the normal mode. Refer to "Scan Mode" about the scan mode.











### **Clock for OSD**

As a clock for display to be used for OSD, it is possible to select one of the following 3 types.

- Internally generated clock output by the internal oscillator
- Clock from the LC oscillator supplied from the pin OSC1
- Clock from the ceramic resonator (or the quartz-crystal oscillator) from the pin OSC1

When the clock control register i (i=1-2) is set to choose an internally generated clock for the OSD clock, use the internal oscillation control register i (i=1-3) to select the oscillation frequency.



Figure 16.15 Clock control register 1



Figure 16.16 Clock control register 2





Figure 16.17 Block Diagram of OSD selection circuit







# 2.16.5 Field Determination Display

To display the block with vertical dot size of 1/2H, whether an even field or an odd field is determined through differences in a synchronizing signal waveform of interlacing system. The dot line 0 or 1 (refer to Figure 16.20) corresponding to the field is displayed alternately.

In the following, the field determination standard for the case where both the horizontal sync signal and the vertical sync signal are negative-polarity inputs will be explained. A field determination is determined by detecting the time from a falling edge of the horizontal sync signal until a falling edge of the VSYNC control signal (refer to Figure 16.9) in the microcomputer and then comparing this time with the time of the previous field. When the time is longer than the comparing time, it is regarded as even field. When the time is shorter, it is regarded as odd field.

The field determination flag changes at a rising edge of VSYNC control signal in the microcomputer .

The contents of this field can be read out by the field determination flag (bit 7 of the I/O polarity control register at address 020616). A dot line is specified by bit 6 of the I/O polarity control register (refer to Figure 16.19).

However, the field determination flag read out from the CPU is fixed to "0" at even field or "1" at odd field, regardless of bit 6.



Figure 16.19 I/O polarity control register



Note : The field determination flag changes at a rising edge of the VSYNC control signal (negative-polarity input) in the microcomputer.

Figure 16.20 Relation between field determination flag and display font

### Memory for OSD

There are 2 types of memory for OSD : OSD ROM (addresses 3000016 to 4FFFF16) used to store character dot data and OSD RAM (addresses 800016 to 8FFF16) used to specify the kinds of display characters, display colors, and SPRITE display. The following describes each type of memory.

#### (1) ROM for OSD (addresses 3000016 to 4FFFF16)

The dot pattern data for OSD characters is stored in the character font area in the OSD ROM and the CD font data for OSD characters is stored in the color dot font area in the OSD ROM. To specify the kinds of the character font and the CD font, it is necessary to write the character code into the OSD RAM.

For character font, there are the following 2 mode.

- OSDL enable mode
  - 16  $\times$  20-dot font and 24  $\times$  32-dot font
- OSDL disable mode
- 16 X 20-dot font

The modes are selected by bit 0 of the OSD control register 4 for each screen.

The conditions for each OSDL enable/disable mode are shown in Figure 16.22.

During OSDL enable mode, character codes 00016 through 1FF16 can be used. In this case, the character codes 00016 through 0FF16 are turned to 16  $\times$  20-dot fonts, whereas the character codes 10016 through 1FF16 are turned to 24  $\times$  32- dot fonts. Of these, however, character codes 0FE16, 0FF16, 10016, and 18016 cannot be used.

During OSDL disable mode, character codes 00016 through 2FF16 can be used. In this case, all characters are turned to 16 X 20-dots. Of these, however, character codes 0FE16, 0FF16, 10016, 18016, 20016, and 28016 cannot be used.

CD codes 0016 through 7F16 can be used. In this case, all characters are turned to  $16 \times 26$ -dot fonts. Of these, however, CD codes 3F16 and 4016 cannot be used.



Figure 16.21 OSD control register 4



Figure 16.22 Conditions for each OSDL enable/disable mode

#### (2) OSD RAM (OSD RAM for character, addresses 840016 to 8EFF16)

The OSD RAM for character is allocated at addresses 840016 to 8EFF16, and is divided into a display character code specification part, color code 1 specification part, and color code 2 specification part for each block. The number of characters for 1 block (32- or 42-character mode) is selected by bit 1 of the OSD control register 4. Tables 16.3 to 16.7 show the address map.

For example, to display 1 character position (the left edge) in block 1, write the character code in address 840016, write color code 1 at 840116, and write color code 2 at 848016. The structure of the OSD RAM is shown in Figure 16.23.

**Note :** For blocks of the following dot sizes, the 3nth (n = 1 to 14) character is skipped as compared with ordinary block.

In OSDL mode: all dot size.

■In OSDS and CDOSD modes of layer 2: 1.5Tc × 1/2H or 1.5Tc × 1H

Accordingly, maximum 22 characters (32-character mode)/28 characters (42-character mode) are only displayed in 1 block (refer to Fig 16.22). The RAM data for the 3nth character does not effect the display. Any character data can be stored here. And also, note the following only in 32-character mode. As the character is displayed in the 28th's character area in 42-character mode, set ordinarily.

• In OSDS mode

The character is not displayed, and only the left 1/3 part of the 22nd character back ground is displayed in the 22nd's character area. When not displaying this back-ground, set transparent for character background color.

• In OSDL mode

Set a blank character or a character of transparent color to the 22nd character.

• In CDOSD mode

The character is not displayed, and color palette color specified by bits 3 to 6 of color code 1 can be output in the 22nd's character area (left 1/3 part).





| Block     | Display Position (from left) | Character Code Specification | Color Code 1 Specification | Color Code 2 Specification |
|-----------|------------------------------|------------------------------|----------------------------|----------------------------|
|           | 1st character                | 840016                       | 840116                     | 848016                     |
| Block 1   | 2nd character                | 840216                       | 840316                     | 848216                     |
|           | 31st character               | 843C16                       | 843D16                     | 84BC16                     |
|           | 32nd character               | 843E16                       | 843F16                     | 84BE16                     |
|           | 1st character                | 844016                       | 844116                     | 84C016                     |
|           | 2nd character                | 844216                       | 844316                     | 84C216                     |
| Block 2   | :                            | :                            | :                          | :                          |
|           | 31st character               | 847C16                       | 847D16                     | 84FC16                     |
|           | 32nd character               | 847E16                       | 847F16                     | 84FE16                     |
|           | 1st character                | 850016                       | 850116                     | 858016                     |
| Dissis    | 2nd character                | 850216<br>:                  | 850316<br>:                | 858216                     |
| Block 3   | 31st character               | 853C16                       | 853D16                     | 85BC16                     |
|           | 32nd character               | 853E16                       | 853F16                     | 85BE16                     |
|           | 1st character                | 854016                       | 854116                     | 85C016                     |
|           | 2nd character                | 854216                       | 854316                     | 85C216                     |
| Block 4   | :<br>31st character          | :                            | :                          | :                          |
|           | 32nd character               | 857C16                       | 857D16                     | 85FC16                     |
|           |                              | 857E16                       | 857F16                     | 85FE16                     |
|           | 1st character                | 860016                       | 860116                     | 868016                     |
| Dia als C | 2nd character                | 860216                       | 860316                     | 868216                     |
| Block 5   | 31st character               | 863C16                       | 863D16                     | 86BC16                     |
|           | 32nd character               | 863E16                       | 863F16                     | 86BE16                     |
|           | 1st character                | 864016                       | 864116                     | 86C016                     |
|           | 2nd character                | 864216                       | 864316                     | 86C216                     |
| Block 6   | :                            | :                            | :                          | :                          |
|           | 31st character               | 867C16                       | 867D16                     | 86FC16                     |
|           | 32nd character               | 867E16                       | 867F16                     | 86FE16                     |
|           | 1st character                | 870016                       | 870116                     | 878016                     |
| Block 7   | 2nd character                | 870216                       | 870316                     | 878216                     |
|           | :                            | :                            | :                          | :                          |
|           | 31st character               | 873C16                       | 873D16                     | 87BC16                     |
|           | 32nd character               | 873E16                       | 873F16                     | 87BE16                     |
|           | 1st character                | 874016                       | 874116                     | 87C016                     |
| Block 8   | 2nd character                | 874216                       | 874316                     | 87C216                     |
| DIOORO    | 31st character               | 877C16                       | 877D16                     | 87FC16                     |
|           | 32nd character               | 877E16                       | 877F16                     | 87FE16                     |
|           | 1st character                | 880016                       | 880116                     | 888016                     |
|           | 2nd character                | 880216                       | 880316                     | 888216                     |
| Block 9   | :<br>21st shorester          | :                            | :                          | :                          |
|           | 31st character               | 883C16                       | 883D16                     | 88BC16                     |
|           | 32nd character               | 883E16                       | 883F16                     | 88BE16                     |
|           | 1st character                | 884016                       | 884116                     | 88C016                     |
| Block 10  | 2nd character<br>:           | 884216                       | 884316<br>:                | 88C216                     |
|           | 31st character               | 887C16                       | 887D16                     | 88FC16                     |
|           | 32nd character               | 887E16                       | 887F16                     | 88FE16                     |

# Table 16.3 Contents of OSD RAM (1st to 32nd character)

| Block    | Display Position (from left) | Character Code Specification | Color Code 1 Specification | Color Code 2 Specification |
|----------|------------------------------|------------------------------|----------------------------|----------------------------|
|          | 1st character                | 890016                       | 890116                     | 898016                     |
| Block 11 | 2nd character                | 890216                       | 890316                     | 898216                     |
| DIOCK II | :<br>31st character          | :<br>893C16                  | :<br>893D16                | :<br>89BC16                |
|          | 32nd character               | 893E16                       | 893F16                     | 89BE16                     |
|          | 1st character                | 894016                       | 894116                     | 89C016                     |
| Block 12 | 2nd character                | 894216                       | 894316                     | 89C216                     |
| 2.000.12 | 31st character               | 897C16                       | 897D16                     | 89FC16                     |
|          | 32nd character               | 897E16                       | 897F16                     | 89FE16                     |
|          | 1st character                | 8A0016                       | 8A0116                     | 8A8016                     |
|          | 2nd character                | 8A0216                       | 8A0316                     | 8A8216                     |
| Block 13 | :                            | :                            | :                          | :                          |
|          | 31st character               | 8A3C16                       | 8A3D16                     | 8ABC16                     |
|          | 32nd character               | 8A3E16                       | 8A3F16                     | 8ABE16                     |
|          | 1st character                | 8A4016                       | 8A4116                     | 8AC016                     |
| Block 14 | 2nd character                | 8A4216                       | 8A4316                     | 8AC216                     |
| BIOCK 14 | :<br>31st character          | :<br>8A7C16                  | :<br>8A7D16                | :<br>8AFC16                |
|          | 32nd character               | 8A7E16                       | 8A7F16                     | 8AFE16                     |
|          | 1st character                | 8B0016                       | 8B0116                     | 8B8016                     |
|          | 2nd character                | 8B0216                       | 8B0316                     | 8B8216                     |
| Block 15 | :                            | :                            | :                          | :                          |
|          | 31st character               | 8B3C16                       | 8B3D16                     | 8BBC16                     |
|          | 32nd character               | 8B3E16                       | 8B3F16                     | 8BBE16                     |
|          | 1st character                | 8B4016                       | 8B4116                     | 8BC016                     |
|          | 2nd character                | 8B4216                       | 8B4316                     | 8BC216                     |
| Block 16 | :                            | :                            | :                          | :                          |
|          | 31st character               | 8B7C16                       | 8B7D16                     | 8BF016                     |
|          | 32nd character               | 8B7E16                       | 8B7F16                     | 8BFE16                     |

# Table 16.4 Contents of OSD RAM (1st to 32nd character) (continued)

| Block    | Display Position (from left)     | Character Code Specification | Color Code 1 Specification | Color Code 2 Specification |
|----------|----------------------------------|------------------------------|----------------------------|----------------------------|
|          | 33rd character                   | 8C0016                       | 8C0116                     | 8C8016                     |
|          | 34th character                   | 8C0216                       | 8C0316                     | 8C8216<br>:                |
|          | 39th character                   | 8C0C16                       | 8C0D16                     | 8C8C16                     |
| Block 1  | 40th character                   | 8C0E16                       | 8C0F16                     | 8C8E16                     |
|          | 41st character                   | 8E0016                       | 8E0116                     | 8E8016                     |
|          | 42nd character                   | 8E0216                       | 8E0316                     | 8E8216                     |
|          | 33rd character                   | 8C1016                       | 8C1116                     | 8C9016                     |
|          | 34th character                   |                              | 8C1316                     | 8C9216 -                   |
| Block 2  | 39th character                   | 8C1C16                       | 8C1D16                     | 8C9C16                     |
| DIUCK Z  | 40th character                   | 8C1E16                       | 8C1F16                     | 8C9E16                     |
|          | 41st character                   | 8E0816                       | 8E0916                     | 8E8816                     |
|          | 42nd character                   | 8E0A16                       | 8E0B16                     | 8E8A16                     |
|          | 33rd character                   | 8C2016                       | 8C2116                     | 8CA016                     |
|          | 34th character                   | 8C2216                       | 8C2316                     | 8CA216                     |
|          | ·                                | :                            | :                          | :                          |
| Block 3  | 39th character                   | 8C2C16                       | 8C2D16                     | 8CAC16                     |
| DIOORO   | 40th character                   | $\frac{862616}{8C2E16}$      | 8C2F16                     | 8CAE16                     |
|          | 40th character                   | 8E1016                       | 8E1116                     | 8E9016                     |
|          | 41st character<br>42nd character | 8E1216                       | 8E1316                     | 8E9216                     |
|          | 33rd character                   | 8C3016                       | 8C3116                     | 8CB016                     |
|          | 34th character                   | $\frac{800018}{8C3216}$      | 8C3316                     | 8CB216                     |
| Block 4  | :<br>39th character              | :<br>8C3C16                  | :<br>8C3D16                | :<br>8CBC16                |
| DIOCK 4  | 40th character                   | 8C3E16                       | 8C3F16                     | 8CBE16                     |
|          | 41st character                   | 8E1816                       | 8E1916                     | 8E9816                     |
|          | 42nd character                   | 8E1A16                       | 8E1B16                     | 8E9A16                     |
|          | 33rd character                   | 8C4016                       | 8C4116                     | 8CC016                     |
|          | 34th character                   |                              | 8C4316                     | 8CC216                     |
| Block 5  | 39th character                   | 8C4C16                       | 8C4D16                     | 8CCC16                     |
| DIOORO   | 40th character                   | 8C4E16                       | 8C4F16                     | 8CCE16                     |
|          | 41st character                   | 8E2016                       | 8E2116                     | 8EA016                     |
|          | 42nd character                   | 8E2216                       | 8E2316                     | 8EA216                     |
|          | 33rd character                   | 8C5016                       | 8C5116                     | 8CD016                     |
|          | 34th character                   | 8C5216                       | 8C5316                     | 8CD216<br>:                |
| Block 6  | 39th character                   | 8C5C16                       | 8C5D16                     | 8CDC16                     |
| DIOOR U  | 40th character                   | 8C5E16                       | 8C5F16                     | 8CDE16                     |
|          | 41st character                   | 8E2816                       | 8E2916                     | 8EA816                     |
|          | 42nd character                   | 8E2A16                       | 8E2B16                     | 8EAA16                     |
|          | 33rd character                   | 8C6016                       | 8C6116                     | 8CE016                     |
|          | 34th character                   |                              | 8C6316                     | 8CE216                     |
| Dia da Z | :                                | :                            | :                          | :                          |
| Block 7  | <u>39th</u> character            | 8C6C16                       | <u>8C6D16</u>              | <u>8CEC16</u>              |
|          | 40th character                   | 8C6E16                       | 8C6F16                     | 8CEE16                     |
|          | 41st character                   | 8E3016                       | 8E3116                     | 8EB016                     |
|          | 42nd character                   | 8E3216                       | 8E3316                     | 8EB216                     |

# Table 16.5 Contents of OSD RAM (33rd to 42nd character)

| Block    | Display Position (from left) | Character Code Specification | Color Code 1 Specification | Color Code 2 Specification |
|----------|------------------------------|------------------------------|----------------------------|----------------------------|
|          | 33rd character               | 8C7016                       | <u> </u>                   | 8CF016                     |
|          | 34th character               | 8C7216                       | 8C7316                     | 8CF216                     |
|          | 39th character               | :<br><u>8C7C16</u>           | :<br><u>8C7D16</u>         | :<br><u>8CFC16</u>         |
| Block 8  | 40th character               | 8C7E16                       | 8C7F16                     | 8CFE16                     |
|          | 41st character               | 8E3816                       | 8E3916                     | 8EB816                     |
|          | 42nd character               | 8E3A16                       | 8E3B16                     | 8EBA16                     |
|          | 33rd character               | 8D0016                       | 8D0116                     | 8D8016                     |
|          |                              |                              | 8D0316                     | 8D8216                     |
|          | 34th character               | :                            | :                          |                            |
| Block 9  | 39th character               | 8D0C16                       | 8D0D16                     | 8D8C16                     |
| DIOCK 9  | 40th character               | 8D0E16                       | 8D0F16                     | 8D8E16                     |
|          | 41st character               | 8E4016                       | 8E4116                     | 8EC016                     |
|          | 42nd character               | 8E4216                       | 8E4316                     | 8EC216                     |
|          | 33rd character               | 8D1016                       | 8D1116                     | 8D9016                     |
|          | 34th character               | <u>8D1216</u>                | 8D1316                     | 8D9216                     |
|          |                              |                              |                            |                            |
| Block 10 | 39th character               | 8D1C16                       | 8D1D16                     | 8D9C16                     |
| Block 10 | 40th character               | <u>8D1E16</u>                | 8D1F16                     | 8D9E16                     |
|          |                              | 8E4816                       | 8E4916                     | 8EC816                     |
|          | 41st character               | 8E4A16                       | 8E4B16                     | 8ECA16                     |
|          | 42nd character               |                              | 8D2116                     | 8DA016                     |
|          | <u>33rd character</u>        | <u>8D2016</u>                |                            | 8DA016                     |
|          | 34th character               | 8D2216                       | 8D2316                     | 6DA216                     |
|          | 39th character               | :<br>8D2C16                  | 8D2D16                     | 8DAC16                     |
| Block 11 | 40th character               | <u>8D2E16</u>                | 8D2F16                     | 8DAC16                     |
|          | 41st character               | 8E5016                       | 8E5116                     | 8ED016                     |
|          | 42nd character               | 8E5216                       | 8E5316                     | 8ED216                     |
|          | 33rd character               | 8D3016                       | 8D3116                     | 8DB016                     |
|          | 34th character               | <u> </u>                     | 8D3316                     | 8DB216                     |
|          | 34th character               |                              |                            |                            |
| Block 12 | 39th character               | 8D3C16                       | 8D3D16                     | 8DBC16                     |
|          | 40th character               | 8D3E16                       | 8D3F16                     | 8DBE16                     |
|          | 41st character               | 8E5816                       | 8E5916                     | 8ED816                     |
|          | 42nd character               | 8E5A16                       | 8E5B16                     | 8EDA16                     |
|          | 33rd character               | 8D4016                       | 8D4116                     | 8DC016                     |
|          | 34th character               |                              | 8D4316                     | 8DC216                     |
|          | :                            | :                            | :                          | :                          |
| Block 13 | <u>39th character</u>        | <u>8D4C16</u>                | <u> </u>                   | <u>8DCC16</u>              |
|          | 40th character               | 8D4E16                       | 8D4F16                     | 8DCE16                     |
|          | 41st character               | 8E6016                       | 8E6116                     | 8EE016                     |
|          | 42nd character               | 8E6216                       | 8E6316                     | 8EE216                     |
|          | 33rd character               | 8D5016                       | <u>8D5116</u>              | 8DD016                     |
|          | 34th character               | 8D5216                       | 8D5316                     | 8DD216                     |
| Block 14 |                              | :                            | :                          | :                          |
|          | 39th character               | <u>8D5C16</u>                | <u>8D5D16</u>              | 8DDC16                     |
|          | 40th character               | 8D5E16                       | 8D5F16                     | 8DDE16                     |
|          | 41st character               | 8E6816                       | 8E6916                     | 8EE816                     |
|          | 42nd character               | 8E6A16                       | 8E6B16                     | 8EEA16                     |

# Table 16.6 Contents of OSD RAM (33rd to 42nd character) (continued)

| Block     | Display Position (from left) | Character Code Specification | Color Code 1 Specification | Color Code 2 Specification |
|-----------|------------------------------|------------------------------|----------------------------|----------------------------|
|           | 33rd character               | 8D6016                       | 8D6116                     | 8DE016                     |
|           | 34th character               | 8D6216                       | 8D6316                     | 8DE216                     |
|           | :                            | :                            | :                          | :                          |
| Dis de 45 | 39th character               | <u>8D6C16</u>                | <u>8D6D16</u>              | <u>8DEC16</u>              |
| Block 15  | 40th character               | 8D6E16                       | 8D6F16                     | 8DEE16                     |
|           | 41st character               | 8E7016                       | 8E7116                     | 8EF016                     |
|           | 42nd character               | 8E7216                       | 8E7316                     | 8EF216                     |
|           | 33rd character               | 8D7016                       | 8D7116                     | 8DF016                     |
|           | 34th character               | 8D7216                       | 8D7316                     | 8DF216                     |
|           | :                            | :                            | :                          | :                          |
| Block 16  | 39th character               | <u>8D7C16</u>                | <u>8D7D16</u>              | <u>8DFC16</u>              |
|           | 40th character               | 8D7E16                       | 8D7F16                     | 8DFE16                     |
|           | 41st character               | 8E7816                       | 8E7916                     | 8EF816                     |
|           | 42nd character               | 8E7A16                       | 8E7B16                     | 8EFA16                     |

# Table 16.7 Contents of OSD RAM (33rd to 42nd character) (continued)



| b2                                     | b                    |                | b0                  |               | b7                                 | <b>DO</b> 4      |        | 45 00                           |              |                      |         |                                        |                |                | b0                                                                           | b                       |       |              |           | _  | ~                 | 0.0                | 0.0           | 0.1                                       |           | 00 |
|----------------------------------------|----------------------|----------------|---------------------|---------------|------------------------------------|------------------|--------|---------------------------------|--------------|----------------------|---------|----------------------------------------|----------------|----------------|------------------------------------------------------------------------------|-------------------------|-------|--------------|-----------|----|-------------------|--------------------|---------------|-------------------------------------------|-----------|----|
| C9                                     | RC                   | 21             | ₹C2                 | 20            | RC17                               | RC1              | 6 RC   | 15 RC                           | 4 R          | C1                   | 3 6     | C12                                    |                | 511            | C8                                                                           | C                       | ;7    | C6           | C         | 5  | C4                | C3                 | C2            | C1                                        | (         | C0 |
|                                        |                      |                |                     |               |                                    |                  |        |                                 |              |                      |         |                                        |                |                |                                                                              |                         |       |              |           |    |                   |                    |               |                                           |           |    |
| Co                                     | olor                 | code           | ə 2                 |               |                                    |                  |        | Co                              | lor c        | cod                  | e 1     |                                        |                |                |                                                                              |                         |       |              |           | Ch | aracte            | er code            |               |                                           |           |    |
| Dit                                    |                      |                |                     |               | CC r                               | node             |        |                                 | T            |                      |         | (                                      | OSE            | DS/L/          | /P mode                                                                      |                         |       |              |           |    |                   | CDOS               | D mod         | е                                         |           |    |
| Bit                                    |                      | Bi             | it na               | ame           | ;                                  |                  | Fun    | ction                           | $\downarrow$ |                      | Bi      | it nar                                 | me             |                |                                                                              | Fun                     | octio | n            |           | B  | lit nar           | ne                 | F             | unctio                                    | on        |    |
| C0<br>C1<br>C2<br>C3<br>C4<br>C5<br>C6 | (L                   | -              | nara<br>coc<br>orde | le            | er<br>bits)                        |                  |        | cify<br>r code i<br>ROM         | n            | (Lo                  |         | narac<br>code<br>order                 | е              |                |                                                                              | •                       |       | ode in       |           |    | CD coo<br>(7 bits |                    | char<br>O     | Specif<br>acter<br>in<br>SD RC<br>olor de | cod<br>DM | е  |
| C7<br>C8                               |                      |                |                     |               |                                    |                  |        |                                 |              |                      |         |                                        |                |                |                                                                              |                         |       |              |           | Ν  | lot us            | ed                 | _             |                                           |           | _  |
| RC11<br>RC12                           | Character            | se<br>C        | elect<br>Colo       | tion<br>or pa | alette<br>bit 0<br>alette<br>bit 1 | f I              | or cha | lor palet<br>aracter<br>note 3) |              | Character            | se<br>C | Color<br>election<br>Color<br>election | ion l<br>r pal | bit 0<br>lette | f                                                                            | cify co<br>or ch<br>See | arac  |              |           |    |                   | alette<br>n bit 4  |               | or palet<br>or palet                      |           |    |
| RC13                                   | Ĩ                    |                |                     |               | alette<br>bit 2                    |                  |        |                                 |              |                      |         | Color<br>electi                        |                |                |                                                                              |                         |       |              |           |    |                   | oalette<br>n bit 0 |               |                                           |           |    |
| RC14                                   |                      | Itali          | ic co               | ontr          | ol                                 | 0: Ita<br>1: Ita |        |                                 |              |                      |         | Color<br>electi                        |                |                |                                                                              |                         |       |              | Dot color |    |                   |                    | Specify a dot |                                           |           |    |
| RC15                                   |                      | Flas           |                     |               |                                    | 0: Fla<br>1: Fla | ash (  |                                 | Character    | Characte             | se      | Color<br>election                      | ion b          | bit 0          | f                                                                            | cify co<br>or ch<br>See | arac  |              |           | C  | color p           | balette<br>n bit 2 | by            | or pale<br>OSD F<br>ee not                | RON       | N  |
| RC16                                   |                      | ndei           | line                | ; CO          | ontrol                             |                  |        | ne ON                           | Daciveround  | Character background |         | Color<br>election                      |                |                |                                                                              |                         |       | ,            |           |    |                   | oalette<br>n bit 3 |               |                                           |           |    |
| RC17                                   |                      | OU             | T2 c                |               | out                                |                  |        | utput OF<br>utput Of            | F            | _                    |         | T2 ou<br>contro                        |                | ut             |                                                                              |                         |       | out OF       |           |    | T2 ou<br>contro   | •                  |               | T2 out<br>T2 out                          |           |    |
| RC20<br>RC21                           | Character background | se<br>C        | elect<br>Colo       | tion<br>or pa | alette<br>bit 0<br>alette<br>bit 1 | fo               | r bacl | lor palet<br>ground<br>note 3)  | te te        | Character background | se<br>C | Color<br>election<br>Color<br>election | ion l<br>r pal | bit 2<br>lette | 1: OUT2 output ON<br>Specify color palette<br>for background<br>(See note 3) |                         | -     | Ν            | lot us    | ed | 1: OUT2 output ON |                    |               | _                                         |           |    |
| C9                                     |                      | iarac<br>igh-c |                     |               |                                    |                  |        | haracte<br>SD RO                |              |                      |         | ter c<br>order                         |                |                |                                                                              |                         |       | acter<br>ROM |           | Ν  | lot us            | ed                 | _             |                                           |           | _  |

4: Only in CDOSD mode, a dot which selects color palette 0 is colored to the color palette set and color palette by RC13 to RC16 of OSD RAM in character units. When the character size is 1.5Tc X 1H or 1.5Tc X 1/2H, however, set RCI3 to RC16 and RC17 of all characters (including the 3nth character) within the same block to the same value.

Figure 16.24 Structure of OSD RAM



#### (3) OSD RAM (OSD RAM for SPRITE, addresses 800016 to 83E716)

The OSD RAM for SPRITE fonts 1 and 2, consisting of 4 planes for each font, is assigned to addresses 800016 to 83E716. Each plane corresponds to each color palette selection bit and the color palette of each dot is determined from among 16 kinds.

#### Table 16.8 OSD RAM address (SPRITE font 1)

| Planes  |          | Plane 3      | 3           |          |          | Plane         | 2            |          | Plane 1  |              |           |          | Plane 0  |              |           |          |
|---------|----------|--------------|-------------|----------|----------|---------------|--------------|----------|----------|--------------|-----------|----------|----------|--------------|-----------|----------|
|         | (Cold    | r paleltte s | election bi | t 3)     | (Colo    | or paleltte s | selection bi | t 2)     | (Co      | lor paleltte | selection | bit 1)   | (Co      | lor paleltte | selection | bit 0)   |
| Dots    | 1 to 8   | 9 to 16      | 17 to 24    | 25 to 32 | 1 to 8   | 9 to 16       | 17 to 24     | 25 to 32 | 1 to 8   | 9 to 16      | 17 to 24  | 25 to 32 | 1 to 8   | 9 to 16      | 17 to 24  | 25 to 32 |
| Bits    | b7 to b0 | b7 to b0     | b7 to b0    | b7 to b0 | b7 to b0 | b7 to b0      | b7 to b0     | b7 to b0 | b7 to b0 | b7 to b0     | b7 to b0  | b7 to b0 | b7 to b0 | b7 to b0     | b7 to b0  | b7 to b  |
| Line 1  | 80C016   | 80C116       | 81C016      | 81C116   | 808016   | 808116        | 818016       | 818116   | 804016   | 804116       | 814016    | 814116   | 800016   | 800116       | 810016    | 810116   |
| Line 2  | 80C216   | 80C316       | 81C216      | 81C316   | 808216   | 808316        | 818216       | 818316   | 804216   | 804316       | 814216    | 814316   | 800216   | 800316       | 810216    | 810316   |
|         |          | •            | :           |          |          | :             | :            | :        | :        | •            |           |          | :        | :            |           | :        |
| Line 19 | 80E416   | 80E516       | 81E416      | 81E516   | 80A416   | 80A516        | 81A416       | 81A516   | 806416   | 806516       | 816416    | 816516   | 802416   | 802516       | 812416    | 812516   |
| Line 20 | 80E616   | 80E716       | 81E616      | 81E716   | 80A616   | 80A716        | 81A616       | 81A716   | 806616   | 806716       | 816616    | 816716   | 802616   | 802716       | 812616    | 812716   |

#### Table 16.9 OSD RAM address (SPRITE font 2)

| Planes  |          | Plane 3      | 3            |          | Plane 2  |               |              |          | Plane 1  |              |           |          | Plane 0  |              |           |          |
|---------|----------|--------------|--------------|----------|----------|---------------|--------------|----------|----------|--------------|-----------|----------|----------|--------------|-----------|----------|
|         | (Colo    | r paleltte s | selection bi | t 3)     | (Colo    | or paleltte s | selection bi | t 2)     | (Co      | lor paleltte | selection | bit 1)   | (Co      | lor paleltte | selection | bit 0)   |
| Dots    | 1 to 8   | 9 to 16      | 17 to 24     | 25 to 32 | 1 to 8   | 9 to 16       | 17 to 24     | 25 to 32 | 1 to 8   | 9 to 16      | 17 to 24  | 25 to 32 | 1 to 8   | 9 to 16      | 17 to 24  | 25 to 32 |
| Bits    | b7 to b0 | b7 to b0     | b7 to b0     | b7 to b0 | b7 to b0 | b7 to b0      | b7 to b0     | b7 to b0 | b7 to b0 | b7 to b0     | b7 to b0  | b7 to b0 | b7 to b0 | b7 to b0     | b7 to b0  | b7 to b0 |
| Line 1  | 82C016   | 82C116       | 83C016       | 83C116   | 828016   | 828116        | 838016       | 838116   | 824016   | 824116       | 834016    | 834116   | 820016   | 820116       | 830016    | 830116   |
| Line 2  | 82C216   | 82C316       | 83C216       | 83C316   | 828216   | 828316        | 838216       | 838316   | 824216   | 824316       | 834216    | 834316   | 820216   | 820316       | 830216    | 830316   |
|         |          |              | •            | •        | •        |               |              |          |          | •            |           |          |          |              |           |          |
| Line 19 | 82E416   | 82E516       | 83E416       | 83E516   | 82A416   | 82A516        | 83A416       | 83A516   | 826416   | 826516       | 836416    | 836516   | 822416   | 822516       | 832416    | 832516   |
| Line 20 | 82E616   | 82E716       | 83E616       | 83E716   | 82A616   | 82A716        | 83A616       | 883A716  | 826616   | 826716       | 836616    | 836716   | 822616   | 822716       | 832616    | 832716   |



### **Character Color**

As shown in Figure 16.25, there are 16 built-in color codes. Color palette 0 is fixed at transparent, and color palette 8 is fixed at black. The remaining 14 colors can be set to any of the 512 colors available. The setting procedure for character colors is as follows:

- OSDS/L/P mode ...... 16 kinds Color palettes are set by bits RC11 to RC14 of the OSD RAM.
- CDOSD mode ..... 16 kinds
- Color palettes are set in dot units according to CD font data.

Only in CDOSD mode, a dot which selects color palette 0 or 8 is colored to the color palette set by RC13 to RC16 of OSD RAM in character units (refer to Figure 16.25). And, selection of color palette set is possible by RC12 of OSDRAM.

- SPRITE display ...... 16 kinds Color palettes are set in dot units according to the CD font data.
- **Notes 1:** Color palette 8 is always selected for bordering and solid space output (OUT 1 output) regardless of the set value in the register.
  - 2: Color palette 0 (transparent) and the transparent setting of other color palettes will differ. When there are multiple layers overlapping (on top of each other, piled up), and the priority layer is color palette 0 (transparent), the bottom layer is displayed, but if the priority layer is the transparent setting of any other color palette, the background is displayed without displaying the bottom layer (refer to Figure 16.27).

## **Character Background Color**

The display area around the characters can be colored in with a character background color. Character background colors are set in character units.

CC mode ...... 4 kinds

Color palette selection range (color codes 0 to 3, 4 to 7, 8 to 11, or 12 to 15) can be selected by bits 1 and 2 of the OSD control register 3 (address 020716). Color palettes are set by bits RC20 and RC21 of the OSD RAM from among the selection range.

OSDS/L/P mode ..... 16 kinds

Color palettes are set by bits RC15, RC16, RC20, and RC21 of the OSD RAM.

Note: The character background is displayed in the following part:

(character display area) – (character font) – (border). Accordingly, the character background color and the color signal for these two sections cannot be mixed.



Figure 16.25 Color palette selection





Figure 16.26 Set of color palette 0 or 8 in CDOSD mode



Figure 16.27 Difference between color palette 0 (transparent) and transparent setting of other color palettes



Figure 16.28 OSD control register 3



| 15)<br>b7 b6 b5 b4 b3 | (b8)<br>b2 b1 b0 b | 07 b6 b5 b4 b3 | b2 b1 b0 | Symb<br>CRi (i = 1 to<br>CRi (i = 9 to | <ul> <li>Final Even addresses</li> <li>Odd addresses</li> <li>Even addresses</li> </ul> | Addresses<br>within addresses 024016 to 024D16,<br>within addresses 024016 to 024D16<br>within addresses 024E16 to 025B16,<br>within addresses 024E16 to 025B16                                                                                                                                          | When reset<br>Indetermina<br>Indetermina |
|-----------------------|--------------------|----------------|----------|----------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|
|                       |                    |                |          | Bit symbol                             | Bit name                                                                                | Function                                                                                                                                                                                                                                                                                                 | RW                                       |
|                       |                    |                |          | CRi_2 to CRi_0                         | R signal output<br>control bits                                                         | b2 b1 b0<br>0 0 0:Vss<br>0 0 1:17V<br>0 1 0:27V<br>0 1 1:37V<br>1 0 0:47V<br>1 0 1:57V<br>1 1 0:67V<br>1 1:77V                                                                                                                                                                                           | RW                                       |
|                       |                    |                |          |                                        | o write to this bit, write "                                                            |                                                                                                                                                                                                                                                                                                          | -                                        |
|                       |                    |                |          |                                        | ad, turns out to be indet                                                               | 1                                                                                                                                                                                                                                                                                                        |                                          |
|                       |                    | ·              |          | CRi_6 to CRi_4                         | G signal output<br>control bits                                                         | b6         b5         b4           0         0         0:Vss           0         1:1/7V           0         1         2:2/7V           0         1         1:3/7V           1         0:4/7V           1         0:5/7V           1         1:5/7V           1         1:5/7V           1         1:7/7V | RW                                       |
|                       |                    |                |          |                                        | ned.<br>o write to this bit, write "<br>ad, turns out to be indet                       |                                                                                                                                                                                                                                                                                                          | -                                        |
|                       |                    |                |          | CRi_10 to CRi_8                        | B signal output<br>control bits                                                         | b2 b1 b0<br>0 0 0 :Vss<br>0 0 1 : 1/7V<br>0 1 0 :2/7V<br>0 1 1 :3/7V<br>1 0 0 :4/7V<br>1 0 1 :5/7V<br>1 1 0 :6/7V<br>1 1 1 :7/7V                                                                                                                                                                         | RW                                       |
|                       |                    |                |          |                                        | ned.<br>o write to this bit, write "<br>ad, turns out to be indet                       |                                                                                                                                                                                                                                                                                                          | -                                        |
|                       |                    |                |          | CRi_12                                 | OUT1 signal output<br>control bit                                                       | 0: No output<br>1: Output                                                                                                                                                                                                                                                                                | RW                                       |
|                       |                    |                |          |                                        | ned.<br>o write to this bit, write "<br>ad, turns out to be inder                       |                                                                                                                                                                                                                                                                                                          | -                                        |
| (addr                 | ess 02D516)        | ) as 1.        |          | 1, set up the colo cannot be read      |                                                                                         | setting the bit 6 of an extended register                                                                                                                                                                                                                                                                |                                          |

Figure 16.29 Color palette register i (i = 1 to 7, 9 to 15)



# **OUT1, OUT2 Signals**

The OUT1, OUT2 signals are used to control the luminance of the video signal. The output waveform of the OUT1, OUT2 signals is controlled by bit 6 of the color palette register i (refer to Figure 16.29), bits 0 to 2 of the block control register i (refer to Figure 16.4) and RC17 of OSD RAM. The setting values for controlling OUT1, OUT2 and the corresponding output waveform is shown in Figure 16.30.



Figure 16.30 Setting value for controlling OUT1, OUT2 and corresponding output waveform

#### Attribute

The attributes (flash, underline, italic fonts) are controlled to the character font. The attributes to be controlled are different depending on each mode.

CC mode ...... Flash, underline, italic for each character

OSDS/P mode ...... Border (all bordered, shadow bordered can be selected) for each block

#### (1) Underline

The underline is output at the 23rd and 24th lines in vertical direction only in the CC mode. The underline is controlled by RC16 of OSD RAM. The color of underline is the same color as that of the character font.

#### (2) Flash

The parts of the character font, the underline, and the character background are flashed only in the CC mode. The flash for each character is controlled by RC15 of OSD RAM. The ON/OFF for flash is controlled by bit 3 of the OSD control register 1 (refer to Figure 16.3). When this bit is "0," only character font and underline flash. When "1," for a character without solid space output, R, G, B and OUT1 (all display area) flash, for a character with solid space output, only R, G, and B (all display area) flash. The flash cycle bases on the VSYNC count and is selected by bit 4 of OSD control register 3.

<NTSC method>

| ■ When bit 4 = "0" | · VSYNC cycle X 24 $\approx$ 400 ms (at flash ON)           |
|--------------------|-------------------------------------------------------------|
|                    | · VSYNC cycle X 8 $\approx$ 133 ms (at flash OFF)           |
| ■ When bit 4 = "1" | <ul> <li>VSYNC cycle X 48 ≈ 800 ms (at flash ON)</li> </ul> |
|                    | · VSYNC cycle X 8 $\approx$ 267 ms (at flash OFF)           |

#### (3) Italic

The italic is made by slanting the font stored in OSD ROM to the right only in the CC mode. The italic is controlled by RC14 of OSD RAM.

The display example attribute is shown in Figure 16.31. In this case, "R" is displayed.

Notes 1: When setting both the italic and the flash, the italic character flashes.

- 2: When a flash character (with flash character background) adjoin on the right side of a non-flash italic character, parts out of the non-flash italic character is also flashed.
- **3:** OUT2 is not flashed.
- 4: When the pre-divide ratio = 1, the italic character with slant of 1 dot X 5 steps is displayed; when the pre-divide ratio = 2, the italic character with slant of 1/2 dot X 10 steps is displayed (refer to Figure 16.32 (c), (d)).
- **5**: The boundary of character color is displayed in italic. However, the boundary of character background color is not affected by the italic (refer to Figure 16.32).
- 6: The adjacent character (one side or both side) to an italic character is displayed in italic even when the character is not specified to display in italic (refer to Figure 16.32).
- 7: When displaying the 32nd character (in 32-character mode)/42nd character (in 42-character mode) in the italic and when solid space is off (OC14 = "0"), parts out of character area is not displayed (refer to Figure 16.32).
- 8: When use the italic character which the pre-divide ratio = 1, do not use the character in which dot data exists for the right end of a font.



Figure 16.31 Example of attribute display (in CC mode)



Figure 16.32 Example of italic display



#### (4) Border

The border is output in the OSDS/P mode. The all bordered (bordering around of character font) and the shadow bordered (bordering right and bottom sides of character font) are selected (refer to Figure 16.33) by bit 2 of the OSD control register 1 (refer to Figure 16.3). The ON/OFF switch for borders can be controlled in block units by bits 0 to 2 of the block control register i (refer to Figure 16.4).

The OUT1 signal is used for border output. The border color is fixed at color palette 8 (block). The border color for each screen is specified by the border color register i.

The horizontal size (x) of border is 1Tc (OSD clock cycle divided in the pre-divide circuit) regardless of the character font dot size. However, only when the pre-divide ratio = 2 and character size = 1.5Tc, the horizontal size is 1.5Tc. The vertical size (y) different depending on the screen scan mode and the vertical dot size of character font.

Notes 1 : The border dot area is the shaded area as shown in Figure 16.33.

- **2**: When the border dot overlaps on the next character font, the character font has priority (refer to Figure 16.36 A). When the border dot overlaps on the next character back ground, the border has priority (refer to Figure 16.36 B).
- 3: The border in vertical out of character area is not displayed (refer to Figure 16.36).







Figure 16.34 Horizontal and vertical size of border





Figure 16.35 Border area



Figure 16.36 Border priority

## **Automatic Solid Space Function**

This function generates automatically the solid space (OUT1 or OUT2 blank output) of the character area in the CC mode.

The solid space is output in the following area :

• the character area except character code "00916 "

•the character area on the left and right sides

This function is turned on and off by bit 4 of the OSD control register 1 (refer to Figure 16.3).

OUT1 or OUT2 output is selected by bit 3 of the OSD control register 2.

- **Notes 1:** When selecting OUT1 as solid space output, character background color with solid space output is fixed to color palette 8 (black) regardless of setting.
  - 2: When selecting any font except blank font as the character code "00916," the set font is output.

| Bit 4 of OSD control register 1 |                                  | 0                          |                                  |                            | 1            |                            |                                                       |                                            |  |
|---------------------------------|----------------------------------|----------------------------|----------------------------------|----------------------------|--------------|----------------------------|-------------------------------------------------------|--------------------------------------------|--|
| Bit 3 of OSD control register 2 | (                                | C                          | 1                                |                            | 0            |                            | 1                                                     |                                            |  |
| RC17 of OSD RAM                 | 0                                | 1                          | 0                                | 1                          | 0            | 1                          | 0                                                     | 1                                          |  |
| OUT1 output signal              | •Character<br>•Character<br>area | font area<br>background    | •Character<br>•Character<br>area | font area<br>background    | •Solid space | e area                     | •Character font area<br>•Character background<br>area |                                            |  |
| OUT2 output signal              | OFF                              | •Character<br>display area | OFF                              | •Character<br>display area |              | •Character<br>display area |                                                       | •Solid space<br>•Character<br>display area |  |

#### Table 16.10 Setting for automatic solid space



Figure 16.37 Display screen example of automatic solid space

## Particular OSD Mode Block

This function can display with mixing the fonts below within the OSDP mode block. <horizontal dot structure with vertical dot structure of 20 dots>

- 16 dots
- 12 dots
- 8 dots
- 4 dots

Each font is selected by a character code. Figure 16.38 shows the display example of particular OSD mode block and Table 16.11 shows the corresponding between character codes and display fonts.

**Note:** As for 8 X 20-dot and 4 X 20-dot fonts, only these character background color can be displayed. And also, any character is not displayed on the right side area nor any following areas of these fonts.



Figure 16.38 Display example of OSD mode block

| Character code                                                              | Display fonts | Notes                                                                                                                                                                                                                                                         |
|-----------------------------------------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00016 to 0EF16,<br>10016 to 2FF16<br>(except 10016, 18016,<br>20016, 28016) |               |                                                                                                                                                                                                                                                               |
| 0F016 to 0FD16                                                              | Not displayed | <ul> <li>The left 12-dot part (16 × 12 dots) of set font is displayed.</li> <li>In CC and OSDS modes, entire part (16 × 20 dots) of set font is displayed.</li> </ul>                                                                                         |
| 3FE16                                                                       | So Do C       | <ul> <li>The blank font (only character background) is displayed.</li> <li>Any character is not displayed on the right side area nor any following areas of this font.</li> <li>Do not set this font for the 1st character (left edge) of a block.</li> </ul> |
| 3FF16                                                                       | sop O2        | <ul> <li>The blank font (only character background) is displayed.</li> <li>Any character is not displayed on the right side area nor any following areas of this font.</li> <li>Do not set this font for the 1st character (left edge) of a block.</li> </ul> |

Table 16.11 Corresponding between character codes and display fonts



### **Multiline Display**

This microcomputer can ordinarily display 16 lines on the CRT screen by displaying 16 blocks at different vertical positions. In addition, it can display up to 16 lines by using OSD1 interrupts.

An OSD1 interrupt request occurs at the point at which display of each block has been completed. In other words, when a scanning line reaches the point of the display position (specified by the vertical position registers) of a certain block, the character display of that block starts, and an interrupt occurs at the point at which the scanning line exceeds the block. The mode in which an OSD1 interrupt occurs is different depending on the setting of the OSD control register 2 (refer to Figure 16.7).

When bit 7 of the OSD control register 2 is "0"

An OSD1 interrupt request occurs at the completion of layer 1 block display.

• When bit 7 of the OSD control register 2 is "1"

An OSD1 interrupt request occurs at the completion of layer 2 block display.

- Notes 1: An OSD1 interrupt does not occur at the end of display when the block is not displayed. In other words, if a block is set to off display by the display control bit of the block control register i (addresses 021016 to 021F16), an OSD1 interrupt request does not occur (refer to Figure 16.39 (A)).
  - 2: When another block display appears while one block is displayed, an OSD1 interrupt request occurs only once at the end of the another block display (refer to Figure 16.39 (B)).
  - **3:** On the screen setting window, an OSD1 interrupt occurs even at the end of the CC mode block (off display) out of window (refer to Figure 16.39 (C)).



Figure 16.39 Note on occurrence of OSD1 interrupt



## **SPRITE OSD Function**

This is especially suitable for cursor and other displays as its function allows for display in any position, regardless of the validity of block OSD displays or display positions. SPRITE font consists of 2 characters: SPRITE fonts 1 and 2. Each SPRITE font is a RAM font consisting of 32 horizontal dots X 20 vertical dots, 4 planes, and 4 bits of data per dot. Each plane has corresponding color palette selection bit, and 16 kinds of color palettes can be selected by the plane bit combination (three bits) for each dot. The color palette is set in dot units according to the OSD RAM (SPRITE) contents from among the selection range. It is possible to add arbitrary font data by software as the SPRITE fonts consist of RAM font.

The SPRITE OSD control register can control SPRITE display and dot size. The display position can also be set independently of the block display by the SPRITE horizontal position registers and the sprite horizontal vertical position registers. The vertical fonts 1 and 2 can be set independently. OSD2 interrupt request occurs at each completion of font display. The horizontal position is set in 2048 steps in 2Tosc units, and the vertical position is set in 1024 steps in 1TH units.

When SPRITE display overlaps with other OSD displays, SPRITE display is always given priority. However, the SPRITE display overlaps with the display which includes OUT2 output, OUT2 in the OSD is output without masking.

Notes 1: The SPRITE OSD function cannot output OUT2.

- **2:** When using SPRITE OSD, do not set HS  $\leq$  "00316", HS  $\geq$  "80016."
- 3: When using SPRITE OSD, do not set VSi = "00016," VSi ≥ "40016."
- **4:** When displaying with SPRITE fonts 1 and 2 overlapped, the SPRITE font with a larger set value as the vertical display start position is displayed. When the set values of the vertical display start position are the same, the SPRITE font 1 is displayed.



Figure 16.40 SPRITE OSD display example





Figure 16.41 SPRITE OSD control register





Figure 16.42 SPRITE horizontal position register





## **Window Function**

The window function can be set windows on-screen and output OSD within only the area where the window is set.

The ON/OFF for vertical window function is performed by bit 5 of the OSD control register 1 and is used to select vertical window function or vertical blank function by bit 6 of the OSD control register 2. Accordingly, the vertical window function cannot be used simultaneously with the vertical blank function. The display mode to validate the window function is selected by bits 5 to 7 of the OSD control register 3. The top border is set by the top border control register (TBR) and the bottom border is set by the bottom border (BBR).

The ON/OFF for horizontal window function is performed by bit 4 of the OSD control register 2 and is used interchangeably for the horizontal blank function with bit 5 of the OSD control register 2. Accordingly, the horizontal blank function cannot be used simultaneously with the horizontal window function. The display mode to validate the window function is selected by bits 5 to 7 of the OSD control register 3. The left border is set by the left border control register (LBR), and the right border is set by the right border control register (RBR).

- **Notes 1:** Horizontal blank and horizontal window, as well as vertical blank and vertical window can not be used simultaneously.
  - 2: When the window function is ON by OSD control registers 1 and 2, the window function of OUT2 is valid in all display mode regardless of setting value of the OSD control register 3 (bits 5 to 7). For example, even when make the window function valid in only CC mode, the function of OUT2 is valid in OSDS/L/P and CDOSD modes.
  - **3:** As for SPRITE display, the window function does not operate.



Figure 16.44 Example of window function (When CC mode is valid)



### **Blank Function**

The blank function can output blank (OUT1) area on all sides (vertical and horizontal) of the screen. This provides the blank signal, wipe function, etc., when outputting a 3 : 4 image on a wide screen.

The ON/OFF for vertical blank function is performed by bit 5 of the OSD control register 1 and is used to select vertical window function or vertical blank function by bit 6 of the OSD control register 2. Accordingly, the vertical blank function cannot be used simultaneously with the vertical window function. The top border is set by the top border control register (TBR), and the bottom border is set by the bottom border control register (BBR), in 1H units.

The ON/OFF for horizontal blank function is performed by bit 4 of the OSD control register 2 and is used interchangeably for the horizontal window function with bit 5 of the OSD control register 2. Accordingly, the horizontal blank function cannot be used simultaneously with the horizontal window function. The left border is set by the left border control register (LBR) and the right border is set by the right border control register (RBR), in 4Tosc units.

The OSD output (except raster) in area with blank output is not deleted.

These blank signals are not output in the horizontal/vertical blanking interval.

- **Notes 1.** Horizontal blank and horizontal window, as well as vertical blank and vertical window can not be used simultaneously.
  - 2. When using the window function, be sure to set "1" to bit 0 of OSD control register 1.



Figure 16.45 Blank output example (when OSD output is B + OUT1)

















## **Raster Coloring Function**

An entire screen (raster) can be colored by setting the bits 6 to 0 of the raster color register. Since each of the R, G, B, OUT1, and OUT2 pins can be switched to raster coloring output, 512 raster colors can be obtained.

When the character color/the character background color overlaps with the raster color, the color (R, G, B, OUT1, OUT2), specified for the character color/the character background color, takes priority of the raster color. This ensures that the character color/the character background color is not mixed with the raster color.

The raster color register is shown in Figure 16.50, the example of raster coloring is shown in Figure 16.51.

Note: Raster is not output to the area which includes blank area.



Figure 16.50 Raster color register



Figure 16.51 Example of raster coloring

### Scan Mode

This microcomputer has the bi-scan mode for corresponding to HSYNC of double speed frequency. In the bi-scan mode, the vertical start display position and the vertical size is two times as compared with the normal scan mode. The scan mode is selected by bit 1 of the OSD control register 1 (refer to Figure 16.3).

#### Table 16.12 Setting for scan mode

| Parameter Scan Mode             | Normal Scan                              | Bi-Scan                                  |
|---------------------------------|------------------------------------------|------------------------------------------|
| Bit 1 of OSD control register 1 | 0                                        | 1                                        |
| Vertical display start position | Value of vertical position register X 1H | Value of vertical position register X 2H |
| Vertical dot size               | 1Tc X 1/2H                               | 1Tc X 1H                                 |
|                                 | 1Tc X 1H                                 | 1Tc X 2H                                 |
|                                 | 2Tc X 2H                                 | 2Tc X 4H                                 |
|                                 | 3Tc 🗙 3H                                 | 3Tc × 6H                                 |

## R, G, B Signal Output Control

The form of R, G, B signal output is controlled by bit 4 of the clock register and bit 2 of the OSD control register 2 as the table below.

Table 16.13 R, G, B signal output control

| Bit 4 of clock     | Bit 2 of OSD       | Bit 0 of extended |                                                                   |  |  |  |  |  |  |
|--------------------|--------------------|-------------------|-------------------------------------------------------------------|--|--|--|--|--|--|
| control register 1 | control register 2 | register          | Form of R, G, B signal output                                     |  |  |  |  |  |  |
| (address 020516)   | (address 020316)   | (address 02D516)  |                                                                   |  |  |  |  |  |  |
| 0                  | 0                  | 1                 | Each R, G, B pin outputs 2 values (digital output).               |  |  |  |  |  |  |
|                    | 1                  | 0                 | Each R, G, B pin outputs 8 values (analog output). (Note 1)       |  |  |  |  |  |  |
|                    |                    |                   | DIGR0, DIGR1, DIGR2                                               |  |  |  |  |  |  |
|                    |                    |                   | DIGG0, DIGG1, DIGG2                                               |  |  |  |  |  |  |
| 1                  | 0                  | 0                 | DIGB0, DIGB1, DIGB2                                               |  |  |  |  |  |  |
|                    | Ŭ                  | Ŭ                 | Each of these pins output two-level values.                       |  |  |  |  |  |  |
|                    |                    |                   | (Corresponding to each signal output control bit in color palette |  |  |  |  |  |  |
|                    |                    |                   | register i)                                                       |  |  |  |  |  |  |
|                    |                    |                   | DIGR0~2 correspond to CRi0~2, respectively.                       |  |  |  |  |  |  |
|                    |                    |                   | DIGG0~2 correspond to CRi4~6, respectively.                       |  |  |  |  |  |  |
|                    |                    |                   | DIGB0~2 correspond to CRi8~10, respectively.                      |  |  |  |  |  |  |

Note 1: In addition to this, set the ANARGBCLKEN bit (address 02DE16, bit 4) and the RGBRON bit (address 025D16, bit 6) to "1."Also, set the ANARGBCAPON bit (address 2DE, bit3) and attach the capacitor for analog RGB internal operation stability ( 0.47 μF (reference value)) to the CAP pin.

2: To use the OUT1 and OUT2 pin, set the OUT1EN bit (address 02DB16, bit 4) and the OUT2EN bit (address 02DB16, bit 5) to "1."

## **OSD Reserved Register**



#### Figure 16.52 OSD reserved register 1















Figure 16.56 TEST reserved register 1



## **TB0IN** noise filter

The noise filter is built in the input of a TB0IN pin. ON/OFF of a noise filter and selection of a filter clock are performed in the bit 2 to bit 4 of extended register 1D.



Figure 16.57 Peripheral mode register



### **Programmable I/O Ports**

The programmable input/output ports (hereafter referred to simply as "I/O ports") consist of 75 lines P0 to P10. Each port can be set for input or output every line by using a direction register, and can also be chosen to be or not be pulled high every 4 lines.

Figures 17.1 to 17.5 show the I/O ports. Figure 17.6 shows the I/O pins.

Each pin functions as an I/O port, a peripheral function input/output, or a bus control pin.

### (1) Port Pi Direction Register (PDi Register, i = 0 to 10)

Figure 17.7 shows the PDi registers.

This register selects whether the I/O port is to be used for input or output. The bits in this register correspond one for one to each port.

During memory extension and microprocessor modes, the PDi registers for the pins functioning as bus control pins (A0 to A19, D0 to D15, CS0 to CS3, RD, WRL/WR, WRH/BHE, ALE, RDY, HOLD, HLDA, and BCLK) cannot be modified.

No direction register bit for P85 is available.

### (2) Port Pi Register (Pi Register, i = 0 to 10)

Figure 17.8 show the Pi registers.

Data input/output to and from external devices are accomplished by reading and writing to the Pi register. The Pi register consists of a port latch to hold the input/output data and a circuit to read the pin status. For ports set for input mode, the input level of the pin can be read by reading the corresponding Pi register, and data can be written to the port latch by writing to the Pi register.

For ports set for output mode, the port latch can be read by reading the corresponding Pi register, and data can be written to the port latch by writing to the Pi register. The data written to the port latch is output from the pin. The bits in the Pi register correspond one for one to each port.

During memory extension and microprocessor modes, the PDi registers for the pins functioning as bus control pins (A0 to A19, D0 to D15,  $\overline{CS0}$  to  $\overline{CS3}$ ,  $\overline{RD}$ ,  $\overline{WRL/WR}$ ,  $\overline{WRH/BHE}$ , ALE,  $\overline{RDY}$ ,  $\overline{HOLD}$ ,  $\overline{HLDA}$ , and BCLK) cannot be modified.

### (3) Pull-up Control Register 0 to Pull-up Control Register 2 (PUR0 to PUR2 Registers) Figure 17.10 shows the PUR0 to PUR2 registers.

The PUR0 to PUR2 register bits can be used to select whether or not to pull the corresponding port high in 4 bit units. The port chosen to be pulled high has a pull-up resistor connected to it when the direction bit is set for input mode.

However, the pull-up control register has no effect on P0 to P3, P40 to P43, and P5 during memory extension and microprocessor modes. Although the register contents can be modified, no pull-up resistors are connected.

## (4) Port Control Register (PCR Register)

Figure 17.11 shows the port control register.

When the P1 register is read after setting the PCR register's PCR0 bit to "1", the corresponding port latch can be read no matter how the PD1 register is set.











Figure 17.4. I/O Ports (4)







Figure 17.6. I/O Pins





#### Figure 17.7. PD0 to PD10 Registers





#### Figure 17.8. P0 to P10 Registers





#### Figure 17.9. PUR0 to PUR2 Registers



Figure 17.10. PCR Register



| Pin name        | Connection                                                                                                                                          |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Ports P0 to P10 | After setting for input mode, connect every pin to Vss via a resistor(pull-down); or after setting for output mode, leave these pins open. (Note 1) |
| XOUT (Note 2)   | Open                                                                                                                                                |
| BYTE            | Connect to Vss                                                                                                                                      |

| Table 17.1. | Unassigned Pin | Handling in Single-chip Mode |
|-------------|----------------|------------------------------|
|-------------|----------------|------------------------------|

Note 1: When the ports P70 and P71 are set for output mode, make sure a low-level signal is output from the pins. The ports P70 and P71 are N-channel open-drain outputs.

Note 2: With external clock input to XIN pin.

#### Table 17.2. Unassigned Pin Handling in Memory Expansion Mode and Microprocessor Mode

| Pin name                                       | Connection                                                                                                                                                                                                 |
|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ports P6 to P10                                | After setting for input mode, connect every pin to Vss via a resistor (pull-down); or after setting for output mode, leave these pins open. (Note 1, 2)                                                    |
| P45 / CS1 to P47 / CS3                         | Connect to Vcc via a resistor (pulled high) by setting the PD4 register's corresponding direction bit for CSi (i=1 to 3) to "0" (input mode) and the CSR register's CSi bit to "0" (chip select disabled). |
| BHE, ALE, HLDA, XOUT(Note 3),<br>BCLK (Note 4) | Open                                                                                                                                                                                                       |
| HOLD, RDY                                      | Connect via resistor to Vcc2 (pull-up)                                                                                                                                                                     |

Note 1: If the CNVss1 pin has the Vss level applied to it, these pins are set for input ports until the processor mode is switched over in a program after reset. For this reason, the voltage levels on these pins become indeterminate, causing the power supply current to increase while they remain set for input ports.

Note 2: When the ports P70 and P71 are set for output mode, make sure a low-level signal is output from the pins. The ports P70 and P71 are N-channel open-drain outputs.

Note 3: With external clock input to XIN pin.

Note 4: If the PM07 bit in the PM0 register is set to "1" (BCLK output is not carried out), connect this pin to Vcc via a resistor (pulled high).



#### Figure 17.11. Unassigned Pins Handling



| $\overbrace{\begin{array}{c} b7 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ $ | Symbpl<br>RSVREG03 | Address<br>30F 030F16                                    | After reset<br>XXXXXX02                                    |    |
|-----------------------------------------------------------------------------------|--------------------|----------------------------------------------------------|------------------------------------------------------------|----|
|                                                                                   | Bit symbol         | Bit name                                                 | Function                                                   | RW |
|                                                                                   | (b0)               | Reserved bit                                             | Must be set to "0".                                        | RW |
|                                                                                   | (b7-b1)            | Nothing is assigned. In an write "0". The value, if reac | attempt to write to these bits,<br>l, turns out to be "0". | —  |



| b7 | b0 |            | b0 Symbpl<br>RSVREG03 |                     | Address<br>2 034216 I | After reset<br>Indeterminate |  |
|----|----|------------|-----------------------|---------------------|-----------------------|------------------------------|--|
|    | [  | Bit symbol | Bit name              | Function            | RW                    |                              |  |
|    | [  | (b7-b0)    | Reserved bit          | Setup is arbitrary. | WO                    |                              |  |

#### Reserved register

| b7 | b0 | Symbpl<br>RSVREG034 | Address<br>3 034316 | After reset<br>Indeterminate |    |
|----|----|---------------------|---------------------|------------------------------|----|
|    |    | Bit symbol          | Bit name            | Function                     | RW |
|    |    | (b7-b0)             | Reserved bit        | Setup is arbitrary.          | wo |

#### Reserved register

| b7 b0 | Symbpl<br>RSVREG034 | Address<br>4 034416 | After reset<br>Indeterminate |    |
|-------|---------------------|---------------------|------------------------------|----|
|       | Bit symbol          | Bit name            | Function                     | RW |
|       | (b7-b0)             | Reserved bit        | Setup is arbitrary.          | WO |

#### Reserved register







## Reserved register

| b7 | b6 | b5  | b4 | b3 | b2 | b1 | b0 | Symbol     | Address      | After reset         |    |
|----|----|-----|----|----|----|----|----|------------|--------------|---------------------|----|
| 0  | 0  | 0   | 0  | 0  | 0  | 0  | 0  | RSVREG0    |              | 0016                |    |
| 5  | 1  |     |    |    | :  |    | ;  |            |              |                     |    |
|    |    |     |    |    |    |    |    | Bit symbol | Bit name     | Function            | RW |
| į  | i. | İ . |    |    | j. | j. |    | (b7-b0)    | Reserved bit | Must be set to "0". | RW |

## Reserved register

| b7 | b6 | b5 | b4  | b3 | b2 | b1 | b0 | Symbpl     | Address      | After reset      |        |    |
|----|----|----|-----|----|----|----|----|------------|--------------|------------------|--------|----|
| 0  | 0  | 0  | 0   | 0  | 0  | 0  | 0  | RSVREG0    |              | 0016             |        |    |
| -  | ļ  | ļ  | ļ   | ļ  | ł  | ł  |    |            |              |                  |        |    |
|    | ł  |    |     |    |    |    |    | Bit symbol | Bit name     | Fu               | nction | RW |
| į. |    |    | .i. | j. | j. |    |    | (b7-b0)    | Reserved bit | Must be set to ' | '0".   | RW |

## Reserved register

| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Symbpl<br>RSVREG03<br>RSVREG03 |                                                          | After reset<br>0016<br>0016                                |    |
|-------------------------------------------------------|--------------------------------|----------------------------------------------------------|------------------------------------------------------------|----|
|                                                       | Bit symbol                     | Bit name                                                 | Function                                                   | RW |
|                                                       | (b5-b0)                        | Reserved bit                                             | Must be set to "0".                                        | RW |
| <u> </u>                                              | (b7-b6)                        | Nothing is assigned. In an write "0". The value, if read | attempt to write to these bits,<br>I, turns out to be "0". | _  |

| b7 | b0 | Symbpl<br>RSVREG0 | Address<br>34C 034C16 | After reset<br>Indeterminate |    |
|----|----|-------------------|-----------------------|------------------------------|----|
|    |    | Bit symbol        | Bit name              | Function                     | RW |
|    |    | (b7-b0)           | Reserved bit          | Setup is arbitrary.          | WO |



## Reserved register

| b7 | b0 | Symbpl<br>RSVREG03 | Address<br>BD 03BD16 | After reset<br>Indeterminate |    |
|----|----|--------------------|----------------------|------------------------------|----|
|    |    | Bit symbol         | Bit name             | Function                     | RW |
|    |    | (b7-b0)            | Reserved bit         | Setup is arbitrary.          | WO |

#### Reserved register



#### Reserved register





| b7 | <sup>b0</sup> Symbpl<br>RSVREG0 | Address<br>3C2 03C216 | After reset<br>Indeterminate |    |
|----|---------------------------------|-----------------------|------------------------------|----|
|    | Bit symbol                      | Bit name              | Function                     | RW |
|    | (b7-b0)                         | Reserved bit          | Setup is arbitrary.          | RO |

### Reserved register

| b7 | b0 | Symbpl<br>RSVREG03 | Address<br>3C3 03C316 | After reset<br>ndeterminate |    |
|----|----|--------------------|-----------------------|-----------------------------|----|
|    | [  | Bit symbol         | Bit name              | Function                    | RW |
|    |    | (b7-b0)            | Reserved bit          | Setup is arbitrary.         | RO |

## Reserved register

| b7 | b0 | Symbpl<br>RSVREG03 | Address<br>3C4 03C416 I | After reset<br>Indeterminate |    |
|----|----|--------------------|-------------------------|------------------------------|----|
|    |    | Bit symbol         | Bit name                | Function                     | RW |
|    |    | (b7-b0)            | Reserved bit            | Setup is arbitrary.          | RO |





| b7 | b6<br>0 | b5<br>0 | b4 | ьз<br>0<br>; | <sup>3 b2</sup> | b1 | ьо<br>О | Symbpl<br>RSVREG03 | Address<br>3DF 03DF16 | After reset<br>0016 |    |
|----|---------|---------|----|--------------|-----------------|----|---------|--------------------|-----------------------|---------------------|----|
|    |         | 1       |    |              |                 |    |         | Bit symbol         | Bit name              | Function            | RW |
|    | ĺ.      |         |    | j            |                 |    |         | (b6-b0)            | Reserved bits         | Must be set to "0". | RW |
| Ľ. |         |         |    |              |                 |    |         | (b7)               | Reserved bit          | Must be set to "1". | RW |



| <sup>0</sup> Symbpl<br>RSVREG0 | Address<br>34D 034D16 | After reset<br>Indeterminate                                        |    |
|--------------------------------|-----------------------|---------------------------------------------------------------------|----|
| Bit symbol                     | Bit name              | Function                                                            | RW |
| <br>(b3-b0)                    | Reserved bit          | Setup is arbitrary.                                                 | WO |
| (b7-b4)                        |                       | attempt to write to these bits,<br>l, turns out to be Indeterminate | —  |

## Reserved register

| b7 b6 b5 b4 b3 b2 b1 b0 | Symbpl<br>RSVREG03 | Address<br>39E 039E16                                    | After reset<br>XXXXXX002                                   |    |
|-------------------------|--------------------|----------------------------------------------------------|------------------------------------------------------------|----|
|                         | Bit symbol         | Bit name                                                 | Function                                                   | RW |
|                         | (b1-b0)            | Reserved bit                                             | Must be set to "0".                                        | RW |
|                         | (b7-b2)            | Nothing is assigned. In an write "0". The value, if read | attempt to write to these bits,<br>l, turns out to be "0". |    |

### Reserved register

| b7  <br>0 | b6<br>1 | b5<br>0 | b4<br>0 | b3<br>0 | b2 | ь1<br>0 | b0    | Symbpl<br>RSVREG03<br>RSVREG03 |              | 6  | After reset<br>010000002<br>010000002 |                |    |
|-----------|---------|---------|---------|---------|----|---------|-------|--------------------------------|--------------|----|---------------------------------------|----------------|----|
|           | ł       | ł       | ł       | ł       |    |         | 1     | Bit symbol                     | Bit nai      | ne | Func                                  | tion           | RW |
|           |         |         | .i.     | .j.     | j  |         | <br>  | (b5-b0)                        | Reserved bit |    | Must be set to "0'                    |                | RW |
|           | !       |         |         |         |    |         | <br>[ | (b6)                           | Reserved bit |    | Must be set to "1'                    | <sup>3</sup> . | RW |
|           |         |         |         |         |    |         | <br>[ | (b7)                           | Reserved bit |    | Must be set to "0'                    | <sup>3</sup> . | RW |

## Reserved register

| b7 | b0 | Symbpl<br>RSVREG0<br>RSVREG0 |              | After reset<br>Indeterminate<br>Indeterminate |    |
|----|----|------------------------------|--------------|-----------------------------------------------|----|
|    |    | Bit symbol                   | Bit name     | Function                                      | RW |
|    |    | (b0)                         | Reserved bit | Setup is arbitrary.                           | WO |

| b7 | b0 | Symbpl<br>RSVREG0<br>RSVREG0 |              | After reset<br>Indeterminate<br>Indeterminate |    |
|----|----|------------------------------|--------------|-----------------------------------------------|----|
|    |    | Bit symbol                   | Bit name     | Function                                      | RW |
|    |    | (b0)                         | Reserved bit | Setup is arbitrary.                           | RW |

| b7 | b6 | b5 | b4 | b3 | b2 |   | b0   | Symbpl<br>( EXTREG02 |                                | reset<br><sub>D16</sub> )                    |    |   |
|----|----|----|----|----|----|---|------|----------------------|--------------------------------|----------------------------------------------|----|---|
|    |    | -  | -  |    |    |   |      | Bit symbol           | Bit                            | Function                                     | R  |   |
|    |    |    |    |    |    |   | -    | IREQSELSIG0          | Interrupt DMA factor selection | 0 : TIMERA0<br>1 : I <sup>2</sup> C-bus0     | 00 | 2 |
|    |    | -  |    |    |    | ! | <br> | IREQSELSIG1          | Interrupt DMA factor selection | 0 : TIMERA1<br>1 : I <sup>2</sup> C-bus1     | 00 | C |
|    |    |    |    |    | i_ |   | <br> | IREQSELSIG2          | Interrupt DMA factor selection | 0 : TIMERA2<br>1 : OSD2                      | 00 | 2 |
|    |    |    |    | !_ |    |   | <br> | IREQSELSIG3          | Interrupt DMA factor selection | 0 : TIMERA3<br>1 : VSYNC                     | 00 | 2 |
|    |    |    | !  |    |    |   | <br> | IREQSELSIG4          | Interrupt DMA factor selection | 0 : TIMERA4<br>1 : I <sup>2</sup> C-bus0NACK | 00 | 2 |
|    |    | ¦  |    |    |    |   | <br> | IREQSELSIG5          | Interrupt DMA factor selection | 0 : TIMERB0<br>1 : I <sup>2</sup> C-bus1NACK | 00 | 2 |
|    | !  |    |    |    |    |   | <br> | IREQSELSIG6          | Interrupt DMA factor selection | 0 : TIMERB1<br>1 : I <sup>2</sup> C-bus2NACK | 00 | 2 |
|    |    |    |    |    |    |   | <br> | IREQSELSIG7          | Interrupt DMA factor selection | 0 : TIMERB2<br>1 : I <sup>2</sup> C-bus2     | 00 | C |

| b7 | b6 | <sup>b5</sup> | b4<br>1 | b3 | b2 | b1 | b0 | Symbpl<br>(EXTREG02 |                                | r reset<br>0 <sub>16</sub> )                               |   |   |
|----|----|---------------|---------|----|----|----|----|---------------------|--------------------------------|------------------------------------------------------------|---|---|
|    | 1  | -             |         |    |    |    |    | Bit symbol          | Bit                            | Function                                                   |   | R |
|    |    |               |         |    |    |    | į  | IREQSELSIG8         | Interrupt DMA factor selection | 0 : TIMERB3<br>1 : Do not set                              | 0 | 0 |
|    |    |               |         |    |    | 1  |    | IREQSELSIG9         | Interrupt DMA factor selection | 0 : TIMERB4<br>1 : Do not set                              | 0 | 0 |
|    |    |               |         |    | i, |    |    | IREQSELSIG10        | Interrupt DMA factor selection | 0 : TIMERB5<br>1 : OSD1                                    | 0 | 0 |
|    |    |               |         | !_ |    |    |    | IREQSELSIGA1        | Interrupt factor selection     | 0 : UART2 bus shock detection<br>1 : I <sup>2</sup> C-bus0 | 0 | 0 |
|    |    |               | !       |    |    |    |    | Reserved bit        | Must be set to "1".            |                                                            | 0 | 0 |
|    |    | į             |         |    |    |    |    | Reserved bit        | Must be set to "1".            |                                                            | 0 | 0 |
|    | !  |               |         |    |    |    |    | IREQSELSIGA4        | Interrupt DMA factor selection | 0 : Key input<br>1 : VSYNC                                 | 0 | 0 |
|    |    |               |         |    |    |    |    | IREQSELSIGA5        | Interrupt DMA factor selection | 0 : AD<br>1 : I <sup>2</sup> C-bus1NACK                    | 0 | 0 |

| b7 b6 b5 b4 b3 b2 b1 b0<br>0 0 0 0 0 0 0 0 0 | Symbpl<br>( EXTREG020 |                                | reset<br>D16 )       |    |
|----------------------------------------------|-----------------------|--------------------------------|----------------------|----|
|                                              | Bit symbol            | Bit name                       | Function             | RW |
|                                              | IREQSELSIGA6          | Interrupt DMA factor selection | 0 : INT2<br>1 : OSD2 | 00 |
|                                              | Reserved bit          | Must be set to "0".            |                      | 00 |

| b7    | b6    | b5    | b4    | b3    | b2    | b1    | b0    | Symbpl         | Address             | After | reset         |     |
|-------|-------|-------|-------|-------|-------|-------|-------|----------------|---------------------|-------|---------------|-----|
| 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | (EXTREG02      |                     |       | D16 )         |     |
|       |       |       |       |       |       |       |       |                |                     |       |               |     |
| - i - | - i - | - i - | - i - | - i - | - i - | - i - | - i - |                |                     |       |               |     |
|       | 1     | 1     | 1     | 1     | 1     | 1     | 11    | Dit av sach al | Ditarana            |       | E sus a C a s | D   |
| - i - | - i - | - i - | - i - | - i - | - i - | - i - | - i   | Bit symbol     | Bit name            |       | Function      | R:W |
|       | 1     | 1     | 1     | 1     | 1     | 1     | - : 1 |                |                     |       |               |     |
| ι.    | i.    |       | -i-   | -:-   |       | :     |       | Reserved bit   | Must be set to "0". |       |               | 00  |



| b7 | b6 | b5 | b4    | b3  | b2 | b1 | b0 | Symbol       | Address             | Aftor | reset             |    |
|----|----|----|-------|-----|----|----|----|--------------|---------------------|-------|-------------------|----|
| 0  | 0  | 0  | 0     | 0   | 0  | 0  | 0  | (EXTREG02    |                     |       | D <sub>16</sub> ) |    |
|    |    |    | ;     | -   | -  | ł  | ÷  |              |                     |       |                   |    |
|    |    |    | 1     |     |    |    |    | Bit symbol   | Bit name            |       | Function          | RW |
| i. | i. |    | - i - | -i- | .j |    |    | Reserved bit | Must be set to "0". |       |                   | 00 |

| b7 | b6<br>0 | b5<br>0 | b4  | ьз<br>0 | <sup>b2</sup> | b1 | ьо<br>О | Symbpl<br>( EXTREG020 | Address<br>C5)(02C516) | reset<br>D16 ) |     |
|----|---------|---------|-----|---------|---------------|----|---------|-----------------------|------------------------|----------------|-----|
|    | -       |         |     | -       |               | -  |         |                       |                        |                |     |
|    |         |         |     |         |               |    |         | Bit symbol            | Bit name               | Function       | R:W |
| Ĺ. | i.      |         | .i. |         | .j.,          |    |         | Reserved bit          | Must be set to "0".    |                | 00  |





| b7 | b6 | b5 | b4    | b3           | b2  | b1 | b0 | Symbol       | Address             | After | reset    |    |
|----|----|----|-------|--------------|-----|----|----|--------------|---------------------|-------|----------|----|
| 0  | 0  | 0  | 0     | 0            | 0   | 0  | 0  | (EXTREG02    |                     |       | D16 )    |    |
| -  |    | -  |       |              |     | T  | T  |              |                     |       |          |    |
|    |    |    |       |              |     |    |    | Bit symbol   | Bit name            |       | Function | RW |
| Ĺ. |    |    | - i - | - <u>;</u> - | . j |    |    | Reserved bit | Must be set to "0". |       |          | 00 |



| b7 | b6<br>0 | b5<br>0 | b4<br>0 | b3<br>0 | b2<br>0 | b1<br>0 | ьо<br>О | Symbpl<br>(EXTREG020 | Address<br>C8)(02C816) | reset<br>D16 ) |    |
|----|---------|---------|---------|---------|---------|---------|---------|----------------------|------------------------|----------------|----|
|    |         |         |         |         |         |         | -       | Bit symbol           | Bit name               | Function       | RW |
| į  |         |         | -i-     | - j-    | . j     |         | i.      | Reserved bit         | Must be set to "0".    |                | 00 |

| D. | <sup>b6</sup> | ь5<br>О | b4  | ьз<br>0 | <sup>b2</sup> | ь1<br>О | ьо<br>О | Symbpl<br>( EXTREG02 | Address<br>C9)(02C916) | reset<br>D16 ) |    |
|----|---------------|---------|-----|---------|---------------|---------|---------|----------------------|------------------------|----------------|----|
| 7  |               | ÷       |     |         | T             | -       | Ŧ       |                      |                        |                |    |
|    |               |         |     |         |               |         |         | Bit symbol           | Bit name               | Function       | RW |
| į  | i.            |         | .i. |         |               |         | i.      | Reserved bit         | Must be set to "0".    |                | 00 |



| b7 | b6<br>0 | b5<br>0 | b4<br>0 | ьз<br>0 | b2<br>0 | b1 | b0<br>0 | Symbpl<br>( EXTREG02 | Address<br>CA)(02CA16) | reset<br>D16 ) |    |
|----|---------|---------|---------|---------|---------|----|---------|----------------------|------------------------|----------------|----|
|    | 1       |         | -       | -       |         | 1  |         | Bit symbol           | Bit name               | Function       | RW |
| Ę. | i.      |         | .i.     | . j.    | . j     |    |         | Reserved bit         | Must be set to "0".    |                | 00 |

| b7 | b6 | b5 | b4  | b3  | b2  | b1 | b0 | Symbol       |     | Address          | After | reset    |    |
|----|----|----|-----|-----|-----|----|----|--------------|-----|------------------|-------|----------|----|
| 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | (EXTREG02    | CB) | ( 02CB16 )       |       | 016 )    |    |
|    |    |    | -   | -   |     |    |    |              |     |                  |       |          |    |
|    |    |    |     |     |     |    |    | Bit symbol   |     | Bit name         |       | Function | RW |
| į  | i. |    | .i. | .j. | .j. |    |    | Reserved bit | Mus | t be set to "0". |       |          | 00 |



| b7 | b6<br>0 | b5<br>0 | b4<br>0 | b3<br>0 | b2<br>0    | b1 | ьо<br>О | Symbpl<br>( EXTREG02 | Address<br>CC)(02CC16) | reset<br>D16 ) |    |
|----|---------|---------|---------|---------|------------|----|---------|----------------------|------------------------|----------------|----|
|    | 1       |         | -       | -       |            | 1  |         | Bit symbol           | Bit name               | Function       | RW |
| Į. |         |         | .i.     |         | . <u>.</u> |    |         | Reserved bit         | Must be set to "0".    |                | 00 |

| b7 | b6 | b5 | b4  | b3  | b2  | b1 | b0 | Symbol       |     | Address          | After | reset             |    |
|----|----|----|-----|-----|-----|----|----|--------------|-----|------------------|-------|-------------------|----|
| 0  | 0  | 0  | 0   | 0   | 0   | 0  | 0  | (EXTREG02    | CD) | (02CD16)         |       | D <sub>16</sub> ) |    |
|    |    |    | -   | -   |     |    |    |              |     |                  |       |                   |    |
|    |    |    |     |     |     |    |    | Bit symbol   |     | Bit name         |       | Function          | RW |
| į  | i. |    | .i. | .j. | .j. |    |    | Reserved bit | Mus | t be set to "0". |       |                   | 00 |



| b7 b6 | <sup>b5</sup> | b4<br>0 | ьз<br>0 | b2<br>0 | b1 | ьо<br>О | Symbpl<br>(EXTREG02        | Address<br>CE)(02CE16)          | reset<br>D16 ) |            |
|-------|---------------|---------|---------|---------|----|---------|----------------------------|---------------------------------|----------------|------------|
|       |               |         |         |         |    |         | Bit symbol<br>Reserved bit | Bit name<br>Must be set to "0". | Function       | R W<br>O O |

| b7 | b7 b6 0 0 | b5<br>0 | b4  | b3<br>0 | b2<br>0 | b1<br>0 | b0<br>0 | Symbpl<br>(EXTREG02 | Address<br>CF)(02CF16) | reset<br>D16 ) |    |
|----|-----------|---------|-----|---------|---------|---------|---------|---------------------|------------------------|----------------|----|
|    |           |         |     |         |         |         |         | Bit symbol          | Bit name               | Function       | RW |
| Ę  |           |         | .i. | -i-     | . J     |         |         | Reserved bit        | Must be set to "0".    |                | 00 |



| b7 | b6<br>0 | b5<br>0 | b4<br>0 | b3<br>0 | b2<br>0 | b1<br>0 | ьо<br>О | Symbpl<br>(EXTREG02I | Address<br>D0)(02D016) | reset<br>D16 ) |    |
|----|---------|---------|---------|---------|---------|---------|---------|----------------------|------------------------|----------------|----|
|    |         |         |         |         |         |         | -       | Bit symbol           | Bit name               | Function       | RW |
| į  |         |         | -i-     | - j-    | . j     |         | i.      | Reserved bit         | Must be set to "0".    |                | 00 |

| ь <sup>.</sup> | <sup>b6</sup> | b5<br>0 | ь4<br>О | ьз<br>0 | b2  | b1 | ьо<br>О | Symbpl<br>(EXTREG02 | Address<br>D1)(02D116) | reset<br>D16 ) |    |
|----------------|---------------|---------|---------|---------|-----|----|---------|---------------------|------------------------|----------------|----|
|                |               |         | -       |         |     | T  | T       | '                   |                        |                |    |
|                |               |         |         |         |     |    |         | Bit symbol          | Bit name               | Function       | RW |
| į              | i.            |         | .i.     | -1-     | . j |    |         | Reserved bit        | Must be set to "0".    |                | 00 |



| b7 | b6<br>0 | b5<br>0  | b4<br>0 | b3<br>0 | b2<br>0 | ь1<br>О | ьо<br>О | Symbpl<br>( EXTREG02 | Address<br>D2)(02D216) | reset<br>D16 ) |    |
|----|---------|----------|---------|---------|---------|---------|---------|----------------------|------------------------|----------------|----|
|    |         |          |         |         |         | 1       |         | Bit symbol           | Bit name               | Function       | RW |
| į  | i.      | <u>!</u> | -i-     |         | . j     |         | i.      | Reserved bit         | Must be set to "0".    |                | 00 |

| b7 | ь6<br>О | b5<br>0    | b4  | ьз<br>0 | b2 | b1 | ьо<br>О | Symbpl<br>( EXTREG02 | Address<br>D3)(02D316) | reset<br><sub>016</sub> ) |    |
|----|---------|------------|-----|---------|----|----|---------|----------------------|------------------------|---------------------------|----|
|    |         |            |     |         |    | -  | -       |                      |                        |                           |    |
|    |         |            |     |         |    |    |         | Bit symbol           | Bit name               | Function                  | RW |
| į  | i.      | <u>.</u> . | .i. | -1-     | j. |    |         | Reserved bit         | Must be set to "0".    |                           | 00 |



| b7 | b6<br>0 | b5<br>0 | 64<br>0 | b3  | b2<br>0 | b1<br>0 | b0<br>0 | Symbpl<br>( EXTREG02 | Address<br>D4)(02D4 <sub>16</sub> ) | reset<br>D16 )      |    |
|----|---------|---------|---------|-----|---------|---------|---------|----------------------|-------------------------------------|---------------------|----|
|    |         |         |         |     |         | -       | [       | Bit symbol           | Bit name                            | Function            | RW |
| Ĺ. | i.      |         | -i-     | -i- |         |         |         | (b7-b0)              | Reserved bits                       | Must be set to "0". | 00 |

| b7 | b6 | <sup>b5</sup> | b4<br>0 | b3<br>0 | b2<br>0 | b1<br>0 | b0 | Symbpl<br>(EXTREG02 |                                 | reset<br><sub>016</sub> )                                                                    |    |
|----|----|---------------|---------|---------|---------|---------|----|---------------------|---------------------------------|----------------------------------------------------------------------------------------------|----|
|    |    |               |         |         |         |         |    | Bit symbol          | Bit name                        | Function                                                                                     | RW |
|    |    |               |         |         |         |         | i. | RGBSEL              | RGB signal output selection bit | 0: RGB 3-bit or analog output<br>1: RGB 2 values output                                      | 00 |
|    |    |               |         |         |         |         |    | (b5-b1)             | Reserved bits                   | Must be set to "0".                                                                          | 00 |
|    |    |               |         |         |         |         |    | CREGCPUSEL          | Palette register selection      | 0: Palette register setting of palette set 0<br>1: Palette register setting of palette set 1 | 00 |
| Ļ  |    |               |         |         |         |         |    | (b7)                | Reserved bit                    | Must be set to "1".                                                                          | 00 |



| b7 b6 b5 b4 b3 b2 b1 b0<br>0 0        | Symbpl<br>(EXTREG02 | Address After reso<br>2D6) (02D616) (0016 | et<br>)                |    |
|---------------------------------------|---------------------|-------------------------------------------|------------------------|----|
|                                       | Bit symbol          | Bit name                                  | Function               | RW |
|                                       | SCL3DRVUP           | SCL3 output buffer size adjustment        | 0 : weak<br>1 : strong | 00 |
| · · · · · · · · · · · · · · · · · · · | SDA3DRVUP           | SDA3 output buffer size adjustment        | 0 : weak<br>1 : strong | 00 |
|                                       | SCL5DRVUP           | SCL5 output buffer size adjustment        | 0 : weak<br>1 : strong | 00 |
|                                       | SDA5DRVUP           | SDA5 output buffer size adjustment        | 0 : weak<br>1 : strong | 00 |
|                                       | SCL6DRVUP           | SCL6 output buffer size adjustment        | 0 : weak<br>1 : strong | 00 |
|                                       | SDA6DRVUP           | SDA6 output buffer size adjustment        | 0 : weak<br>1 : strong | 00 |
| <u> </u>                              | Reserved bit        | Must be set to "0".                       |                        | 00 |
| i                                     | Reserved bit        | Must be set to "0".                       |                        | 00 |

| ь7<br>О | <sup>b6</sup> | b5       | b4 | ьз<br>1 | b2 | b1 | ьо<br>О | Symbpl<br>(EXTREG02l | Address<br>D7)(02D716) | After<br>( 00 |          |    |
|---------|---------------|----------|----|---------|----|----|---------|----------------------|------------------------|---------------|----------|----|
|         |               |          |    |         |    |    |         | Bit symbol           | Bit name               |               | Function | RW |
| ĺ.      |               |          | .i |         |    |    |         | Reserved bit         | Must be set to "0".    | I             |          | 00 |
|         | <u>.</u>      | <u>.</u> |    |         |    |    |         | Reserved bit         | Must be set to "1".    |               |          | 00 |



| b7 | b6<br>1 | b5 | b4 | b | 3 t | )2<br> | b1 | b0 | Symbpl<br>(EXTREG02 | Address After re<br>2D8) (02D816) (001        |                                                              |    |
|----|---------|----|----|---|-----|--------|----|----|---------------------|-----------------------------------------------|--------------------------------------------------------------|----|
|    |         |    | -  |   |     |        |    |    | Bit symbol          | Bit name                                      | Function                                                     | RW |
|    |         |    |    |   |     |        |    |    | SCLOINSEL           | I <sup>2</sup> C-bus0 SCL input pin selection | 0 : Pin "SCL2"<br>1 : Pin "SCL5"                             | 00 |
|    |         |    |    |   |     | 1      |    |    | SDA0INSEL           | I <sup>2</sup> C-bus0 SDA input pin selection | 0 : Pin "SDA2"<br>1 : Pin "SDA5"                             | 00 |
|    |         |    |    |   |     | ¦      |    |    | SCL1INSEL0          | I <sup>2</sup> C-bus1 SCL input pin selection | 0 : Pin "SCL3"<br>1 : Pin "SCL6"                             | 00 |
|    |         |    |    | į |     |        |    |    | SDA1INSEL0          | I <sup>2</sup> C-bus1 SDA input pin selection | 0 : Pin "SDA3"<br>1 : Pin "SDA6"                             | 00 |
|    |         |    | !. |   |     |        |    |    | SCL1INSEL1          | I <sup>2</sup> C-bus1 SCL input pin selection | 0 : SCL3 or SCL6<br>(SCL1INSEL0 available)<br>1 : Pin "SCL1" | 00 |
|    |         | !_ |    |   |     |        |    |    | SDA1INSEL1          | I <sup>2</sup> C-bus1 SDA input pin selection | 0 : SDA3 or SDA6<br>(SDA1INSEL0 available)<br>1 : Pin "SDA1" | 00 |
| ί. |         |    |    |   |     |        |    |    | (b7-b6)             | Reserved bits                                 | Must be set to "1".                                          | 00 |

| b7 b | 6 b5 | b4 | b3 | b2 | b1 | b0 | Symbpl<br>(EXTREG02 | Address After re<br>2D9) (02D916) (0016 | eset<br>6 )                                                   |    |
|------|------|----|----|----|----|----|---------------------|-----------------------------------------|---------------------------------------------------------------|----|
|      |      |    | ł  |    |    |    | Bit symbol          | Bit name                                | Function                                                      | RW |
|      |      |    |    |    |    |    | BUSON1              | SCL1-SCL3, SDA1-SDA3 bus switch         | 0 : OFF<br>1 : ON                                             | 00 |
|      |      |    |    |    | !  |    | BUSON2              | SCL5-SCL6, SDA5-SDA6 bus switch         | 0 : OFF<br>1 : ON                                             | 00 |
|      |      |    |    | ¦_ |    |    | SCLSDA1EN           | SCL1, SDA1 pin control                  | 0 : SCL1 and SDA1 are not used<br>1 : SCL1 and SDA1 are used. | 00 |
|      |      |    | !_ |    |    |    | SCLSDA2EN           | SCL2, SDA2 pin control                  | 0 : SCL2 and SDA2 are not used<br>1 : SCL2 and SDA2 are used. | 00 |
|      |      | !  |    |    |    |    | SCLSDA3EN           | SCL3, SDA3 pin control                  | 0 : SCL3 and SDA3 are not used<br>1 : SCL3 and SDA3 are used. | 00 |
|      |      |    |    |    |    |    | SCLSDA4EN           | SCL4, SDA4 pin control                  | 0 : SCL4 and SDA4 are not used<br>1 : SCL4 and SDA4 are used. | 00 |
|      | l    |    |    |    |    |    | SCLSDA5EN           | SCL5, SDA5 pin control                  | 0 : SCL5 and SDA5 are not used<br>1 : SCL5 and SDA5 are used. | 00 |
|      |      |    |    |    |    |    | SCLSDA6EN           | SCL6, SDA6 pin control                  | 0 : SCL6 and SDA6 are not used<br>1 : SCL6 and SDA6 are used. | 00 |

| b7 | b6<br>0 | b5 | b4 | b3 | b2<br>0 | b1 | ьо<br>О | Symbpl<br>(EXTREG02 | Address<br>DA)(02DA16) | reset<br>D <sub>16</sub> ) |    |
|----|---------|----|----|----|---------|----|---------|---------------------|------------------------|----------------------------|----|
|    |         |    |    |    |         |    |         | Bit symbol          | Bit name               | Function                   | RW |
| į. |         |    |    |    | .j      |    |         | (b7-b0)             | Reserved bit           | Must be set to "0".        | 00 |

| b7 b | 6 b5 | b4 | b3 | b2 |   | 1 | b0 | Symbpl<br>( EXTREG02 | Address After ro<br>2DB) (02DB16) (001    |                                          |    |
|------|------|----|----|----|---|---|----|----------------------|-------------------------------------------|------------------------------------------|----|
|      |      |    |    |    |   |   |    | Bit symbol           | Bit name                                  | Function                                 | RW |
|      |      |    |    |    |   |   |    | SELVIN               | VSYNC input selection                     | 0 : VSYNC1<br>1 : VSYNC2                 | 00 |
|      |      |    |    |    | ! |   |    | DIGREN               | R digital 3BIT output control             | 0 : DISABLE<br>1 : ENABLE                | 00 |
|      |      |    |    | i. |   |   |    | DIGGEN               | Q digital 3BIT output control             | 0 : DISABLE<br>1 : ENABLE                | 00 |
|      |      |    | į. |    |   |   |    | DIGBEN               | B digital 3BIT output control             | 0 : DISABLE<br>1 : ENABLE                | 00 |
|      |      | !  |    |    |   |   |    | OUT1EN               | OUT1 output control                       | 0 : DISABLE<br>1 : ENABLE                | 00 |
|      | į    |    |    |    |   |   |    | OUT2EN               | OUT2 output control                       | 0 : DISABLE<br>1 : ENABLE                | 00 |
|      |      |    |    |    |   |   |    | OSCOUTEN             | OSCOUT output control                     | 0 : DISABLE<br>1 : ENABLE                | 00 |
|      |      |    |    |    |   |   |    | OSCEN                | Selection of OSD2/VSYNC1/INT2<br>function | 0 : VSYNC1/INT2 input<br>1 : OSC2 output | 00 |



| ь7<br>О | <sup>b6</sup> | b5<br>0 | ь4<br>О | <sup>b2</sup> | b1 | ьо<br>О | Symbpl<br>( EXTREG02 | Address<br>DC)(02DC16)  | After<br>( 00 | reset<br>h6 )                          |    |
|---------|---------------|---------|---------|---------------|----|---------|----------------------|-------------------------|---------------|----------------------------------------|----|
|         |               |         |         |               |    | [       | Bit symbol           | Bit name                |               | Function                               | RW |
|         |               |         |         |               |    |         | (b0)                 | Reserved bit            |               | Must be set to "0".                    | 00 |
|         |               |         |         |               |    |         | TST11                | OSD oscillation circuit |               | 0: Used (LC or ceramic)<br>1: Not used | 00 |
| Į.      |               | ! .     |         | <br>          |    | [       | (b7-b2)              | Reserved bits           |               | Must be set to "0".                    | 00 |

| b7 b6 b5 b4 b3 b2 b1 b0<br>0 0 0 0 0 0 0 0 0 0 | Symbpl<br>(EXTREG02 | Address After r<br>2DD)(02DD16) (001          | eset<br>6 )                                                                                                                                                                                                                                   |    |
|------------------------------------------------|---------------------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|                                                | Bit symbol          | Bit name                                      | Function                                                                                                                                                                                                                                      | RW |
| · · · · · · · · · · · · · · · · · · ·          | (b1-b0)             | Reserved bits                                 | Must be set to "0".                                                                                                                                                                                                                           | 00 |
|                                                | WSWL0<br>WSWL1      | TB0IN pin noise filter clock<br>selection bit | b3 b2<br>0 0:0.25∞s<br>(The removable maximum<br>bus width=1∞s)<br>0 1: 8∞s<br>(The removable maximum<br>bus width=32∞s)<br>1 0: 16∞s<br>(The removable maximum<br>bus width=64∞s)<br>1 1: 32∞s<br>(The removable maximum<br>bus width=128∞s) | 00 |
|                                                | NFON                | TB0IN pin noise filter ON/OFF selection       | 0 : Noise filter OFF<br>1 : Noise filter ON                                                                                                                                                                                                   | 00 |
|                                                | (b7-b5)             | Reserved bits                                 | Must be set to "0".                                                                                                                                                                                                                           | 00 |

| b5         b4         b3         b2         b1         b0           0         0         0         0         0         0 | Symbpl<br>(EXTREG02 | Address After ro<br>2DE)(02DE16)  (001                |                                                |    |
|-------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------|------------------------------------------------|----|
|                                                                                                                         | Bit symbol          | Bit name                                              | Function                                       | RW |
|                                                                                                                         | (b2-b0)             | Reserved bit                                          | Must be set to "0".                            | 00 |
|                                                                                                                         | ANARGBCAPON         | The CAP pin for inside operation of analog RGB stable | 0 : CAP pin is not used<br>1 : CAP pin is used | 00 |
|                                                                                                                         | ANARGBCLKEN         | Analog RGB internal clock input control               | 0 : OFF<br>1 : ON                              | 00 |
| <br>                                                                                                                    | (b6-b5)             | Reserved bits                                         | Must be set to "0".                            | 00 |
| <br>                                                                                                                    | (b7)                | Reserved bit                                          | Must be set to "0".                            | 00 |

| b7 | ь6<br>О | b5<br>0 | ь4<br>0 | ьз<br>0 | <sup>b2</sup> | b1 | ьо<br>О | Symbpl<br>( EXTREG02 | Address<br>DF)(02DF16) | reset<br>Di6 )      |     |
|----|---------|---------|---------|---------|---------------|----|---------|----------------------|------------------------|---------------------|-----|
|    |         | -       |         |         | -             | -  |         |                      |                        |                     | ·   |
|    |         | ł       | ł       | ł       | ł             | ł  |         | Bit symbol           | Bit name               | Function            | R;W |
| Ę  |         | ! .     | -1-     | -1-     |               | !  |         | (b7-b0)              | Reserved bit           | Must be set to "0". | 00  |



## **Electrical Characteristics**

| Table 18.1. A | bsolute | Maximum | Ratings |
|---------------|---------|---------|---------|
|---------------|---------|---------|---------|

| Symbol             |                                                                                                                                         |                                      | Parameter                                                                                                                                                                                                                | Condition          | Rated value      | Unit |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|------|
| VCC1,VCC2,<br>VCC3 | Supply ve                                                                                                                               | oltage                               |                                                                                                                                                                                                                          | VCC1=VCC2=<br>VCC3 | -0.3 to 6.5      | V    |
| VI                 | voltage P00 to P07, P10 to P17,<br>P30 to P37, P40 to P47,<br>P60 to P67, P72 to P77,<br>P90 to P91, P103 to P10<br>HLF2, VHOLD2, CVIN2 |                                      | CNVss1, BYTE, CNVss2,<br>)7, P10 to P17, P20 to P27,<br>37, P40 to P47, P50 to P57,<br>37, P72 to P77, P82, P8, P87<br>31, P103 to P107, VSYNC1, OSC1,<br>40LD2, CVIN2, HLF1,VHOLD1,<br>SYNC, XIN, SCL5, SDA5,SCL6, SDA6 |                    | -0.3 to Vcc1+0.3 | V    |
|                    |                                                                                                                                         | P70, P71, SCL4, SDA4                 |                                                                                                                                                                                                                          |                    | -0.3 to 6.5      | V    |
| Vo                 | Output<br>voltage                                                                                                                       |                                      |                                                                                                                                                                                                                          |                    | -0.3 to Vcc1+0.3 | V    |
|                    |                                                                                                                                         | P70, P71,                            | SCL4, SDA4                                                                                                                                                                                                               |                    | -0.3 to 6.5      | V    |
| Pd                 | Power dissipation                                                                                                                       |                                      | Topr=25°C                                                                                                                                                                                                                | 500                | mW               |      |
| Topr               | Operatin                                                                                                                                | ing ambient At microcomputer operate |                                                                                                                                                                                                                          |                    | -20 to 70        | °C   |
|                    | temperature                                                                                                                             |                                      | At flash memory erase                                                                                                                                                                                                    |                    | 0 to 60          | °C   |
| Tstg               | Storage t                                                                                                                               | emperatur                            | e                                                                                                                                                                                                                        |                    | -40 to 125       | °C   |



| Ourseland.             |                                                                                  |                                     | Dens                                        |                                                                                                                                                          | Unit    |        |          |     |  |
|------------------------|----------------------------------------------------------------------------------|-------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|----------|-----|--|
| Symbol                 |                                                                                  |                                     | Param                                       | Min.                                                                                                                                                     | Тур.    | Max.   | Unit     |     |  |
| /CC1, VCC2, VCC3       | Supply voltag                                                                    | ge(Vcc1=Vcc2=Vc                     | СЗ)                                         |                                                                                                                                                          | 3.15    | 3.3    | 3.45     | V   |  |
| Vss                    | Supply voltage                                                                   | je                                  |                                             |                                                                                                                                                          |         | 0      |          | V   |  |
| Viн                    | HIGH input                                                                       | P31 to P37, P40                     | to P47, P50                                 | to P57                                                                                                                                                   | 0.8Vcc1 |        | Vcc1     | V   |  |
|                        | voltage                                                                          | P00 to P07, P10                     | to P17, P20                                 | to P27, P30 (during single-chip mode)                                                                                                                    | 0.8Vcc1 |        | Vcc1     | V   |  |
|                        |                                                                                  | P00 to P07, P10<br>(data input duri |                                             | to P27, P30<br>expansion and microprocessor modes)                                                                                                       | 0.5Vcc1 |        | Vcc1     | V   |  |
|                        |                                                                                  |                                     | NVss1, BYTI                                 | , P83, P86, 87, P90 to P91, P103 to P107,<br>E, VSYNC1,OSC1,HSYNC                                                                                        | 0.8Vcc1 |        | Vcc1     | V   |  |
|                        |                                                                                  | P70, P71, SCL                       | 4,SDA4                                      |                                                                                                                                                          | 0.8Vcc1 |        | 6.5      | V   |  |
|                        | LOW input                                                                        | P31 to P37, P40                     | to P47, P50                                 | to P57                                                                                                                                                   | 0       |        | 0.2Vcc1  | V   |  |
|                        | voltage                                                                          | P00 to P07, P10                     | to P17, P20                                 | to P27, P30 (during single-chip mode)                                                                                                                    | 0       |        | 0.2Vcc1  | V   |  |
| VIL                    |                                                                                  | P00 to P07, P10<br>(data input duri |                                             | to P27, P30<br>expansion and microprocessor modes)                                                                                                       | 0       |        | 0.16Vcc1 | V   |  |
|                        |                                                                                  | P103 to P107,                       | NVss1, BYTI                                 | , P83, P86, P87, P90 to P91,<br>E, VSYNC1,OSC1,HSYNC,<br>CL6,SDA6                                                                                        | 0       |        | 0.2Vcc1  | V   |  |
| I <sub>OH (peak)</sub> | HIGH peak or<br>current                                                          | P40 to<br>P82 to<br>R,G,B,          | P47, P50 to<br>P83,P86,P87                  | P17, P20 to P27,P30 to P37,<br>P57, P60 to P67,P72 to P77,<br>,P90,P91,P103 to P107,<br>,OSCOUT,DIGR1,DIGR2,<br>B1,DIGB2                                 |         |        | -10.0    | mA  |  |
| I <sub>OH (avg)</sub>  | HIGH averag<br>output curren                                                     | t P40 to<br>P82,P8<br>R,G,B,        | P47, P50 to I<br>3,P86,P87,P9               | P17, P20 to P27,P30 to P37,<br>P57, P60 to P67,P72 to P77,<br>I0,P91,P103 to P107,<br>COSCOUT,DIGR1,DIGR2,<br>B1,DIGB2                                   |         |        | -5.0     | mA  |  |
| I <sub>OL (peak)</sub> | LOW peak ou<br>current                                                           | P40 to<br>P82,P8<br>R,G,B,          | P47, P50 to I<br>3,P86,P87,P9<br>OUT1,OUT2, | P17, P20 to P27,P30 to P37,<br>P57, P60 to P67,P70 to P77,<br>J0,P91,P103 to P107,<br>OSCOUT,DIGR1,DIGR2,DIGG1,DIGG2,<br>L4, SDA4, SCL5, SDA5, SCL6,SDA6 |         |        | 10.0     | mA  |  |
| I OL (avg)             | LOW average<br>output current<br>P40 to P47, P4<br>P82,P83,P86,P<br>R,G,B,OUT1,C |                                     |                                             | P17, P20 to P27,P30 to P37,<br>P57, P60 to P67,P70 to P77,<br>10,P91,P103 to P107,<br>OSCOUT,DIGR1,DIGR2,DIGG1,DIGG2,<br>.4, SDA4, SCL5, SDA5, SCL6,SDA6 |         |        | 5.0      | mA  |  |
| f (XIN)                | Main clock in                                                                    | put oscillation fre                 | quency                                      |                                                                                                                                                          |         | 16     |          | MHz |  |
| f (Xcin)               | Sub-clock os                                                                     | cillation frequenc                  | у                                           |                                                                                                                                                          |         | 32.768 |          | kHz |  |
| fosc                   | Oscillation fre                                                                  | equency (for OSE                    | ) OSC1                                      | LC oscillation mode                                                                                                                                      | 8.0     |        | 30       | _   |  |
|                        |                                                                                  |                                     |                                             | Ceramic oscillation mode                                                                                                                                 | 20.0    |        | 30       | MHz |  |
|                        |                                                                                  |                                     |                                             | Internal oscillation mode (XIN=16MHz)                                                                                                                    | 20.0    |        | 65       |     |  |
| f cvin                 | Input frequen                                                                    | су                                  |                                             | chronized signal of 525i (480i) video signal                                                                                                             | 15.262  | 15.734 | 16.206   |     |  |
|                        | The level synchror                                                               |                                     |                                             | chronized signal of 525p (480p) video signal                                                                                                             | -       | 31.47  | -        | kHz |  |
| Vi                     | Input amplitue                                                                   | de                                  |                                             | Video signal CVIN1, CVIN2                                                                                                                                | 1.5     | 1.75   | 2.00     | V   |  |

Table 18.2. Recommended Operating Conditions (Note 1)

Note 1: Referenced to Vcc = Vcc1 = Vcc2 = Vcc3 =  $3.3V \pm 0.15V$  at Topr = -20 to 70 °C unless otherwise specified.

Note 2: The mean output current is the mean value within 100ms.

Note 3: The total IoL (peak) for ports P0, P1, P2, P86, P87 and P9 must be 80mA max. The total IoL (peak) for ports P3, P4, P5, P6, P7 and P80 to P84 must be 80mA max. The total IOH (peak) for ports P0, P1, and P2 must be -40mA max. The total IOH (peak) for ports P3, P4 and P5 must be -40mA max. The total IOH (peak) for ports P6, P7, and P80 to P84 must be -40mA

| Cumbal        | Deremeter                                         |                     |      | Standard |      |      |  |
|---------------|---------------------------------------------------|---------------------|------|----------|------|------|--|
| Symbol        | Parameter                                         | Measuring condition | Min. | Тур.     | Max. | Unit |  |
|               | Resolution                                        | VREF =VCC1          |      |          | 8    | Bits |  |
| INL           | Absolute accuracy                                 | VREF=VCC1=3.3V      |      |          | +5   | LSB  |  |
| tCONV         | Conversion time, Sample & hold function available | Øad=10 MHz          | 2.8  |          |      | μs   |  |
| <b>t</b> SAMP | Sampling time                                     |                     | 0.3  |          |      | μS   |  |
| Vref          | Reference voltage                                 |                     |      | VCC1     |      | V    |  |
| Via           | Analog input voltage                              |                     | 0    |          | VCC1 | V    |  |

Table 18.3. A/D Conversion Characteristics (Note 1)

Note 1: Referenced to Vcc1=3.3V, Vss=0V at Topr = -20 to 70°C unless otherwise specified.

Note 2: AD operation clock frequency (ØAD frequency) must be 10 MHz or less. And divide the fAD and make ØAD frequency equal to or lower than fAD/2. Note 3: A case without sample & hold function turn ØAD frequency into 250 kHz or more in addition to a limit of Note 2.

A case with sample & hold function turn ØAD frequency into 1MHz or more in addition to a limit of Note 2.

Table 18.4. Analog R,G,B output specifications (Vcc1=3.3V, Vss=0V, Ta=25°C, Load capacity RI=nothing, Load capacity CI=nothing, unless otherwise specified)

| Symbol | Parameter                | Measuring condition                    |         | Unit                                               |         |      |
|--------|--------------------------|----------------------------------------|---------|----------------------------------------------------|---------|------|
| Symbol | Faranietei               | Measuring condition                    | Min.    | Тур.                                               | Max.    | Unit |
| Vppm   | Maximum output amplitude | RGB each output control bit=111b setup | α X 0.8 | $\alpha = \frac{100}{140} \rightleftharpoons 0.71$ | α X 1.2 | V    |
| Voe    | Output deviation         |                                        |         |                                                    | ±20     | %    |
| lo     | Maximum output current   | RGB each output control bit=111b setup | 2.2     | 4.0                                                | 5.8     | mA   |
| Ro     | Output register          |                                        | 190     |                                                    | 400     | ΩA   |
| Tst    | Set ring time            | 30 to 70% or 70 to 30%                 |         |                                                    | 33      | nS   |



Figure 18.1. Analog RGB output characteristic

| Parameter                      |      |       |       |      |
|--------------------------------|------|-------|-------|------|
| Falameter                      | Min. | Тур.  | Max.  | Unit |
| Word program time              |      | 30    | 200   | μs   |
| Block erase time               |      | 1     | 4     | S    |
| Erase all unlocked blocks time |      | 1 X n | 4 X n | S    |
| Lock bit program time          |      | 30    | 200   | μs   |

Note 1: Referenced to Vcc1=3.3V at Topr=0 to 60°C unless otherwise specified. Note 2: n denotes the number of block erases.

#### Table 18.6. Flash Memory Version Program/Erase Voltage and Read Operation Voltage Characteristics (at Topr = 0 to 60°C)

| Flash program, erase voltage | Flash read operation voltage |
|------------------------------|------------------------------|
| Vcc1 = 3.3 V ± 0.15V         | Vcc1=3.3 to 0.15 V           |

#### Table 18.7. Power Supply Circuit Timing Characteristics

| Symbol  | Parameter                                                       | Measuring Condition | Standard |      | 1.1  |      |
|---------|-----------------------------------------------------------------|---------------------|----------|------|------|------|
| Symbol  | Parameter                                                       | Measuring Condition | Min.     | Тур. | Max. | Unit |
| td(P-R) | Time for Internal Power Supply Stabilization During Powering-On |                     |          |      | 2    | ms   |
| td(R-S) | STOP Release Time                                               | Vcc1=2.7 to 3.45V   |          |      | 150  | μS   |
| td(W-S) | Low Power Dissipation Mode Wait Mode Release Time               |                     |          |      | 150  | μS   |

Note: When VCC1 = 5V.





| Symbol  |                           | Param                                       | neter                                                                                                                                       | Measuring condition  |          | Standard |      | Unit |
|---------|---------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------|----------|------|------|
| Cymbol  |                           |                                             |                                                                                                                                             | Modedning contaition | Min.     | Тур.     | Max. |      |
| Vон     | HIGH output<br>voltage    | P50 to P57,P60 to P6<br>P90,P91,P103 to P10 | 7,P20 to P27,P30 to P37,P40 to P47,<br>7,P72 to P77,P82,P83,P86,P87,<br>7,R,G,B,OUT1,OUT2,<br>GR2,DIGG1,DIGG2,DIGB1,DIGB2                   | lон=-1mA             | Vcc -0.5 |          | Vcc  | v    |
|         |                           |                                             | HIGHPOWER                                                                                                                                   | Iон=-0.1mA           | Vcc -0.5 |          | Vcc  | v    |
| Vон     | HIGH outpu                | t voltage Xout                              | LOWPOWER                                                                                                                                    | Іон=-50μА            | Vcc -0.5 |          | Vcc  | 7 V  |
|         | HIGH outpu                | t voltage Xcout                             | HIGHPOWER                                                                                                                                   | With no load applied |          | 2.5      |      | V    |
|         |                           | 5                                           | LOWPOWER                                                                                                                                    | With no load applied |          | 1.6      |      | 1    |
| Vol     | LOW output<br>voltage     | P50 to P57,P60 to P6<br>P90,P91,P103 to P10 | 7,P20 to P27,P30 to P37,P40 to P47,<br>7,P72 to P77,P82,P83,P86,P87,<br>7,R,G,B,OUT1,OUT2,<br>GR2,DIG61,DIG62,DIGB1,DIGB2<br>tDA5,SCL6,SDA6 | IOL= 1mA             |          |          | 0.5  | v    |
|         | LOW output                | voltage Xour                                | HIGHPOWER                                                                                                                                   | IOL= 0.1 mA          |          |          | 0.5  |      |
|         |                           | voltage X001                                | LOWPOWER                                                                                                                                    | IOL = 50 μA          |          |          | 0.5  | V    |
| Vol     | LOW output                | voltage Xcout                               | HIGHPOWER                                                                                                                                   | With no load applied |          | 0        |      | V    |
|         |                           | -                                           | LOWPOWER                                                                                                                                    | With no load applied |          | 0        |      | † *  |
| VT+-VT- | Hysteresis                | CTSo to CTS2,SCL0                           | TA3in, TB0in, TB1in, ÎNT₀ to ÎNT₃,<br>to SCL6, SDA0 to SDA6,<br>r to TA3our, Kl1 to Kl₃, RxD₀ to RxD₂<br>iC0, HC1, HSYNC2                   |                      | 0.2      |          | 0.8  | v    |
| VT+-VT- | Hysteresis                | RESET                                       |                                                                                                                                             |                      | 0.2      | (0.7)    | 1.8  | V    |
| VT+-VT- | Hysteresis                | Xin                                         |                                                                                                                                             |                      | 0.2      |          | 0.8  | V    |
| Ін      | HIGH input<br>current     | P50 to P57,P60 to P6<br>P90,P91,P103 to P10 | 7,P20 to P27,P30 to P37,P40 to P47,<br>7,P72 to P77,P82,P83,P86,P87,<br>7,Xm,RESET,CNVss1,BYTE,<br>/NC,SCL4,SDA4,SCL5,SDA5,                 | Vi = 3V              |          |          | 40   | μΑ   |
| lı.     | LOW input<br>current      | P50 to P57,P60 to P6<br>P90,P91,P103 to P10 | 7,P20 to P27,P30 to P37,P40 to P47,<br>7,P72 to P77,P82,P83,P86,P87,<br>7,Xn,RESET,CNVss1,BYTE,<br>/NC,SCL4,SDA4,SCL5,SDA5,                 | Vi = 0V              |          |          | -4.0 | μΑ   |
| RPULLUP | Pull-up<br>resistance     |                                             | 7,P20 to P27,P30 to P37,P40 to P47,<br>7,P72 to P77,P82,P83,P86,P87,<br>7                                                                   | V1 = 0V              | 66       | 160      | 500  | kΩ   |
| Rfxin   | Feedback re               | esistance XIN                               |                                                                                                                                             |                      |          | 3.0      |      | MΩ   |
| RfXCIN  | Feedback re               | esistance Xcin                              |                                                                                                                                             |                      |          | 25       |      | MΩ   |
| RBS     | I <sup>2</sup> C-bus, Bus | s switch                                    |                                                                                                                                             |                      |          |          | 130  | Ω    |

# Table 18.8. Electrical Characteristics (Note 1)

Note 1: Referenced to VCC = VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, Topr = -20 to 70 °C unless otherwise specified.



| Symbol | Par                  | ameter                                                           | Me                                                        | asuring conditio                                           | n                          |      | Standard |      | Unit |
|--------|----------------------|------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------|----------------------------|------|----------|------|------|
| Cymbol |                      |                                                                  |                                                           | abuning borianite                                          |                            | Min. | Тур.     | Max. | Unit |
|        |                      | In single-chip mode, the output pins are open and other pins are | Mask ROM                                                  |                                                            | OSD ON<br>Data slicer ON   |      | 100      | 140  | mA   |
|        |                      | Vss                                                              |                                                           | f(BCLK)=16MHz,                                             | OSD OFF<br>Data slicer OFF |      | 15       |      | mA   |
|        |                      |                                                                  | Flash memory                                              | No division                                                | OSD ON<br>Data slicer ON   |      | 120      | 170  | mA   |
|        |                      |                                                                  |                                                           |                                                            | OSD OFF<br>Data slicer OFF |      | 15       |      | mA   |
|        |                      |                                                                  | Mask ROM                                                  | f(Xcin)=32kHz,<br>Low power dissip<br>ROM(Note 3)          | ation mode,                |      | 25       |      | μΑ   |
| Icc    | Power supply current |                                                                  | Flash memory                                              | f(BCLK)=32kHz,<br>Low power dissip<br>RAM(Note 3)          | ation mode,                |      | 25       |      | μΑ   |
|        |                      |                                                                  |                                                           | f(BCLK)=32kHz<br>Low power dissip<br>Flash memory(No       |                            |      | 420      |      | μΑ   |
|        |                      | Mask ROM<br>Flash memory                                         | f(BCLK)=32kHz,<br>Wait mode (Note<br>Oscillation capacity |                                                            |                            | 6.0  |          | μΑ   |      |
|        |                      |                                                                  |                                                           | f(BCLK)=32kHz,<br>Wait mode(Note 2<br>Oscillation capacity |                            |      | 1.8      |      | μΑ   |
|        |                      |                                                                  |                                                           | Stop mode,<br>Topr=25°C                                    |                            |      | 0.7      | 3.0  | μΑ   |

#### Table 18.9. Electrical Characteristics (2) (Note 1)

Note 1: Referenced to VCC = VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, Topr = -20 to 70 °C unless otherwise specified. Note 2: With one timer operated using fc32. Note 3: This indicates the memory in which the program to be executed exists.



#### **Timing Requirements**

(VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, at Topr = - 20 to 70°C unless otherwise specified)

| Symbol | Parameter                             | Standard |      | Unit |
|--------|---------------------------------------|----------|------|------|
|        | raidilletei                           | Min.     | Max. | Onit |
| tc     | External clock input cycle time       | 62       |      | ns   |
| tw(H)  | External clock input HIGH pulse width | 25       |      | ns   |
| tw(L)  | External clock input LOW pulse width  | 25       |      | ns   |
| tr     | External clock rise time              |          | 15   | ns   |
| tf     | External clock fall time              |          | 15   | ns   |

#### Table 18.10. External Clock Input

Table 18.11. Memory Expansion Mode and Microprocessor Mode

| Symbol          | Parameter                                                  |      | Standard |      |
|-----------------|------------------------------------------------------------|------|----------|------|
|                 | Parameter                                                  | Min. | Max.     | Unit |
| tac1(RD-DB)     | Data input access time (for setting with no wait)          |      | (Note 1) | ns   |
| tac2(RD-DB)     | Data input access time (for setting with wait)             |      | (Note 2) | ns   |
| tac3(RD-DB)     | Data input access time (when accessing multiplex bus area) |      | (Note 3) | ns   |
| tsu(DB-RD)      | Data input setup time                                      | 50   |          | ns   |
| tsu(RDY-BCLK )  | RDY input setup time                                       | 40   |          | ns   |
| tsu(HOLD-BCLK ) | HOLD input setup time                                      | 50   |          | ns   |
| th(RD-DB)       | Data input hold time                                       | 0    |          | ns   |
| th(BCLK -RDY)   | RDY input hold time                                        | 0    |          | ns   |
| th(BCLK-HOLD )  | HOLD input hold time                                       | 0    |          | ns   |

Note 1: Calculated according to the BCLK frequency as follows:

$$\frac{0.5 \times 10^9}{f(BCLK)} - 60$$
 [ns]

Note 2: Calculated according to the BCLK frequency as follows:

$$\frac{(n-0.5) \times 10^9}{f(BCLK)} - 60$$
 [ns] n is "2" for 1-wait setting, "3" for 2-wait setting and "4" for 3-wait setting.

Note 3: Calculated according to the BCLK frequency as follows:

$$\frac{(n-0.5) \times 10^9}{f(\text{BCLK})} - 60$$
 [ns] n is "2" for 2-wait setting, "3" for 3-wait setting.

#### **Timing Requirements**

(VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, at Topr = - 20 to 70°C unless otherwise specified)

| Table 18.12. | Timer A Input  | (Counter Input in Event Counter Mode) |  |
|--------------|----------------|---------------------------------------|--|
|              | Third / Thipat | (ocumer input in Erent ocumer inous)  |  |

| Symbol  | Deservation                   | Standard |      | 1.1  |
|---------|-------------------------------|----------|------|------|
|         | Parameter                     | Min.     | Max. | Unit |
| tc(TA)  | TAi IN input cycle time       | 300      |      | ns   |
| tw(TAH) | TAi IN input HIGH pulse width | 60       |      | ns   |
| tw(TAL) | TAi IN input LOW pulse width  | 60       |      | ns   |

#### Table 18.13. Timer A Input (Gating Input in Timer Mode)

| Symbol  |                               | Standard |      | 11.5 |  |
|---------|-------------------------------|----------|------|------|--|
|         | Parameter                     | Min.     | Max. | Unit |  |
| tc(TA)  | TAi IN input cycle time       | 600      |      | ns   |  |
| tw(TAH) | TAi IN input HIGH pulse width | 300      |      | ns   |  |
| tw(TAL) | TAi IN input LOW pulse width  | 300      |      | ns   |  |

#### Table 18.14. Timer A Input (External Trigger Input in One-shot Timer Mode)

| Symbol  | Parameter                     | Standard |      | Unit |
|---------|-------------------------------|----------|------|------|
|         |                               | Min.     | Max. | Unit |
| tc(TA)  | TAi IN input cycle time       | 300      |      | ns   |
| tw(TAH) | TAi IN input HIGH pulse width | 150      |      | ns   |
| tw(TAL) | TAi IN input LOW pulse width  | 150      |      | ns   |

#### Table 18.15. Timer A Input (External Trigger Input in Pulse Width Modulation Mode)

| Symbol  | Symbol Parameter             |      | Standard |      |
|---------|------------------------------|------|----------|------|
| Symbol  | Parameter                    | Min. | Max.     | Unit |
| tw(TAH) | TAiın input HIGH pulse width | 150  |          | ns   |
| tw(TAL) | TAi IN input LOW pulse width | 150  |          | ns   |

#### Table 18.16. Timer A Input (Counter Increment/decrement Input in Event Counter Mode)

| Symbol      | Parameter                     | Standard |      | 1.1.0.14 |
|-------------|-------------------------------|----------|------|----------|
|             |                               | Min.     | Max. | Unit     |
| tc(UP)      | TAiout input cycle time       | 3000     |      | ns       |
| tw(UPH)     | TAiout input HIGH pulse width | 1500     |      | ns       |
| tw(UPL)     | TAiout input LOW pulse width  | 1500     |      | ns       |
| tsu(UP-TIN) | TAiout input setup time       | 600      |      | ns       |
| th(TIN-UP)  | TAio∪⊤ input hold time        | 600      |      | ns       |

#### Table 18.17. Timer A Input (Two-phase Pulse Input in Event Counter Mode)

| Symbol          | Parameter               | Standard |      | Linit |
|-----------------|-------------------------|----------|------|-------|
|                 |                         | Min.     | Max. | Unit  |
| tc(TA)          | TAi IN input cycle time | 2        |      | ∝s    |
| tsu(TAIN-TAOUT) | TAiout input setup time | 500      |      | ns    |
| tsu(TAOUT-TAIN) | TAin input setup time   | 500      |      | ns    |



#### **Timing Requirements**

(VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, at Topr = - 20 to 70°C unless otherwise specified)

| Symbol  | Dereveter                                           | Standard |      | 11-21 |
|---------|-----------------------------------------------------|----------|------|-------|
|         | Parameter                                           | Min.     | Max. | Unit  |
| tc(TB)  | TBiin input cycle time (counted on one edge)        | 150      |      | ns    |
| tw(TBH) | TBin input HIGH pulse width (counted on one edge)   | 60       |      | ns    |
| tw(TBL) | TBin input LOW pulse width (counted on one edge)    | 60       |      | ns    |
| tc(TB)  | TBin input cycle time (counted on both edges)       | 300      |      | ns    |
| tw(TBH) | TBin input HIGH pulse width (counted on both edges) | 160      |      | ns    |
| tw(TBL) | TBin input LOW pulse width (counted on both edges)  | 160      |      | ns    |

#### Table 18.19. Timer B Input (Pulse Period Measurement Mode)

| Symbol  | Parameter                    | Standard |      | Unit |
|---------|------------------------------|----------|------|------|
|         |                              | Min.     | Max. | Unit |
| tc(TB)  | TBin input cycle time        | 600      |      | ns   |
| tw(TBH) | TBilN input HIGH pulse width | 300      |      | ns   |
| tw(TBL) | TBin input LOW pulse width   | 300      |      | ns   |

#### Table 18.20. Timer B Input (Pulse Width Measurement Mode)

| Symbol  | Parameter                    | Standard |      | Unit |
|---------|------------------------------|----------|------|------|
|         |                              | Min.     | Max. |      |
| tc(TB)  | TBiin input cycle time       | 600      |      | ns   |
| tw(TBH) | TBilN input HIGH pulse width | 300      |      | ns   |
| tw(TBL) | TBin input LOW pulse width   | 300      |      | ns   |

### Table 18.21. Serial I/O

| Symbol   | Parameter                   | Standard |      | Unit |
|----------|-----------------------------|----------|------|------|
|          |                             | Min.     | Max. | Unit |
| tc(CK)   | CLKi input cycle time       | 300      |      | ns   |
| tw(CKH)  | CLKi input HIGH pulse width | 150      |      | ns   |
| tw(CKL)  | CLKi input LOW pulse width  | 150      |      | ns   |
| td(C-Q)  | TxDi output delay time      |          | 160  | ns   |
| th(C-Q)  | TxDi hold time              | 0        |      | ns   |
| tsu(D-C) | RxDi input setup time       | 100      |      | ns   |
| th(C-D)  | RxDi input hold time        | 90       |      | ns   |

#### Table 18.22. External Interrupt INTi Input

| Symbol Parameter | Paramotor                   | Standard  |      | Unit |
|------------------|-----------------------------|-----------|------|------|
|                  | Talameter                   | Min. Max. | Max. | Onic |
| tw(INH)          | INTi input HIGH pulse width | 380       |      | ns   |
| tw(INL)          | INTi input LOW pulse width  | 380       |      | ns   |

#### **Switching Characteristics**

(VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, at Topr = - 20 to 70°C, CM15 = "1" unless otherwise specified)

| Cumb ol       | Parameter                                     | Measuring condition | Standard |      | 1.1  |
|---------------|-----------------------------------------------|---------------------|----------|------|------|
| Symbol        | Dol Falameter modeling conduct                |                     | Min.     | Max. | Unit |
| td(BCLK-AD)   | Address output delay time                     |                     |          | 30   | ns   |
| th(BCLK-AD)   | Address output hold time (refers to BCLK)     |                     | 4        |      | ns   |
| th(RD-AD)     | Address output hold time (refers to RD)       |                     | 0        |      | ns   |
| th(WR-AD)     | Address output hold time (refers to WR)       |                     | (Note 2) |      | ns   |
| td(BCLK-CS)   | Chip select output delay time                 |                     |          | 30   | ns   |
| th(BCLK-CS)   | Chip select output hold time (refers to BCLK) |                     | 4        |      | ns   |
| td(BCLK-ALE)  | ALE signal output delay time                  |                     |          | 30   | ns   |
| th(BCLK-ALE)  | ALE signal output hold time                   |                     | -4       |      | ns   |
| td(BCLK-RD)   | RD signal output delay time                   | Fig.19.11           |          | 30   | ns   |
| th(BCLK-RD)   | RD signal output hold time                    |                     | 0        |      | ns   |
| td(BCLK-WR)   | WR signal output delay time                   | -                   |          | 30   | ns   |
| th(BCLK-WR)   | WR signal output hold time                    |                     | 0        |      | ns   |
| td(BCLK-DB)   | Data output delay time (refers to BCLK)       |                     |          | 40   | ns   |
| th(BCLK-DB)   | Data output hold time (refers to BCLK)        |                     | 4        |      | ns   |
| td(DB-WR)     | Data output delay time (refers to WR)         | -                   | (Note 1) |      | ns   |
| th(WR-DB)     | Data output hold time (refers to WR)(Note 3)  |                     | (Note 2) |      | ns   |
| td(BCLK-HLDA) | HLDA output delay time                        |                     |          | 40   | ns   |

Note 1: Calculated according to the BCLK frequency as follows:

$$\frac{0.5 \text{ X } 10^9}{\text{f(BCLK)}} - 40$$
 [ns]

Note 2: Calculated according to the BCLK frequency as follows:

Note 3: This standard value shows the timing when the output is off, and does not show hold time of data bus. Hold time of data bus varies with capacitor volume and pull-up

(pull-down) resistance value.

Hold time of data bus is expressed in

 $t = -CR X \ln (1 - VOL / VCC2)$ 

```
by a circuit of the right figure.
```

For example, when VoL = 0.2Vcc2, C = 30pF, R = 1k\Omega, hold time of output "L" level is

$$t = -30pF X 1k\Omega X ln (1 - 0.2Vcc2 / Vcc2)$$
  
= 6.7ns.



DBi



#### **Switching Characteristics**

(VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, at Topr = - 20 to 70°C, CM15 = "1" unless otherwise specified)

| Oursels al               | Dana ara tan                                    | Measuring condition          | Standard |      |      |
|--------------------------|-------------------------------------------------|------------------------------|----------|------|------|
| Symbol                   | Parameter                                       | Measuring condition          | Min.     | Max. | Unit |
| td(BCLK-AD)              | Address output delay time                       |                              |          | 30   | ns   |
| th(BCLK-AD)              | Address output hold time (refers to BCLK)       | -                            | 4        |      | ns   |
| th(RD-AD)                | Address output hold time (refers to RD)         | -                            | 0        |      | ns   |
| <b>t</b> h(WR-AD)        | Address output hold time (refers to WR)         | -                            | (Note 2) |      | ns   |
| td(BCLK-CS)              | Chip select output delay time                   | -                            |          | 30   | ns   |
| $t_{h(BCLK-CS)}$         | Chip select output hold time (refers to BCLK) 4 |                              |          | ns   |      |
| $t_{d(BCLK-ALE)}$        | ALE signal output delay time                    |                              |          | 30   | ns   |
| $t_{h(\text{BCLK-ALE})}$ | ALE signal output hold time                     |                              | -4       |      | ns   |
| td(BCLK-RD)              | RD signal output delay time                     | Fig.19.11                    |          | 30   | ns   |
| $t_{\rm h(BCLK-RD)}$     | RD signal output hold time                      |                              | 0        |      | ns   |
| $t_{d(BCLK-WR)}$         | WR signal output delay time                     |                              |          | 30   | ns   |
| $t_{h(BCLK-WR)}$         | WR signal output hold time                      | WR signal output hold time 0 |          |      | ns   |
| td(BCLK-DB)              | Data output delay time (refers to BCLK)         |                              | 40       | ns   |      |
| th(BCLK-DB)              | Data output hold time (refers to BCLK)          | 1                            | 4        |      | ns   |
| td(DB-WR)                | Data output delay time (refers to WR) (Not      |                              | (Note 1) |      | ns   |
| th(WR-DB)                | Data output hold time (refers to WR)(Note 3)    | (Note                        |          |      | ns   |
| td(BCLK-HLDA)            | HLDA output delay time                          |                              |          | 40   | ns   |

# Table 18.24. Memory Expansion and Microprocessor Modes

(for 1- to 3-wait setting and external area access)

Note 1: Calculated according to the BCLK frequency as follows:

<u>(n-0.5) X 10<sup>9</sup></u> - 40 [ns]

n is "1" for 1-wait setting, "2" for 2-wait setting and "3" for 3-wait setting.

Note 2: Calculated according to the BCLK frequency as follows:

$$\frac{0.5 \text{ X } 10^9}{\text{f(BCLK)}} - 10 \quad \text{[ns]}$$

Note 3: This standard value shows the timing when the output is off, and does not show hold time of data bus.

Hold time of data bus varies with capacitor volume and pull-up (pull-down) resistance value.

Hold time of data bus is expressed in

 $t = -CR X \ln (1 - VOL / VCC2)$ 

by a circuit of the right figure.

For example, when VoL = 0.2VcC2, C = 30pF, R = 1k\Omega, hold time of output "L" level is





#### **Switching Characteristics**

(VCC1 = VCC2 = VCC3 = 3.3V, VSS = 0V, at Topr = - 20 to 70°C, CM15 = "1" unless otherwise specified)

| 0                  |                                                  |                                               | Standard |      | L lacit |
|--------------------|--------------------------------------------------|-----------------------------------------------|----------|------|---------|
| Symbol             | Parameter                                        | Measuring condition                           |          | Max. | Unit    |
| $t_{d(BCLK-AD)}$   | Address output delay time                        |                                               |          | 50   | ns      |
| th(BCLK-AD)        | Address output hold time (refers to BCLK)        |                                               | 4        |      | ns      |
| th(RD-AD)          | Address output hold time (refers to RD)          |                                               | (Note 1) |      | ns      |
| th(WR-AD)          | Address output hold time (refers to WR)          |                                               | (Note 1) |      | ns      |
| td(BCLK-CS)        | Chip select output delay time                    |                                               |          | 50   | ns      |
| th(BCLK-CS)        | Chip select output hold time (refers to BCLK)    |                                               | 4        |      | ns      |
| th(RD-CS)          | Chip select output hold time (refers to RD)      |                                               | (Note 1) |      | ns      |
| th(WR-CS)          | Chip select output hold time (refers to WR)      |                                               | (Note 1) |      | ns      |
| $t_{d(BCLK-RD)}$   | RD signal output delay time                      |                                               |          | 40   | ns      |
| th(BCLK-RD)        | RD signal output hold time                       |                                               | 0        |      | ns      |
| td(BCLK-WR)        | WR signal output delay time                      | Fig.19.11                                     |          | 40   | ns      |
| th(BCLK-WR)        | WR signal output hold time                       |                                               | 0        |      | ns      |
| td(BCLK-DB)        | Data output delay time (refers to BCLK)          |                                               |          | 50   | ns      |
| th(BCLK-DB)        | Data output hold time (refers to BCLK)           |                                               | 4        |      | ns      |
| td(DB-WR)          | Data output delay time (refers to WR)            |                                               | (Note 2) |      | ns      |
| th(WR-DB)          | Data output hold time (refers to WR)             |                                               | (Note 1) |      | ns      |
| $t_{d(BCLK-HLDA)}$ | HLDA output delay time                           |                                               |          | 40   | ns      |
| $t_{d(BCLK-ALE)}$  | ALE signal output delay time (refers to BCLK)    | ALE signal output delay time (refers to BCLK) |          | 40   |         |
| $t_{h(BCLK-ALE)}$  | ALE signal output hold time (refers to BCLK)     | signal output hold time (refers to BCLK)      |          |      | ns      |
| td(AD-ALE)         | ALE signal output delay time (refers to Address) |                                               | (Note 3) |      | ns      |
| <b>t</b> h(ALE-AD) | ALE signal output hold time (refers to Adderss)  |                                               | (Note 4) |      | ns      |
| $t_{d(AD-RD)}$     | RD signal output delay from the end of Adress    | delay from the end of Adress                  |          |      | ns      |
| td(AD-WR)          | WR signal output delay from the end of Adress    |                                               | 0        |      | ns      |
| tdZ(RD-AD)         | Address output floating start time               |                                               |          | 8    | ns      |

## Table 18.25. Memory Expansion and Microprocessor Modes

(for 2- to 3-wait setting, external area access and multiplex bus selection)

Note 1: Calculated according to the BCLK frequency as follows:

Note 2: Calculated according to the BCLK frequency as follows:

$$\frac{(n-0.5) \times 10^9}{f(BCLK)} -50$$
 [ns] n is "2" for 2-wait setting, "3" for 3-wait setting.

Note 3: Calculated according to the BCLK frequency as follows:

Note 4: Calculated according to the BCLK frequency as follows:





Figure 18.4. Timing Diagram (2)





Figure 18.5. Timing Diagram (3)



Figure 18.6. Timing Diagram (4)





Figure 18.8. Timing Diagram (6)





Figure 18.10. Timing Diagram (8)



## **Flash Memory Version**

### **Flash Memory Performance**

The flash memory version is functionally the same as the mask ROM version except that it internally contains flash memory.

The flash memory version has three modes—CPU rewrite, standard serial input/output, and parallel input/ output modes—in which its internal flash memory can be operated on.

Table 19.1 shows the outline performance of flash memory version (refer to "Table 1.1. Performance outline of M306V8FJFP" for the items not listed in Table 19.1.).

| Item                          |                | Specification                                             |  |
|-------------------------------|----------------|-----------------------------------------------------------|--|
| Flash memory operating mode   |                | 3 modes (CPU rewrite, standard serial I/O, parallel I/O)  |  |
| User ROM area                 |                | Refer to "Figure 19.1. Flash Memory Block Diagram"        |  |
| Erase block                   | Boot ROM area  | 1 block (4 Kbytes) (Note 1)                               |  |
| Method for program            |                | In units of word, in units of byte (Note 2)               |  |
| Method for erasure            |                | Collective erase, block erase                             |  |
| Program, erase                | control method | Program and erase controlled by software command          |  |
| Protect method                |                | Protected for each block by lock bit                      |  |
| Number of commands            |                | 8 commands                                                |  |
| Number of program and erasure |                | 100 times                                                 |  |
| ROM code protection           |                | Parallel I/O and standard serial I/O modes are supported. |  |

Table 19.1. Flash Memory Version Specifications

Notes 1: The boot ROM area contains a standard serial I/O mode rewrite control program which is stored in it when shipped from the factory. This area can only be rewritten in parallel input/output mode

2: Can be programmed in byte units in only parallel input/output mode.



| Flash memory     | CPU rewrite mode (Note 1)                                                                                                                                                                                                           | Standard serial I/O mode                                                                                                                                                        | Parallel I/O mode                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| rewrite mode     |                                                                                                                                                                                                                                     |                                                                                                                                                                                 |                                                                                                  |
| Function         | The user ROM area is rewrit-<br>ten by executing software<br>commands from the CPU.<br>EW0 mode:<br>Can be rewritten in any<br>area other than the flash<br>memory (Note 2)<br>EW1 mode:<br>Can be rewritten in the<br>flash memory | The user ROM area is rewrit-<br>ten by using a dedicated se-<br>rial programmer.<br>Standard serial I/O mode 1:<br>Clock sync serial I/O<br>Standard serial I/O mode 2:<br>UART | The boot ROM and user<br>ROM areas are rewritten by<br>using a dedicated parallel<br>programmer. |
| Areas which      | User ROM area                                                                                                                                                                                                                       | User ROM area                                                                                                                                                                   | User ROM area                                                                                    |
| can be rewritten |                                                                                                                                                                                                                                     |                                                                                                                                                                                 | Boot ROM area                                                                                    |
| Operation        | Single chip mode                                                                                                                                                                                                                    | Boot mode                                                                                                                                                                       | Parallel I/O mode                                                                                |
| mode             | Memory expansion mode                                                                                                                                                                                                               |                                                                                                                                                                                 |                                                                                                  |
|                  | (EW0 mode)                                                                                                                                                                                                                          |                                                                                                                                                                                 |                                                                                                  |
|                  | Boot mode (EW0 mode)                                                                                                                                                                                                                |                                                                                                                                                                                 |                                                                                                  |
| ROM              | None                                                                                                                                                                                                                                | Serial programmer                                                                                                                                                               | Parallel programmer                                                                              |
| programmer       |                                                                                                                                                                                                                                     |                                                                                                                                                                                 |                                                                                                  |

| Table 19.2. Flash Memory | Rewrite N | Modes Overview |
|--------------------------|-----------|----------------|
|--------------------------|-----------|----------------|

Note 1: The PM13 bit remains set to "1" while the FMR0 register FMR01 bit = 1 (CPU rewrite mode enabled). The PM13 bit is reverted to its original value by clearing the FMR01 bit to "0" (CPU rewrite mode disabled). However, if the PM13 bit is changed during CPU rewrite mode, its changed value is not reflected until after the FMR01 bit is cleared to "0".

Note 2: When in CPU rewrite mode, the PM10 and PM13 bits in the PM1 register are set to "1". The rewrite control program can only be executed in the internal RAM or in an external area that is enabled for use when the PM13 bit = 1. When the PM13 bit = 0 and the flash memory is used in 4M-byte mode, the extended accessible area (5000016 to BFFFF16) cannot be used.



### **Memory Map**

The ROM in the flash memory version is separated between a user ROM area and a boot ROM area, OSD ROM area. Figure 19.1 shows the block diagram of flash momoery. The user ROM area has a 4K-byte block A, in addition to the area that stores a program for microcomputer operation during singe-chip or memory expansion mode.

The user ROM area is divided into several blocks, each of which can individually be protected (locked) against programming or erasure. The user ROM area can be rewritten in all of CPU rewrite, standard serial input/output, and parallel input/output modes. Block A is enabled for use by setting the PM1 register's PM10 bit to "1" (block A enabled, CS2 area at addresses 1000016 to 26FFF16).

The boot ROM area is located at addresses that overlap the user ROM area, and can only be rewritten in parallel input/output mode. After a hardware reset that is performed by applying a high-level signal to the CNVss1 and P50 pins and a low-level signal to the P55 pin, the program in the boot ROM area is executed. After a hardware reset that is performed by applying a low-level signal to the CNVss1 pin, the program in the user ROM area is executed (but the boot ROM area cannot be read). OSD ROM area that stores character font data. It is rewritten in CPU rewriting mode, standard serial I/O mode, or parallel I/O mode.



#### Figure 19.1. Flash Memory Block Diagram

### **Boot Mode**

After a hardware reset which is performed by applying a low-level signal to the P55 pin and a high-level signal to the CNVss1 and P50 pins, the microcomputer is placed in boot mode, thereby executing the program in the boot ROM area.

During boot mode, the boot ROM and user ROM areas are switched over by the FMR05 bit in the FMR0 register.

The boot ROM area contains a standard serial input/output mode based rewrite control program which was stored in it when shipped from the factory.

The boot ROM area can be rewritten in parallel input/output mode. Prepare an EW0 mode based rewrite control program and write it in the boot ROM area, and the flash memory can be rewritten as suitable for the system.

### **Functions To Prevent Flash Memory from Rewriting**

To prevent the flash memory from being read or rewritten easily, parallel input/output mode has a ROM code protect and standard serial input/output mode has an ID code check function.

### ROM Code Protect Function

The ROM code protect function inhibits the flash memory from being read or rewritten during parallel input/output mode. Figure 19.2 shows the ROMCP register.

The ROMCP register is located in the user ROM area. The ROM code protect function is enabled when the ROMCR bits are set to other than "11b". In this case, set the bit 5 to bit 0 to "111111b".

When exiting ROM code protect, erase the block including the ROMCP1 register by the CPU rewrite mode or the standard serial I/O mode.

### • ID Code Check Function

Use the ID code check function in standard serial I/O mode. The ID code sent from the serial programmer is compared with the ID code written in the flash memory for a match. If the ID codes do not match, commands sent from the serial programmer are not accepted. However, if the four bytes of the reset vector are "FFFFFFFh", ID codes are not compared, allowing all commands to be accepted.

The ID codes are 7-byte data stored consecutively, starting with the first byte, into addresses 0FFFDFh, 0FFFE3h, 0FFFE3h, 0FFFE3h, 0FFFF3h, 0FFFF7h, and 0FFFFBh. The flash memory must have a program with the ID codes set in these addresses.





4: If a memory block that including ROMCP1 register is erased, the ROMCP register is set to "FFh".

Figure 19.2. ROMCP Register



### Figure 19.3. Address for ID Code Stored

### **CPU Rewrite Mode**

In CPU rewrite mode, the user ROM area or OSD ROM area can be rewritten by executing software commands from the CPU. Therefore, the user ROM area or OSD ROM area can be rewritten directly while the microcomputer is mounted on-board without having to use a ROM programmer, etc.

In CPU rewrite mode, only the user ROM area shown in Figure 19.1 can be rewritten and the boot ROM area cannot be rewritten. Make sure the Program and the Block Erase commands are executed only on each block in the user ROM area.

During CPU rewrite mode, the user ROM area be operated on in either Erase Write 0 (EW0) mode or Erase Write 1 (EW1) mode. Table 19.3 lists the differences between Erase Write 0 (EW0) and Erase Write 1 (EW1) modes.

|                         | EW0 mode                                  | EW1 mode                                         |
|-------------------------|-------------------------------------------|--------------------------------------------------|
| Operation mode          | Single chip mode                          | Single chip mode                                 |
|                         | <ul> <li>Memory expansion mode</li> </ul> |                                                  |
|                         | Boot mode                                 |                                                  |
| Areas in which a        | User ROM area                             | User ROM area                                    |
| rewrite control         | Boot ROM area                             |                                                  |
| program can be located  |                                           |                                                  |
| Areas in which a        | Must be transferred to any area other     | Can be executed directly in the user             |
| rewrite control         | than the flash memory (e.g., RAM)         | ROM area                                         |
| program can be executed | before being executed (Note 2)            |                                                  |
| Areas which can be      | User ROM area                             | User ROM area                                    |
| rewritten               | OSD ROM area                              | OSD ROM area                                     |
|                         |                                           | However, this does not include the area          |
|                         |                                           | in which a rewrite control program               |
|                         |                                           | exists                                           |
| Software command        | None                                      | <ul> <li>Program, Block Erase command</li> </ul> |
| limitations (Note 3)    |                                           | Cannot be executed on any block in               |
|                         |                                           | which a rewrite control program exists           |
|                         |                                           | Erase All Unlocked Block command                 |
|                         |                                           | Cannot be executed when the lock bit             |
|                         |                                           | for any block in which a rewrite control         |
|                         |                                           | program exists is set to "1" (unlocked)          |
|                         |                                           | or the FMR0 register's FMR02 bit is set          |
|                         |                                           | to "1" (lock bit disabled)                       |
|                         |                                           | Read Status Register command                     |
|                         |                                           | Cannot be executed                               |
| Modes after Program or  | Read Status Register mode                 | Read Array mode                                  |
| Erase                   |                                           |                                                  |
| CPU status during Auto  | Operating                                 | Hold state (I/O ports retain the state in        |
| Write and Auto Erase    |                                           | which they were before the command               |
|                         |                                           | was executed) (Note 1)                           |
| Flash memory status     | Read the FMR0 register's FMR00,           | Read the FMR0 register's FMR00,                  |
| detection (Note 3)      | FMR06, and FMR07 bits in a                | FMR06, and FMR07 bits in a program               |
|                         | program                                   |                                                  |
|                         | Execute the Read Status Register          |                                                  |
|                         | command to read the status                |                                                  |
|                         | register's SR7, SR5, and SR4 flags.       |                                                  |

#### Table 19.3. EW0 Mode and EW1 Mode

Note 1: Make sure no interrupts (except watchdog timer interrupts) and DMA transfers will occur.

Note 2: When in CPU rewrite mode, the PM10 and PM13 bits in the PM1 register are set to "1". The rewrite control program can only be executed in the internal RAM or in an external area that is enabled for use when the PM13 bit = 1. When the PM13 bit = 0 and the flash memory is used in 4M-byte mode, the extended accessible area (5000016 to BFFFF16) cannot be used.

Note 3: The register name in explanatory note and a bit name are the cases of rewriting of user ROM area.

### • EW0 Mode

The microcomputer is placed in CPU rewrite mode by setting the FMR0 register's FMR01 bit to "1" (CPU rewrite mode enabled), ready to accept commands. In this case, because the FMR1 register's FMR11 bit = 0, EW0 mode is selected. The FMR01 bit can be set to "1" by writing "0" and then "1" in succession. Use software commands to control program and erase operations. Read the FMR0 register or status register to check the status of program or erase operation at completion.

### • EW1 Mode

EW1 mode is selected by setting FMR11 bit to "1" (by writing "0" and then "1" in succession) after setting the FMR01 bit to "1" (by writing "0" and then "1" in succession).

Read the FMR0 register to check the status of program or erase operation at completion. The status register cannot be read during EW1 mode.



# Flash memory Control Register (FIDR, FMR0 and FMR1 registers)

Figure 19.4 shows the FIDR, FMR0 and FMR1 registers.

## FMR00 Bit

This bit indicates the flash memory operating state. It is set to "0" while the program, block erase, erase all unlocked block, lock bit program, or read lock bit status command is being executed; otherwise, it is set to "1".

## FMR01 Bit

The microcomputer is made ready to accept commands by setting the FMR01 bit to "1" (CPU rewrite mode). During boot mode, make sure the FMR05 bit also is "1" (user ROM area access).

## FMR02 Bit

The lock bit is disabled by setting the FMR02 bit to "1" (lock bit disabled). (Refer to 22.3.6 Data Protect Function.) The lock bit is enabled by setting the FMR02 bit to "0" (lock bit enabled).

The FMR02 bit does not change the lock bit status but disables the lock bit function. If the block erase or erase all unlocked block command is executed when the FMR02 bit is set to "1", the lock bit status changes "0" (locked) to "1" (unlocked) after command execution is completed.

## **FMSTP Bit**

This bit is provided for initializing the flash memory control circuits, as well as for reducing the amount of current consumed in the flash memory. Setting the FMSTP bit to "1" makes the internal flash memory inaccessible. Set the FMSTP bit by program in a space other than the flash memory.

In the following cases, set the FMSTP bit to "1":

- When flash memory access resulted in an error while erasing or programming in EW0 mode (FMR00 bit not reset to "1" (ready))
- When entering low power mode or ring low power mode

Figure 19.8 shows a flow chart to be followed before and after entering low power mode.

Note that when going to stop or wait mode, the FMR0 register does not need to be set because the power for the internal flash memory is automatically turned off and is turned back on again after returning from stop or wait mode.

## FMR05 Bit

This bit switches between the boot ROM and user ROM areas during boot mode. Set this bit to "0" when accessing the boot ROM area (for read) or "1" (user ROM access) when accessing the user ROM area (for read, write, or erase).

## FMR06 Bit

This is a read-only bit indicating the status of auto program operation. The bit is set to "1" when a program error occurs; otherwise, it is cleared to "0". For details, refer to the description of the full status check.

## FMR07 Bit

This is a read-only bit indicating the status of auto erase operation. The bit is set to "1" when an erase error occurs; otherwise, it is cleared to "0". For details, refer to the description of the full status check. Figure 19.6 show the setting and resetting of EWO mode and 19.7 show the setting and resetting of EW1 mode, respectively.

## FMR11 Bit

When the FMR11 bit is set to "0" (EW0 mode), the MCU (microcomputer) enters EW0 mode. When the FMR11 bit is set to "1" (EW1 mode), the MCU (microcomputer) enters EW1 mode.

## FMR16 Bit

This is a read-only bit indicating the execution result of the Read Lock Bit Status command. While the block is locked, the FMR16 bit is set to "0". While the block is not locked, this bit is set to "1".



| ĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂĂ                                                                                                                                             | FID                                                                                                                   | 01B416                                                                                                                                                                                                                 | X                                                                                   | XXXXXX002                                                                                                                                              |                    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
|                                                                                                                                                                                    | Bit symbol                                                                                                            | Bit name                                                                                                                                                                                                               |                                                                                     | Function                                                                                                                                               | RW                 |
|                                                                                                                                                                                    | FIDR0                                                                                                                 | Flash module type<br>identification value                                                                                                                                                                              | b1 b0<br>0 0: M16                                                                   | 6C/62N, M3062GF8N type flash modul                                                                                                                     | RO                 |
|                                                                                                                                                                                    | FIDR1                                                                                                                 | Identification value                                                                                                                                                                                                   |                                                                                     | 6C/62P type flash module<br>6C/62M, M16C/62A type flash module                                                                                         | RO                 |
|                                                                                                                                                                                    | (b7-b2)                                                                                                               | Nothing is assigned.<br>When write, set to "0"                                                                                                                                                                         |                                                                                     | ad, their contents are indeterminate.                                                                                                                  |                    |
| L<br>Note: This register identifi<br>by this register. Fol                                                                                                                         | es on-chip fl                                                                                                         | es on-chip flash module type of M16C/62 group. Note, however, no chip version is kno                                                                                                                                   |                                                                                     |                                                                                                                                                        |                    |
| (1) Write FF16 to FII<br>(2) Read FIDR regit<br>(3) Check two low-c<br>Make sure no acce<br>the above two instr<br>module, and does I<br>Flash memory (USEI                        | ster<br>order bits of r<br>ess to externa<br>ouctions no. 1<br>not show a c                                           | al memories or other SI<br>I and no. 2. FIDR regis<br>hip version.<br>register 0                                                                                                                                       | er does n                                                                           | interrupts or DMA transfers will occur t<br>tot discriminate the type of built-in flash<br>After reset                                                 | petween            |
|                                                                                                                                                                                    | FM                                                                                                                    |                                                                                                                                                                                                                        |                                                                                     | XX0000012                                                                                                                                              |                    |
|                                                                                                                                                                                    | Bit symbol                                                                                                            | Bit name                                                                                                                                                                                                               |                                                                                     | Function                                                                                                                                               | RW                 |
|                                                                                                                                                                                    | FMR00                                                                                                                 | RY/BY status flag                                                                                                                                                                                                      |                                                                                     | 0: Busy (being written or erased)<br>1: Ready                                                                                                          | RO                 |
|                                                                                                                                                                                    | FMR01                                                                                                                 | CPU rewrite mode se<br>(Note 1)                                                                                                                                                                                        | ect bit                                                                             | 0: Disables CPU rewrite mode<br>1: Enables CPU rewrite mode                                                                                            | RW                 |
|                                                                                                                                                                                    | FMR02                                                                                                                 | Lock bit disable selec<br>(Note 2)                                                                                                                                                                                     | t bit                                                                               | 0: Enables lock bit<br>1: Disables lock bit                                                                                                            | RW                 |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                              | FMSTP                                                                                                                 | Flash memory stop b<br>(Note 3, Note 5)                                                                                                                                                                                | t                                                                                   | 0: Enables flash memory operation<br>1: Stops flash memory operation<br>(placed in low power mode,<br>flash memory initialized)                        | RW                 |
|                                                                                                                                                                                    | (b4)                                                                                                                  | Reserved bit                                                                                                                                                                                                           |                                                                                     | Must always be set to "0"                                                                                                                              | RW                 |
| L                                                                                                                                                                                  | FMR05                                                                                                                 | User ROM area selec<br>(Note 3)<br>(Effective in only boot                                                                                                                                                             |                                                                                     | 0: Boot ROM area is accessed<br>1: User ROM area is accessed                                                                                           | RW                 |
|                                                                                                                                                                                    | FMR06                                                                                                                 | Program status flag (I                                                                                                                                                                                                 | lote 4)                                                                             | 0: Terminated normally<br>1: Terminated in error                                                                                                       | RO                 |
| L                                                                                                                                                                                  | FMR07                                                                                                                 | Erase status flag (Not                                                                                                                                                                                                 | e 4)                                                                                | 0: Terminated normally<br>1: Terminated in error                                                                                                       | RO                 |
| Note 2: To set this bit to<br>interrupts or no I<br>Note 3: Write to this bit f<br>Note 4: This flag is clear<br>Note 5: Effective when t<br>can be set to "1"<br>nor initialized. | V0 mode, w<br>"1", write "(<br>DMA transfr<br>from a prog<br>red to "0" by<br>he FMR01<br>by writing '<br>des writing | rrite to this bit from a<br>" and then "1" in suc-<br>ers will occur before<br>ram in other than the<br>v executing the Clear-<br>bit = 1 (CPU rewrite<br>"1" in a program, the<br>or reading with the L<br>register 1 | cession<br>writing "1<br>flash me<br>Status c<br>node). If<br>flash me<br>ock Bit F | emory.                                                                                                                                                 | VIR03 bi<br>r mode |
| Flash memory (USE)                                                                                                                                                                 | Sym                                                                                                                   |                                                                                                                                                                                                                        |                                                                                     | 020022020                                                                                                                                              |                    |
| 5 (                                                                                                                                                                                | ÉМ                                                                                                                    | R1 01B516                                                                                                                                                                                                              |                                                                                     | 0X00XX0X2                                                                                                                                              |                    |
| b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                            |                                                                                                                       | R1 01B516                                                                                                                                                                                                              |                                                                                     | Function                                                                                                                                               | RW                 |
| b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                            | ÉM<br>Bit symbol<br>(b0)                                                                                              | R1 01B516<br>Bit name<br>Reserved bit                                                                                                                                                                                  |                                                                                     | Function<br>The value in this bit when read is<br>indeterminate.                                                                                       | RW<br>RO           |
| b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                            | ÉM<br>Bit symbol                                                                                                      | R1 01B516                                                                                                                                                                                                              |                                                                                     | Function<br>The value in this bit when read is                                                                                                         | -                  |
| b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                            | ÉM<br>Bit symbol<br>(b0)                                                                                              | R1 01B516<br>Bit name<br>Reserved bit<br>EW1 mode select bit                                                                                                                                                           |                                                                                     | Function<br>The value in this bit when read is<br>indeterminate.<br>0: EW0 mode                                                                        | RO                 |
| b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                            | ÉM<br>Bit symbol<br>(b0)<br>FMR11                                                                                     | R1 01B516<br>Bit name<br>Reserved bit<br>EW1 mode select bit<br>Note)                                                                                                                                                  |                                                                                     | Function<br>The value in this bit when read is<br>indeterminate.<br>0: EW0 mode<br>1: EW1 mode<br>The value in this bit when read is                   | RO<br>RW           |
| b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                            | ÉM<br>Bit symbol<br>(b0)<br>FMR11<br>(b3-b2)                                                                          | R1 01B516<br>Bit name<br>Reserved bit<br>EW1 mode select bit<br>Note)<br>Reserved bit                                                                                                                                  |                                                                                     | Function<br>The value in this bit when read is<br>indeterminate.<br>0: EW0 mode<br>1: EW1 mode<br>The value in this bit when read is<br>indeterminate. | RO<br>RW<br>RO     |

Figure 19.4. FIDR Register and FMR0 and FMR1 Registers

RENESAS

Figure 19.5 shows the register FMOSi0, figure 19.5-2 shows registers FMOSi1 and FMOSi4 (i=A, B).

## FMOSi00 Bit

This bit indicates the operating status of the flash memory. The bit is "0" when the Program, Erase, or erase suspend mode is running; otherwise, the bit is "1".

## FMOSi01 Bit

The microcomputer is made ready to accept commands by setting the FMR01 bit to "1" (CPU rewrite mode).

# FMOSi02 Bit

When FMR02 bit is "0" (rewriting is forbidden,) block 0 and block 1 do not receive the command of a program and block erase.

## **FMOSiSTP Bit**

This bit is provided for initializing the flash memory control circuits, as well as for reducing the amount of current consumed in the flash memory. Setting the FMSTP bit to "1" makes the internal flash memory inaccessible. Therefore, FMSTP bit should program of domains other than a flash memory. In the following cases, set the FMSTP bit to "1":

• When flash memory access resulted in an error while erasing or programming in EW0 mode (FMR00 bit not reset to "1" (ready))

• When entering low power mode

Figure 19.8 shows a flow chart to be followed before and after entering low power mode.

When CPU rewriting mode shifts at stop mode or wait mode at the time of invalid, the FMR0 register does not need to be set because the power for the internal flash memory is automatically turned off and is turned back on again after returning from stop or wait mode.

## FMOSi06 Bit

This is a read-only bit indicating the status of auto program operation. The bit is set to "1" when a program error occurs; otherwise, it is cleared to "0". For details, refer to the description of the full status check.

## FMOSi07 Bit

This is a read-only bit indicating the status of auto erase operation. The bit is set to "1" when an erase error occurs; otherwise, it is cleared to "0". For details, refer to the description of the full status check.

## FMOSi11 Bit

Setting this bit to "1" places the microcomputer in EW1 mode.

# FMOSi40 Bit

When FMR40 bit is set to "1" (permission), an erase suspension function will be permitted.

## FMOSi41 Bit

In the EW0 mode, when FMR41 bit is set to "1" by the program, it will shift to erase suspension mode. In the EW1 mode, if the interruption demand of permitted interruption occurs, FMR41 bit will be automatically set to "1" (suspension request), and they will shift to erase suspension mode.

When resome automatic elimination operation, set FMR41 bit to "0" (erase restart.)

# FMOSi46 Bit

FMR46 is set to "0" during automatic elimination execution. It is set to "1" by the inside of erase suspension mode. Between "0", access to a flash memory is prohibition.





Figure 19.5-1. Register FMOSA0/FMOSB0/FMSEL



Figure 19.5-2. Registers FMOSA1, FMOSB1, FMOSA4 and FMOSB4

RENESAS



Figure 19.6. Setting and Resetting of EW0 Mode





Figure 19.7. Setting and Resetting of EW1 Mode







# **Precautions on CPU Rewrite Mode**

## (1) Operation Speed

Before entering CPU rewrite mode (EW0 or EW1 mode), select 10 MHz or less for CPU clock using the CM06 bit in the CM0 register and the CM17 to CM16 bits in the CM1 register. Also, set the PM17 bit in the PM1 register to "1" (with wait state).

## (2) Instructions to Prevent from Using

The following instructions cannot be used in EW0 mode because the flash memory's internal data is referenced: UND instruction, INTO instruction, JMPS instruction, JSRS instruction, and BRK instruction.

## (3) Interrupt (EW0 Mode)

- Any interrupt which has a vector in the variable vector table can be used providing that its vector is transferred into the RAM area.
- The watchdog timer interrupts can be used because the FMR0 register and FMR1 register are initialized when one of those interrupts occurs. The jump addresses for those interrupt service routines should be set in the fixed vector table.

When a monitor timer interrupt is generated, the rewriting operation ends. Execute the rewriting program again after an interrupt routine ends.

• The address match interrupt cannot be used because the flash memory's internal data is referenced.

## (4) Interrupt (EW1 Mode)

- Make sure that any interrupt which has a vector in the variable vector table or address match interrupt will not be accepted during the auto program or auto erase period.
- Avoid using watchdog timer interrupts.

## (5) How to Access

To set the FMR01, FMR02, or FMR11 bit to "1", write "0" and then "1" in succession. This is necessary to ensure that no interrupts or DMA transfers will occur before writing "1" after writing "0".

## (6) Rewrite user ROM area (EW0 Mode)

 If the power supply voltage drops while rewriting any block in which the rewrite control program is stored, a problem may occur that the rewrite control program is not correctly rewritten and, consequently, the flash memory becomes unable to be rewritten thereafter. In this case, standard serial I/O or parallel I/O mode should be used.

## (7) Rewrite user ROM area (EW1 Mode)

• Avoid rewriting any block in which the rewrite control program is stored.



## (8) DMA Transfer

In EW1 mode, make sure that no DMA transfers will occur while the FMR0 register's FMR00 bit = 0 (during the auto program or auto erase period).

## (9) Writing Command and Data

Write the command code and data at even addresses.

## (10) Wait Mode

When shifting to wait mode, set the FMR01 bit to "0" (CPU rewrite mode disabled) before executing the WAIT instruction.

## (11) Stop Mode

When shifting to stop mode, the following settings are required:

• Set the FMR01 bit to "0" (CPU rewrite mode disabled) and disable DMA transfers before setting the CM10 bit to "1" (stop mode).

• Execute the JMP.B instruction subsequent to the instruction which sets the CM10 bit to "1" (stop mode)

Example program BSET 0, CM1 ; Stop mode JMP.B L1

L1:

Program after returning from stop mode

## (12) Low Power Dissipation Mode

If the CM05 bit is set to "1" (main clock stop), the following commands must not be executed.

- Program
- Block erase
- Erase all unlocked blocks
- Lock bit program software command
- Read lock bit status



## **Software Commands**

Software commands are described below. The command code and data must be read and written in 16bit units, to and from even addresses in the user ROM area. When writing command code, the 8 highorder bits (D15–D8) are ignored.

## Table 19.4. Software Commands

|                                         |       | First bus cycle Second bus cy |                     |       | ycle    |                     |
|-----------------------------------------|-------|-------------------------------|---------------------|-------|---------|---------------------|
| Command                                 | Mode  | Address                       | Data<br>(D15 to D0) | Mode  | Address | Data<br>(D15 to D0) |
| Read array                              | Write | Х                             | XXFF16              |       |         |                     |
| Read status register                    | Write | Х                             | <b>xx70</b> 16      | Read  | Х       | SRD                 |
| Clear status register                   | Write | Х                             | xx5016              |       |         |                     |
| Program                                 | Write | WA                            | xx4016              | Write | WA      | WD                  |
| Block erase                             | Write | Х                             | xx2016              | Write | BA      | xxD016              |
| (Note 1, 2)<br>Erase all unlocked block | Write | Х                             | xxA716              | Write | Х       | xxD016              |
| Lock bit program (Note 2)               | Write | BA                            | <b>xx77</b> 16      | Write | BA      | xxD016              |
| Read lock bit status (Note 2)           | Write | Х                             | <b>xx71</b> 16      | Write | BA      | xxD016              |

Note 1: It is only blocks 0 to 12 that can be erased by the Erase All Unlocked Block command.

Block A cannot be erased. Use the Block Erase command to erase block A.

Note 2: It can perform only to USER area. The execution to OSD area serves as error.

SRD: Status register data (D7 to D0)

WA: Write address (Make sure the address value specified in the the first bus cycle is the same even address as the write address specified in the second bus cycle.)

WD: Write data (16 bits)

BA: Uppermost block address (even address, however)

X: Any even address in the user ROM area

xx: High-order 8 bits of command code (ignored)

## Read Array Command (FF16)

This command reads the flash memory.

Writing 'xxFF16' in the first bus cycle places the microcomputer in read array mode. Enter the read address in the next or subsequent bus cycles, and the content of the specified address can be read in 16-bit units.

Because the microcomputer remains in read array mode until another command is written, the contents of multiple addresses can be read in succession.

## Read Status Register Command (7016)

This command reads the status register.

Write 'xx7016' in the first bus cycle, and the status register can be read in the second bus cycle. (Refer to "Status Register.") When reading the status register too, specify an even address in the user ROM area.

Do not execute this command in EW1 mode.

## **Clear Status Register Command (5016)**

The clear status register command clears the status register. By writing "xx50h" in the first bus cycle, the FMR07 to FMR06 bits in the FMR0 register are set to "00b" and the SR5 to SR4 bits in the status register are set to "00b".

## Program Command (4016)

This command writes data to the flash memory in 1 word (2 byte) units.

Write 'xx4016' in the first bus cycle and write data to the write address in the second bus cycle, and an auto program operation (data program and verify) will start. Make sure the address value specified in the first bus cycle is the same even address as the write address specified in the second bus cycle.

Check the FMR00 bit in the FMR0 register to see if auto programming has finished. The FMR00 bit is "0" during auto programming and set to "1" when auto programming is completed.

Check the FMR06 bit in the FMR0 register after auto programming has finished, and the result of auto programming can be known. (Refer to "Full Status Check.")

Additional writing to the programmed address cannot be performed. Figure 19.9 shows the program flow chart. Also, each block can disable a program by the lock bit.

In EW1 mode, do not execute this command on any address at which the rewrite control program is located.

In EW0 mode, the microcomputer goes to read status register mode at the same time auto programming starts, making it possible to read the status register. The status register bit 7 (SR7) is cleared to "0" at the same time auto programming starts, and set back to "1" when auto programming finishes. In this case, the microcomputer remains in read status register mode until a read command is written next. The result of auto programming can be known by reading the status register after auto programming has finished.



Figure 19.9. Program Command



## **Block Erase**

Write 'xx2016' in the first bus cycle and write 'xxD016' to the uppermost address of a block (even address, however) in the second bus cycle, and an auto erase operation (erase and verify) will start. Check the FMR0 register's FMR00 bit to see if auto erasing has finished.

The FMR00 bit is "0" (busy) during auto erasing and set to "1" (ready) when auto erasing is completed. Check the FMR0 register's FMR07 bit after auto erasing has finished, and the result of auto erasing can be known. (Refer to "Full Status Check.")

Figure 19.10 shows an example of a block erase flowchart.

Each block can be protected against erasing by a lock bit. (Refer to "Data Protect Function.") Writing over already programmed addresses is inhibited.

In EW1 mode, do not execute this command on any address at which the rewrite control program is located.

In EW0 mode, the microcomputer goes to read status register mode at the same time auto erasing starts, making it possible to read the status register. The status register bit 7 (SR7) is cleared to "0" at the same time auto erasing starts, and set back to "1" when auto erasing finishes. In this case, the microcomputer remains in read status register mode until the Read Array or Read Lock Bit Status command is written next.



Figure 19.10. Block Erase Command

## Erase All Unlocked Block (User area only)

Write 'xxA716' in the first bus cycle and write 'xxD016' in the second bus cycle, and all blocks except block A will be erased successively, one block at a time.

Check the FMR0 register's FMR00 bit to see if auto erasing has finished. The result of the auto erase operation can be known by inspecting the FMR0 register's FMR07 bit.

Each block can be protected against erasing by a lock bit. (Refer to "Data Protect Function.")

In EW1 mode, do not execute this command when the lock bit for any block = 1 (unlocked) in which the rewrite control program is stored, or when the FMR0 register's FMR02 bit = 1 (lock bit disabled).

In EW0 mode, the microcomputer goes to read status register mode at the same time auto erasing starts, making it possible to read the status register. The status register bit 7 (SR7) is cleared to "0" (busy) at the same time auto erasing starts, and set back to "1" (ready) when auto erasing finishes. In this case, the microcomputer remains in read status register mode until the Read Array or Read Lock Bit Status command is written next.

Note that only blocks 0 to 12 can be erased by the Erase All Unlocked Block command. Block A cannot be erased. Use the Block Erase command to erase block A.

## Lock Bit Program Command (User area only)

This command sets the lock bit for a specified block to "0" (locked).

Write 'xx7716' in the first bus cycle and write 'xxD016' to the uppermost address of a block (even address, however) in the second bus cycle, and the lock bit for the specified block is cleared to "0". Make sure the address value specified in the first bus cycle is the same uppermost block address that is specified in the second bus cycle.

Figure 2.11 shows an example of a lock bit program flowchart. The lock bit status (lock bit data) can be read using the Read Lock Bit Status command.

Check the FMR0 register's FMR00 bit to see if writing has finished.

Refer to "Data protect function" for the lock bit function and how to set the lock bit to "1" (unlocked status).



## Read Lock Bit Status Command (User area only)

This command reads the lock bit status of a specified block.

Write 'xx7116' in the first bus cycle and write 'xxD016' to the uppermost address of a block (even address, however) in the second bus cycle, and the lock bit status of the specified block is stored in the FMR1 register's FMR16 bit. Read the FMR16 bit after the FMR0 register's FMR00 bit is set to "1" (ready).

Figure 19.12 shows an example of a read lock bit status flowchart.



Figure 19.12. Read Lock Bit Status Command



# Data Protect Function (User area only)

Each block in the flash memory has a nonvolatile lock bit. The lock bit is effective when the FMR02 bit = 0 (lock bit enabled). The lock bit allows each block to be individually protected (locked) against programming and erasure. This helps to prevent data from inadvertently written to or erased from the flash memory. The following shows the relationship between the lock bit and the block status.

- When the lock bit = 0, the block is locked (protected against programming and erasure).
- When the lock bit = 1, the block is not locked (can be programmed or erased.

The lock bit is cleared to "0" (locked) by executing the Lock Bit Program command, and is set to "1" (unlocked) by erasing the block. The lock bit cannot be set to "1" by a command. The lock bit status can be read using the Read Lock Bit Status command

The lock bit function is disabled by setting the FMR02 bit to "1", with all blocks placed in an unlocked state. (The lock bit data itself does not change state.) Setting the FMR02 bit to "0" enables the lock bit function (lock bit data retained).

If the Block Erase or Erase All Unlocked Block command is executed while the FMR02 bit = 1, the target block or all blocks are erased irrespective of how the lock bit is set. The lock bit for each block is set to "1" after completion of erasure.

For details about the commands, refer to "Software Commands."

# **Status Register**

The status register indicates the operating status of the flash memory and whether an erase or programming operation terminated normally or in error. The status of the status register can be known by reading bit 0, bit 6 and bit 7 of the FMR0, FMOSA0 and FMOSB0 registers.

A status register exists in each to three area of USER/OSD1/OSD2. In order to read the right result, it is necessary to choose an object area by FMSEL0 and FMSEL1 before command execution. Table 19.5 shows the status register.

In EW0 mode, the status register can be read in the following cases:

- (1) When a given even address in the user ROM area is read after writing the Read Status Register command
- (2) When a given even address in the user ROM area is read after executing the Program, Block Erase, Erase All Unlocked Block, or Lock Bit Program command but before executing the Read Array command.

## Sequencer Status (SR7 and FMR00/FMOSA00/FMOSB00 Bits)

The sequence status indicates the operating status of the flash memory. SR7 = 0 (busy) during auto programming, auto erase, and lock bit write, and is set to "1" (ready) at the same time the operation finishes.

## Erase Status (SR5 and FMR07/FMOSA07/FMOSB07 Bits)

Refer to "Full Status Check."

Program Status (SR4 and FMR06/FMOSA06/FMOSB06 Bits)

Refer to "Full Status Check."

| Status Flash memory control |           | Status name      | Con                 | Value<br>after      |       |  |
|-----------------------------|-----------|------------------|---------------------|---------------------|-------|--|
| bit                         | register0 | Status name      | "0"                 | "1"                 | reset |  |
| SR7 (D7)                    | bit0      | Sequencer status | Busy                | Ready               | 1     |  |
| SR6 (D6)                    |           | Reserved bit     | -                   | -                   |       |  |
| SR5 (D5)                    | bit7      | Erase status     | Terminated normally | Terminated in error | 0     |  |
| SR4 (D4)                    | bit6      | Program status   | Terminated normally | Terminated in error | 0     |  |
| SR3 (D3)                    |           | Reserved bit     | -                   | -                   |       |  |
| SR2 (D2)                    |           | Reserved bit     | -                   | -                   |       |  |
| SR1 (D1)                    |           | Reserved bit     | -                   | -                   |       |  |
| SR0 (D0)                    |           | Reserved bit     | -                   | -                   |       |  |

### Table 19.5. Status Register

• Do to D7: Indicates the data bus which is read out when the Read Status Register command is executed.

• SR5 and SR4 are cleared to "0" by executing the Clear Status Register command.

• When SR5 or SR4 = 1, the Program, Block Erase, Erase All Unlocked Block, and Lock Bit Program commands are not accepted.

• Flash memory control register exists independently to each area of USER, OSD1, and OSD2, and serves as FMR0, FMOSA0, and FMOSB0, respectively.



# **Full Status Check**

When an error occurs, the bit 6 to 7 of the Flash memory control register are set to "1", indicating occurrence of each specific error. Therefore, execution results can be verified by checking these status bits (full status check). Table 19.6 lists errors and FMR0, FMOSA0, and FMOSB0 register status. Figure 19.13 shows a full status check flowchart and the action to be taken when each error occurs.

| Flash r          | nemory    |                |                                                                    |
|------------------|-----------|----------------|--------------------------------------------------------------------|
| control register |           |                |                                                                    |
| (status          | register) | Error          | Error occurrence condition                                         |
| sta              | tus       |                |                                                                    |
| (SR5)            | (SR4)     | -              |                                                                    |
| 1                | 1         | Command        | When any command is not written correctly                          |
|                  |           | sequence error | • When invalid data was written other than those that can be writ- |
|                  |           |                | ten in the second bus cycle of the Lock Bit Program, Block Erase,  |
|                  |           |                | or Erase All Unlocked Block command (i.e., other than 'xxD016' or  |
|                  |           |                | 'xxFF16') (Note 1)                                                 |
| 1                | 0         | Erase error    | When the Block Erase command was executed on locked blocks         |
|                  |           |                | (Notes 2, 3)                                                       |
|                  |           |                | • When the Block Erase or Erase All Unlocked Block command         |
|                  |           |                | was executed on unlocked blocks but the blocks were not auto-      |
|                  |           |                | matically erased correctly                                         |
| 0                | 1         | Program error  | • When the Block Erase command was executed on locked blocks       |
|                  |           |                | (Notes 2, 3)                                                       |
|                  |           |                | • When the Program command was executed on unlocked blocks         |
|                  |           |                | but the blocks were not automatically programmed correctly.        |
|                  |           |                | • When the Lock Bit Program command was executed but not pro-      |
|                  |           |                | grammed correctly (Note 3)                                         |
| L                | 1         |                |                                                                    |

Table 19.6. Errors and the Flash Memory Control Register Status

Note 1: Writing 'xxFF16' in the second bus cycle of these commands places the microcomputer in read array mode, and the command code written in the first bus cycle is nullified.

Note 2: When the 02 bit = 1 (lock bit disabled), no error will occur under this condition.

Note 3: It does not correspond, when it performs to OSD1 or OSD2 area, and error is not generated.







# Standard Serial I/O Mode

In standard serial input/output mode, the user ROM area can be rewritten while the microcomputer is mounted on-board by using a serial programmer suitable for the M16C/6V8 group. For more information about serial programmers, contact the manufacturer of your serial programmer. For details on how to use, refer to the user's manual included with your serial programmer.

Table 19.7 lists pin functions (flash memory standard serial input/output mode). Figures 19.14 to 19.16 show pin connections for standard serial input/output mode.

# **ID Code Check Function**

This function determines whether the ID codes sent from the serial programmer and those written in the flash memory match. (Refer to the description of the functions to inhibit rewriting flash memory version.)



| Pin                      | Name           | I/O | Description                                                                                                                                       |  |
|--------------------------|----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Vcc1, Vcc2,<br>Vcc3, Vss | Power input    |     | Please input the guarantee voltage of program erase into pins VCC1, VCC2, and VCC3. Please input 0V into Vss.                                     |  |
| CNVSS1, CNVSS2           | CNVss          | I   | Please connect CNVss1 to Vcc and connect CNVss2 to Vss.                                                                                           |  |
| RESET                    | Reset input    | I   | Reset input pin. While $\overrightarrow{\text{RESET}}$ pin is "L" level, input a 20 cycle or longer clock to XIN pin.                             |  |
| Xin                      | Clock input    | I   | Connect a ceramic resonator or crystal oscillator between XIN and                                                                                 |  |
| Хоит                     | Clock output   | 0   | XOUT pins. To input an externally generated clock, input it to XIN pin and open XOUT pin.                                                         |  |
| BYTE                     | BYTE input     | I   | Connect this pin to Vss.                                                                                                                          |  |
| P00 to P07               | Input port P0  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P10 to P17               | Input port P1  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P20 to P27               | Input port P2  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P30 to P37               | Input port P3  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P40 to P47               | Input port P4  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P51 to P54,<br>P56, P57  | Input port P5  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P50                      | CE input       | I   | Input "H" level signal.                                                                                                                           |  |
| P55                      | EPM input      | I   | Input "L" level signal.                                                                                                                           |  |
| P60 to P63               | Input port P6  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P64/RTS1                 | BUSY output    | 0   | Standard serial I/O mode 1: BUSY signal output pin<br>Standard serial I/O mode 2: Monitors the boot program operation<br>check signal output pin. |  |
| P65/CLK1                 | SCLK input     | I   | Standard serial I/O mode 1: Serial clock input pin<br>Standard serial I/O mode 2: Input "L".                                                      |  |
| P66/RxD1                 | RxD input      | I   | Serial data input pin.                                                                                                                            |  |
| P67/TxD1                 | TxD output     | 0   | Serial data output pin. (Note 1)                                                                                                                  |  |
| P70 to P77               | Input port P7  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P82 to P83, P86,<br>P87  | Input port P8  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P90 to P91               | Input port P9  | I   | Input "H" or "L" level signal or open.                                                                                                            |  |
| P103 to P107             | Input port P10 | Ι   | Input "H" or "L" level signal or open.                                                                                                            |  |
| Other input pins         |                |     | Input "H" or "L" level signal.                                                                                                                    |  |
| Other output pins        |                |     | Please open.                                                                                                                                      |  |

## Table 19.7. Pin Functions (Flash Memory Standard Serial I/O Mode)

Note 1: When using standard serial input/output mode 1, the TxD pin must be held high while the RESET pin is pulled low. Therefore, connect this pin to VCC1 via a resistor. Because this pin is directed for data output after reset, adjust the pull-up resistance value in the system so that data transfers will not be affected.



Figure 19.14. Pin circuit at the time of standard serial I/O mode

# Example of Circuit Application in the Standard Serial I/O Mode

Figure 19.15 and 19.16 show example of circuit application in standard serial I/O mode 1 and mode 2, respectively. Refer to the user's manual for serial writer to handle pins controlled by a serial writer.



Figure 19.15. Circuit Application in Standard Serial I/O Mode 1





Figure 19.16. Circuit Application in Standard Serial I/o Mode 2



# Parallel I/O Mode

In parallel input/output mode, the user ROM, OSD ROM, and boot ROM areas can be rewritten by using a parallel programmer suitable for the M16C/6V8 group. For more information about parallel programmers, contact the manufacturer of your parallel programmer. For details on how to use, refer to the user's manual included with your parallel programmer.

# **Boot ROM Areas**

In the boot ROM area, an erase block operation is applied to only one 4 Kbyte block. The boot ROM area contains a standard serial input/output mode based rewrite control program which was written in it when shipped from the factory. Therefore, when using a serial programmer, be careful not to rewrite the boot ROM area.

When in parallel output mode, the boot ROM area is located at addresses 0FF00016 to 0FFFFF16. When rewriting the boot ROM area, make sure that only this address range is rewritten. (Do not access other than the addresses 0FF00016 to 0FFFFF16.)

# **ROM Code Protect Function**

The ROM code protect function inhibits the flash memory from being read or rewritten. (Refer to the description of the functions to inhibit rewriting flash memory version.)



# **Usage Precaution**

# Reset

When supplying power to the microcomputer, the power supply voltage applied to the VCC1 pin must meet the conditions of SVCC.

| Symbol | Parameter                           | Min. | Typ. | Max. | Unit |
|--------|-------------------------------------|------|------|------|------|
| SVcc   | Power supply rising gradient (Vcc1) | 0.05 |      |      | V/ms |



Figure 20.1 Timing of SVcc



## Bus

- The ROMless version can operate only in the microprocessor mode, connect the CNVss1 pin to VCC1.
- When resetting CNVss1 pin with "H" input, contents of internal ROM cannot be read out.



## **Power Control**

- When exiting stop mode by hardware reset, set RESET pin to "L" until a main clock oscillation is stabilized.
- Set the MR0 bit in the TAiMR register (i=0 to 4) to "0" (pulse is not output) to use the timer A to exit stop mode.
- Insert more than four NOP instructions after an WAIT instruction or a instruction to set the CM10 bit of CM1 register to "1". When shifting to wait mode or stop mode, an instruction queue reads ahead to the next instruction to halt a program by an WAIT instruction and an instruction to set the CM10 bit to "1" (all clocks stopped). The next instruction may be executed before entering wait mode or stop mode, depending on a combination of instruction and an execution timing.
- Wait the main clock oscillation stabilizes, before switching the clock source for CPU clock to the main clock.

Similarly, wait until the sub clock oscillates stably before switching the clock source for CPU clock to the sub clock.

• Suggestions to reduce power consumption

## Ports

The processor retains the state of each I/O port even when it goes to wait mode or to stop mode. A current flows in active I/O ports. A pass current flows in input ports that high-impedance state. When entering wait mode or stop mode, set non-used ports to input and stabilize the potential.

## A/D converter

When A/D conversion is not performed, set the VCUT bit of ADiCON1 register to "0" (no VREF connection). When A/D conversion is performed, start the A/D conversion at least 1  $\mu$ s or longer after setting the VCUT bit to "1" (VREF connection).

## Stopping peripheral functions

Use the CM0 register CM02 bit to stop the unnecessary peripheral functions during wait mode. However, because the peripheral function clock (fC32) generated from the sub-clock does not stop, this measure is not conducive to reducing the power consumption of the chip. If low speed mode or low power dissipation mode is to be changed to wait mode, set the CM02 bit to "0" (do not peripheral function clock stopped when in wait mode), before changing wait mode.

## Switching the oscillation-driving capacity

Set the driving capacity to "LOW" when oscillation is stable.



# **Changing the Interrupt Generate Factor**

If the interrupt generate factor is changed, the IR bit in the interrupt control register for the changed interrupt may inadvertently be set to "1" (interrupt requested). If you changed the interrupt generate factor for an interrupt that needs to be used, be sure to clear the IR bit for that interrupt to "0" (interrupt not requested).

Changing the interrupt generate factor refered to here means any act of changing the source, polarity or timing of the interrupt assigned to each software interrupt number. Therefore, if a mode change of any peripheral function involves changing the generate factor, polarity or timing of an interrupt, be sure to clear the IR bit for that interrupt to "0" (interrupt not requested) after making such changes. Refer to the description of each peripheral function for details about the interrupts from peripheral functions.

Figure 20.2 shows the procedure for changing the interrupt generate factor.





# DMAC

# Write to DMAE Bit in DMiCON Register

When both of the conditions below are met, follow the steps below.

## Conditions

- The DMAE bit is set to "1" again while it remains set (DMAi is in an active state).
- A DMA request may occur simultaneously when the DMAE bit is being written.

Step 1: Write "1" to the DMAE bit and DMAS bit in the DMiCON register simultaneously<sup>(1)</sup>. Step 2: Make sure that the DMAi is in an initial state<sup>(2)</sup> in a program. If the DMAi is not in an initial state, the above steps should be repeated.

NOTES :

1. The DMAS bit remains unchanged even if "1" is written. However, if "0" is written to this bit, it is set to "0" (DMA not requested). In order to prevent the DMAS bit from being modified to "0," "1" should be written to the DMAS bit when "1" is written to the DMAE bit. In this way the state of the DMAS bit immediately before being written can be maintained.

Similarly, when writing to the DMAE bit with a read-modify-write instruction, "1" should be written to the DMAS bit in order to maintain a DMA request which is generated during execution.

2. Read the TCRi register to verify whether the DMAi is in an initial state. If the read value is equal to a value which was written to the TCRi register before DMA transfer start, the DMAi is in an initial state. (If a DMA request occurs after writing to the DMAE bit, the value written to the TCRi register is "1".) If the read value is a value in the middle of transfer, the DMAi is not in an initial state.



# Timers

# Timer A

## (1) Timer A (Timer Mode)

The timer remains idle after reset. Set the mode, count source, counter value, etc. using the TAiMR (i = 0 to 4) register and the TAi register before setting the TAiS bit in the TABSR register to "1" (count starts).

Always make sure the TAiMR register is modified while the TAiS bit remains "0" (count stops) regardless whether after reset or not.

While counting is in progress, the counter value can be read out at any time by reading the TAi register. However, if the counter is read at the same time it is reloaded, the value "FFFFh" is read. Also, if the counter is read before it starts counting after a value is set in the TAi register while not counting, the set value is read.

## (2) Timer A (Event Counter Mode)

The timer remains idle after reset. Set the mode, count source, counter value, etc. using the TAiMR (i = 0 to 4) register, the TAi register, the UDF register, the ONSF register TAZIE, TA0TGL and TA0TGH bits and the TRGSR register before setting the TAiS bit in the TABSR register to "1" (count starts). Always make sure the TAiMR register, the UDF register, the TAZIE, TA0TGL and TA0TGH bits in the ONSF register and the TRGSR register are modified while the TAiS bit remains "0" (count stops) regardless whether after reset or not.

While counting is in progress, the counter value can be read out at any time by reading the TAi register. However, "FFFFh" can be read in underflow, while reloading, and "0000h" in overflow. When setting TAi register to a value during a counter stop, the setting value can be read before a counter starts counting. Also, if the counter is read before it starts counting after a value is set in the TAi register while not counting, the set value is read.



## (3) Timer A (One-shot Timer Mode)

The timer remains idle after reset. Set the mode, count source, counter value, etc. using the TAiMR (i = 0 to 4) register, the TAi register, the TA0TGL and TA0TGH bits in the ONSF register and the TRGSR register before setting the TAiS bit in the TABSR register to "1" (count starts).

Always make sure the TAiMR register, the TA0TGL and TA0TGH bits and the TRGSR register are modified while the TAiS bit remains "0" (count stops) regardless whether after reset or not.

When setting TAiS bit to "0" (count stop), the followings occur:

- A counter stops counting and a content of reload register is reloaded.
- TAiOUT pin outputs "L".
- After one cycle of the CPU clock, the IR bit in the TAilC register is set to "1" (interrupt request).

Output in one-shot timer mode synchronizes with a count source internally generated. When an external trigger has been selected, one-cycle delay of a count source as maximum occurs between a trigger input to TAIIN pin and output in one-shot timer mode.

The IR bit is set to "1" when timer operation mode is set with any of the following procedures:

- Select one-shot timer mode after reset.
- Change an operation mode from timer mode to one-shot timer mode.
- Change an operation mode from event counter mode to one-shot timer mode.

To use the Timer Ai interrupt (the IR bit), set the IR bit to "0" after the changes listed above have been made.

When a trigger occurs, while counting, a counter reloads the reload register to continue counting after generating a re-trigger and counting down once. To generate a trigger while counting, generate a second trigger between occurring the previous trigger and operating longer than one cycle of a timer count source.



## (4) Timer A (Pulse Width Modulation Mode)

The timer remains idle after reset. Set the mode, count source, counter value, etc. using the TAiMR (i = 0 to 4) register, the TAi register, the TA0TGL and TA0TGH bits in the ONSF register and the TRGSR register before setting the TAiS bit in the TABSR register to "1" (count starts).

Always make sure the TAiMR register, TA0TGL and TA0TGH bits and the TRGSR register are modified while the TAiS bit remains "0" (count stops) regardless whether after reset or not.

The IR bit is set to "1" when setting a timer operation mode with any of the following procedures:

- Select the PWM mode after reset.
- Change an operation mode from timer mode to PWM mode.
- Change an operation mode from event counter mode to PWM mode.

To use the Timer Ai interrupt (interrupt request bit), set the IR bit to "0" by program after the above listed changes have been made.

When setting TAiS register to "0" (count stop) during PWM pulse output, the following action occurs:

- Stop counting.
- When TAiOUT pin is output "H," output level is set to "L" and the IR bit is set to "1".
- When TAiOUT pin is output "L," both output level and the IR bit remains unchanged.



# Timer B

## (1) Timer B (Timer Mode)

The timer remains idle after reset. Set the mode, count source, counter value, etc. using the TBiMR (i = 0 to 5) register and TBi register before setting the TBiS bit in the TABSR or the TBSR register to "1" (count starts).

Always make sure the TBiMR register is modified while the TBiS bit remains "0" (count stops) regardless whether after reset or not.

A value of a counter, while counting, can be read in TBi register at any time. "FFFFh" is read while reloading. Setting value is read between setting values in TBi register at count stop and starting a counter.

## (2) Timer B (Event Counter Mode)

The timer remains idle after reset. Set the mode, count source, counter value, etc. using the TBiMR (i = 0 to 5) register and TBi register before setting the TBiS bit in the TABSR or the TBSR register to "1" (count starts).

Always make sure the TBiMR register is modified while the TBiS bit remains "0" (count stops) regardless whether after reset or not.

The counter value can be read out on-the-fly at any time by reading the TBi register. However, if this register is read at the same time the counter is reloaded, the read value is always "FFFFh." If the TBi register is read after setting a value in it while not counting but before the counter starts counting, the read value is the one that has been set in the register.



## (3) Timer B (Pulse Period/pulse Width Measurement Mode)

The timer remains idle after reset. Set the mode, count source, etc. using the TBiMR (i = 0 to 5) register before setting the TBiS bit in the TABSR or the TBSR register to "1" (count starts). Always make sure the TBiMR register is modified while the TBiS bit remains "0" (count stops) regardless whether after reset or not. To clear the MR3 bit to "0" by writing to the TBiMR register while the TBiS bit = 1 (count starts), be sure to write the same value as previously written to the TM0D0, TM0D1, MR0, MR1, TCK0 and TCK1 bits and a 0 to the MR2 bit.

The IR bit in the TBiIC register (i=0 to 5) goes to "1" (interrupt request), when an effective edge of a measurement pulse is input or Timer Bi is overflowed. The factor of interrupt request can be determined by use of the MR3 bit in the TBiMR register within the interrupt routine.

If the source of interrupt cannot be identified by the MR3 bit such as when the measurement pulse input and a timer overflow occur at the same time, use another timer to count the number of times Timer B has overflowed.

To set the MR3 bit to "0" (no overflow), set TBiMR register with setting the TBiS bit to "1" and counting the next count source after setting the MR3 bit to "1" (overflow).

Use the IR bit to detect only overflows. Use the MR3 bit only to determine the interrupt factor within the interrupt routine.

When a count is started and the first effective edge is input, an indeterminate value is transferred to the reload register. At this time, Timer Bi interrupt request is not generated.

A value of the counter is indeterminate at the beginning of a count. MR3 may be set to "1" and Timer Bi interrupt request may be generated between a count start and an effective edge input.

For pulse width measurement, pulse widths are successively measured. Use program to check whether the measurement result is an "H" level width or an "L" level width.



# Serial I/O

## **Clock Synchronous Serial I/O**

## (1) Transmission/reception

With an external clock selected, and choosing the RTS function, the output level of the RTSi pin goes to "L" when the data-receivable status becomes ready, which informs the transmission side that the reception has become ready. The output level of the RTSi pin goes to "H" when reception starts. So if the RTSi pin is connected to the CTSi pin on the transmission side, the circuit can transmission and reception data with consistent timing. With the internal clock, the RTS function has no effect.

## (2) Transmission

When an external clock is selected, the conditions must be met while if the CKPOL bit in the UiC0 register = 0 (transmit data output at the falling edge and the receive data taken in at the rising edge of the transfer clock), the external clock is in the high state; if the CKPOL bit in the UiC0 register = 1 (transmit data output at the rising edge and the receive data taken in at the falling edge of the transfer clock), the external clock is in the low state.

- The TE bit in the UiC1 register= 1 (transmission enabled)
- The TI bit in the UiC1 register = 0 (data present in UiTB register)
- If  $\overline{\text{CTS}}$  function is selected, input on the  $\overline{\text{CTS}}$  i pin = L

## (3) Reception

In operating the clock-synchronous serial I/O, operating a transmitter generates a shift clock. Fix settings for transmission even when using the device only for reception. Dummy data is output to the outside from the TXDi pin when receiving data.

When an internal clock is selected, set the TE bit in the UiC1 register (i = 0 to 2) to 1 (transmission enabled) and write dummy data to the UiTB register, and the shift clock will thereby be generated. When an external clock is selected, set the TE bit to 1 and write dummy data to the UiTB register, and the shift clock will be generated when the external clock is fed to the CLKi input pin.

When successively receiving data, if all bits of the next receive data are prepared in the UARTi receive register while the RE bit in the UiC1 register (i = 0 to 2) = 1 (data present in the UiRB register), an overrun error occurs and the OER bit in the UiRB register is set to "1" (overrun error occurred). In this case, because the content of the UiRB register is indeterminate, a corrective measure must be taken by programs on the transmit and receive sides so that the valid data before the overrun error occurred will be retransmitted. Note that when an overrun error occurred, the IR bit in the SiRIC register does not change state.

To receive data in succession, set dummy data in the lower-order byte of the UiTB register every time reception is made.

When an external clock is selected, the conditions must be met while if the CKPOL bit = 0, the external clock is in the high state; if the CKPOL bit = 1, the external clock is in the low state.

- The RE bit in the UiC1 register= 1 (reception enabled)
- The TE bit in the UiC1 register= 1 (transmission enabled)
- The TI bit in the UiC1 register= 0 (data present in the UiTB register)

# A/D Converter

Set ADCON0 (except bit 6), ADCON1 and ADCON2 registers when A/D conversion is stopped (before a trigger occurs).

When the VCUT bit in the ADCON1 register is changed from "0" (Vref not connected) to "1" (Vref connected), start A/D conversion after passing 1 µs or longer.

When changing an A/D operation mode, select analog input pin again in the CH2 to CH0 bits in the ADCON0 register and the SCAN1 to SCAN0 bits in the ADCON1 register.

When setting the ADST bit in the ADCON0 register to "0" in single-sweep mode during A/D conversion and aborting A/D conversion, disable the interrupt before setting the ADST bit to "0".



# Programmable I/O Ports

The input threshold voltage of pins differs between programmable input/output ports and peripheral functions.

Therefore, if any pin is shared by a programmable input/output port and a peripheral function and the input level at this pin is outside the range of recommended operating conditions VIH and VIL (neither "high" nor "low"), the input level may be determined differently depending on which side—the programmable input/ output port or the peripheral function—is currently selected.



# **Flash Memory Version**

# (1) Functions to Inhibit Rewriting Flash Memory Rewrite

ID codes are stored in addresses 0FFFDFh, 0FFFE3h, 0FFFEBh, 0FFFEFh, 0FFFF3h, 0FFFF7h, and 0FFFFBh. If wrong data are written to theses addresses, the flash memory cannot be read or written in standard serial I/O mode.

The ROMCP register is mapped in address 0FFFFh. If wrong data is written to this address, the flash memory cannot be read or written in parallel I/O mode.

In the flash memory version of microcomputer, these addresses are allocated to the vector addresses (H) of fixed vectors.

# (2) Program Command

Write "xx40h" in the first bus cycle and write data to the write address in the second bus cycle, and an auto program operation (data program and verify) will start. Make sure the address value specified in the first bus cycle is the same even address as the write address specified in the second bus cycle.

# (3) Lock Bit Program Command

Write "xx77h" in the first bus cycle and write "xxD0h" to the uppermost address of a block (even address, however) in the second bus cycle, and the lock bit for the specified block is cleared to "0". Make sure the address value specified in the first bus cycle is the same uppermost block address that is specified in the second bus cycle.



# Noise

Use thick and shortest possible wiring to connect bypass capacitors (0.1 $\mu$ F) between the VCC1 pin and Vss pin, VcC2 pin and Vss pin, and VcC3 pin and Vss pin.

Figure 20.3 shows the bypass capacitor connection.



Figure 20.3 Bypass Capacitor Connection



# Package Outline





# **REVISION HISTORY**

# M306V8FJFP

| Rev. | Date         |      | Description                 |
|------|--------------|------|-----------------------------|
|      |              | Page | Summary                     |
| 1.30 | Mar 15, 2005 | _    | First edition issued.       |
| 1.31 | Apr 18, 2005 | 2    | Table 1.1 revised.          |
|      |              | 25   | Table 3.1 partly deleted.   |
|      |              | 265  | Figure 17.5 partly deleted. |
|      |              | 295  | Table 18.1 partly deleted.  |
|      |              | 298  | Table 18.7 revised.         |
|      |              | 299  | Table 18.8 partly deleted.  |
|      |              |      |                             |
|      |              |      |                             |

# Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

### Notes regarding these materials

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.
  The information before purchasing a product listed herein.
  The information described here may contain technical inaccuracies or typographical errors.
  Renesas Technology Corp. assumes no responsibility for any damage, ilability, or other loss rising from these inaccuracies or errors.
  Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).
  When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information actal system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage or manufa

- use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



### **RENESAS SALES OFFICES**

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology (Shanghai) Co., Ltd. Unit2607 Ruijing Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

http://www.renesas.com