### ISL9110, ISL9112 #### 1.2A High Efficiency Buck-Boost Regulators FN7649 Rev.3.00 Jul 26, 2018 The <u>ISL9110</u> and <u>ISL9112</u> are highly-integrated buck-boost switching regulators that accept input voltages either above or below the regulated output voltage. Unlike other Buck-Boost regulators, these regulators automatically transition between operating modes without significant output disturbance. Both parts are capable of delivering up to 1.2A output current, and provide excellent efficiency due to their fully synchronous 4-switch architecture. No-load quiescent current of only $35\mu A$ also optimizes efficiency under light-load conditions. Forced PWM and/or synchronization to an external clock may also be selected for noise sensitive applications. The ISL9110 is designed for standalone applications and supports 3.3V and 5V fixed output voltages or variable output voltages with an external resistor divider. Output voltages as low as 1V, or as high as 5.2V are supported using an external resistor divider. The ISL9112 supports a broader set of programmable features that may be accessed using an I<sup>2</sup>C bus interface. With a programmable output voltage range of 1.9V to 5V, the ISL9112 is ideal for applications requiring dynamically changing supply voltages. A programmable slew rate can be selected to provide smooth transitions between output voltage settings. The ISL9110 and ISL9112 require only a single inductor and very few external components. Power supply solution size is minimized by a tiny 3mmx3mm package and a 2.5MHz switching frequency, which further reduces the size of external components. #### **Features** - Accepts input voltages above or below regulated output voltage - Automatic and seamless transitions between Buck and Boost modes - Input voltage range: 1.8V to 5.5V - Output current: Up to 1.2A - High efficiency: Up to 95% - 35µA quiescent current maximizes light-load efficiency - 2.5MHz switching frequency minimizes external component size - Selectable Forced PWM mode and external synchronization - I<sup>2</sup>C Interface (ISL9112) - Fully protected for overcurrent, over-temperature, and undervoltage - Small 3mmx3mm TDFN Package ### **Applications** - · Regulated 3.3V from a single Li-ion battery - · Smart phones and tablet computers - Handheld devices - · Point-of-load regulators ### **Related Literature** For a full list of related documents, visit our website • ISL9110, ISL9112 product pages FIGURE 1. TYPICAL APPLICATION FIGURE 2. EFFICIENCY # **Table of Contents** | Applications | . 1 | |---------------------------------------------------------------------------|-----| | Table of Contents | . 2 | | Block Diagram | . з | | Pin Configurations | . з | | Pin Descriptions. | | | Ordering Information | | | Absolute Maximum Ratings | | | _ | | | Thermal Information | | | Recommended Operating Conditions | | | Analog Specifications | | | I <sup>2</sup> C Interface Timing Specification | | | Typical Performance Curves | . 8 | | Functional Description | 12 | | Functional Overview | 12 | | Internal Supply and References. | | | Enable Input | | | Soft Discharge | | | POR Sequence and Soft-start. | | | | | | Overcurrent Protection | | | Short-Circuit Protection | | | Undervoltage Lockout | | | PG Status Output (ISL9110 only). | | | BAT Status Output (ISL9110 only). | | | Ultrasonic Mode (ISL9112 only) | | | Thermal Shutdown | | | External Synchronization | | | Buck-Boost Conversion Topology | | | PWM Operation | | | PFM Operation | 13 | | Operation With VIN Close to VOUT | 13 | | Output Voltage Programming | 13 | | Digital Slew Rate Control (ISL9112 only) | 13 | | Register Description (ISL9112) | 14 | | I <sup>2</sup> C Serial Interface (ISL9112) | 14 | | Protocol Conventions | 15 | | Write Operation | 16 | | Read Operation | 16 | | Applications Information | 17 | | •• | | | Component Selection | | | Output Voltage Programming, Adj. Version | | | Feed-Forward Capacitor Selection | 17 | | Non-Adjustable Version FB Pin Connection | | | Inductor Selection | | | PVIN and VOUT Capacitor Selection | | | Application Example 1 | | | Application Example 2 | | | Application Example 3 | 18 | | Recommended PCB Layout | | | The TDFN Package Requires Additional PCB Layout Rules for the Thermal Pad | | | General PowerPAD Design Considerations | | | Revision History | | | | | | Package Outline Drawing | 20 | # **Block Diagram** # **Pin Configurations** ISL9110 (12 LD TDFN) TOP VIEW # **Pin Descriptions** | PIN# | ISL9110 | ISL9112 | DESCRIPTION | |------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------| | 1 | VOUT | VOUT | Buck/boost output. Connect a 10μF capacitor to PGND. | | 2 | LX2 | LX2 | Inductor connection, output side. | | 3 | PGND | PGND | Power ground for high switching current. | | 4 | LX1 | LX1 | Inductor connection, input side. | | 5 | PVIN | PVIN | Power input. Range: 1.8V to 5.5V. Connect a $10\mu F$ capacitor to PGND. | | 6 | VIN | VIN | Supply input. Range: 1.8V to 5.5V. | | 7 | PG | - | Open-drain output. Provides output power-good status. | | | - | SCL | Logic input, I <sup>2</sup> C clock. | | 8 | BAT | - | Open drain output.<br>Provides input-power-good status. | | | - | SDA | Logic I/O, open drain, I <sup>2</sup> C data. | | 9 | EN | EN | Logic input, drive high to enable device. | | 10 | MODE /<br>SYNC | MODE /<br>SYNC | Logic input, high for auto PFM mode. Low for forced PWM operation. External clock sync input. Range: 2.75MHz to 3.25MHz. | | 11 | GND | GND | Analog ground pin. | | 12 | FB | FB | Voltage feedback pin. | | PAD | PAD | PAD | Exposed pad; connect to PGND. | # **Ordering Information** | PART NUMBER<br>( <u>Notes 2, 3, 4</u> ) | PART<br>MARKING | V <sub>OUT</sub><br>(V) | HICCUP<br>MODE | TEMP RANGE<br>(°C) | TAPE AND REEL<br>(UNITS) (Note 1) | PACKAGE | PKG.<br>DWG. # | |-----------------------------------------|-----------------|-------------------------|----------------|--------------------|-----------------------------------|----------------------------|----------------| | ISL9110IRTNZ | GASA | 3.3 | Enabled | -40 to +85 | - | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRTNZ-T | GASA | 3.3 | Enabled | -40 to +85 | 6k | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRTNZ-T7A | GASA | 3.3 | Enabled | -40 to +85 | 250 | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRT7Z | GATA | 5.0 | Enabled | -40 to +85 | - | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRT7Z-T | GATA | 5.0 | Enabled | -40 to +85 | 6k | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRT7Z-T7A | GATA | 5.0 | Enabled | -40 to +85 | 250 | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRTAZ | GAUA | ADJ. | Enabled | -40 to +85 | - | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRTAZ-T | GAUA | ADJ. | Enabled | -40 to +85 | 6k | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110IRTAZ-T7A | GAUA | ADJ. | Enabled | -40 to +85 | 250 | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9112IRTNZ | GAVA | 3.3 | Enabled | -40 to +85 | - | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9112IRTNZ-T | GAVA | 3.3 | Enabled | -40 to +85 | 6k | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9112IRTNZ-T7A | GAVA | 3.3 | Enabled | -40 to +85 | 250 | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9112IRT7Z | GAWA | 5.0 | Enabled | -40 to +85 | - | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9112IRT7Z-T | GAWA | 5.0 | Enabled | -40 to +85 | 6k | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9112IRT7Z-T7A | GAWA | 5.0 | Enabled | -40 to +85 | 250 | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110BIRTAZ | GBAF | ADJ. | Disabled | -40 to +85 | - | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | | ISL9110BIRTAZ-T | GBAF | ADJ. | Disabled | -40 to +85 | 6k | 12 Ld Exposed Pad 3x3 TDFN | L12.3x3C | #### NOTES: - 1. Refer to TB347 for details about reel specifications. - These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), see the ISL9110, ISL9112 product information pages. For more information about MSL, see TB363. - 4. The ISL9110 and ISL9112 can be special ordered with any output voltage between 1.9V and 5.0V in 100mV steps. #### **Absolute Maximum Ratings** | PVIN, VIN | -0.3V to 6.5V | |--------------------------------------------------|---------------| | LX1, LX2 ( <u>Note 7</u> ) | -0.3V to 6.5V | | FB (Adjustable version) | -0.3V to 2.7V | | FB (Fixed V <sub>OUT</sub> versions) | -0.3V to 6.5V | | GND, PGND | -0.3V to 0.3V | | All Other Pins | -0.3V to 6.5V | | ESD Rating | | | Human Body Model (Tested per JESD22-A114E) | 3kV | | Machine Model (Tested per JESD22-A115-A) | 250V | | Latch-Up (Tested per JESD-78B; Class 2, Level A) | 100mA | | | | #### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) | |-------------------------------------------|----------------------|----------------------| | 12 Ld TDFN Package (Notes 5, 6) | 42 | 5.5 | | Maximum Junction Temperature (Plastic Pac | kage) | +125°C | | Storage Temperature Range | 6 | 5°C to +150°C | | Pb-Free Reflow Profile | | see <u>TB493</u> | #### **Recommended Operating Conditions** | Temperature Range | 40°C to +85°C | |----------------------|---------------| | Supply Voltage Range | 1.8V to 5.5V | | Load Current Range | 0A to 1.2A | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES - 5. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u> - 6. For $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside. - 7. LX1 and LX2 pins can withstand switching transients of -1.5V for 100ns, and 7V for 20ms. # **Analog Specifications** $V_{VIN} = V_{PVIN} = V_{EN} = 3.6V$ , $V_{OUT} = 3.3V$ , $L1 = 2.2 \mu H$ , $C_1 = C_2 = 10 \mu F$ , $T_A = +25 \,^{\circ}$ C. Boldface limits apply over the operating temperature range, -40 $^{\circ}$ C to +85 $^{\circ}$ C. | PARAMETER | SYMBOL | TEST CONDITIONS | MIN<br>( <u>Note 8</u> ) | TYP<br>(Note 9) | MAX<br>(Note 8) | UNIT | |------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------|-----------------|-----------------|-------| | POWER SUPPLY | | | | U. | Į. | Į. | | Input Voltage Range | V <sub>IN</sub> | | 1.8 | | 5.5 | ٧ | | V <sub>IN</sub> Undervoltage Lockout Threshold | V <sub>UVLO</sub> | Rising | | 1.725 | 1.775 | V | | | | Falling | 1.550 | 1.650 | | V | | V <sub>IN</sub> Supply Current | I <sub>VIN</sub> | PFM mode, no external load on Vout (Note 10) | | 35 | 60 | μΑ | | V <sub>IN</sub> Supply Current, Shutdown | I <sub>SD</sub> | EN = GND, V <sub>IN</sub> = 3.6V | | 0.05 | 1.0 | μΑ | | OUTPUT VOLTAGE REGULATION | | | | | | | | Output Voltage Range | V <sub>OUT</sub> | ISL9110IRTAZ, I <sub>OUT</sub> = 100mA | 1.00 | | 5.20 | V | | | | ISL9112, I <sub>OUT</sub> = 100mA | 1.90 | | 5.00 | ٧ | | Output Voltage Accuracy | | V <sub>IN</sub> = 3.7V, V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 0mA, PWM mode | -2 | | +2 | % | | | | V <sub>IN</sub> = 3.7V, V <sub>OUT</sub> = 3.3V, I <sub>OUT</sub> = 1mA, PFM mode | -3 | | +4 | % | | FB Pin Voltage Regulation | V <sub>FB</sub> | For adjustable output version | 0.79 | 0.80 | 0.81 | V | | FB Pin Bias Current | I <sub>FB</sub> | For adjustable output version | | | 1 | μΑ | | Line Regulation, PWM Mode | $\Delta V_{OUT} / \Delta V_{IN}$ | $I_{OUT}$ = 500mA, $V_{OUT}$ = 3.3V, MODE = GND, $V_{IN}$ step from 2.3V to 5.5V | | ±0.005 | | mV/mV | | Load Regulation, PWM Mode | $\Delta V_{OUT} / \Delta I_{OUT}$ | $V_{IN}$ = 3.7V, $V_{OUT}$ = 3.3V, MODE = GND, $I_{OUT}$ step from 0mA to 500mA | | ±0.005 | | mV/mA | | Line Regulation, PFM Mode | $\Delta V_{OUT} / \Delta V_{I}$ | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 3.3V, MODE = VIN, V <sub>IN</sub> step<br>from 2.3V to 5.5V | | ±12.5 | | mV/V | | Load Regulation, PFM Mode | $\Delta V_{OUT} / \Delta I_{OUT}$ | $V_{IN}$ =3.7V, $V_{OUT}$ = 3.3V, MODE = VIN, $I_{OUT}$ step from 0mA to 100mA | | ±0.4 | | mV/mA | | Output Voltage Clamp | V <sub>CLAMP</sub> | Rising, V <sub>IN</sub> = 3.6V | 5.25 | | 5.95 | V | | Output Voltage Clamp Hysteresis | | V <sub>IN</sub> = 3.6V | | 400 | | mV | | DC/DC SWITCHING SPECIFICATIONS | 3 | | 1 | 1 | ı | ı | | Oscillator Frequency | f <sub>SW</sub> | | 2.25 | 2.50 | 2.75 | MHz | **Analog Specifications** $V_{VIN} = V_{PVIN} = V_{EN} = 3.6V$ , $V_{OUT} = 3.3V$ , $L1 = 2.2 \mu H$ , $C_1 = C_2 = 10 \mu F$ , $T_A = +25 ^{\circ} C$ . Boldface limits apply over the operating temperature range, -40 $^{\circ} C$ to +85 $^{\circ} C$ . (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN<br>(Note 8) | TYP<br>(Note 9) | MAX<br>(Note 8) | UNIT | |-----------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------| | Minimum On Time | tonmin | | | 80 | | ns | | LX1 Pin Leakage Current | I <sub>PFETLEAK</sub> | | -1 | | 1 | μΑ | | LX2 Pin Leakage Current | I <sub>NFETLEAK</sub> | | -1 | | 1 | μΑ | | SOFT-START and SOFT DISCHARGE | | | | | | | | Soft-Start Time | t <sub>SS</sub> | Time from when EN signal asserts to when output voltage ramp starts. | | 1 | | ms | | | | Time from when output voltage ramp starts to when output voltage reaches 95% of its nominal value with device operating in Buck mode. V <sub>IN</sub> = 4V, V <sub>OUT</sub> = 3.3V, I <sub>O</sub> = 200mA | | 1 | | ms | | | | Time from when output voltage ramp starts to when output voltage reaches 95% of its nominal value with device operating in Boost mode. V <sub>IN</sub> = 2V, V <sub>OUT</sub> = 3.3V, I <sub>O</sub> = 200mA | | 2 | | ms | | VOUT Soft-Discharge ON-Resistance | R <sub>DISCHG</sub> | V <sub>IN</sub> = 3.6V, EN < VIL | | 120 | | Ω | | POWER MOSFET | | | | | , | | | P-Channel MOSFET ON-Resistance | R <sub>DSON_P</sub> | V <sub>IN</sub> = 3.6V, I <sub>O</sub> = 200mA | | 0.12 | 0.17 | Ω | | | | V <sub>IN</sub> = 2.5V, I <sub>O</sub> = 200mA | | 0.15 | 0.23 | Ω | | N-Channel MOSFET ON-Resistance | R <sub>DSON_N</sub> | V <sub>IN</sub> = 3.6V, I <sub>O</sub> = 200mA | | 0.10 | 0.15 | Ω | | | | V <sub>IN</sub> = 2.5V, I <sub>O</sub> = 200mA | | 0.13 | 0.23 | Ω | | P-Channel MOSFET Peak Current Limit | I <sub>PK_LMT</sub> | V <sub>IN</sub> = 3.6V | 2.0 | 2.4 | 2.8 | Α | | PFM/PWM TRANSITION | | | | | | | | Load Current Threshold, PFM to PWM | | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 3.3V | | 200 | | mA | | Load Current Threshold, PWM to PFM | | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 3.3V | | 75 | | mA | | External Synchronization Frequency Range | | | 2.75 | | 3.25 | MHz | | Thermal Shutdown | | | | 155 | | °C | | Thermal Shutdown Hysteresis | | | | 30 | | °C | | BATTERY MONITOR AND POWER GOO | DD COMPARATO | RS | | | | | | Battery Monitor Voltage Threshold | VT <sub>BMON</sub> | | 1.85 | 2.0 | 2.15 | ٧ | | Battery Monitor Voltage Hysteresis | VH <sub>BMON</sub> | | | 100 | | m۷ | | Battery Monitor Debounce Time | t <sub>BMON</sub> | | | 25 | | μs | | PG Delay Time (Rising) | | | | 1 | | ms | | PG Delay Time (Falling) | | | | 20 | | μs | | Minimum Supply Voltage for Valid PG<br>Signal | | EN = V <sub>IN</sub> | 1.2 | | | V | | PG Range - Lower (Rising) | PG <sub>RNGLR</sub> | Percentage of programmed voltage | | 90 | | % | | PG Range - Lower (Falling) | PG <sub>RNGLF</sub> | Percentage of programmed voltage | | 87 | | % | | PG Range - Upper (Rising) | PG <sub>RNGUR</sub> | Percentage of programmed voltage | | 112 | | % | | PG Range - Upper (Falling) | PG <sub>RNGUF</sub> | Percentage of programmed voltage | | 110 | | % | | Compliance Voltage - PG, BAT | | $V_{IN} = 3.6V$ , $I_{SINK} = 1 \mu A$ | | | 0.3 | V | # **Analog Specifications** $V_{VIN} = V_{PVIN} = V_{EN} = 3.6V$ , $V_{OUT} = 3.3V$ , $L1 = 2.2 \mu H$ , $C_1 = C_2 = 10 \mu F$ , $T_A = +25 ^{\circ} C$ . Boldface limits apply over the operating temperature range, -40 $^{\circ}$ C to +85 $^{\circ}$ C. (Continued) | PARAMETER | SYMBOL | TEST CONDITIONS | MIN<br>(Note 8) | TYP<br>(Note 9) | MAX<br>(Note 8) | UNIT | |--------------------|-------------------|-----------------|-----------------|-----------------|-----------------|------| | LOGIC INPUTS | | | | | | | | Input Leakage | I <sub>LEAK</sub> | | | 0.05 | 1 | μΑ | | Input HIGH Voltage | V <sub>IH</sub> | | 1.4 | | | ٧ | | Input LOW Voltage | V <sub>IL</sub> | | | | 0.4 | ٧ | ### I<sup>2</sup>C Interface Timing Specification For SCL, and SDA pins, unless otherwise noted. | PARAMETER | SYMBOL | TEST CONDITIONS (Note 11) | MIN<br>(Note 8) | TYP<br>(Note 9) | MAX<br>(Note 8) | UNIT | |------------------------------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|------| | Pin Capacitance | C <sub>pin</sub> | | | | 15 | pF | | SCL Frequency | f <sub>SCL</sub> | | | | 400 | kHz | | Pulse Width Suppression Time at SDA and SCL Inputs | t <sub>sp</sub> | Any pulse narrower than the max spec is suppressed | | | 50 | ns | | SCL Falling Edge to SDA Output Data Valid | t <sub>AA</sub> | SCL falling edge crossing $\rm V_{IL},$ until SDA exits the $\rm V_{IL}$ to $\rm V_{IH}$ window | | | 900 | ns | | Time the Bus Must be Free Before the Start of a New Transmission | t <sub>BUF</sub> | SDA crossing V <sub>IH</sub> during a STOP condition, to SDA crossing V <sub>IH</sub> during the following START condition | 1300 | | | ns | | Clock LOW Time | t <sub>LOW</sub> | Measured at the V <sub>IL</sub> crossings | 1300 | | | ns | | Clock HIGH Time | t <sub>HIGH</sub> | Measured at the V <sub>IH</sub> crossings | 600 | | | ns | | START Condition Set-Up Time | t <sub>SU:STA</sub> | SCL rising edge to SDA falling edge; both crossing V <sub>IH</sub> | 600 | | | ns | | START Condition Hold Time | t <sub>HD:STA</sub> | From SDA falling edge crossing V <sub>IL</sub> to SCL falling edge crossing V <sub>IH</sub> | 600 | | | ns | | Input Data Set-Up Time | t <sub>SU:DAT</sub> | From SDA exiting the $\rm V_{IL}$ to $\rm V_{IH}$ window, to SCL rising edge crossing $\rm V_{IL}$ | 100 | | | ns | | Input Data Hold Time | t <sub>HD:DAT</sub> | From SCL rising edge crossing V <sub>IH</sub> to SDA entering the V <sub>IL</sub> to V <sub>IH</sub> window | 0 | | | ns | | STOP Condition Set-Up Time | t <sub>SU:STO</sub> | From SCL rising edge crossing $V_{IH}$ , to SDA rising edge crossing $V_{IL}$ | 600 | | | ns | | STOP Condition Hold Time for Read, or Volatile Only Write | t <sub>HD:STO</sub> | From SDA rising edge to SCL falling edge; both crossing V <sub>IH</sub> | 1300 | | | ns | | Output Data Hold Time | t <sub>DH</sub> | From SCL falling edge crossing $V_{\rm IL}$ , until SDA enters the $V_{\rm IL}$ to $V_{\rm IH}$ window | 0 | | | ns | | SDA and SCL Rise Time | t <sub>R</sub> | From V <sub>IL</sub> to V <sub>IH</sub> | 20 + 0.1 x Cb | | 250 | ns | | SDA and SCL Fall Time | t <sub>F</sub> | From V <sub>IH</sub> to V <sub>IL</sub> | 20 + 0.1 x Cb | | 250 | ns | | Capacitive Loading of SDA or SCL | Cb | Total on-chip and off-chip | 10 | | 400 | pF | | SDA and SCL Bus Pull-Up Resistor Off-Chip | Rpu | Maximum is determined by $t_R$ and $t_F$<br>For Cb = 400pF, max is about $2k\Omega \sim 2.5k\Omega$<br>For Cb = 40pF, max is about $15k\Omega \sim 20k\Omega$ | 1 | | | kΩ | #### NOTES: - 8. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 9. Typical values are for $T_A$ = +25 $^{\circ}\,C$ and $V_{\mbox{\footnotesize IN}}$ = 3.6V. - 10. Quiescent current measurements are taken when the output is not switching. - 11. ISL9112 only. Limits established by characterization and are not production tested. # **Typical Performance Curves** FIGURE 3. EFFICIENCY vs OUTPUT CURRENT, V<sub>OUT</sub> = 2V FIGURE 4. EFFICIENCY vs OUTPUT CURRENT, V<sub>OUT</sub> = 3.3V FIGURE 5. EFFICIENCY vs OUTPUT CURRENT, $V_{OUT} = 4V$ FIGURE 6. MAXIMUM OUTPUT CURRENT vs INPUT VOLTAGE FIGURE 7. PWM MODE QUIESCENT CURRENT, $V_{OUT} = 3.3V$ , NO LOAD FIGURE 8. PFM MODE QUIESCENT CURRENT, $V_{OUT} = 3.3V$ , NO LOAD # Typical Performance Curves (Continued) FIGURE 9. STEADY STATE TRANSITION FROM BUCK TO BOOST FIGURE 10. STEADY STATE TRANSITION FROM BOOST TO BUCK FIGURE 11. STEADY STATE VIN NEAR VOUT FIGURE 12. INPUT TRANSIENT FIGURE 13. TRANSIENT LOAD RESPONSE FIGURE 14. TRANSIENT LOAD RESPONSE # Typical Performance Curves (Continued) FIGURE 15. SWITCHING WAVEFORMS, BOOST MODE FIGURE 16. SWITCHING WAVEFORMS, BUCK MODE FIGURE 17. NFET R<sub>DS(ON)</sub> vs INPUT VOLTAGE FIGURE 18. PFET RDS(ON) vs INPUT VOLTAGE FIGURE 19. V<sub>REF</sub> vs TEMPERATURE, T<sub>A</sub> = -40°C TO +85°C FIGURE 20. OUTPUT VOLTAGE vs $V_{IN}$ VOLTAGE ( $V_{OUT} = 3.3V$ ) # Typical Performance Curves (Continued) FIGURE 21. SOFT-START, VIN = 4V, VOUT = 3.3V FIGURE 22. SOFT-START, $V_{IN} = 2V$ , $V_{OUT} = 3.3V$ FIGURE 23. OUTPUT VOLTAGE vs LOAD CURRENT ( $V_{IN}$ = 2.5V, $V_{OUT}$ = 3.3V, AUTO PFM/PWM MODE) FIGURE 24. OUTPUT VOLTAGE vs LOAD CURRENT ( $V_{IN}$ = 4.5V, $V_{OUT}$ = 3.3V, AUTO PFM/PWM MODE) FIGURE 25. OUTPUT SOFT-DISCHARGE FIGURE 26. DIGITAL SLEW OPERATION (ISL9112) ### **Functional Description** #### **Functional Overview** Refer to the <u>"Block Diagram" on page 3</u>. The ISL9110 and ISL9112 implement a complete buck boost switching regulator, with PWM controller, internal switches, references, protection circuitry, and control inputs. The PWM controller automatically switches between Buck and Boost modes as necessary to maintain a steady output voltage, with changing input voltages and dynamic external loads. The ISL9110 provides output power-good and input power-good open-drain status outputs on Pins 7 and 8. In the ISL9112, these pins are used for an $\rm I^2C$ interface, allowing programmable output voltage and access to the ultrasonic mode and slew rate limit control bits. #### **Internal Supply and References** Referring to the "Block Diagram" on page 3, the ISL9110 and ISL9112 provide two power input pins. The PVIN pin supplies input power to the DC/DC converter, while the VIN pin provides operating voltage source required for stable V<sub>REF</sub> generation. Separate ground pins (GND and PGND) are provided to avoid problems caused by ground shift due to the high switching currents. #### **Enable Input** A master enable pin EN allows the device to be enabled. Driving EN low invokes a power-down mode, where most internal device functions, including input and output power good detection, are disabled. #### **Soft Discharge** When the device is disabled by driving EN low, an internal resistor between VOUT and GND is activated. This internal resistor has typical $120\Omega$ resistance. #### POR Sequence and Soft-Start Bringing the EN pin high allows the device to power-up. A number of events occur during the start-up sequence. The internal voltage reference powers up, and stabilizes. The device then starts operating. There is a typical 1ms delay between assertion of the EN pin and the start of switching regulator soft-start ramp. The soft-start feature minimizes output voltage overshoot and input inrush currents. During soft-start, the reference voltage is ramped to provide a ramping $V_{OUT}$ voltage. While output voltage is lower than approximately 20% of the target output voltage, switching frequency is reduced to a fraction of the normal switching frequency to aid in producing low duty cycles necessary to avoid input inrush current spikes. When the output voltage exceeds 20% of the target voltage, switching frequency is increased to its nominal value. When the target output voltage is higher than the input voltage, there is a transition from Buck mode to Boost mode during the soft-start sequence. At the time of this transition, the ramp rate of the reference voltage is decreased, such that the output voltage slew rate is decreased. This provides a slower output voltage slew rate. The V<sub>OUT</sub> ramp time is not constant for all operating conditions. Soft-start into Boost mode takes longer than soft-start into Buck mode. The total soft-start time into Buck mode is typically 2ms, whereas the typical soft-start time into Boost mode is typically 3ms. Increasing the load current increases these typical soft-start times. #### **Overcurrent Protection** When the current in the P-channel MOSFET is sensed to reach the current limit for 16 consecutive switching cycles, the internal protection circuit is triggered, and switching is stopped for approximately 20ms. The device then performs a soft-start cycle. If the external output overcurrent condition exists after the soft-start cycle, the device detects 16 consecutive switching cycles reaching the peak current threshold. The process repeats as long as the external overcurrent condition is present. This behavior is called 'Hiccup mode'. #### **Short-Circuit Protection** The ISL9110 and ISL9112 provides short-circuit protection by monitoring the feedback voltage. When feedback voltage is sensed to be lower than a certain threshold, the PWM oscillator frequency is reduced in order to protect the device from damage. The P-channel MOSFET peak current limit remains active during this state. #### **Undervoltage Lockout** The Undervoltage Lockout (UVLO) feature prevents abnormal operation in the event that the supply voltage is too low to ensure proper operation. When the $V_{\mbox{\scriptsize IN}}$ voltage falls below the UVLO threshold, the regulator is disabled. #### PG Status Output (ISL9110 only) An open-drain output power-good signal is provided in the ISL9110. An internal window comparator detects when $V_{OUT}$ is significantly higher or lower than the target output voltage. The PG output is driven low when sensed $V_{OUT}$ voltage is outside of this 'power-good' window. When $V_{OUT}$ voltage is inside the 'power-good' window, the PG pin goes Hi-Z. The PG detection circuit detects this condition by monitoring voltage on the FB pin. Hysteresis is provided for the upper and lower PG thresholds to avoid oscillation of the PG output. #### **BAT Status Output (ISL9110 only)** The ISL9110 provides an open-drain input power-good status output. The $\overline{BAT}$ status pin is driven low when $V_{IN}$ rises above the $VT_{BMON}$ threshold. The $\overline{BAT}$ status output goes Hi-Z when $V_{BAT}$ falls below the $VT_{BMON}$ threshold. Hysteresis is provided for the $VT_{BMON}$ threshold to avoid oscillation of the $\overline{BAT}$ output. ### **Ultrasonic Mode (ISL9112 only)** The ISL9112 provides an ultrasonic mode that can be enabled through $\rm I^2C$ control by setting the ULTRA bit in the control register. In ultrasonic mode, the PFM switching frequency is forced to be above the audio frequency range. This ultrasonic mode applies only to PFM mode operation. With the ULTRA bit set to '1', PFM mode switching frequency is forced well above the audio frequency range (f<sub>SW</sub> becomes typically 60kHz). This mode of operation, however, reduces the efficiency at light load. #### **Thermal Shutdown** A built-in thermal protection feature protects the ISL9110 and ISL9112 if the die temperature reaches +155°C (typical). At this die temperature, the regulator is completely shut down. The die temperature continues to be monitored in this thermal-shutdown mode. When the die temperature falls to +125°C (typical), the device resumes normal operation. When exiting thermal shutdown, the ISL9110 and ISL9112 execute their soft-start sequence. #### **External Synchronization** An external sync feature is provided. Applying a clock signal with a frequency between 2.75MHz and 3.25MHz at the MODE/SYNC input forces the ISL9110 and ISL9112 to synchronize to this external clock. The MODE/SYNC input supports standard logic levels. #### **Buck-Boost Conversion Topology** The ISL9110 and ISL9112 operate in either Buck or Boost mode. When operating in conditions where $\text{V}_{\text{IN}}$ is close to $\text{V}_{\text{OUT}}$ , the ISL9110 alternates between Buck and Boost mode as necessary to provide a regulated output voltage. Figure 27 shows a simplified diagram of the internal switches and external inductor. FIGURE 27. BUCK BOOST TOPOLOGY #### **PWM Operation** In buck PWM mode, Switch D is continuously closed, and Switch C is continuously open. Switches A and B operate as a synchronous buck converter when in this mode. In boost PWM mode, Switch A remains closed and Switch B remains open. Switches C and D operate as a synchronous boost converter when in this mode. #### **PFM Operation** During PFM operation in Buck mode, Switch D is continuously closed, and Switch C is continuously open. Switches A and B operate in discontinuous mode during PFM operation. During PFM operation in Boost mode, the ISL9110 and ISL9112 closes Switch A and Switch C to ramp up the current in the inductor. When inductor current reaches a certain threshold, the device turns off Switches A and C, then turns on Switches B and D. With Switches B and D closed, output voltage increases as the inductor current ramps down. In most operating conditions, there are multiple PFM pulses to charge up the output capacitor. These pulses continue until $\rm V_{OUT}$ has achieved the upper threshold of the PFM hysteretic controller. Switching then stops, and remains stopped until $\rm V_{OUT}$ decays to the lower threshold of the hysteretic PFM controller. #### **Operation With VIN Close to VOUT** When the output voltage is close to the input voltage, the ISL9110 and ISL9112 rapidly and smoothly switches from Boost to Buck mode as needed to maintain the regulated output voltage. This behavior provides excellent efficiency and very low output voltage ripple. #### **Output Voltage Programming** The ISL9110 is available in fixed and adjustable output voltage versions. To use the fixed output version, the VOUT pin must be connected directly to FB. In the adjustable output voltage version (ISL9110IRTAZ), an external resistor divider is required to program the output voltage. The FB pin has very low input leakage current, so it is possible to use large value resistors (for example, $R_1$ = $1 M \Omega$ and $R_2$ = $324 k \Omega$ ) in the resistor divider connected to the FB input. The ISL9112 is available in a fixed output version only. The factory programmed output voltage can be changed using the I<sup>2</sup>C interface. Details about the ISL9112 programmable VOUT voltage can be found in <u>"Register Description (ISL9112)" on page 14.</u> #### **Digital Slew Rate Control (ISL9112 only)** When changing voltages using the I<sup>2</sup>C interface, the ISL9110 can be programmed to control the rate of voltage increase or decrease as it transitions from one voltage setting to the next. The default configuration disables this digital slew rate feature. To enable the slew rate feature, an $I^2C$ command is sent to the ISL9112, changing the value of the SLEWRATE bit field to a value other than 0b000. Details about the digital slew rate settings can be found in Table 1. TABLE 1. REGISTER ADDRESS 0x01: SLEW RATE CONTROL | BIT | NAME | TYPE | RESET | DESCRIPTION | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2:0 | SLEWRATE | R/W | 000 | Slew rate control (typ), expressed as $\mu$ s per LSB change in DCDOUT value: $0b000 = 0\mu$ s/ $\Delta$ LSB $0b001 = 1.5\mu$ s/ $\Delta$ LSB $0b010 = 3.1\mu$ s/ $\Delta$ LSB $0b011 = 6.3\mu$ s/ $\Delta$ LSB $0b100 = 12.5\mu$ s/ $\Delta$ LSB $0b101 = 25\mu$ s/ $\Delta$ LSB $0b101 = 25\mu$ s/ $\Delta$ LSB $0b111 = 100\mu$ s/ $\Delta$ LSB $0b111 = 100\mu$ s/ $\Delta$ LSB | | 7:3 | Reserved | R/W | 00000 | | #### **Register Description (ISL9112)** The ISL9112 has a two I $^2$ C accessible control registers that are used to set output voltage, operating mode, and digital slew rate. These registers can be read and written to at any time that the ISL9112 is enabled. Attempts to communicate with the ISL9112 using its I $^2$ C interface when the ISL9112 is disabled (EN = Low) are not supported. TABLE 2. REGISTER ADDRESS 0x00: VOLTAGE CONTROL | BIT | NAME | TYPE | RESET | DESCRIPTION | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4:0 | DCDOUT | R/W | 00000 | V <sub>OUT</sub> programming. See <u>Table 3</u> . | | 5 | ULTRA | R/W | 0 | Ultrasonic mode select. Not applicable in forced PWM mode: 0: Ultrasonic feature disabled 1: Ultrasonic feature enabled | | 6 | Reserved | R/W | 0 | | | 7 | I2CEN | R/W | 0 | I <sup>2</sup> C programming enable bit: 0: Device ignores I <sup>2</sup> C command, and uses last programmed DCDOUT and ULTRA settings; or if no I <sup>2</sup> C communication has occurred since POR, the factory programmed default DCDOUT and ULTRA settings are used. 1: Device uses the I <sup>2</sup> C programmed DCDOUT and ULTRA settings. | Bits DCDOUT[4:0] set the output voltage, as shown in <u>Equation 1</u> and <u>Table 3</u>. The ISL9112 output voltage range is 1.9V to 5.0V. $$V_{OUT} = 1.9V + (n \cdot 0.1V)$$ , where n = 0 to 31 (EQ. 1) The power-up output voltage is at 3.3V for ISL9112IRTNZ and 5V for ISL9112IRT7Z. To change to other voltages after power-up, first write the DCDOUT register to match the power-up voltage while keeping the I2CEN bit = 0, then set the I2CEN bit to 1 and set the new desired DCDOUT register value. TABLE 3. DCDOUT[4:0] VALUE vs OUTPUT VOLTAGE | DCDOUT[4:0] | OUTPUT VOLTAGE<br>(V) | |-------------|-----------------------| | 0b00000 | 1.9 | | 0b00001 | 2.0 | | 0b00010 | 2.1 | | 0b00011 | 2.2 | | 0b00100 | 2.3 | | 0b00101 | 2.4 | | 0b00110 | 2.5 | | 0b00111 | 2.6 | | 0b01000 | 2.7 | | 0b01001 | 2.8 | | 0b01010 | 2.9 | | 0b01011 | 3.0 | | 0b01100 | 3.1 | TABLE 3. DCDOUT[4:0] VALUE vs OUTPUT VOLTAGE (Continued) | , | | | | |-------------|-----------------------|--|--| | DCDOUT[4:0] | OUTPUT VOLTAGE<br>(V) | | | | 0b01101 | 3.2 | | | | 0b01110 | 3.3 | | | | 0b01111 | 3.4 | | | | 0b10000 | 3.5 | | | | 0b10001 | 3.6 | | | | 0b10010 | 3.7 | | | | 0b10011 | 3.8 | | | | 0b10100 | 3.9 | | | | 0b10101 | 4.0 | | | | 0b10110 | 4.1 | | | | 0b10111 | 4.2 | | | | 0b11000 | 4.3 | | | | 0b11001 | 4.4 | | | | 0b11010 | 4.5 | | | | 0b11011 | 4.6 | | | | 0b11100 | 4.7 | | | | 0b11101 | 4.8 | | | | 0b11110 | 4.9 | | | | 0b11111 | 5.0 | | | | | | | | ### I<sup>2</sup>C Serial Interface (ISL9112) The ISL9112 supports a bi-directional bus oriented protocol. The protocol defines any device that sends data onto the bus as a transmitter and the receiving device as the receiver. The device controlling the transfer is the master and the device being controlled is the slave. The master always initiates data transfers and provides the clock for both transmit and receive operations. Therefore, the ISL9112 operates as a slave device in all applications. All communication over the I<sup>2</sup>C interface is conducted by sending the MSB of each byte of data first. #### **Protocol Conventions** Data states on the SDA line can change only during SCL LOW periods. SDA state changes during SCL HIGH are reserved for indicating START and STOP conditions (see <u>Figure 28</u>). Upon power-up of the ISL9112, the SDA pin is in the input mode. All I<sup>2</sup>C interface operations must begin with a START condition, which is a HIGH to LOW transition of SDA while SCL is HIGH. The ISL9112 continuously monitors the SDA and SCL lines for the START condition and does not respond to any command until this condition is met (see Figure 28). A START condition is ignored during the power-up sequence and when EN input is low. All I<sup>2</sup>C interface operations must be terminated by a STOP condition, which is a LOW to HIGH transition of SDA while SCL is HIGH (see Figure 28). A STOP condition at the end of a write operation initiates the reconfiguration of the ISL9112's voltage feedback loop as necessary to provide the programmed output voltage. An Acknowledge (ACK) is a software convention used to indicate a successful data transfer. The transmitting device, either master or slave, releases the SDA bus after transmitting eight bits. During the ninth clock cycle, the receiver pulls the SDA line LOW to acknowledge the reception of the eight bits of data (see Figure 29). The ISL9112 responds with an ACK after recognition of a START condition followed by a valid Identification Byte, and again after successful receipt of a Register Address Byte. The ISL9112 also responds with an ACK after receiving a Data Byte of a write operation. The master must respond with an ACK after receiving a Data Byte of a read operation. A valid Identification Byte contains 0b0011100 as the seven MSBs, corresponding to the ISL9112 I<sup>2</sup>C Slave Address. The LSB of the Identification byte is the Read/Write bit. Its value is "1" for a Read operation, and "0" for a Write operations (see Table 4). **TABLE 4. IDENTIFICATION BYTE FORMAT** | 0 | 0 | 1 | 1 | 1 | 0 | 0 | R/W | |-------|---|---|---|---|---|---|-------| | (MSB) | | | | | | | (LSB) | FIGURE 28. VALID DATA CHANGES, START AND STOP CONDITIONS FIGURE 29. ACKNOWLEDGE RESPONSE FROM RECEIVER #### **Write Operation** A Write operation requires a START condition, followed by a valid Identification Byte (containing the Slave Address with the $R/\overline{W}$ bit set to 0), a valid Register Address Byte, a Data Byte, and a STOP condition. After each of the three bytes, the ISL9112 responds with an ACK. The master then sends a STOP to complete the command. STOP conditions that terminate write operations must be sent by the master after sending at least 1 full data byte and its associated ACK signal. If a STOP condition is issued in the middle of a data byte, or before 1 full data byte + ACK is sent, then the ISL9112 ignores the command, and does not change the output voltage or other settings. #### **Read Operation** A Read operation is shown in Figure 31. It consists of 4 bytes. The host generates a START condition, then transmits an Identification byte (containing the Slave Address with the $R/\overline{W}$ bit set to 0). The ISL9112 responds with an ACK. The host then transmits the Register Address byte, and the ISL9112 responds with another ACK. The host generates a Repeat START condition, or a STOP condition followed by a START condition. It then transmits an Identification byte (containing the Slave Address with the $R/\overline{W}$ bit set to 1). The ISL9112 responds with an ACK, indicating it is ready to begin providing the requested data. The ISL9112 then transmits the data byte by asserting control of the SDA pin while the host generates clock pulses on the SCL pin. When transmission of the data byte is complete, the host generates a NACK condition followed by a STOP condition. This completes the $\rm I^2C$ Read operation. The ISL9112 register map supports only one register, at register address 0x00. Attempts to read other register addresses are not supported, and should not be attempted. Similarly, I<sup>2</sup>C block reads and writes are not supported by the ISL9112. The ISL9112 has only one register to read or write, therefore block reads and writes are not necessary. FIGURE 30. I<sup>2</sup>C REGISTER WRITE PROTOCOL FIGURE 31. I<sup>2</sup>C REGISTER READ PROTOCOL ### **Applications Information** #### **Component Selection** The ISL9112 and the fixed-output versions of the ISL9110 require only three external power components to implement the buck boost converter: an inductor, an input capacitor, and an output capacitor. The adjustable ISL9110 versions require three additional components to program the output voltage. Two external resistors program the output voltage, and a small capacitor is added to improve stability and response. An optional input supply filtering capacitor ("C<sub>3</sub>" in Figure 32) can be used to reduce the supply noise on the VIN pin, which provides power to the internal reference. In most applications, this capacitor is not needed. FIGURE 32. TYPICAL ISL9110IRTAZ APPLICATION # Output Voltage Programming, Adjustable Version Setting and controlling the output voltage of the ISL9110IRTAZ (adjustable output version) can be accomplished by selecting the external resistor values. Equation 2 can be used to derive the $R_1$ and $R_2$ resistor values: $$V_{OUT} = 0.8V \bullet \left(1 + \frac{R_1}{R_2}\right)$$ (EQ. 2) When designing a PCB, include a GND guard band around the feedback resistor network to reduce noise and improve accuracy and stability. Place the resistors $R_1$ and $R_2$ close to the FB pin. #### **Feed-Forward Capacitor Selection** A small capacitor in parallel with resistor $R_1$ is required to provide the specified load and line regulation. The suggested value of this capacitor is 56pF for $R_1$ = 1M $\Omega$ . An NPO type capacitor is recommended. #### **Non-Adjustable Version FB Pin Connection** The fixed output versions of the ISL9110 and the I<sup>2</sup>C-adjustable ISL9112 do not require external resistors or a capacitor on the FB pin. Simply connect VOUT to FB, as shown in Figure 33. FIGURE 33. TYPICAL ISL9110IRTNZ APPLICATION #### **Inductor Selection** Use an inductor with high frequency core material (for example, ferrite core) to minimize core losses and provide good efficiency. The inductor must be able to handle the peak switching currents without saturating. A 2.2µH inductor with ≥2.4A saturation current rating is recommended. Select an inductor with low DCR to provide good efficiency. In applications where radiated noise must be minimized, a toroidal or shielded inductor can be used. **TABLE 5. INDUCTOR VENDOR INFORMATION** | MANUFACTURER | SERIES | WEBSITE | |--------------|----------------------------|-------------------| | Coilcraft | LPS4018 | www.coilcraft.com | | Murata | LQH44P | www.murata.com | | Taiyo Yuden | NRS4018<br>NRS5012 | www.t-yuden.com | | Sumida | CDRH3D23/HP<br>CDRH4D22/HP | www.sumida.com | | Toko | DEM3518C | www.toko.co.jp | #### **PVIN and VOUT Capacitor Selection** The input and output capacitors should be ceramic X5R type with low ESL and ESR. The recommended input capacitor value is $10\mu F$ . The recommended $V_{OUT}$ capacitor value is $10\mu F$ to $22\mu F$ . **TABLE 6. CAPACITOR VENDOR INFORMATION** | MANUFACTURER | SERIES | WEBSITE | |--------------|--------|-----------------| | AVX | X5R | www.avx.com | | Murata | X5R | www.murata.com | | Taiyo Yuden | X5R | www.t-yuden.com | | TDK | X5R | www.tdk.com | #### **Application Example 1.** An application using the fixed-output ISL9110IRTNZ is shown in Figure 34. This application requires only three external components. FIGURE 34. TYPICAL ISL9110IRTNZ APPLICATION #### **Application Example 2.** An application requiring $V_{OUT}$ = 3.0V, using the adjustable-output ISL9110IRTAZ is shown in <u>Figure 35</u>. This application requires six external components. FIGURE 35. TYPICAL ISL9110IRTAZ APPLICATION #### **Application Example 3.** An application requiring $V_{OUT} = 3.3V$ , using the $I^2C$ -controllable ISL9112IRTNZ is shown in Figure 36. This application requires three external components. Output voltage can be changed using $I^2C$ control. FIGURE 36. TYPICAL ISL9112IRTNZ APPLICATION #### **Recommended PCB Layout** Correct PCB layout is critical for proper operation of the ISL9110. Place the input and output capacitors as close to the IC as possible. Keep the ground connections of the input and output capacitors as short as possible, and on the component layer to avoid problems that are caused by high switching currents flowing through PCB vias. FIGURE 37. RECOMMENDED PCB LAYOUT # The TDFN Package Requires Additional PCB Layout Rules for the Thermal Pad The thermal pad is electrically connected to the PGND supply. Its primary function is to provide heat sinking for the IC. However, because of the connection to PGND, the thermal pad must be tied to the GND supply to prevent unwanted current flow to the thermal pad. Maximum AC performance is achieved if the thermal pad is attached to a dedicated ground layer in a multi-layered PC board. The thermal pad requirements are proportional to power dissipation and ambient temperature. A dedicated layer eliminates the need for individual thermal pad area. When a dedicated layer is not possible, an isolated thermal pad on another layer should be used. Pad area requirements should be evaluated on a case by case basis. #### **General PowerPAD Design Considerations** The following is an example of how to use vias to remove heat from the ${\rm IC}.$ FIGURE 38. PCB VIA PATTERN Renesas recommends that the thermal pad area is filled with vias. Fill the thermal pad area with vias that are spaced three times their radius (typically), center-to-center, from each other. Keep the vias small but not so small that their inside diameter prevents solder wicking through the holes during reflow. It is important that the vias have a low thermal resistance for efficient heat transfer. Do not use "thermal relief" patterns to connect the vias to the ground plane. Instead use a solid connection with no gaps for improved thermal performance. ### **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision. | DATE | REVISION | CHANGE | |-----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Aug 3, 2018 | FN7649.3 | Updated Related Literature section. Moved TOC to page 2. Updated Ordering information table by adding tape and reel parts, adding unit column, removing evaluation board part numbers, and updating Note 1. In "Register Description (ISL9112)" on page 14 updated paragraph under Equation 1. Removed Products section. Updated POD L12.3x3C to the latest revision changes are as follows: Tiebar Note updated From: Tiebar shown (if present) is a non-functional feature. To: Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). Updated Disclaimer. | | Jul 13, 2012 | FN7649.2 | Corrected Application Note titles in "" on page 1. On page 3, pin configuration diagrams, changed "MODE" to "MODE/SYNC". On page 4, added ISL9110BIRTAZ to ordering table. On page 4, added "Hiccup Mode" column in ordering table. On page 4, corrected Evaluation Board numbers. On page 13, corrected "EN/SYNC", to "MODE/SYNC" in "External Synchronization" | | August 30, 2011 | FN7649.1 | Page 4: Removed "ISL9110EVAL1Z" from "Ordering Information" table Added "ISL9110IRTAZ-EVAL1Z" to "Ordering Information" table Added "ISL9110IRTNZ-EVAL1Z" to "Ordering Information" table Added "ISL9110IRT7Z-EVAL1Z" to "Ordering Information" table Added "ISL9112IRT7Z-EVAL1Z" to "Ordering Information" table "Inductor Selection" on page 17: Corrected "A 10μH inductor" to "A 2.2μH inductor" | | June 16, 2011 | FN7649.0 | Initial release. | # **Package Outline Drawing** L12.3x3C 12 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE (0.4mm PITCH) Rev 1, 4/15 For the most recent package outline drawing, see L12.3x3C. **BOTTOM VIEW** TYPICAL RECOMMENDED LAND PATTERN DETAIL "X" #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal $\pm 0.05$ - <u>A</u>. Dimension applies to the metallized terminal and is measured between 0.15mm and 0.25mm from the terminal tip. - Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends). - 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 indentifier may be either a mold or mark feature. #### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you, - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics (Rev.4.0-1 November 2017) #### **SALES OFFICES** ### Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information California Eastern Laboratories, Inc. 4590 Patrick Henry Drive, Santa Clara, California 95054-1817, U.S.A. Tel: +1-408-919-2500, Fax: +1-408-988-0279 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-651-700 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60.3-7955-9309, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangiae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338