# RENESAS

# ISL85415

Wide VIN 500mA Synchronous Buck Regulator

The <u>ISL85415</u> is a 500mA synchronous buck regulator with an input range of 3V to 36V. The device provides an easy-to-use high-efficiency, low BOM-count solution for a variety of applications.

The ISL85415 integrates both high-side and low-side NMOS FET's and features a PFM mode for improved efficiency at light loads. The feature can be disabled if forced PWM mode is desired. The device switches at a default frequency of 500kHz, but can also be programmed using an external resistor from 300kHz to 2MHz. The ISL85415 has the ability to use internal or external compensation. By integrating both NMOS devices and providing internal configuration options, minimal external components are required, reducing both the BOM count and complexity of design.

With the wide V<sub>IN</sub> range and reduced BOM the part provides an easy to implement design solution for a variety of applications while giving superior performance. It provides a very robust design for high-voltage Industrial applications and delivers an efficient solution for battery powered applications.

The ISL85415 is available in a small Pb-free 4mmx3mm DFN plastic package with an operation temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C.

### **Related Literature**

For a full list of related documents, visit our website:

• ISL85415 device page

#### Features

- Wide input voltage range 3V to 36V
- · Synchronous operation for high efficiency
- · No compensation required
- Integrated High-side and Low-side NMOS devices
- Selectable PFM or forced PWM mode at light loads
- Internal fixed (500kHz) or adjustable switching frequency 300kHz to 2MHz
- · Continuous output current up to 500mA
- · Internal or external soft-start
- · Minimal external components required
- Power-good and enable functions available.

#### Applications

- Industrial control
- Medical devices
- Portable instrumentation
- Distributed power supplies
- · Cloud infrastructure



Figure 1. Typical Application



Figure 2. Efficiency vs Load Current and Supply Voltage



# Contents

| 1.  | Overview                                  | 3  |
|-----|-------------------------------------------|----|
| 1.1 | Typical Application Diagrams              | 3  |
| 1.2 | Block Diagram                             | 4  |
| 1.3 | Ordering Information                      | 5  |
| 1.4 | Pin Configuration                         | 5  |
| 1.5 | Pin Descriptions                          | 5  |
| 2.  | Specifications                            | 7  |
| 2.1 | Absolute Maximum Ratings                  | 7  |
| 2.2 | Thermal Information.                      | 7  |
| 2.3 | Recommended Operation Conditions          | 7  |
| 2.4 | Electrical Specifications                 | 8  |
| 3.  | Efficiency Curves                         | 10 |
| 4.  | Typical Performance Curves.               | 15 |
| 5.  | Detailed Description                      | 19 |
| 5.1 | ·<br>Power-On Reset                       |    |
| 5.2 |                                           |    |
| 5.3 |                                           |    |
| 5.4 |                                           |    |
| 5.5 |                                           |    |
| 5.6 | -                                         |    |
| 6.  | Protection Features                       | 22 |
| 6.1 | Overcurrent Protection                    | 22 |
| 6.2 | Negative Current Limit                    | 22 |
| 6.3 | Over-Temperature Protection               | 22 |
| 6.4 | Boot Undervoltage Protection              | 22 |
| 7.  | Application Guidelines                    | 23 |
| 7.1 | Simplifying the Design                    | 23 |
| 7.2 | Operating Frequency                       | 23 |
| 7.3 | Synchronization Control.                  | 23 |
| 7.4 | Minimum On/Off-Time Limitation            | 24 |
| 7.5 | Output Inductor Selection                 | 24 |
| 7.6 | Buck Regulator Output Capacitor Selection | 24 |
| 7.7 | Loop Compensation Design                  | 25 |
| 7.8 | Layout Considerations                     | 28 |
| 8.  | Revision History                          | 29 |
| 9.  | Package Outline Drawing                   | 30 |



# 1. Overview

# 1.1 Typical Application Diagrams



Figure 3. Internal Default Parameter Selection



Figure 4. User Programmable Parameter Selection

| V <sub>OUT</sub> (V) | L <sub>1</sub> (μΗ) | C <sub>OUT</sub> (μF) | R <sub>2</sub> (kΩ) | R <sub>3</sub> (kΩ) | C <sub>FB</sub> (pF) | R <sub>FS</sub> (kΩ) | R <sub>COMP</sub> (kΩ) | C <sub>COMP</sub> (pF) |
|----------------------|---------------------|-----------------------|---------------------|---------------------|----------------------|----------------------|------------------------|------------------------|
| 12                   | 45                  | 10                    | 90.9                | 4.75                | 22                   | 115                  | 100                    | 470                    |
| 5                    | 22                  | 2 x 22                | 90.9                | 12.4                | 100                  | 120                  | 100                    | 470                    |
| 3.3                  | 22                  | 2 x 22                | 90.9                | 20                  | 100                  | 120                  | 100                    | 470                    |
| 2.5                  | 22                  | 2 x 22                | 90.9                | 28.7                | 100                  | 120                  | 100                    | 470                    |
| 1.8                  | 22                  | 22                    | 100                 | 50                  | 22                   | 120                  | 50                     | 470                    |



### 1.2 Block Diagram



Figure 5. Block Diagram



#### 1.3 Ordering Information

| Part Number<br>( <u>Notes 2, 3</u> ) | Part Marking      | Temp Range (°C)                                   | Tape and Reel<br>(Units) ( <u>Note 1</u> ) | Package<br>(RoHS Compliant) | Pkg. Dwg. # |  |  |  |  |
|--------------------------------------|-------------------|---------------------------------------------------|--------------------------------------------|-----------------------------|-------------|--|--|--|--|
| ISL85415FRZ                          | 5415              | -40 to +125                                       | 4.5k                                       | 12 Ld DFN                   | L12.4x3     |  |  |  |  |
| ISL85415FRZ-T                        | 5415              | -40 to +125                                       | 6k                                         | 12 Ld DFN                   | L12.4x3     |  |  |  |  |
| ISL85415FRZ-T7A                      | 5415              | -40 to +125                                       | 250                                        | 12 Ld DFN                   | L12.4x3     |  |  |  |  |
| ISL85415EVAL1Z                       | Buck regulator e  | Buck regulator evaluation board                   |                                            |                             |             |  |  |  |  |
| ISL85415EVAL2Z                       | Negative buck-b   | Negative buck-boost evaluation board              |                                            |                             |             |  |  |  |  |
| ISL85415DEMO1Z                       | Buck regulator e  | Buck regulator evaluation board (compact version) |                                            |                             |             |  |  |  |  |
| ISL85415DEMO2Z                       | Dual output isola | Dual output isolated buck converter demo board    |                                            |                             |             |  |  |  |  |

Notes:

1. See <u>TB347</u> for details about reel specifications.

 These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), see the <u>ISL85415</u> device page. For more information about MSL, see <u>TB363</u>.

### 1.4 Pin Configuration



#### 1.5 Pin Descriptions

| Pin Number | Pin Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | SS       | The SS pin controls the soft-start ramp time of the output. A single capacitor from the SS pin to ground determines the output ramp rate. See <u>"Soft Start" on page 19</u> for soft-start details. If the SS pin is tied to VCC, an internal soft-start of 2ms is used.                                                                                                                                                                                                                             |
| 2          | SYNC     | Synchronization and light load operational mode selection input. Connect to logic high or VCC for PWM mode. Connect to logic low or ground for PFM mode. Logic ground enables the IC to automatically choose PFM or PWM operation. Connect to an external clock source for synchronization with positive edge trigger. Sync source must be higher than the programmed IC frequency. There is an internal 5M $\Omega$ pull-down resistor to prevent an undefined logic state if SYNC is left floating. |
| 3          | BOOT     | Floating bootstrap supply pin for the power MOSFET gate driver. The bootstrap capacitor provides the necessary charge to turn on the internal N-Channel MOSFET. Connect an external 100nF capacitor from this pin to PHASE.                                                                                                                                                                                                                                                                           |
| 4          | VIN      | The input supply for the power stage of the regulator and the source for the internal linear bias regulator. Place a minimum of $4.7\mu$ F ceramic capacitance from VIN to GND and close to the IC for decoupling.                                                                                                                                                                                                                                                                                    |



| Pin Number | Pin Name | Description                                                                                                                                                                                                                                                                                                                        |
|------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5          | PHASE    | Switch node output. It connects the switching FET's with the external output inductor.                                                                                                                                                                                                                                             |
| 6          | PGND     | Power ground connection. Connect directly to the system GND plane.                                                                                                                                                                                                                                                                 |
| 7          | EN       | Regulator enable input. The regulator and bias LDO are held off when the pin is pulled to ground.<br>When the voltage on this pin rises above 1V, the chip is enabled. Connect this pin to VIN for<br>automatic start-up. Do NOT connect EN pin to VCC since the LDO is controlled by EN voltage.                                  |
| 8          | PG       | Open-drain power-good output that is pulled to ground when the output voltage is below regulation limits or during the soft-start interval. There is an internal $5M\Omega$ internal pull-up resistor.                                                                                                                             |
| 9          | VCC      | Output of the internal 5V linear bias regulator. Decouple to PGND with a $1\mu$ F ceramic capacitor at the pin.                                                                                                                                                                                                                    |
| 10         | FB       | Feedback pin for the regulator. FB is the inverting input to the voltage loop error amplifier. COMP is the output of the error amplifier. The output voltage is set by an external resistor divider connected to FB. In addition, the PWM regulator's power-good and UVLO circuits use FB to monitor the regulator output voltage. |
| 11         | COMP     | COMP is the output of the error amplifier. When it is tied to VCC, internal compensation is used.<br>When only an RC network is connected from COMP to GND, external compensation is used. See <u>"Loop Compensation Design" on page 25</u> for more details.                                                                      |
| 12         | FS       | Frequency selection pin. Tie to VCC for 500kHz switching frequency. Connect a resistor to GND for adjustable frequency from 300kHz to 2MHz.                                                                                                                                                                                        |
| EPAD       | GND      | Signal ground connections. Connect to application board GND plane with at least five vias. All voltage levels are measured with respect to this pin. The EPAD <b>MUST NOT</b> float.                                                                                                                                               |



# 2. Specifications

### 2.1 Absolute Maximum Ratings

| Parameter                                       | Minimum | Maximum                    | Unit |
|-------------------------------------------------|---------|----------------------------|------|
| VIN to GND                                      | -0.3    | +42                        | V    |
| PHASE to GND (DC)                               | -0.3    | V <sub>IN</sub> + 0.3 (DC) | V    |
| PHASE to GND                                    | -2      | 43 (20ns)                  | V    |
| EN to GND                                       | -0.3    | +42                        | V    |
| BOOT to PHASE                                   | -0.3    | +5.5                       | V    |
| COMP, FS, PG, SYNC, SS, VCC to GND              | -0.3    | +5.9                       | V    |
| FB to GND                                       | -0.3    | +2.95                      | V    |
| ESD Rating                                      | V       | alue                       | Unit |
| Human Body Model (Tested per JESD22-A114)       |         | kV                         |      |
| Charged Device Model (Tested per JESD22-C101E)  |         | 1.5                        | kV   |
| Machine Model (Tested per JESD22-A115)          | 2       | 200                        | V    |
| Latch-Up (Tested per JESD78E; Class 2, Level A) |         | 100                        | mA   |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

### 2.2 Thermal Information

| Thermal Resistance (Typical)            | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|-----------------------------------------|------------------------|------------------------|
| 12 Ld DFN Package ( <u>Notes 4, 5</u> ) | 44                     | 5.5                    |

Notes:

4. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u>.

5. For  $\theta_{JC}$ , the "case temp" location is the center of the exposed metal pad on the package underside.

| Parameter                                      | Minimum | Maximum          | Unit |
|------------------------------------------------|---------|------------------|------|
| Maximum Junction Temperature (Plastic Package) |         | +150             | °C   |
| Maximum Storage Temperature Range              | -65     | +150             | °C   |
| Ambient Temperature Range                      | -40     | +125             | °C   |
| Operating Junction Temperature Range           | -40     | +125             | °C   |
| Pb-Free Reflow Profile                         |         | see <u>TB493</u> | ·    |

### 2.3 Recommended Operation Conditions

| Parameter      | Minimum | Maximum | Unit |
|----------------|---------|---------|------|
| Temperature    | -40     | +125    | °C   |
| Supply Voltage | 3       | 36      | V    |



#### 2.4 Electrical Specifications

Recommended operating conditions,  $T_A = -40^{\circ}$ C to +125°C,  $V_{IN} = 3$ V to 36V, unless otherwise specified. Typical values are at  $T_A = +25^{\circ}$ C. Boldface limits apply across the operating temperature range (-40°C to +125°C).

| Parameter                                | Symbol               | Test Conditions                                               | Min<br>( <u>Note 8</u> ) | Тур   | Max<br>( <u>Note 8</u> ) | Unit |
|------------------------------------------|----------------------|---------------------------------------------------------------|--------------------------|-------|--------------------------|------|
| Supply Voltage                           | 1                    |                                                               |                          |       |                          |      |
| V <sub>IN</sub> Voltage Range            | V <sub>IN</sub>      |                                                               | 3                        |       | 36                       | V    |
| V <sub>IN</sub> Quiescent Supply Current | Ι <sub>Q</sub>       | $V_{FB}$ = 0.7V, SYNC = 0V, $f_{SW}$ = $V_{CC}$               |                          | 80    |                          | μA   |
| V <sub>IN</sub> Shutdown Supply Current  | I <sub>SD</sub>      | EN = 0V, V <sub>IN</sub> = 36V ( <u>Note 6</u> )              |                          | 1.8   | 2.5                      | μA   |
| V <sub>CC</sub> Voltage                  | V <sub>CC</sub>      | I <sub>OUT</sub> = 0mA                                        | 4.8                      | 5.15  | 5.5                      | V    |
|                                          |                      | V <sub>IN</sub> = 6V; I <sub>OUT</sub> = 10mA                 | 4.65                     | 5     | 5.35                     | V    |
| Power-on Reset                           |                      | l                                                             |                          |       |                          |      |
| V <sub>CC</sub> POR Threshold            |                      | Rising Edge                                                   |                          | 2.75  | 2.95                     | V    |
|                                          |                      | Falling Edge                                                  | 2.4                      | 2.6   |                          | V    |
| Oscillator                               |                      | •                                                             |                          | 1     |                          |      |
| Nominal Switching Frequency              | f <sub>SW</sub>      | FS Pin = V <sub>CC</sub>                                      | 440                      | 500   | 560                      | kHz  |
|                                          |                      | Resistor from FS pin to GND = $340k\Omega$                    | 240                      | 300   | 360                      | kHz  |
|                                          |                      | Resistor from FS pin to GND = $32.4$ k $\Omega$               |                          | 2000  |                          | kHz  |
| Minimum Off-Time                         | t <sub>MIN_OFF</sub> | V <sub>IN</sub> = 3V                                          |                          | 150   |                          | ns   |
| Minimum On-Time                          | t <sub>MIN_ON</sub>  | ( <u>Note 9</u> )                                             |                          | 90    |                          | ns   |
| FS Voltage                               | V <sub>FS</sub>      | R <sub>FS</sub> = 100kΩ                                       | 0.39                     | 0.4   | 0.41                     | V    |
| Synchronization Frequency                | SYNC                 |                                                               | 300                      |       | 2000                     | kHz  |
| SYNC Pulse Width                         |                      |                                                               | 100                      |       |                          | ns   |
| Error Amplifier                          | 1                    |                                                               |                          |       |                          |      |
| Error Amplifier Transconductance Gain    | gm                   | External Compensation                                         | 165                      | 230   | 295                      | μA/V |
|                                          |                      | Internal Compensation                                         |                          | 50    |                          | μA/V |
| FB Leakage Current                       |                      | V <sub>FB</sub> = 0.6V                                        |                          | 1     | 100                      | nA   |
| Current Sense Amplifier Gain             | R <sub>T</sub>       |                                                               | 0.54                     | 0.6   | 0.66                     | V/A  |
| FB Voltage                               |                      |                                                               | 0.594                    | 0.600 | 0.606                    | V    |
| Power-Good                               | 1                    |                                                               |                          |       |                          |      |
| Lower PG Threshold - VFB Rising          |                      |                                                               |                          | 90    | 94                       | %    |
| Lower PG Threshold - VFB Falling         |                      |                                                               | 82.5                     | 86    |                          | %    |
| Upper PG Threshold - VFB Rising          |                      |                                                               |                          | 116.5 | 120                      | %    |
| Upper PG Threshold - VFB Falling         |                      |                                                               | 107                      | 112   |                          | %    |
| PG Propagation Delay                     |                      | Percentage of the soft-start time                             |                          | 10    |                          | %    |
| PG Low Voltage                           |                      | $I_{SINK}$ = 3mA, EN = V <sub>CC</sub> , V <sub>FB</sub> = 0V |                          | 0.05  | 0.3                      | V    |
| Tracking and Soft-Start                  | ·                    |                                                               |                          | •     |                          |      |
| Soft-Start Charging Current              | I <sub>SS</sub>      |                                                               | 1.5                      | 2     | 2.5                      | μA   |
| Internal Soft-Start Ramp Time            |                      | EN/SS = V <sub>CC</sub>                                       | 1.7                      | 2.4   | 3.1                      | ms   |



| Parameter                           | Symbol              | Test Conditions                                  | Min<br>( <u>Note 8</u> ) | Тур   | Max<br>( <u>Note 8</u> ) | Unit            |
|-------------------------------------|---------------------|--------------------------------------------------|--------------------------|-------|--------------------------|-----------------|
| Fault Protection                    | •                   |                                                  |                          |       |                          |                 |
| Thermal Shutdown Temperature        | T <sub>SD</sub>     | Rising Threshold                                 |                          | 150   |                          | °C              |
|                                     | T <sub>HYS</sub>    | Hysteresis                                       |                          | 20    |                          | °C              |
| Current Limit Blanking Time         | t <sub>OCON</sub>   |                                                  |                          | 17    |                          | Clock<br>pulses |
| Overcurrent and Auto Restart Period | t <sub>OCOFF</sub>  |                                                  |                          | 8     |                          | SS<br>cycle     |
| Positive Peak Current Limit         | IP <sub>LIMIT</sub> | ( <u>Note 7</u> )                                | 0.8                      | 0.9   | 1                        | А               |
| PFM Peak Current Limit              | I <sub>PK_PFM</sub> |                                                  | 0.26                     | 0.3   | 0.34                     | А               |
| Zero Cross Threshold                |                     |                                                  |                          | 10    |                          | mA              |
| Negative Current Limit              | IN <sub>LIMIT</sub> | ( <u>Note 7</u> )                                | -0.46                    | -0.40 | -0.34                    | А               |
| Power MOSFET                        | •                   |                                                  | ·                        | •     |                          |                 |
| High-side                           | R <sub>HDS</sub>    | I <sub>PHASE</sub> = 100mA, V <sub>CC</sub> = 5V |                          | 450   | 600                      | mΩ              |
| Low-side                            | R <sub>LDS</sub>    | I <sub>PHASE</sub> = 100mA, V <sub>CC</sub> = 5V |                          | 250   | 330                      | mΩ              |
| PHASE Leakage Current               |                     | EN = PHASE = 0V                                  |                          |       | 300                      | nA              |
| PHASE Rise Time                     | t <sub>RISE</sub>   | V <sub>IN</sub> = 36V                            |                          | 10    |                          | ns              |
| EN/SYNC                             | •                   |                                                  | ·                        | •     |                          |                 |
| Input Threshold                     |                     | Falling Edge, Logic Low                          | 0.4                      | 1     |                          | V               |
|                                     |                     | Rising Edge, Logic High                          |                          | 1.2   | 1.4                      | V               |
| EN Logic Input Leakage Current      |                     | EN = 0V/36V                                      | -0.5                     |       | 0.5                      | μA              |
| SYNC Logic Input Leakage Current    |                     | SYNC = 0V                                        |                          | 10    | 100                      | nA              |
|                                     |                     | SYNC = 5V                                        |                          | 1.0   | 1.3                      | μA              |

Recommended operating conditions,  $T_A = -40^{\circ}$ C to +125°C,  $V_{IN} = 3$ V to 36V, unless otherwise specified. Typical values are at  $T_A = +25^{\circ}$ C. Boldface limits apply across the operating temperature range (-40°C to +125°C). (Continued)

Notes:

6. Test condition: V<sub>IN</sub> = 36V, FB forced above regulation point (0.6V), no switching, and power MOSFET gate charging current not included.

7. Established by both current sense amplifier gain test and current sense amplifier output test at  $I_L = 0A$ .

8. Parameters with Min and/or Max limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested.

9. Minimum on-time required to maintain loop stability.



# 3. Efficiency Curves

 $f_{SW}$  = 800kHz,  $T_A$  = +25°C



Figure 6. Efficiency vs Load, PFM, V<sub>OUT</sub> = 5V



Figure 8. Efficiency vs Load, PFM, V<sub>OUT</sub> = 3.3V



Figure 10. Efficiency vs Load, PFM, V<sub>OUT</sub> = 1.8V



Figure 7. Efficiency vs Load, PWM,  $V_{OUT}$  = 5V



Figure 9. Efficiency vs Load, PWM, V<sub>OUT</sub> = 3.3V







Figure 12. V<sub>OUT</sub> Regulation vs Load, PWM, V<sub>OUT</sub> = 5V



Figure 13. V<sub>OUT</sub> Regulation vs Load, PFM, V<sub>OUT</sub> = 5V



Figure 14. V<sub>OUT</sub> Regulation vs Load, PWM, V<sub>OUT</sub> = 3.3V



Figure 16. V<sub>OUT</sub> Regulation vs Load, PWM, V<sub>OUT</sub> = 1.8V



Figure 15. V<sub>OUT</sub> Regulation vs Load, PFM, V<sub>OUT</sub> = 3.3V















Figure 20. Efficiency vs Load, PFM, V<sub>OUT</sub> = 3.3V







Figure 21. Efficiency vs Load, PWM, V<sub>OUT</sub> = 3.3V







Figure 24. Efficiency vs Load, PFM, V<sub>OUT</sub> = 1.8V











Figure 27. V<sub>OUT</sub> Regulation vs Load, PWM, V<sub>OUT</sub> = 5V



Figure 28. V<sub>OUT</sub> Regulation vs Load, PFM, V<sub>OUT</sub> = 5V



Figure 29.  $V_{OUT}$  Regulation vs Load, PWM,  $V_{OUT}$  = 3.3V



Figure 30. V<sub>OUT</sub> Regulation vs Load, PFM, V<sub>OUT</sub> = 3.3V



Figure 31.  $V_{OUT}$  Regulation vs Load, PWM,  $V_{OUT}$  = 1.8V



Figure 32. V<sub>OUT</sub> Regulation vs Load, PFM, V<sub>OUT</sub> = 1.8V



# 4. Typical Performance Curves

 $V_{\text{IN}}$  = 24V,  $V_{\text{OUT}}$  = 3.3V,  $f_{\text{SW}}$  = 800kHz,  $T_{\text{A}}$  = +25°C.



Figure 33. Start-Up at No Load, PFM



Figure 34. Start-Up at No Load, PWM



Figure 35. Shutdown at No Load, PFM



Figure 37. Start-Up at 500mA, PWM



Figure 36. Shutdown at No Load, PWM



Figure 38. Shutdown at 500mA, PWM





 $V_{IN}$  = 24V,  $V_{OUT}$  = 3.3V,  $f_{SW}$  = 800kHz,  $T_A$  = +25°C. (Continued)





Figure 40. Shutdown at 500mA, PFM



Figure 41. Jitter at No Load, PWM



Figure 43. Steady State at No Load, PFM



Figure 42. Jitter at 500mA, PWM



Figure 44. Steady State at No Load, PWM



#### $V_{\text{IN}}$ = 24V, $V_{\text{OUT}}$ = 3.3V, $f_{\text{SW}}$ = 800kHz, $T_{\text{A}}$ = +25°C. (Continued)



Figure 45. Steady State at 500mA Load, PWM



Figure 46. Light Load Operation at 20mA, PFM



Figure 47. Light Load Operation at 20mA, PWM



Figure 49. Load Transient, PWM



Figure 48. Load Transient, PFM



Figure 50. PFM to PWM Transition



PHASE 20V/Div

V<sub>OUT</sub> 5V/Div

I 0.5A/Div

PG 2V/Div

Timebase 0.0 ps 10.0 ps/div Stop 3.70 V 200 kS 2.0S/s Edge Ether

#### $V_{\text{IN}}$ = 24V, $V_{\text{OUT}}$ = 3.3V, $f_{\text{SW}}$ = 800kHz, $T_{\text{A}}$ = +25°C. (Continued)



Figure 51. Overcurrent Protection, PWM



Figure 52. Overcurrent Protection Hiccup, PWM



Figure 54. Negative Current Limit, PWM



Figure 56. Over-Temperature Protection, PWM



Figure 53. SYNC AT 500mA Load, PWM



Figure 55. Negative Current Limit Recovery, PWM



# 5. Detailed Description

The ISL85415 combines a synchronous buck PWM controller with integrated power switches. The buck controller drives internal high-side and low-side N-channel MOSFETs to deliver load current up to 500mA. The buck regulator can operate from an unregulated DC source, such as a battery, with a voltage ranging from +3V to +36V. An internal LDO provides bias to the low voltage portions of the IC.

Peak current mode control is used to simplify feedback loop compensation and reject input voltage variation. User selectable internal feedback loop compensation further simplifies design. The ISL85415 switches at a default 500kHz.

The buck regulator is equipped with an internal current sensing circuit and the peak current limit threshold is typically set at 0.9A.

### 5.1 Power-On Reset

The ISL85415 automatically initializes upon receipt of the input power supply and continually monitors the EN pin state. If EN is held below its logic rising threshold the IC is held in shutdown and consumes typically 1 $\mu$ A from the V<sub>IN</sub> supply. If EN exceeds its logic rising threshold, the regulator enables the bias LDO and begin to monitor the VCC pin voltage. When the VCC pin voltage clears its rising POR threshold the controller initializes the switching regulator circuits. If VCC never clears the rising POR threshold, the controller does not allow the switching regulator to operate. If VCC falls below its falling POR threshold while the switching regulator is operating, the switching regulator shuts down until VCC returns.

# 5.2 Soft Start

To avoid large in-rush current,  $V_{OUT}$  is slowly increased at start-up to its final regulated value. Soft-start time is determined by the SS pin connection. If SS is pulled to VCC, an internal 2ms timer is selected for soft-start. For other soft-start times, simply connect a capacitor from SS to GND. In this case, a 2µA current pulls up the SS voltage and the FB pin follows this ramp until it reaches the 600mV reference level. Soft-start time for this case is described by Equation 1:

(EQ. 1) Time(ms) = C(nF)\*0.3

# 5.3 Power-Good

PG is the open-drain output of a window comparator that continuously monitors the buck regulator output voltage using the FB pin. PG is actively held low when EN is low and during the buck regulator soft-start period. After the soft-start period completes, PG becomes high impedance provided the FB pin is within the range specified in the <u>"Electrical Specifications" on page 8</u>. Should FB exit the specified window, PG is pulled low until FB returns. Over-temperature faults also force PG low until the fault condition is cleared by an attempt to soft-start. There is also an internal 5MΩ internal pull-up resistor.

# 5.4 PWM Control Scheme

The ISL85415 employs peak current-mode Pulse-Width Modulation (PWM) control for fast transient response and pulse-by-pulse current limiting, as shown in the <u>"Block Diagram" on page 4</u>. The current loop consists of the current sensing circuit, slope compensation ramp, PWM comparator, oscillator, and latch. Current sense trans-resistance is typically 600mV/A and slope compensation rate, Se, is typically 450mV/T where T is the switching cycle period. The control reference for the current loop comes from the error amplifier's output (V<sub>COMP</sub>).

A PWM cycle begins when a clock pulse sets the PWM latch and the upper FET is turned on. Current begins to ramp up in the upper FET and inductor. This current is sensed ( $V_{CSA}$ ), converted to a voltage and summed with the slope compensation signal. This combined signal is compared to  $V_{COMP}$  and when the signal is equal to  $V_{COMP}$ , the latch is reset. Upon latch reset the upper FET is turned off and the lower FET turned on allowing current to ramp down in the inductor. The lower FET remains on until the clock initiates another PWM cycle. Figure 57 shows the typical operating waveforms during the PWM operation. The dotted lines illustrate the sum of the current sense and slope compensation signal.





Output voltage is regulated as the error amplifier varies  $V_{COMP}$  and therefore the output inductor current. The error amplifier is a trans-conductance type and its output (COMP) is terminated with a series RC network to GND. This termination is internal (150k/54pF) if the COMP pin is tied to  $V_{CC}$ . Additionally, the trans-conductance for COMP = VCC is 50µs vs 220µs for external RC connection. Its non-inverting input is internally connected to a 600mV reference voltage and its inverting input is connected to the output voltage via the FB pin and its associated divider network.

#### 5.5 Light Load Operation

At light loads, converter efficiency can be improved by enabling variable frequency operation (PFM). Connecting the SYNC pin to GND allows the controller to choose such operation automatically when the load current is low. <u>Figures 58</u> shows the DCM operation. The ISL85415 enters the DCM mode of operation when eight consecutive cycles of inductor current crossing zero are detected. This event corresponds to a load current equal to 1/2 the peak-to-peak inductor ripple current and set by <u>Equation 2</u>:

(EQ. 2) 
$$I_{OUT} = \frac{V_{OUT}(1-D)}{2Lf_{SW}}$$

where D = duty cycle,  $f_{SW}$  = switching frequency, L = inductor value,  $I_{OUT}$  = output loading current,  $V_{OUT}$  = and output voltage.



Figure 58. DCM Mode Operation Waveforms

While operating in PFM mode, the regulator controls the output voltage with a simple comparator and pulsed FET current. A comparator signals the point at which FB is equal to the 600mV reference at which time the regulator begins providing pulses of current until FB is moved above the 600mV reference by 1%. The current pulses are



approximately 300mA and are issued at a frequency equal to the converters programmed PWM operating frequency.

Due to the pulsed current nature of PFM mode, the converter can supply limited current to the load. If the load current rises beyond the limit,  $V_{OUT}$  begins to decline. A second comparator signals an FB voltage 2% lower than the 600mV reference and forces the converter to return to PWM operation.

#### 5.6 Output Voltage Selection

The regulator output voltage is easily programmed using an external resistor divider to scale  $V_{OUT}$  relative to the internal reference voltage. The scaled voltage is applied to the inverting input of the error amplifier; see <u>Figure 59</u>.



Figure 59. External Resistor Divider

The output voltage programming resistor,  $R_3$ , depends on the value chosen for the feedback resistor,  $R_2$ , and the desired output voltage,  $V_{OUT}$ , of the regulator. Equation 3 describes the relationship between  $V_{OUT}$  and resistor values.

(EQ. 3)  $R_3 = \frac{R2(0.6V)}{V_{OUT} - 0.6V}$ 

If the desired output voltage is 0.6V, then  $\mathsf{R}_3$  is left unpopulated and  $\mathsf{R}_2$  is 0Ω.



# 6. Protection Features

The ISL85415 is protected from overcurrent, negative overcurrent, and over-temperature. The protection circuits operate automatically.

# 6.1 Overcurrent Protection

During PWM on-time, current through the upper FET is monitored and compared to a nominal 0.9A peak overcurrent limit. In the event that current reaches the limit, the upper FET turns off until the next switching cycle. In this way, FET peak current is always well limited.

If the overcurrent condition persists for 17 sequential clock cycles, the regulator begins its hiccup sequence. In this case, both FETS turn off and PG pulls low. This condition is maintained for eight soft-start periods; afterwards, the regulator attempts a normal soft-start.

If the output fault persists, the regulator repeats the hiccup sequence indefinitely. There is no danger even if the output is shorted during soft-start.

If VOUT is shorted very quickly, FB can collapse below 5/8ths of its target value before 17 cycles of overcurrent are detected. The ISL85415 recognizes this condition and begins to lower its switching frequency proportional to the FB pin voltage, which ensures the inductor current cannot run away (even with V<sub>OUT</sub> near 0V).

# 6.2 Negative Current Limit

If an external source somehow drives the current into  $V_{OUT}$ , the controller attempts to regulate  $V_{OUT}$  by reversing its inductor current to absorb the externally sourced current. If the external source is low impedance, the current can be reversed to unacceptable levels, and the controller initiates its negative current limit protection. Similar to normal overcurrent, the negative current protection is realized by monitoring the current through the lower FET. When the valley point of the inductor current reaches negative current limit, the lower FET is turned off and the upper FET is forced on until current reaches the positive current limit or an internal clock signal is issued. At this point, the lower FET is allowed to operate. If the current is pulled to the negative limit on the next cycle, the upper FET is again forced on, and current is forced to 1/6th of the positive current limit. At this point, the controller turns off both FET's and waits for COMP to indicate return to normal operation. During this time, the controller applies a 100 $\Omega$  load from PHASE to PGND and attempts to discharge the output. Negative current limit is a pulse-by-pulse style operation, and recovery is automatic. Negative current limit protection is disabled in PFM operating mode because reverse current is not allowed to build due to the diode emulation behavior of the lower FET.

### 6.3 Over-Temperature Protection

Over-temperature protection limits maximum junction temperature in the ISL85415. When the junction temperature ( $T_J$ ) exceeds +150°C, both FET's are turned off and the controller waits for the temperature to decrease by approximately 20°C. During this time, PG is pulled low. When temperature is within an acceptable range, the controller initiates a normal soft-start sequence. For continuous operation, the +125°C junction temperature rating should not be exceeded.

### 6.4 Boot Undervoltage Protection

If the boot capacitor voltage falls below 1.8V, the boot undervoltage protection circuit turns on the lower FET for 400ns to recharge the capacitor. This operation can arise during long periods of no switching such as PFM no load situations. In PWM operation near dropout ( $V_{IN}$  near  $V_{OUT}$ ), the regulator can hold the upper FET on for multiple clock cycles. To prevent the boot capacitor from discharging, the lower FET is forced on for approximately 200ns every 10 clock cycles.



# 7. Application Guidelines

### 7.1 Simplifying the Design

While the ISL85415 offers user programmed options for most parameters, the easiest implementation with fewest components involves selecting internal settings for SS, COMP, and FS. <u>Table 1 on page 3</u> provides component value selections for a variety of output voltages that allow the designer to implement solutions with a minimum of effort.

### 7.2 Operating Frequency

The ISL85415 operates at a default switching frequency of 500kHz if the FS pin is tied to VCC. Tie a resistor from the FS pin to GND to program the switching frequency from 300kHz to 2MHz, as shown in Equation 4.

(EQ. 4)  $R_{FS}[k\Omega] = 108.75k\Omega^{*}(t - 0.2\mu s)/1\mu s$ 

where t is the switching period in  $\mu$ s.



Figure 60. PWM Operation Waveforms

# 7.3 Synchronization Control

The frequency of operation can be synchronized up to 2MHz by an external signal applied to the SYNC pin. The rising edge on the SYNC triggers the rising edge of PHASE. To properly sync, the external source must be at least 10% greater than the programmed free running IC frequency.



#### 7.4 Minimum On/Off-Time Limitation

Minimum on-time ( $t_{MIN_ON}$ ) is the shortest duration of time that the HS FET can be turned on and minimum offtime ( $t_{MIN_OFF}$ ) is the shortest duration of time that the HS FET can be turned off. The typical  $t_{MIN_ON}$  is 90ns and the typical  $t_{MIN_OFF}$  is 150ns. For a given  $t_{MIN_ON}$  and  $t_{MIN_OFF}$ , the higher the switching frequency, the narrower the range of allowed duty cycle, which translates to a smaller range of allowed V<sub>IN</sub>.

For a given output voltage ( $V_{OUT}$ ) and switching frequency ( $f_{sw}$ ), the maximum allowed input voltage is given by Equation 5:

(EQ. 5) 
$$V_{IN(max)} = \frac{V_{OUT}}{f_{SW} \times t_{MIN_ON}}$$

The minimum allowed voltage is given by Equation 6:

(EQ. 6) 
$$V_{IN(min)} = \frac{V_{OUT}}{1 - f_{SW} \times t_{MIN_OFF}}$$

<u>Table 2</u> shows the recommended switching frequencies for the various  $V_{OUT}$  to operate up to the maximum  $V_{IN}$  of 36V.

| V <sub>IN</sub> (Maximum) (V) | V <sub>OUT</sub> (V) | f <sub>SW</sub> (kHz) |
|-------------------------------|----------------------|-----------------------|
| 36                            | 5                    | 500                   |
| 36                            | 3.3                  | 500                   |
| 36                            | 2.5                  | 500                   |
| 36                            | 1.8                  | 300                   |

#### Table 2. Recommended Switching Frequencies for Various V<sub>OUT</sub>

### 7.5 Output Inductor Selection

The inductor value determines the converter's ripple current. Choosing an inductor current requires a somewhat arbitrary choice of ripple current,  $\Delta I$ . A reasonable starting point is 30% of total load current. The inductor value can then be calculated using Equation 7:

(EQ. 7) 
$$L = \frac{V_{IN} - V_{OUT}}{f_{SW} \times \Delta I} \times \frac{V_{OUT}}{V_{IN}}$$

Increasing the value of inductance reduces the ripple current and threefore the ripple voltage. However, the larger inductance value can reduce the converter's response time to a load transient. The inductor current rating should be set so that it does not saturate in overcurrent conditions. For typical ISL85415 applications, inductor values are generally in the  $10\mu$ H to  $47\mu$ H range. In general, higher V<sub>OUT</sub> results in higher inductance.

### 7.6 Buck Regulator Output Capacitor Selection

An output capacitor is required to filter the inductor current. The current mode control loop allows the use of low ESR ceramic capacitors, so it supports very small circuit implementations on the PC board. Electrolytic and polymer capacitors can also be used.

While ceramic capacitors offer excellent overall performance and reliability, the actual in-circuit capacitance must be considered. Ceramic capacitors are rated using large peak-to-peak voltage swings and with no DC bias. In the DC/DC converter application, these conditions do not reflect reality. As a result, the actual capacitance can be considerably lower than the advertised value. Consult the manufacturers data sheet to determine the actual in-application capacitance. Most manufacturers publish capacitance vs DC bias so that this effect can be easily accommodated. The effects of AC voltage are not frequently published, but an assumption of ~20% further reduction generally suffices. The result of these considerations can mean an effective capacitance 50% lower than nominal and this value should be used in all design calculations. Nonetheless, ceramic capacitors are a very good choice in many applications due to their reliability and extremely low ESR.



The following equations allow calculation of the required capacitance to meet a desired ripple voltage level. Additional capacitance can be used.

For the ceramic capacitors (low ESR):

(EQ. 8) 
$$V_{OUTripple} = \frac{\Delta I}{8*f_{SW}*C_{OUT}}$$

where  $\Delta I$  is the inductor's peak-to-peak ripple current,  $f_{SW}$  is the switching frequency and  $C_{OUT}$  is the output capacitor.

If using electrolytic capacitors then:

(EQ. 9)  $V_{OUTripple} = \Delta I^* ESR$ 

#### 7.7 Loop Compensation Design

When COMP is not connected to VCC, the COMP pin is active for external loop compensation. The ISL85415 uses constant frequency peak current mode control architecture to achieve a fast loop transient response. An accurate current sensing pilot device in parallel with the upper MOSFET is used for peak current control signal and overcurrent protection. The inductor is not considered as a state variable since its peak current is constant, and the system becomes a single order system. It is much easier to design a type II compensator to stabilize the loop than to implement voltage mode control. Peak current mode control has an inherent input voltage feed-forward function to achieve good line regulation. Figure 61 shows the small signal model of the synchronous buck regulator.



Figure 61. Small Signal Model of Synchronous Buck Regulator



Figure 62. Type II Compensator



Figure 62 shows the type II compensator and its transfer function is expressed, as shown in Equation 10:

$$(\text{EQ. 10}) \qquad A_{v}(S) = \frac{\hat{v}_{\text{COMP}}}{\hat{v}_{\text{FB}}} = \frac{\text{GM} \cdot \text{R}_{3}}{(\text{C}_{6} + \text{C}_{7}) \cdot (\text{R}_{2} + \text{R}_{3})} \frac{\left(1 + \frac{S}{\omega_{\text{cz1}}}\right) \left(1 + \frac{S}{\omega_{\text{cz2}}}\right)}{S\left(1 + \frac{S}{\omega_{\text{cp1}}}\right) \left(1 + \frac{S}{\omega_{\text{cp2}}}\right)}$$

where

$$\omega_{cz1} = \frac{1}{R_6C_6}, \ \omega_{cz2} = \frac{1}{R_2C_3}, \ \omega_{cp1} = \frac{C_6 + C_7}{R_6C_6C_7}, \ \omega_{cp2} = \frac{R_2 + R_3}{C_3R_2R_3}$$

Compensator design goal:

- High DC gain
- Choose Loop bandwidth f<sub>c</sub> less than 100kHz
- Gain margin: >10dB
- Phase margin: >40°

The compensator design procedure is as follows:

The loop gain at crossover frequency of  $f_c$  has a unity gain. Therefore, the compensator resistance  $R_6$  is determined by Equation 11.

(EQ. 11) 
$$R_6 = \frac{2\pi f_c V_o C_o R_t}{GM \cdot V_{FB}} = 27.3 \times 10^3 \cdot f_c V_o C_o$$

where GM is the trans-conductance,  $g_m$ , of the voltage error amplifier in each phase. Compensator capacitor C<sub>6</sub> is then given by Equation 12.

(EQ. 12) 
$$C_6 = \frac{R_o C_o}{R_6} = \frac{V_o C_o}{I_o R_6}, C_7 = \max(\frac{R_c C_o}{R_6}, \frac{1}{\pi f_s R_6})$$

Put one compensator pole at zero frequency to achieve high DC gain, and put another compensator pole at either ESR zero frequency or half switching frequency, whichever is lower in Equation 12. An optional zero can boost the phase margin.  $\omega_{CZ2}$  is a zero due to R<sub>2</sub> and C<sub>3</sub>.

Put compensator zero two to five times  ${\rm f}_{\rm c}$ 

(EQ. 13) 
$$C_3 = \frac{1}{\pi f_c R_2}$$

Example:  $V_{IN}$  = 12V,  $V_O$  = 5V,  $I_O$  = 500mA,  $f_{SW}$  = 500kHz,  $R_2$  = 90.9k $\Omega$ ,  $C_o$  = 22µF/5m $\Omega$ , L = 39µH,  $f_c$  = 50kHz, then compensator resistance  $R_6$ :

(EQ. 14) 
$$R_6 = 27.3 \times 10^3 \cdot 50 \text{ kHz} \cdot 5 \text{ V} \cdot 22 \mu \text{F} = 150.2 \text{ k}\Omega$$



It is acceptable to use  $150k\Omega$  as the closest standard value for R<sub>6</sub>.

(EQ. 15) 
$$C_6 = \frac{5V \cdot 22\mu F}{500 \text{ mA} \cdot 150 \text{ k}\Omega} = 1.46 \text{ nF}$$

(EQ. 16)  $C_7 = max(\frac{5m\Omega \cdot 22\mu F}{150k\Omega}, \frac{1}{\pi \cdot 500 \text{ kHz} \cdot 150 \text{ k}\Omega}) = (0.7\text{ pF}, 4.2\text{ pF})$ 

It is also acceptable to use the closest standard values for C<sub>6</sub> and C<sub>7</sub>. There is approximately 3pF parasitic capacitance from V<sub>COMP</sub> to GND; therefore, C<sub>7</sub> is optional. Use C<sub>6</sub> = 1500pF and C<sub>7</sub> = OPEN.

Use  $C_3 = 68$  pF. Note:  $C_3$  can increase the loop bandwidth from previous estimated value. Figure 63 on page 27 shows the simulated voltage loop gain. It is shown that it has a 75kHz loop bandwidth with a 61° phase margin and 6dB gain margin. It can be more desirable to achieve an increased gain margin, which can be accomplished by lowering  $R_6$  by 20% to 30%. In practice, ceramic capacitors have significant derating on voltage and temperature, depending on the type. See the ceramic capacitor datasheet for more details.



Figure 63. Simulated Loop Gain



#### 7.8 Layout Considerations

Proper layout of the power converter minimizes EMI and noise and insure first pass success of the design. Printed Circuit Board (PCB) layouts are provided in multiple formats on the <u>website</u>. In addition, <u>Figure 64</u> illustrates the important points in the PCB layout. Physically, the PCB layout of the ISL85415 is simple.

A multi-layer printed circuit board with GND plane is recommended. Figure 64 shows the connections of the critical components in the converter. Note: capacitors CIN and COUT could each represent multiple physical capacitors. The most critical connections are to tie the PGND pin to the package GND pad and then use vias to directly connect the GND pad to the system GND plane. This connection of the GND pad to system plane ensures a low impedance path for all return current, and an excellent thermal path to dissipate heat. With this connection made, place the high frequency MLCC input capacitor near the VIN pin and use vias directly at the capacitor pad to tie the capacitor to the system GND plane.

The boot capacitor is easily placed on the PCB side opposite the controller IC and two vias directly connect the capacitor to BOOT and PHASE.

Place a 1µF MLCC near the VCC pin and directly connect its return with a via to the system GND plane.

Place the feedback divider close to the FB pin and do not route any feedback components near PHASE or BOOT. If external components are used for SS, COMP, or FS, the same advice applies.



Figure 64. Printed Circuit Board Power Planes and Islands



# 8. Revision History

| Rev. | Date      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 5.01 | Jun.4.20  | Updated title for Figure 2 -<br>from: Shutdown Supply Current vs Temperature<br>to: Efficiency vs Load Current and Supply Voltage<br>Updated Disclaimer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 5.00 | Jul.24.19 | Applied new formatting.<br>Updated Related Literature section.<br>Updated Ordering Information table by adding tape and reel information, updating notes, and adding<br>evaluation boards.<br>Updated FB voltage in the Electrical Specifications section: Min change from 0.589 to 0.594, Typ<br>changed from 0.599 to 0.600, and Max changed from 0.609 to 0.606.<br>Updated FB voltage to 2% in the Light Load Operation section.<br>Added Minimum On/Off-Time Limitation section.<br>Removed About Intersil section.<br>Updated POD to the latest revision.                                                                                                                                                     |  |
| 4.00 | Oct.30.14 | Replaced Figure 59 on page 19<br>Updated About Intersil verbiage<br>Added Feedback button                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 3.00 | Nov.22.13 | "Pin Descriptions" on page 3 made correction to page reference for SS pin and added text for SYNC<br>pin after "Connect to logic low or ground for PFM Mode" which reads "Logic ground enables the IC to<br>automatically choose PFM or PWM operation" and 1M $\Omega$ changed to 5M $\Omega$ .<br>Electrical Spec Table for "SYNC Pulse Width" on page 8 changed 100ns from TYP to MIN<br>Added Note reference to Minimum On Time in "Electrical spec" table on page 8.<br>Equation 12 on page 21 changed value changed from 157k $\Omega$ to 150.2k $\Omega$<br>Added sentence to last paragraph on page 21 which begins with "In practice"<br>Figure 49 on page 15 changed scale on VOUT from 2V/div to 10mV/div |  |
| 2.00 | Oct.26.13 | Removed Table of key differences from page 1.<br>Equation 9 on page 20 and Equation 12 on page 21 changed coefficient from 31.4 to 27.3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 1.00 | Oct.05.13 | Figure 38 on page 13 changed "PWM" to "PFM" in the title.<br>All LX notations changed to PHASE in Typical Performance Curves beginning on page 12.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 0.00 | Jul.15.13 | Initial Release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |



#### **Package Outline Drawing** 9.

#### L12.4x3

12 Lead Dual Flat No-Lead Plastic Package Rev 3, 3/15



TOP VIEW



3.30 +0.10/-0.15 2X 2.50

For the most recent package outline drawing, see L12.4x3.





DETAIL "X"

NOTES:

- 1. Dimensions are in millimeters. Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994.
- 3. Unless otherwise specified, tolerance: Decimal  $\pm 0.05$
- /4.\ Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip.
- 5. Tiebar shown (if present) is a non-functional feature and may be located on any of the 4 sides (or ends).
- m /6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature.
- 7. Compliant to JEDEC MO-229 V4030D-4 issue E.



#### TYPICAL RECOMMENDED LAND PATTERN



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/