# ISL84514, ISL84515 Low-Voltage, Single Supply, SPST, Analog Switches FN6025 Rev 5.00 June 9, 2014 $10\Omega (V + = 12V)$ The Intersil ISL84514 and ISL84515 devices are precision, analog switches designed to operate from a single +2.4V to +12V supply. Targeted applications include battery powered equipment that benefit from the devices' low power consumption (5 $\mu$ W), and low leakage currents (1nA). Low r<sub>ON</sub> and fast switching speeds over a wide operating supply range make these switches ideal for use in industrial equipment, portable instruments, and as input signal multiplexers for new generation, low supply voltage data converters. Some of the smallest packages available alleviate board space limitations, and make Intersil's newest line of low-voltage switches an ideal solution for space constrained products. The ISL8451x are single-pole/single-throw (SPST) switches, with the ISL84514 being normally open (NO), and the ISL84515 being normally closed (NC). <u>Table 1</u> summarizes the performance of this family. For higher performance, pin compatible versions, see the <u>ISL43110</u>, <u>ISL43111</u> data sheet. For ±5V supply versions, see the <u>ISL84516</u>, <u>ISL84517</u> data sheet. **TABLE 1. FEATURES AT A GLANCE** | DESCRIPTION | ISL84514 | ISL84515 | | | |----------------------------------------|------------------------|-----------|--|--| | Number of Switches | 1 | 1 | | | | Configuration | NO | NC | | | | 3.3V r <sub>ON</sub> | 20Ω | 20Ω | | | | 3.3V t <sub>ON</sub> /t <sub>OFF</sub> | 60ns/30ns | 60ns/30ns | | | | 5V r <sub>ON</sub> | 12Ω | 12Ω | | | | 5V t <sub>ON</sub> /t <sub>OFF</sub> | 45ns/25ns | 45ns/25ns | | | | 12V r <sub>ON</sub> | 8Ω | 8Ω | | | | 12V t <sub>ON</sub> /t <sub>OFF</sub> | 40ns/25ns | 40ns/25ns | | | | Packages | 8 Ld SOIC, 5 Ld SOT-23 | | | | ### Related Literature - Technical Brief <u>TB363</u> "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)" - Application Note <u>AN557</u> "Recommended Test Procedures for Analog Switches" #### **Features** - · Drop-in replacements for MAX4514 and MAX4515 - · Available in SOT-23 and SOIC packaging - · Fully specified for 5V and 12V supplies - Single supply operation . . . . . . . . . +2.4V to +12V - ON-resistance (r<sub>ON</sub> max) . . . . . . . . . . 20Ω (V+ = 5V) | • | $r_{\mbox{ON}}$ flatness (max) | |---|-------------------------------------------------------------------------| | • | Charge injection (max) | | • | Low power consumption (PD) | | • | Low leakage current (max at +85°C) 20nA (off leakage) 40nA (on leakage) | | • | Fast switching action | | | - t <sub>ON</sub> (max) | | | - t <sub>OFF</sub> (max) | | | M: : | - Minimum 2000V ESD protection per method 3015.7 - · TTL, CMOS compatible - · Pb-free (RoHS compliant) ## **Applications** - · Battery powered, handheld, and portable equipment - · Communications systems - Radios - Telecom infrustructure - · Test equipment - Logic and spectrum analyzers - Portable meters - · Medical equipment - Ultrasound and MRI - Electrocardiograph - · Audio and video switching - · General purpose circuits - +3V/+5V DACs and ADCs - Sample and hold circuits - Digital filters - Operational amplifier gain switching networks - High frequency analog switching - High-speed multiplexing - Integrator reset circuits ## Pinouts (Note 1)) #### NOTE: 1. Switches Shown for Logic "0" Input. ## Truth Table | LOGIC | ISL84514 | ISL84515 | |-------|----------|----------| | 0 | OFF | ON | | 1 | ON | OFF | NOTE: Logic "0" $\leq$ 0.8V. Logic "1" $\geq$ 2.4V. ## Pin Description | PIN | FUNCTION | |------|-------------------------------------------| | V+ | System Power Supply Input (+2.4V to +12V) | | GND | Ground Connection | | IN | Digital Control Input | | COM | Analog Switch Common Pin | | NO | Analog Switch Normally Open Pin | | NC | Analog Switch Normally Closed Pin | | N.C. | No Internal Connection | ## **Ordering Information** | PART<br>NUMBER<br>(Notes 3, 4) | PART<br>MARKING | TEMP<br>RANGE<br>(°C) | PACKAGE<br>(Pb-free) | PKG.<br>DWG.# | |------------------------------------|--------------------------|-----------------------|-------------------------------|---------------| | ISL84514IBZ | 84514 IBZ | -40 to +85 | 8 Ld SOIC | M8.15 | | ISL84514IBZ-T<br>(Note 2) | 84514 IBZ | -40 to +85 | 8 Ld SOIC<br>Tape and Reel | M8.15 | | ISL84514IHZ-T<br>(Note 2) | 514Z<br>( <u>Note 5)</u> | -40 to +85 | 5 Ld SOT-23,<br>Tape and Reel | P5.064 | | ISL84515IBZ | 84515 IBZ | -40 to +85 | 8 Ld SOIC | M8.15 | | ISL84515IBZ-T<br>( <u>Note 2</u> ) | 84515 IBZ | -40 to +85 | 8 Ld SOIC Tape<br>and Reel | M8.15 | | ISL84515IHZ-T<br>( <u>Note 2</u> ) | 515Z<br>( <u>Note 5)</u> | -40 to +85 | 5 Ld SOT-23,<br>Tape and Reel | P5.064 | - 2. Please refer to TB347 for details on reel specifications. - 3. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - For Moisture Sensitivity Level (MSL), please see product information page for <u>ISL84514</u>, <u>ISL85415</u>. For more information on MSL, please see tech brief TB363. - 5. The part marking is located on the bottom of the part. #### **Absolute Maximum Ratings Thermal Information** V+ to GND . . . . . -0.3 to 15V Thermal Resistance (Typical, Note 7) $\theta_{JA}$ (°C/W) Input Voltages IN (Note 6) . . . . . . . . . . . . -0.3 to ((V+) + 0.3V) NO, NC (Note 6).....-0.3 to ((V+) + 0.3V) Maximum Junction Temperature (Plastic Package). . . . . . . 150°C **Output Voltages** Maximum Storage Temperature Range . . . . . . -65°C to 150°C COM (Note 6).....-0.3 to ((V+) + 0.3V) Pb-Free Reflow Profile..... see <u>TB493</u> Continuous Current (Any Terminal) . . . . . . . . . . . . . . . . 20mA Peak Current NO, NC, or COM **Operating Conditions** (Pulsed 1ms, 10% Duty Cycle, Max) . . . . . . . . . . . . 30mA Temperature Range . . . . . . . . . . . . . . . . . -40°C to +85°C **ESD Rating** Human Body Model (Per MIL-STD-883 Method 3015) . . . . 2.5kV CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - 6. Signals on NO, NC, COM, or IN exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings. - 7. θ<sub>JA</sub> is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief <u>TB379</u> for details. **Electrical Specifications** Test Conditions: V + = +4.5V to +5.5V, GND = 0V, $V_{INH} = 2.4V$ , $V_{INL} = 0.8V$ (Note 8), unless otherwise specified. Boldface limits apply across the operating temperature range, $-40^{\circ}C$ to $+85^{\circ}C$ . | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>( <u>Notes 9</u> , <u>11)</u> | TYP | MAX<br>( <u>Notes 9</u> , <u>11)</u> | UNITS | |------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------|------|--------------------------------------|-------| | ANALOG SWITCH CHARACTERI | STICS | | ı. | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-resistance, $r_{ON}$ V+ = 4.5V, $I_{COM}$ = 1.0mA, $V_{COM}$ = 3.5V | V+ = 4.5V, I <sub>COM</sub> = 1.0mA, V <sub>COM</sub> = 3.5V, | +25 | - | - | 20 | Ω | | | (see <u>Figure 4</u> ) | Full | - | - | 25 | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 4.5V, I <sub>COM</sub> = 1.0mA, V <sub>COM</sub> = 1V, 2V, 3V | +25 | - | - | 3 | Ω | | | | Full | - | - | 5 | Ω | | NO or NC OFF Leakage Current, | $V+ = 5.5V$ , $V_{COM} = 1V$ , 4.5V, $V_{NO}$ or $V_{NC} = 4.5V$ , | +25 | -1 | 0.01 | 1 | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | 1V, ( <u>Note 10</u> ) | Full | -20 | - | 20 | nA | | COM OFF Leakage Current, | V+ = 5.5V, V <sub>COM</sub> = 4.5V, 1V, V <sub>NO</sub> or V <sub>NC</sub> = 1V,<br>4.5V, ( <u>Note 10</u> ) | +25 | -1 | 0.01 | 1 | nA | | ICOM(OFF) | | Full | -20 | - | 20 | nA | | COM ON Leakage Current, | V+ = 5.5V, V <sub>COM</sub> = 1V, 4.5V, or V <sub>NO</sub> or V <sub>NC</sub> = 1V, 4.5V, ( <u>Note 10</u> ) | +25 | -2 | 0.01 | 2 | nA | | COM(ON) | | Full | -40 | - | 40 | nA | | DIGITAL INPUT CHARACTERIST | ics | J. | | | 1 | I. | | Input Voltage High, V <sub>INH</sub> | | Full | 2.4 | - | V+ | V | | Input Voltage Low, V <sub>INL</sub> | | Full | 0 | - | 0.8 | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 5.5V, V <sub>IN</sub> = 0V or V+ | Full | -1 | - | 1 | μA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V_{NO}$ or $V_{NC}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, | +25 | - | - | 150 | ns | | | V <sub>IN</sub> = 0 to 3V, (see <u>Figure 1</u> ) | Full | - | - | 240 | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V_{NO}$ or $V_{NC}$ = 3V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, | +25 | - | - | 100 | ns | | | V <sub>IN</sub> = 0 to 3V, (see <u>Figure 1</u> ) | Full | - | - | 150 | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = 0 $\Omega$ , (see <u>Figure 2</u> ) | +25 | - | 2 | 10 | pC | | OFF-isolation | $R_L = 50\Omega$ , $C_L = 15pF$ , $f = 100kHz$ , (see <u>Figure 3</u> ) | +25 | - | >90 | - | dB | | NO or NC OFF Capacitance, C <sub>OFF</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V,<br>(see <u>Figure 5</u> ) | +25 | - | 14 | - | pF | **Electrical Specifications** Test Conditions: V+ = +4.5V to +5.5V, GND = 0V, $V_{INH} = 2.4V$ , $V_{INL} = 0.8V$ (Note 8), unless otherwise specified. Boldface limits apply across the operating temperature range, $-40^{\circ}$ C to $+85^{\circ}$ C. (Continued) | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>( <u>Notes 9</u> , <u>11)</u> | TYP | MAX<br>( <u>Notes 9</u> , <u>11)</u> | UNITS | |------------------------------------------|-------------------------------------------------------------------------------------------------|--------------|--------------------------------------|--------|--------------------------------------|-------| | COM OFF Capacitance,<br>CCOM(OFF) | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V,<br>(see <u>Figure 5</u> ) | +25 | - | 14 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V,<br>(see <u>Figure 5</u> ) | +25 | - | 30 | - | pF | | POWER SUPPLY CHARACTERISTICS | | | | | | | | Positive Supply Current, I+ | V+ = 5.5V, V <sub>IN</sub> = 0V or V+, Switch On or Off | +25 | -1 | 0.0001 | 1 | μA | | | | Full | -10 | - | 10 | μΑ | **Electrical Specifications - 12V Supply** Test Conditions: V+ = +10.8V to +13.2V, GND = 0V, $V_{INH} = 5V$ , $V_{INL} = 0.8V$ (Note 8), unless otherwise specified. **Boldface limits apply across the operating temperature range, -40°C to +85°C.** | | TEGT COMPLETIONS | TEMP | MIN | <b>T</b> \/D | MAX | | |----------------------------------------------------|-------------------------------------------------------------------------------------------------|------|-------------------------------|--------------|-------------------------------|-------| | PARAMETER | TEST CONDITIONS | (°C) | ( <u>Notes 9</u> , <u>11)</u> | TYP | ( <u>Notes 9</u> , <u>11)</u> | UNITS | | ANALOG SWITCH CHARACTER | ISTICS | | | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-resistance, r <sub>ON</sub> | V+ = 10.8V, I <sub>COM</sub> = 1.0mA, V <sub>COM</sub> = 10V | +25 | - | - | 10 | Ω | | | | Full | - | - | 15 | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | V+ = 12V, I <sub>COM</sub> = 1.0mA, V <sub>COM</sub> = 3V, 6V, 9V | +25 | - | - | 3 | Ω | | | | Full | - | - | 5 | Ω | | NO or NC OFF Leakage Current, | $V + = 13.2V$ , $V_{COM} = 1V$ , $10V$ , $V_{NO}$ or $V_{NC} = 10V$ , | +25 | -2 | - | 2 | nA | | I <sub>NO(OFF)</sub> or I <sub>NC(OFF)</sub> | 1V, ( <u>Note 10</u> ) | Full | -50 | - | 50 | nA | | COM OFF Leakage Current, | $V + = 13.2V$ , $V_{COM} = 10V$ , $1V$ , $V_{NO}$ or $V_{NC} = 1V$ , | +25 | -2 | - | 2 | nA | | ICOM(OFF) | 10V, ( <u>Note 10</u> ) | Full | -50 | - | 50 | nA | | COM ON Leakage Current, | $V + = 13.2V$ , $V_{COM} = 1V$ , $10V$ , or $V_{NO}$ or $V_{NC} = 1V$ , | +25 | -4 | - | 4 | nA | | ICOM(ON) | 10V, ( <u>Note 10</u> ) | Full | -100 | - | 100 | nA | | DIGITAL INPUT CHARACTERIST | ICS | | | | | | | Input Voltage High, V <sub>INH</sub> | | Full | 5 | 3 | V+ | V | | Input Voltage Low, V <sub>INL</sub> | | Full | 0 | - | 0.8 | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 13.2V, V <sub>IN</sub> = 0V or V+ | Full | -1 | - | 1 | μA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V_{NO}$ or $V_{NC}$ = 10V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, | +25 | - | - | 150 | ns | | | V <sub>IN</sub> = 0 to 5V, (see <u>Figure 1</u> ) | Full | - | - | 240 | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V_{NO}$ or $V_{NC}$ = 10V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, | +25 | - | - | 100 | ns | | | V <sub>IN</sub> = 0 to 5V, (see <u>Figure 1</u> ) | Full | - | - | 150 | ns | | Charge Injection, Q | $C_L = 1.0$ nF, $V_G = 0$ V, $R_G = 0$ Ω, (see <u>Figure 2</u> ) | +25 | - | 8 | 20 | рC | | OFF-isolation | $R_L = 50\Omega$ , $C_L = 15pF$ , $f = 100kHz$ , (see <u>Figure 3</u> ) | +25 | - | >90 | - | dB | | NO or NC OFF Capacitance, C <sub>OFF</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V,<br>(see <u>Figure 5</u> ) | +25 | - | 14 | - | pF | | COM OFF Capacitance, CCOM(OFF) | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V,<br>(see <u>Figure 5</u> ) | +25 | - | 14 | - | pF | | COM ON Capacitance, C <sub>COM(ON)</sub> | f = 1MHz, V <sub>NO</sub> or V <sub>NC</sub> = V <sub>COM</sub> = 0V,<br>(see <u>Figure 5</u> ) | +25 | - | 30 | - | pF | | POWER SUPPLY CHARACTERIS | STICS | 1 | | | 1 | 1 | | Positive Supply Current, I+ | V+ = 13.2V, V <sub>IN</sub> = 0V or V+, Switch On or Off | +25 | -2 | - | 2 | μA | | | 114 | Full | -20 | - | 20 | μA | **Electrical Specifications - 3.3V Supply** Test Conditions: V+ = +3.0V to +3.6V, GND = 0V, $V_{INH} = 2.4V$ , $V_{INL} = 0.8V$ (Note 8), Unless Otherwise Specified. **Boldface limits apply across the operating temperature range, -40°C to +85°C.** | PARAMETER | TEST CONDITIONS | TEMP<br>(°C) | MIN<br>( <u>Notes 9, 11)</u> | TYP | MAX<br>( <u>Notes 9</u> , <u>11)</u> | UNITS | |----------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|------------------------------|------|--------------------------------------|-------| | ANALOG SWITCH CHARACTER | ISTICS | | l | | | | | Analog Signal Range, V <sub>ANALOG</sub> | | Full | 0 | - | V+ | V | | ON-resistance, r <sub>ON</sub> | V+ = 3V, I <sub>COM</sub> = 1.0mA, V <sub>COM</sub> = 1.5V | +25 | - | - | 50 | Ω | | | | Full | - | - | 75 | Ω | | r <sub>ON</sub> Flatness, R <sub>FLAT(ON)</sub> | I <sub>COM</sub> = 1.0mA, V <sub>COM</sub> = 0.5V, 1V, 1.5V | +25 | - | 1 | 5.5 | Ω | | | | Full | - | - | 7.0 | Ω | | NO or NC OFF Leakage Current, | $V + = 3.6V$ , $V_{COM} = 3V$ , $1V$ , $V_{NO}$ or $V_{NC} = 1V$ , $3V$ , | +25 | -1 | 0.01 | 1 | nA | | INO(OFF) or INC(OFF) | ( <u>Note 10</u> ) | Full | -20 | ı | 20 | nA | | COM OFF Leakage Current, | V+ = 3.6V, V <sub>COM</sub> = 3V, 1V, V <sub>NO</sub> or V <sub>NC</sub> = 1V, 3V, | +25 | -1 | 0.01 | 1 | nA | | ICOM(OFF) | (Note 10) | Full | -20 | 1 | 20 | nA | | COM ON Leakage Current, | V+ = 3.6V, V <sub>COM</sub> = 1V, 3V, or V <sub>NO</sub> or V <sub>NC</sub> = 1V, 3V, ( <u>Note 10</u> ) | +25 | -2 | 0.01 | 2 | nA | | ICOM(ON) | | Full | -40 | 1 | 40 | nA | | DIGITAL INPUT CHARACTERIST | rics | | | | | | | Input Voltage High, V <sub>INH</sub> | | Full | 2.4 | - | V+ | V | | Input Voltage Low, V <sub>INL</sub> | | Full | 0 | - | 0.8 | V | | Input Current, I <sub>INH</sub> , I <sub>INL</sub> | V+ = 3.6V, V <sub>IN</sub> = 0V or V+ | Full | -1 | - | 1 | μA | | DYNAMIC CHARACTERISTICS | | | | | | | | Turn-ON Time, t <sub>ON</sub> | $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, | +25 | - | - | 150 | ns | | | V <sub>IN</sub> = 0 to 3V | Full | - | ı | 240 | ns | | Turn-OFF Time, t <sub>OFF</sub> | $V_{NO}$ or $V_{NC}$ = 1.5V, $R_L$ = 300 $\Omega$ , $C_L$ = 35pF, | +25 | - | - | 100 | ns | | | V <sub>IN</sub> = 0 to 3V | Full | - | 1 | 150 | ns | | Charge Injection, Q | $C_L$ = 1.0nF, $V_G$ = 0V, $R_G$ = $0\Omega$ | +25 | - | 4 | 10 | рС | | POWER SUPPLY CHARACTERIS | STICS | 1 | I | | 1 | ı | | Positive Supply Current, I+ | V+ = 3.6V, V <sub>IN</sub> = 0V or V+, Switch On or Off | +25 | -1 | - | 1 | μA | | | | Full | -10 | - | 10 | μA | - 8. $V_{IN}$ = input voltage to perform proper function. - 9. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - 10. Leakage parameter is 100% tested at high temp, and guaranteed by correlation at +25°C. - 11. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. ## Test Circuits and Waveforms Logic input waveform is inverted for switches that have the opposite logic sense. C<sub>L</sub> includes fixture and stray capacitance. $$V_{OUT} = V_{(NO \text{ or NC})} \frac{R_L}{R_L + r_{ON}}$$ FIGURE 1A. MEASUREMENT POINTS FIGURE 1B. TEST CIRCUIT FIGURE 1. SWITCHING TIMES FIGURE 2A. MEASUREMENT POINTS FIGURE 2B. TEST CIRCUIT FIGURE 2. CHARGE INJECTION FIGURE 3. OFF-ISOLATION TEST CIRCUIT FIGURE 4. ron TEST CIRCUIT ## Test Circuits and Waveforms (Continued) FIGURE 5. CAPACITANCE TEST CIRCUIT ## **Detailed Description** The ISL84514 and ISL84515 analog switches offer precise switching capability from a single 2.4V to 12V supply with low ON-resistance, and high-speed operation. The devices are especially well suited to portable battery powered equipment thanks to the low operating supply voltage (2.4V), low power consumption (5 $\mu$ W), low leakage currents (2nA max), and the tiny SOT-23 packaging. High frequency applications also benefit from the wide bandwidth, and the very high off-isolation. ### Supply Sequencing and Overvoltage Protection With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents, which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 6). To prevent forward biasing these diodes, V+ must be applied before any input signals, and input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed. Logic inputs can easily be protected by adding a $1k\Omega$ resistor in series with the input (see <u>Figure 6</u>). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. Adding a series resistor to the switch input defeats the purpose of using a low $r_{ON}$ switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see <u>Figure 6</u>). These additional diodes limit the analog signal from 1V below V+ to 1V above GND. The low leakage current performance is unaffected by this approach, but the switch resistance may increase, especially at low supply voltages FIGURE 6. OVERVOLTAGE PROTECTION #### **Power-Supply Considerations** The ISL8451x construction is typical of most CMOS analog switches, except that there are only two supply pins: V+ and GND. Unlike switches with a 13V maximum supply voltage, the ISL8451x 15V maximum supply voltage provides plenty of room for the 10% tolerance of 12V supplies, as well as margin for overshoot and noise spikes. The minimum recommended supply voltage is 2.4V. It is important to note that the input signal range, switching times, and ON-resistance degrade at lower supply voltages. Refer to the "Electrical Specifications" tables beginning on page 3 and "Typical Performance Curves" beginning on page 9 for details. V+ and GND power the internal CMOS switches and set their analog voltage limits. These supplies also power the internal logic and level shifters. The level shifters convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals. This family of switches cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration. For a ±5V single SPST switch, see the ISL84516, ISL84517 data sheet. ## Logic-Level Thresholds This switch family is TTL compatible (0.8V and 2.4V) over a supply range of 3V to 11V, and the full temperature range (see Figure 10). At 12V the low temperature V<sub>IH</sub> level is about 2.5V. This is still below the TTL guaranteed high output minimum level of 2.8V, but noise margin is reduced. For best results with a 12V supply, use a logic family that provides a VOH greater than 3V. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. ### **High-Frequency Performance** In $50\Omega$ systems, signal response is reasonably flat to 20MHz, with a -3dB bandwidth exceeding 200MHz (see Figure 13). Figure 13 also illustrates that the frequency response is very consistent over a wide V+ range, and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feed-through from a switch's input to its output. Off-isolation is the resistance to this feed-through. Figure 14 details the high off-isolation provided by this family. At 10MHz, offisolation is about 50dB in $50\Omega$ systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease off-isolation due to the voltage divider action of the switch OFF impedance and the load impedance. #### Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually, all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analog-signal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog-signal paths and V+ or GND. # Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified FIGURE 7. ON-RESISTANCE vs SUPPLY VOLTAGE FIGURE 9. CHARGE INJECTION vs SWITCH VOLTAGE FIGURE 11. TURN-ON TIME vs SUPPLY VOLTAGE FIGURE 8. ON-RESISTANCE vs SWITCH VOLTAGE FIGURE 10. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE FIGURE 12. TURN-OFF TIME vs SUPPLY VOLTAGE ## Typical Performance Curves T<sub>A</sub> = +25°C, Unless Otherwise Specified (Continued) FIGURE 13. FREQUENCY RESPONSE FIGURE 14. OFF-ISOLATION #### Die Characteristics ## SUBSTRATE POTENTIAL (POWERED UP): **GND** #### TRANSISTOR COUNT: ISL84514: 40 ISL84515: 40 PROCESS: Si Gate CMOS © Copyright Intersil Americas LLC 2003-2014. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> # **Package Outline Drawing** #### M8.15 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev $\mathbf{4}, \mathbf{1/12}$ - 1. Dimensioning and tolerancing per ANSI Y14.5M-1994. - Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. - 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. - 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. - 5. Terminal numbers are shown for reference only. - The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). - Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. - 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C. # **Package Outline Drawing** #### P5.064 5 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 3, 4/11 **END VIEW** SIDE VIEW - 1. Dimensioning and tolerance per ASME Y14.5M-1994. - 2. Package conforms to EIAJ SC-74 and JEDEC MO178AA. - A Package length and width are exclusive of mold flash, protrusions, or gate burrs. - 4 Footlength measured at reference to gauge plane. - <u>5</u>\ Lead thickness applies to the flat section of the lead between 0.08mm and 0.15mm from the lead tip. - 6. Controlling dimension: MILLIMETER. Dimensions in ( ) for reference only.