The ISL71001SLHM is a radiation hardened and high-efficiency monolithic synchronous buck regulator with integrated MOSFETs. This single-chip power solution operates across an input voltage range of 3V to 5.5V and provides a tightly regulated output voltage that is externally adjustable from 0.8V to ~85% of the input voltage with an output load current capacity of 6A. The ISL71001SLHM is available in a plastic 64 Ld Thin Quad Flatpack (EP-TQFP) package.

The ISL71001SLHM uses peak current-mode control for excellent output load transient response and features integrated compensation and switches at a fixed frequency of 1MHz to reduce component size and count. In applications where two regulators are needed, two ISL71001SLHM devices can be synchronized 180° out-of-phase to reduce the overall input RMS ripple current. The internal synchronous power switches are optimized for high efficiency and good thermal performance.

The ISL71001SLHM incorporates fault protection for the regulator. The protection circuits include input undervoltage, output undervoltage, and output overcurrent.

High integration makes the ISL71001SLHM an ideal choice to power many of today’s small form factor applications. Two devices can be synchronized to provide a complete power solution for large-scale digital ICs, like Field Programmable Gate Arrays (FPGAs), that require separate core and I/O voltages.

Features

- Production testing and qualification follow the AS6294/1 standard (see Radiation Hardened Plastic Production and QCI Flow)
- Passes NASA low outgassing specifications
- Operates from 3V to 5.5V supply
- Current mode controlled feedback
- Fixed 1MHz switching frequency
- ±1.2% reference voltage
- Highly efficient: 95% peak efficiency
- SYNC pin allows synchronization of two devices
- Adjustable output voltage
- Output undervoltage and output overcurrent protection with power-good output voltage monitor
- Radiation acceptance testing - ISL71001SLHM
  - 75krad(Si) at a low dose rate (< 10mrad(Si)/s)
  - SEE hardness (see SEE report for details)
  - Single-event effects at LET = 86MeV·cm²/mg

Applications

- FPGA, CPLD, DSP, CPU Core, or I/O voltages
- Low-voltage, high-density distributed power systems
- Medium/Geostationary Earth Orbit (MEO/GEO)
- Launch Vehicles and High Altitude Avionics

![Figure 1. Typical Application](image1)

![Figure 2. Efficiency vs VIN for 2.5V Output, TC = +25°C](image2)
ISL71001SLHM Datasheet

Contents

1. Overview ................................................................................................................................................. 3
   1.1 Typical Application Schematics ........................................................................................................... 3
   1.2 Functional Block Diagram .................................................................................................................. 4

2. Pin Information ........................................................................................................................................... 5
   2.1 Pin Assignments .................................................................................................................................. 5
   2.2 Pin Descriptions .................................................................................................................................. 6

3. Specifications ............................................................................................................................................. 8
   3.1 Absolute Maximum Ratings ................................................................................................................ 8
   3.2 Outgas Testing .................................................................................................................................... 8
   3.3 Thermal Information ........................................................................................................................... 8
   3.4 Recommended Operation Conditions ................................................................................................. 9
   3.5 Electrical Specifications ...................................................................................................................... 9

4. Typical Operating Performance ................................................................................................................ 12

5. Device Information .................................................................................................................................... 15
   5.1 Functional Description ......................................................................................................................... 15
   5.2 Operation Initialization ....................................................................................................................... 17
   5.3 Fault Monitoring and Protection ......................................................................................................... 19
   5.4 Feedback Loop Compensation ........................................................................................................... 20
   5.5 Component Selection Guide .............................................................................................................. 21

6. PCB Design ............................................................................................................................................... 23
   6.1 PCB Plane Allocation .......................................................................................................................... 23
   6.2 PCB Component Placement ................................................................................................................. 23
   6.3 PCB Layout ......................................................................................................................................... 24
   6.4 Package Thermal Management .......................................................................................................... 24

7. Package Outline Drawing .......................................................................................................................... 25

8. Ordering Information ................................................................................................................................. 26

9. Revision History ....................................................................................................................................... 26
1. Overview

1.1 Typical Application Schematics

Figure 3. 5V Input Supply Voltage with Master Mode Synchronization

Figure 4. 3.3V Input Supply Voltage with Clock Slave Mode Synchronization
1.2 Functional Block Diagram

Figure 5. Block Diagram
2. Pin Information

2.1 Pin Assignments

Top View
## 2.2 Pin Descriptions

<table>
<thead>
<tr>
<th>Pin Number</th>
<th>Pin Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>M/S</td>
<td>Master/Slave input for selecting the direction of the bidirectional SYNC pin. For SYNC = Output (Master mode), connect this pin to DVDD. For SYNC = Input (Slave Mode), connect this pin to DGND.</td>
</tr>
<tr>
<td>2, 3, 4, 11, 12, 13</td>
<td>DGND</td>
<td>The digital ground associated with the internal digital control circuitry. Connect these pins directly to the ground plane.</td>
</tr>
<tr>
<td>5</td>
<td>PGOOD</td>
<td>Power-good output. This pin is an open-drain logic output that is pulled to DGND when the output voltage is outside a ±11% typical regulation window. This pin can be pulled up to any voltage from 0V to 5.5V, independent of the supply voltage. A nominal 1kΩ to 10kΩ pull-up resistor is recommended. Bypass this pin to DGND with a 10nF ceramic capacitor to mitigate SEE.</td>
</tr>
</tbody>
</table>
| 6          | SS      | The soft-start input. Connect a ceramic capacitor from this pin to AGND to set the soft-start output ramp time in accordance with Equation 1:  
\[
\text{(EQ. 1)} \quad t_{SS} = C_{SS} \cdot \frac{V_{REF}}{I_{SS}} \\
\text{where:} \\
I_{SS} = \text{Soft-start output ramp time} \\
C_{SS} = \text{Soft-start capacitor} \\
V_{REF} = \text{Reference voltage (0.6V typical)} \\
I_{SS} = \text{Soft-start charging current (23µA typical)} \\
\text{Soft-start time is adjustable from approximately 2ms to 200ms.} \\
The range of the soft-start capacitor should be 82nF to 8.2µF, inclusive. |
| 7, 16, 17, 23, 32, 33, 48, 49 | NC | There is no internal connection on this pin |
| 8, 9, 10 | DVDD | Bias supply inputs to the internal digital control circuitry. Connect these pins together at the IC and locally filter them to DGND using a 1Ω resistor and a 1µF ceramic capacitor. Locate both filter components as close as possible to the IC. |
| 14, 15 | AGND | Analog ground associated with the internal analog control circuitry. Connect these pins directly to the ground plane. |
| 18 | AVDD | Bias supply input to the internal analog control circuitry. Locally filter this pin to AGND using a 1Ω resistor and a 1µF ceramic capacitor. Locate both filter components as close as possible to the IC. |
| 19 | REF | Internal reference voltage output. Bypass this pin to AGND with a 220nF ceramic capacitor located as close as possible to the IC. The bypass capacitor is needed to mitigate SEE. No current (sourcing or sinking) is available from this pin. |
| 20 | FB | Voltage feedback input to the internal error amplifier. Connect a resistor from FB to VOUT and from FB to AGND to adjust the output voltage in accordance with Equation 2:  
\[
\text{(EQ. 2)} \quad V_{OUT} = V_{REF} \cdot \left[1 + \left(\frac{R_T}{R_B}\right)\right] \\
\text{where:} \\
V_{OUT} = \text{Output voltage} \\
V_{REF} = \text{Reference voltage (0.6V typical)} \\
R_T = \text{Top divider resistor (Must be 1kΩ)} \\
R_B = \text{Bottom divider resistor} \\
The top divider resistor must be 1kΩ to mitigate SEE. Connect a 4.7nF ceramic capacitor across RT to mitigate SEE and to improve stability margins. |
| 21 | EN | Enable input to the IC. This is a comparator type input with a rising threshold of 0.6V and programmable hysteresis. Driving this pin above 0.6V enables the IC. Bypass this pin to AGND with a 10nF ceramic capacitor to mitigate SEE. |
### Pin Number | Pin Name | Description
--- | --- | ---
22 | PORSEL | Input for selecting the rising and falling POR (Power-On-Reset) thresholds. For a nominal 5V supply, connect this pin to DVDD. For a nominal 3.3V supply, connect this pin to DGND. For nominal supply voltages between 5V and 3.3V, connect this pin to DGND.
24, 25, 36, 37, 38, 39, 50, 51, 52, 53, 62, 63 | PVINx | Power supply inputs to the corresponding internal power blocks. These pins must be connected to a common power supply rail, which must fall in the range of 3V to 5.5V. Bypass these pins directly to PGNDx with ceramic capacitors located as close as possible to the IC.
26, 27, 34, 35, 40, 41, 46, 47, 54, 55, 60, 61 | LXx | Outputs of the corresponding internal power blocks and should be connected to the output filter inductor. Internally, these pins are connected to the synchronous MOSFET power switches.
28, 29, 30, 31, 42, 43, 44, 45, 56, 57, 58, 59 | PGNDx | Power grounds associated with the corresponding internal power blocks. Connect these pins directly to the ground plane. These pins should also connect to the negative terminals of the input and output capacitors. Locate the input and output capacitors as close as possible to the IC.
64 | SYNC | Synchronization I/O for the IC. When configured as an output (Master mode), this pin drives the SYNC input of another ISL71001SLHM. When configured as an input (Slave mode), this pin accepts the SYNC output from another ISL71001SLHM or an external clock. Synchronization of the slave unit is 180° out-of-phase with respect to the master unit. If synchronizing to an external clock, the clock must be SEE hardened and the frequency must be within the range of 1MHz ±20%.
EPAD | Heatsink | Bottom thermal pad. It is not connected to any electrical potential of the IC. In the layout, it must be connected to a PCB large ground copper plane that doesn’t contain noisy power flows. Put multiple vias (as many as possible) in this pad connecting to the ground copper plane, to help reduce the $\theta_{JA}$. 
3. Specifications

3.1 Absolute Maximum Ratings

**CAUTION:** Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVDD, DVDD, LXx, PVINx</td>
<td>GND - 0.3</td>
<td>6.5</td>
<td>V</td>
</tr>
<tr>
<td>Signal Pins (EN, FB, PORSEL, and REF)</td>
<td></td>
<td>AVDD</td>
<td></td>
</tr>
<tr>
<td>Digital Control Pins (M/S, SYNC)</td>
<td></td>
<td>DVDD</td>
<td></td>
</tr>
<tr>
<td>PGOOD</td>
<td>GND - 0.3</td>
<td>6.5</td>
<td>V</td>
</tr>
<tr>
<td>SS</td>
<td>GND - 0.3</td>
<td>2.5</td>
<td>V</td>
</tr>
<tr>
<td>DC Current per Phase</td>
<td>1.2</td>
<td>A</td>
<td></td>
</tr>
</tbody>
</table>

**ESD Rating**

<table>
<thead>
<tr>
<th>Specification (Tested per JS-001-2014)</th>
<th>Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Human Body Model</td>
<td>4</td>
<td>kV</td>
</tr>
<tr>
<td>Charged Device Model (Tested per JS-002-2014)</td>
<td>2</td>
<td>kV</td>
</tr>
<tr>
<td>Machine Model (Tested per JESD22-A115C)</td>
<td>200</td>
<td>V</td>
</tr>
<tr>
<td>Latch-Up (Tested per JESD-78E; Class 2, Level A)</td>
<td>100</td>
<td>mA</td>
</tr>
</tbody>
</table>

3.2 Outgas Testing

<table>
<thead>
<tr>
<th>Specification (Tested per ASTM E595, 1.5)</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Total Mass Loss[1]</td>
<td>0.06</td>
<td>%</td>
</tr>
<tr>
<td>Collected Volatile Condensible Material[1]</td>
<td>&lt;0.01</td>
<td>%</td>
</tr>
<tr>
<td>Water Vapor Recovered</td>
<td>0.03</td>
<td>%</td>
</tr>
</tbody>
</table>

1. Outgassing results meet NASA requirements of total mass loss <1% and collected volatile condensible material of <0.1%.

3.3 Thermal Information

<table>
<thead>
<tr>
<th>Thermal Resistance (Typical)</th>
<th>$\theta_{JA}$ ($^\circ$C/W)[1]</th>
<th>$\theta_{JC}$ ($^\circ$C/W)[2]</th>
</tr>
</thead>
<tbody>
<tr>
<td>64 Ld EP-TQFP Package</td>
<td>21</td>
<td>0.5</td>
</tr>
</tbody>
</table>

1. $\theta_{JA}$ is measured in free air with the component mounted on a high-effective thermal conductivity test board with direct attach features. See TB379.

2. For $\theta_{JC}$, the case temperature location is the center of the exposed metal pad on the package underside.

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Storage Temperature Range</td>
<td>-55</td>
<td>+125</td>
<td>°C</td>
</tr>
<tr>
<td>Maximum Operating Junction Temperature</td>
<td></td>
<td>+145</td>
<td>°C</td>
</tr>
<tr>
<td>Pb-Free Reflow Profile</td>
<td></td>
<td>see TB493</td>
<td></td>
</tr>
</tbody>
</table>
### 3.4 Recommended Operation Conditions

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>AVDD, DVDD, LXx, PVINx</td>
<td>3</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>Signal Pins (EN, FB, PORSEL, and REF)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Digital Pins (M/S, SYNC)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>REF, SS</td>
<td></td>
<td>AVDD</td>
<td>V</td>
</tr>
<tr>
<td>ILXx (TJ ≤ +145°C)</td>
<td>0</td>
<td>1.0</td>
<td>A</td>
</tr>
<tr>
<td>Ambient Temperature Range</td>
<td>-55</td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

### 3.5 Electrical Specifications

Unless otherwise noted, VIN = AVDD = DVDD = PVINx = EN = M/S = 3V or 5.5V; GND = AGND = DGND = PGNDx = 0V; FB = 0.65V; PORSEL = VIN for 4.5V ≤ VIN ≤ 5.5V and GND for VIN < 4.5V; SYNC = LXx = open circuit; PGOOD is pulled up to VIN with a 1k resistor; REF is bypassed to GND with a 220nF capacitor; SS is bypassed to GND with a 100nF capacitor; IOUT = 0A; TA = TJ = +25°C[^1]. Limits apply across the operating temperature range, -55°C to +125°C. Production tested at +25°C[^2].

#### Power Supply

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating Supply Current[^3]</td>
<td>VIN = 5.5V</td>
<td>40</td>
<td>65</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>VIN = 3.6V</td>
<td>25</td>
<td>45</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td>Shutdown Supply Current[^4]</td>
<td>VIN = 5.5V, EN = GND</td>
<td>2</td>
<td>6</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td>VIN = 3.6V, EN = GND</td>
<td>1.4</td>
<td>4.5</td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

#### Output Voltage

<table>
<thead>
<tr>
<th>Reference Voltage Tolerance</th>
<th>0.593</th>
<th>0.6</th>
<th>0.607</th>
<th>V</th>
</tr>
</thead>
<tbody>
<tr>
<td>Feedback (FB) Input Leakage Current</td>
<td>VIN = 5.5V, VFB = 0.6V</td>
<td>-1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

#### PWM Control Logic

<table>
<thead>
<tr>
<th>Oscillator Accuracy</th>
<th>0.82</th>
<th>1</th>
<th>1.18</th>
<th>MHz</th>
</tr>
</thead>
<tbody>
<tr>
<td>External Oscillator Range</td>
<td>0.8</td>
<td>1</td>
<td>1.2</td>
<td>MHz</td>
</tr>
<tr>
<td>Minimum LXx On Time</td>
<td>VIN = 5.5V, Test mode</td>
<td>107</td>
<td>150</td>
<td>ns</td>
</tr>
<tr>
<td>Minimum LXx Off Time</td>
<td>VIN = 5.5V, Test mode</td>
<td>41</td>
<td>100</td>
<td>ns</td>
</tr>
<tr>
<td>Minimum LXx On Time</td>
<td>VIN = 3.6V, Test mode</td>
<td>142</td>
<td>210</td>
<td>ns</td>
</tr>
<tr>
<td>Minimum LXx Off Time</td>
<td>VIN = 3.6V, Test mode</td>
<td>41</td>
<td>100</td>
<td>ns</td>
</tr>
<tr>
<td>Master/Slave (M/S) Input Voltage</td>
<td>Input high threshold</td>
<td>VIN - 0.5</td>
<td>1.9</td>
<td>V</td>
</tr>
<tr>
<td>Master/Slave (M/S) Input Leakage Current</td>
<td>VIN = 5.5V, M/S = GND or VIN</td>
<td>-1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Synchronization (SYNC) Input Voltage</td>
<td>Input high threshold, M/S = GND</td>
<td>2.3</td>
<td>1.7</td>
<td>V</td>
</tr>
<tr>
<td>Synchronization (SYNC) Input Leakage Current</td>
<td>Input low threshold, M/S = GND</td>
<td>1.5</td>
<td>1</td>
<td>V</td>
</tr>
<tr>
<td>Synchronization (SYNC) Output Voltage</td>
<td>VIN = 5.5V, M/S = GND, SYNC = GND or VIN</td>
<td>-1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>Synchronization (SYNC) Output Voltage</td>
<td>VIN - VOH at IOH = -1mA</td>
<td>0.16</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>VOH at IOL = 1mA</td>
<td>0.14</td>
<td>0.4</td>
<td>V</td>
</tr>
</tbody>
</table>
### Power Blocks

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Upper Device $r_{DS(ON)}$</td>
<td>$V_N = 3V, 0.4A$ per power block, Test mode</td>
<td>80</td>
<td>142</td>
<td>220</td>
<td>mΩ</td>
</tr>
<tr>
<td>Lower Device $r_{DS(ON)}$</td>
<td>$V_N = 3V, 0.4A$ per power block, Test mode</td>
<td>40</td>
<td>85</td>
<td>140</td>
<td>mΩ</td>
</tr>
<tr>
<td>LXx Output Leakage</td>
<td>$V_N = 5.5V, EN = LXx = GND$, single LXx output</td>
<td>-1</td>
<td>0</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td></td>
<td>$V_N = 5.5V, EN = GND$, LXx = $V_N$, single LXx output</td>
<td>-15</td>
<td>0</td>
<td>15</td>
<td>μA</td>
</tr>
<tr>
<td>Dead Time</td>
<td>Within a single power block or between power blocks</td>
<td>1.7</td>
<td>5</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>Efficiency</td>
<td>$V_N = 3.3V, V_{OUT} = 1.8V$, $I_{OUT} = 3A$</td>
<td></td>
<td>94</td>
<td></td>
<td>%</td>
</tr>
<tr>
<td></td>
<td>$V_N = 5V, V_{OUT} = 3.3V$, $I_{OUT} = 3A$</td>
<td></td>
<td>95</td>
<td></td>
<td>%</td>
</tr>
</tbody>
</table>

### Power-On Reset

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>POR Select (PORSEL) Input Leakage Current</td>
<td>$V_N = 5.5V, PORSEL = GND$ or $V_N$</td>
<td>-1</td>
<td>0</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>VIN POR</td>
<td>Rising threshold, $PORSEL = V_N$</td>
<td>4.1</td>
<td>4.28</td>
<td>4.45</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>Hysteresis, $PORSEL = V_N$</td>
<td>225</td>
<td>331</td>
<td>425</td>
<td>mV</td>
</tr>
<tr>
<td>Enable (EN) Input Voltage</td>
<td>Rising/falling threshold</td>
<td>0.56</td>
<td>0.6</td>
<td>0.64</td>
<td>V</td>
</tr>
<tr>
<td>Enable (EN) Input Leakage Current</td>
<td>$V_N = 5.5V$, $EN = GND$ or $V_N$</td>
<td>-3</td>
<td>0</td>
<td>3</td>
<td>μA</td>
</tr>
<tr>
<td>Enable (EN) Sink Current</td>
<td>$EN = 0.3V$</td>
<td>6.4</td>
<td>11</td>
<td>16.6</td>
<td>μA</td>
</tr>
</tbody>
</table>

### Soft-Start

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Soft-Start Source Current</td>
<td>SS = GND</td>
<td>20</td>
<td>23</td>
<td>27</td>
<td>μA</td>
</tr>
<tr>
<td>Soft-Start Discharge ON-Resistance</td>
<td></td>
<td>2.1</td>
<td>4.7</td>
<td></td>
<td>Ω</td>
</tr>
<tr>
<td>Soft-Start Discharge Time</td>
<td></td>
<td>256</td>
<td></td>
<td></td>
<td>Clock Cycles</td>
</tr>
</tbody>
</table>

### Power-Good Signal

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Rising Threshold</td>
<td>$V_{FB}$ as a percent of $V_{REF}$, Test mode</td>
<td>107</td>
<td>112</td>
<td>115</td>
<td>%</td>
</tr>
<tr>
<td>Rising Hysteresis</td>
<td>$V_{FB}$ as a percent of $V_{REF}$, Test mode</td>
<td>2</td>
<td>3.7</td>
<td>5</td>
<td>%</td>
</tr>
<tr>
<td>Falling Threshold</td>
<td>$V_{FB}$ as a percent of $V_{REF}$, Test mode</td>
<td>85</td>
<td>88</td>
<td>93</td>
<td>%</td>
</tr>
<tr>
<td>Falling Hysteresis</td>
<td>$V_{FB}$ as a percent of $V_{REF}$, Test mode</td>
<td>2</td>
<td>3.6</td>
<td>5</td>
<td>%</td>
</tr>
<tr>
<td>Power-Good Drive</td>
<td>$V_N = 3V$, $PGOOD = 0.4V$, $EN = GND$</td>
<td>7.3</td>
<td>8.2</td>
<td></td>
<td>mA</td>
</tr>
<tr>
<td>Power-Good Leakage</td>
<td>$V_N = PGOOD = 5.5V$</td>
<td>0.001</td>
<td>1</td>
<td></td>
<td>μA</td>
</tr>
</tbody>
</table>
Protection Features

Undervoltage Monitor

- Undervoltage Trip Threshold: \( V_{IN} = 3V, V_{FB} \) as a percent of \( V_{REF} \), Test mode 71%, 75%, 79%
- Undervoltage Recovery Threshold: \( V_{IN} = 3V, V_{FB} \) as a percent of \( V_{REF} \), Test mode 84%, 88%, 92%

Overcurrent Monitor

- Overcurrent Trip Level: LX4 power block, Test mode 1.3A, 1.7A, 2.5A
- Overcurrent Trip Counts: LX4 power block, Test mode 2
- Overcurrent or Short-Circuit Duty-Cycle: \( V_{IN} = 3V, SS \) interval = 200µs, Test mode, fault interval divided by hiccup interval 0.8%, 5%

1. Typical values shown are not guaranteed.
2. Compliance to datasheet limits is assured by one or more methods: analysis, characterization, design, or production test.
3. \( L = 1\mu H \) connected to \( L_x \).
4. 1kΩ PGOOD pull-up resistor is not populated.
4. Typical Operating Performance

Unless otherwise noted, $T_A = +25^\circ C$, $V_{IN} = 5V$, $EN = 5V$, $L = 1.0\mu H$, $C_{IN} = 2\times47\mu F$, $C_{OUT} = 3\times47\mu F$ and $1\times150\mu F$, $V_{OUT} = 1.2V$.

**Figure 6.** 5V $V_{IN}$ Efficiency for Multiple $V_{OUT}$ Levels

**Figure 7.** 3.3V $V_{IN}$ Efficiency for Multiple $V_{OUT}$ Levels

**Figure 8.** 5V $V_{IN}$ Efficiency, 3.3V $V_{OUT}$ Over Temperature

**Figure 9.** 3.3V $V_{IN}$ Efficiency, 1.2V $V_{OUT}$ Over Temperature

**Figure 10.** LX, $V_{OUT}$ and Inductor Current Waveforms, $I_O = 0A$

**Figure 11.** LX, $V_{OUT}$ and Inductor Current Waveforms, $I_O = 6A$
Unless otherwise noted, $T_A = +25^\circ C$, $V_{IN} = 5\,V$, $EN = 5\,V$, $L = 1.0\mu H$, $C_{IN} = 2 \times 47\mu F$, $C_{OUT} = 3 \times 47\mu F$ and $1 \times 150\mu F$, $V_{OUT} = 1.2\,V$. (Cont.)
Unless otherwise noted, \( T_A = +25^\circ C, \ V_{IN} = 5V, \ EN = 5V, \ L = 1.0\mu H, \ C_{IN} = 2x47\mu F, \ C_{OUT} = 3x47\mu F \) and \( 1x150\mu F, \ V_{OUT} = 1.2V. \) (Cont.)

Figure 18. Into Overcurrent Waveforms

Figure 19. Out of Overcurrent Recovery Waveforms

Figure 20. \( V_{IN} \) Load Regulation 1.2V \( V_{OUT} \)

Figure 21. \( V_{IN} \) Line Regulation, \( V_{OUT} = 2.5V (5V_{IN} – 3.3V_{IN}) \)

Figure 22. Gain Phase Graph
5. Device Information

5.1 Functional Description

The ISL71001SLHM is a monolithic, fixed frequency, current-mode synchronous buck regulator with user-configurable power blocks. Using two ISL71001SLHM devices can provide a total DC/DC solution for FPGAs, CPLDs, DSPs, and CPUs.

5.1.1 Power Blocks

The power output stage of the regulator consists of six 1A capable power blocks that are paralleled to provide full 6A output current capability. The block diagram in Figure 23 shows a top level view of the individual power blocks.

Each power block has a power supply input pin (PVINx), a phase output pin (LXx), and a power supply ground pin (PGNDx). All PVINx pins must be connected to a common power supply rail and all PGNDx pins must be connected to a common ground. The LXx pins should be connected to the output inductor based on the required load current, but must include the LX4 pin. For example, if 3A of output current is needed, any three LXx pins can be connected to the inductor as long as one of them is the LX4 pin. The unused LXx pins should be left unconnected. Connecting all six LXx pins to the output inductor provides a maximum 6A of output current. See the Typical Application Schematics for pin connection guidance.

A scaled pilot device associated with each power block provides current feedback. Power Block 4 contains the master pilot device and this is why it must be connected to the output inductor.

5.1.2 Main Control Loop

During normal operation, the internal top power switch is turned on at the beginning of each clock cycle. Current in the output inductor ramps up until the current comparator trips and turns off the top power MOSFET. The bottom power MOSFET turns on and the inductor current ramps down for the rest of the cycle.

The current comparator compares the output current at the ripple current peak to a current pilot. The error amplifier monitors $V_{OUT}$ and compares it with an internal reference voltage. The output voltage of the error amplifier drives a proportional current to the pilot. If $V_{OUT}$ is low, the current level of the pilot is increased and the trip off current level of the output is increased. The increased output current raises $V_{OUT}$ until it is in agreement with the reference voltage.
5.1.3 Output Voltage Selection

The output voltage of the ISL71001SLHM can be adjusted using an external resistor divider as shown in Figure 24.

\[ R_T \text{ should be selected as } 1k \Omega \text{ to mitigate single event transients. } R_T \text{ should be shunted by a } 4.7nF \text{ ceramic capacitor (} C_C \text{) to mitigate single event transients and to improve loop stability margins. The } \text{REF pin should be bypassed to AGND with a } 220nF \text{ ceramic capacitor to mitigate single-event transients. Note: No current (sourcing or sinking) is available from the } \text{REF pin. } R_B \text{ can be determined from Equation 3. You can configure the output voltage from 0.8V to 85\% of the input voltage.} \]

\[ (\text{EQ. 3}) \quad R_B = R_T \cdot \frac{V_{\text{REF}}}{V_{\text{OUT}} - V_{\text{REF}}} \]

5.1.4 Switching Frequency/Synchronization

The ISL71001SLHM features an internal oscillator running at a fixed frequency of 1MHz. The regulator can be configured to run from the internal oscillator or can be synchronized to another ISL71001SLHM or an external clock with a frequency range of 1MHz ±20%.

To run the regulator from the internal oscillator, connect the M/S pin to DVDD. In this case, the output of the internal oscillator appears on the SYNC pin. To synchronize the regulator to an external clock, connect the M/S pin to DGND. In this case, the SYNC pin is an input that accepts an external synchronizing signal. When synchronizing multiple devices, slave regulators are synchronized 180° out-of-phase with respect to the external clock.

When using an ISL71001SLHM in clock slave mode and applying an external clock to SYNC (whether from a clock master ISL71001SLHM or another external clock), all the clock slaves using the external clock signal must have their switching disabled through their EN input before any stoppage of the clock on the SYNC input. If the external clock signal on the SYNC pin stops or is otherwise removed while the clock slave ISL71001SLHM is enabled, the internal lower FET turns on and remains on as the ISL71001SLHM control circuit waits for the next rising edge of the external clock that never arrives (see Figure 25). Current from the load then recirculates through the stuck-on lower FET. Figure 25 shows the SYNC stopping at a low level. If the SYNC stops at a level greater than the SYNC voltage threshold (Vth), and then decreases through the SYNC Vth, there is a solitary LX pulse.
5.2 Operation Initialization

The ISL71001SLHM initializes based on the state of the Power-On Reset (POR) monitor of the PVINx inputs and the state of the EN input. Successful initialization prompts a soft-start interval, and the regulator begins slowly ramping the output voltage. When the commanded output voltage is within the proper window of operation, the power-good signal changes state from low to high, indicating proper regulator operation.

5.2.1 Power-On Reset

The POR circuitry prevents the controller from attempting to soft-start before sufficient bias is present at the PVINx pins.

The POR threshold of the PVINx pins is controlled by the PORSEL pin. For a nominal 5V supply voltage, connect PORSEL to DVDD. For a nominal 3.3V supply voltage, connect PORSEL to DGND. For nominal supply voltages between 5V and 3.3V, connect PORSEL to DGND. The POR rising and falling thresholds are shown in Power-On Reset.

Hysteresis between the rising and falling thresholds ensures that small perturbations on PVINx seen during turn-on/tur-off of the regulator do not cause inadvertent turn-off/tur-on of the regulator. When the PVINx pins are below the POR rising threshold, the internal synchronous power MOSFET switches are turned off, and the LXx pins are held in a high-impedance state.

5.2.2 Enable and Disable

After the POR input requirement is met, the ISL71001SLHM remains in shutdown until the voltage at the enable input rises above the enable threshold. As shown in Figure 26, the enable circuit features a comparator-type input. In addition to simple logic on/off control, the enable circuit allows the level of an external voltage to precisely gate the turn-on/tur-off of the regulator. An internal $I_{\text{EN}}$ current sink with a typical value of 11µA is only active when the voltage on the EN pin is below the enable threshold. The current sink pulls the EN pin low. As $V_{\text{IN2}}$ rises, the enable level is not set exclusively by the resistor divider from $V_{\text{IN2}}$.

With the current sink active, the enable level is defined by Equation 4. $R_1$ is the resistor from the EN pin to $V_{\text{IN2}}$ and $R_2$ is the resistor from the EN pin to the AGND pin.

$$V_{\text{ENABLE}} = V_R \left[ 1 + \frac{R_1}{R_2} \right] I_{\text{EN}} R_1$$

Figure 25. SYNC Loss Showing LX Pulled Low
When the voltage at the EN pin reaches the enable threshold, the I\textsubscript{EN} current sink turns off.

With the part enabled and the I\textsubscript{EN} current sink off, the disable level is set by the resistor divider. The disable level is defined by Equation 5.

\[
(\text{EQ. 5}) \quad V_{\text{DISABLE}} = V_R \cdot \left[1 - \frac{R_1}{R_2}\right] 
\]

The difference between the enable and disable levels provides adjustable hysteresis so that noise on VIN\textsubscript{2} does not interfere with the enabling or disabling of the regulator.

To mitigate single-event transients, the EN pin should be bypassed to the AGND pin with a 10nF ceramic capacitor.

### 5.2.3 Soft-Start

When the POR and enable circuits are satisfied, the regulator initiates a soft-start. Figure 27 shows that the soft-start circuit clamps the error amplifier reference voltage to the voltage on an external soft-start capacitor connected to the SS pin.

The soft-start capacitor is charged by an internal ISS current source. As the soft-start capacitor is charged, the output voltage slowly ramps to the set point determined by the reference voltage and the feedback network. When the voltage on the SS pin is equal to the internal reference voltage, the soft-start interval is complete. The
controlled ramp of the output voltage reduces the inrush current during start-up. The soft-start output ramp interval
is defined in Equation 6 and is adjustable from approximately 2ms to 200ms. The value of the soft-start capacitor,
$C_{SS}$, should range inclusively from 8.2nF to 8.2µF. The peak inrush current can be computed from Equation 7.
The soft-start interval should be long enough to ensure that the peak inrush current plus the peak output load
current does not exceed the overcurrent trip level of the regulator.

\[
(t_{SS}) = C_{SS} \frac{V_{REF}}{t_{SS}}
\]

\[
(I_{INRUSH}) = C_{OUT} \frac{V_{OUT}}{t_{SS}}
\]

The soft-start capacitor is immediately discharged by a 2.2Ω resistor whenever POR conditions are not met or EN
is pulled low. The soft-start discharge time is equal to 256 clock cycles.

5.2.4 Power-Good

The Power-Good (PGOOD) pin is an open-drain logic output that indicates when the output voltage of the
regulator is within regulation limits. The power-good pin pulls low during shutdown and remains low when the
controller is enabled. After a successful soft-start, the PGOOD pin releases, and the voltage rises with an external
pull-up resistor. The power-good signal transitions low immediately when the EN pin is pulled low.

The power-good circuitry monitors the FB pin and compares it to the rising and falling thresholds shown in
Power-Good Signal. If the feedback voltage exceeds the typical rising limit of 111% of the reference voltage, the
PGOOD pin pulls low. The PGOOD pin continues to pull low until the feedback voltage falls to a typical of 107.5%
of the reference voltage. If the feedback voltage drops below a typical of 89% of the reference voltage, the
PGOOD pin pulls low. The PGOOD pin continues to pull low until the feedback voltage rises to a typical 92.5% of
the reference voltage. The PGOOD pin then releases and signals the return of the output voltage to within the
power-good window.

The PGOOD pin can be pulled up to any voltage from 0V to 5.5V, independently from the supply voltage. The
pull-up resistor should have a nominal value from 1kΩ to 10kΩ. The PGOOD pin should be bypassed to DGND
with a 10nF ceramic capacitor to mitigate single-event transients.

5.3 Fault Monitoring and Protection

The ISL71001SLHM actively monitors output voltage and current to detect fault conditions. Fault conditions trigger
protective measures to prevent damage to the regulator and external load device.

5.3.1 Undervoltage Protection

A hysteretic comparator monitors the FB pin of the regulator. The feedback voltage is compared to an
undervoltage threshold that is a fixed percentage of the reference voltage. When the comparator trips, indicating a
valid undervoltage condition, an undervoltage counter increments. The counter is reset if the feedback voltage
rises back above the undervoltage threshold, plus a specified amount of hysteresis outlined in the Electrical
Specifications table. If the undervoltage condition exists for three consecutive counts, the counter overflows and
the undervoltage protection logic shuts down the regulator.

After the regulator shuts down, it enters a delay interval equivalent to the soft-start interval, which allows the
device to cool. The undervoltage counter is reset when the device enters the delay interval. The protection logic
initiates a normal soft-start when the delay interval ends. If the output successfully soft-starts, the power-good
signal goes high, and normal operation continues. If undervoltage conditions continue to exist during the soft-start
interval, the undervoltage counter must overflow before the regulator shuts down again. This hiccup mode
continues indefinitely until the output soft-starts successfully.
5.3.2 Overcurrent Protection

A pilot device integrated into the PMOS transistor of Power Block 4 samples current each cycle. This current feedback is scaled and compared to an overcurrent threshold based on the number of power blocks connected. Each additional power block connected beyond Power Block 4 increases the overcurrent limit by 2A. For example, if three power blocks are connected, the typical current limit threshold would be 3 x 2A = 6A.

If the sampled current exceeds the overcurrent threshold, an overcurrent counter increments by one. When the overcurrent counter reaches a count of 3, it overflows and the regulator shuts down. If the sampled current falls below the threshold before the counter overflows, the counter is reset.

After the regulator shuts down, it enters a delay interval, equivalent to the soft-start interval, which allows the device to cool. The overcurrent counter is reset when the device enters the delay interval. The protection logic initiates a normal soft-start when the delay interval ends. If the output successfully soft-starts, the power-good signal goes high, and normal operation continues. If overcurrent conditions continue to exist during the soft-start interval, the overcurrent counter must overflow before the regulator shuts down the output again. This hiccup mode continues indefinitely until the output soft-starts successfully.

5.4 Feedback Loop Compensation

To reduce the number of external components and to simplify the process of determining compensation components, the ISL71001SLHM buck regulator has an internally compensated error amplifier.

Because of the current loop feedback in peak current mode control, the modulator has a single-pole response with -20dB slope at a frequency determined by the load \((\text{Equation 8})\):

\[
F_{PO} = \frac{1}{2\pi \cdot R_O \cdot C_{OUT}}
\]

where \(R_O\) is load resistance and \(C_{OUT}\) is the output load capacitance. For this type of modulator, a Type 2 compensation circuit is usually sufficient.

\(\text{Figure 28}\) shows a Type 2 amplifier and its response, along with the responses of the current-mode modulator and the converter.

The Type 2 amplifier, in addition to the pole at origin, has a zero-pole pair that causes a flat gain region at frequencies between the zero and the pole \((\text{Equation 9 and Equation 10})\).

\[
F_Z = \frac{1}{2\pi \cdot R_2 \cdot C_1} = 8.6\text{kHz}
\]
ISL71001SLHM Datasheet

Zero frequency and amplifier high-frequency gain were chosen to satisfy typical applications. The crossover frequency appears at the point where the modulator attenuation equals the amplifier high frequency gain. The only task that the system designer has to complete is to specify the output filter capacitors, to position the load main pole somewhere within one decade lower than the amplifier zero frequency. Equation 13 approximates the amount of capacitance needed to achieve an optimal pole location depending on the number of LXx pins connected. With this type of compensation, plenty of phase margin is easily achieved because of zero-pole pair phase boost.

Conditional stability may occur only when the main load pole is positioned too much to the left side on the frequency axis because of excessive output filter capacitance. In this case, the ESR zero placed within the 1.2kHz to 30kHz range gives some additional phase boost. Some phase boost is also achieved by connecting the recommended capacitor C_C in parallel with the upper resistor R_T of the divider that sets the output voltage value, as demonstrated in Figure 24.

5.5 Component Selection Guide

This design guide provides a high-level explanation of the steps necessary to create a power converter. It is assumed you are familiar with many of the basic skills and techniques referenced in the following. In addition to this guide, a complete evaluation board that includes schematic, BOM, and an example PCB layout (see the Ordering Information) is provided.

5.5.1 Output Filter Design

The output inductor and the output capacitor bank together form a low-pass filter responsible for smoothing the pulsating voltage at the phase node. The filter must also provide the transient energy until the regulator can respond. Because the filter has low bandwidth relative to the switching frequency, it limits the system transient response. The output capacitors must supply or sink current while the current in the output inductor increases or decreases to meet the load demand.

5.5.2 Output Capacitor Selection

The critical load parameters in choosing the output capacitors are the maximum size of the load step (ΔSTEP), the load-current slew rate (di/dt), and the maximum allowable output voltage deviation under transient loading (ΔV_MAX). Capacitors are characterized according to their capacitance, Equivalent Series Resistance (ESR), and Equivalent Series Inductance (ESL).

At the beginning of a load transient, the output capacitors supply all of the transient current. The output voltage initially deviates by an amount approximated by the voltage drop across the ESL. As the load current increases, the voltage drop across the ESR increases linearly until the load current reaches its final value. Neglecting the contribution of inductor current and regulator response, the output voltage initially deviates by an amount shown in Equation 11.

\[
\Delta V_{\text{MAX}} = \left[\text{ESL} \times \frac{\text{di}}{\text{dt}}\right] + \left[\text{ESR} \times \Delta\text{STEP}\right]
\]

The filter capacitors selected must have sufficiently low ESL and ESR such that the total output voltage deviation is less than the maximum allowable ripple.

Most capacitor solutions rely on a mixture of high frequency capacitors with relatively low capacitance in combination with bulk capacitors having high capacitance but larger ESR. Minimizing the ESL of the high-frequency capacitors allows them to support the output voltage as the current increases. Minimizing the ESR of the bulk capacitors allows them to supply the increased current with less output voltage deviation.

Ceramic capacitors with X7R dielectric are recommended. Alternately, a combination of low ESR solid tantalum capacitors and ceramic capacitors with X7R dielectric can be used.
The ESR of the bulk capacitors is responsible for most of the output voltage ripple. As the bulk capacitors sink and source the inductor AC ripple current, a voltage, $V_{P-P(\text{MAX})}$, develops across the bulk capacitor according to Equation 12.

\[
V_{P-P(\text{MAX})} = ESR \times \left( \frac{(V_{\text{IN}} - V_{\text{OUT}}) \cdot V_{\text{OUT}}}{L_{\text{OUT}} \times f_s \times V_{\text{IN}}} \right)
\]

In addition to ESL and ESR, another consideration in selecting the output capacitors is loop stability. The total output capacitance sets the dominant pole of the PWM. Because the ISL71001SLHM uses integrated compensation techniques, it is necessary to restrict the output capacitance to optimize loop stability. The recommended load capacitance is estimated using Equation 13.

\[
C_{\text{OUT}} = 75 \mu \text{F} \times \text{Number of LXx Pins Connected} \times \frac{1.8V}{V_{\text{OUT}}}
\]

Another stability requirement on the selection of the output capacitor is that the ESR zero ($f_{\text{ZESR}}$) is placed at 60kHz to 90kHz. This range is set by an internal, single compensation zero at 8.6kHz. This ESR zero location contributes to an increased phase margin of the control loop; therefore, if a capacitor is chosen with an inadequate ESR, stability can be compromised. Equation 14 calculates the required ESR to place the ESR zero in the recommended range:

\[
ESR = \frac{1}{2\pi(f_{\text{ZESR}})C_{\text{OUT}}}
\]

In conclusion, the output capacitors must meet three criteria:

- They must have sufficient bulk capacitance to sustain the output voltage during a load transient while the output inductor current is slewing to the value of the load transient.
- The ESR must be sufficiently low to meet the desired output voltage ripple because of the output inductor current.
- The ESR zero should be placed in a rather large range to provide additional phase margin.

### 5.5.3 Output Inductor Selection

When the output capacitors are selected, the maximum allowable ripple voltage ($V_{P-P(\text{MAX})}$) determines the lower limit on the inductance as shown in Equation 15.

\[
L_{\text{OUT}} \geq ESR \times \left\{ \frac{(V_{\text{IN}} - V_{\text{OUT}}) \cdot V_{\text{OUT}}}{f_s \times V_{\text{IN}} \times V_{P-P(\text{MAX})}} \right\}
\]

Because the output capacitors are supplying a decreasing portion of the load current while the regulator recovers from the transient, the capacitor voltage becomes slightly depleted. The output inductor must be capable of assuming the entire load current before the output voltage decreases more than $\Delta V_{\text{MAX}}$. This places an upper limit on inductance.

Equation 16 gives the upper limit on output inductance for the case when the trailing edge of the current transient causes a greater output voltage deviation than the leading edge. Equation 17 addresses the leading edge. Normally, the trailing edge dictates the inductance selection because duty cycles are usually <50%. Nevertheless, evaluate both inequalities and govern inductance based on the lower of the two results. In each equation, $L_{\text{OUT}}$ is the output inductance, $C_{\text{OUT}}$ is the total output capacitance, and $\Delta V_{\text{MAX}}$ is the peak-to-peak ripple current in the output inductor.

\[
L_{\text{OUT}} \leq \frac{2 \cdot C_{\text{OUT}} \cdot V_{\text{OUT}}}{(\Delta \text{STEP})^2 \left[ \Delta V_{\text{MAX}} - (\Delta L_{(P-P)} \cdot ESR) \right]}
\]
Another concern when selecting an output inductor is ensuring there is adequate slope compensation when the regulator is operated above 50% duty cycle. Because the internal slope compensation is fixed, output inductance should satisfy Equation 18 to ensure this requirement is met.

\[
L_{\text{OUT}} \geq \frac{4.32\mu\text{H}}{\text{Number of LXx Pins Connected}}
\]

5.5.4 Input Capacitor Selection

Input capacitors are responsible for sourcing the AC component of the input current flowing into the switching power devices. Their RMS current capacity must be sufficient to handle the AC component of the current drawn by the switching power devices, which is related to duty cycle. The maximum RMS current required by the regulator is closely approximated by Equation 19.

\[
I_{\text{RMS MAX}} = \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \left( \frac{L_{\text{OUT MAX}}}{L_{\text{OUT}}} \right) \times \frac{1}{12} \times \left( \frac{V_{\text{IN}} - V_{\text{OUT}}}{V_{\text{OUT}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \right)^2
\]

The important parameters to consider when selecting an input capacitor are the voltage rating and the RMS ripple current rating. For reliable operation, select capacitors with voltage ratings at least 1.5x greater than the maximum input voltage. The capacitor RMS ripple current rating should be higher than the largest RMS ripple current required by the circuit.

Ceramic capacitors with X7R dielectric are recommended. Alternately, a combination of low ESR solid tantalum capacitors and ceramic capacitors with X7R dielectric can be used. The ISL71001SLHM requires a minimum effective input capacitance of 100\(\mu\text{F}\) for stable operation.

6. PCB Design

PCB design is critical to high-frequency switching regulator performance. Careful component placement and trace routing are necessary to reduce voltage spikes and minimize undesirable voltage drops. Selection of a suitable thermal interface material is also required for optimum heat dissipation and to provide lead strain relief.

6.1 PCB Plane Allocation

Four layers of 2 oz. copper are recommended. Layer 2 should be a dedicated ground plane with all critical component ground connections made with vias to this layer. Layer 3 should be a dedicated power plane split between the input and output power rails. Layers 1 and 4 should be used primarily for signals but can also provide additional power and ground islands, as required.

6.2 PCB Component Placement

Place components as close as possible to the IC to minimize stray inductance and resistance. Prioritize the placement of bypass capacitors on the pins of the IC in the order shown: REF, SS, AVDD, DVDD, PVINx (high frequency capacitors), EN, PGOOD, PVINx (bulk capacitors).

Locate the output voltage resistive divider as close as possible to the FB pin of the IC. Connect the top leg of the divider directly to the POL (Point of Load) and connect the bottom leg of the divider directly to AGND. Connect the junction of the resistive divider directly to the FB pin.
A small series R-C snubber connected from the LXx pins to the PGNDx pins can be used to damp high frequency ringing on the LXx pins, if required (see Figure 29).

6.3 PCB Layout

Use a small island of copper to connect the LXx pins of the IC to the output inductor on Layers 1 and 4. To minimize capacitive coupling to the power and ground planes, void the copper on Layers 2 and 3 adjacent to the island.

Keep all other signal traces as short as possible.

6.4 Package Thermal Management

For optimum thermal performance, place a pattern of vias and a thermal land on the top layer of the PCB directly underneath the EPAD. Connect the vias to the plane which serves as a heatsink. To ensure good thermal contact, use solder to connect the EPAD to the thermal land on the PCB. The ISL71001SLHM weighs 0.29 grams.
7. **Package Outline Drawing**

For the most recent package outline drawing, see Q64.10x10J.

Q64.10x10J
64 Lead Thin Plastic Quad Flatpack Package with Exposed Pad (EP-TQFP)
Rev 0, 5/16

For the most recent package outline drawing, see Q64.10x10J.

**NOTES:**

1. All dimensioning and tolerancing conform to ANSI Y14.5-1982.
2. Datum plane located at mold parting line and coincident with lead, where lead exits plastic body at bottom of parting line.
3. Datums A, B, and D to be determined at centerline between leads where leads exit plastic body at datum plane.
4. Dimensions do not include mold protrusion. Allowable mold protrusion is 0.254mm on these dimensions.
5. These dimensions to be determined at datum plane.
6. Package top dimensions are smaller than bottom dimensions and top of package will not overhang bottom of package.
7. Lead width dimension does not include dambar protrusion. All dambar protrusion shall be 0.08mm total in excess of the dime maximum material condition. Dambar cannot be located on the radius or the foot.
9. This outline conforms to JEDEC publication 95 registration MS-026, variation ACD.
10. Dimensions in ( ) are for reference only.
8. Ordering Information

<table>
<thead>
<tr>
<th>Part Number[1][2]</th>
<th>Part Marking</th>
<th>Radiation Tolerance (Total Ionizing Dose)</th>
<th>Package Description (RoHS Compliant)</th>
<th>Pkg. Dwg. #</th>
<th>Carrier Type</th>
<th>Temp. Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>ISL71001SLHMINZ</td>
<td>ISL71001 SLHMINZ</td>
<td>LDR to 75krad(Si)</td>
<td>64 Ld ePAD TQFP</td>
<td>Q64.10x10J</td>
<td>Tray</td>
<td>-55 to +125°C</td>
</tr>
<tr>
<td>ISL71001MEVAL1Z</td>
<td>Evaluation Board</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1. These Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and NiPdAu-Ag plate -e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

2. For Moisture Sensitivity Level (MSL), see the Product Options on the ISL71001SLHM product page (click the packaging icon). For more information about MSL, see TB363.

9. Revision History

<table>
<thead>
<tr>
<th>Revision</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1</td>
<td>Aug 10, 2021</td>
<td>In Ordering Information table, updated Note 2 to provide more navigation details for customers.</td>
</tr>
<tr>
<td>1.0</td>
<td>Jun 2, 2021</td>
<td>Initial release.</td>
</tr>
</tbody>
</table>
IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES (“RENESAS”) PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS” AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

Corporate Headquarters
TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:
www.renesas.com/contact/

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.