

PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES JANUARY 27, 2015

## General Description

The ICS874003-04 is a high performance Differential-to-LVDS Jitter Attenuator designed for use in PCI Express systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express™ clocks are generated from a low bandwidth, high phase noise PLL frequency synthesizer. In these systems, a jitter attenuator may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The ICS874003-04 has a bandwidth of 6.8MHz. The 6.8MHz provides a high bandwidth that can easily track triangular spread profiles, while providing jitter attenuation.

The ICS874003-04 uses IDT's 3<sup>rd</sup> Generation FemtoClock™ PLL technology to achieve the lowest possible phase noise. The device is packaged in a 20 Lead TSSOP package, making it ideal for use in space constrained applications such as PCI Express add-in cards.

## Features

- Three differential LVDS output pairs
- One differential clock input
- CLK/nCLK can accept the following differential input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL
- Input frequency range: 98MHz to 128MHz
- Output frequency range: 98MHz to 320MHz
- VCO range: 490MHz - 640MHz
- Supports PCI-Express Spread-Spectrum Clocking
- High PLL bandwidth allows for better input tracking
- Full 3.3V supply mode
- 0°C to 70°C ambient operating temperature
- Available in both standard (RoHS 5) and lead-free (RoHS 6) packages
- Use replacement part: 874003BG-05LF

## F\_SEL[2:0] Function Table

| Inputs |        |        | Outputs           |          |
|--------|--------|--------|-------------------|----------|
| F_SEL2 | F_SEL1 | F_SEL0 | QA[0:1], nQA[0:1] | QB, nQB0 |
| 0      | 0      | 0      | ÷2                | ÷2       |
| 1      | 0      | 0      | ÷5                | ÷2       |
| 0      | 1      | 0      | ÷4                | ÷2       |
| 1      | 1      | 0      | ÷2                | ÷4       |
| 0      | 0      | 1      | ÷2                | ÷5       |
| 1      | 0      | 1      | ÷5                | ÷4       |
| 0      | 1      | 1      | ÷4                | ÷5       |
| 1      | 1      | 1      | ÷4                | ÷4       |

## Pin Assignment



**ICS874003-04**  
**20-Lead TSSOP**  
**6.5mm x 4.4mm x 0.925mm package body**  
**G Package**  
**Top View**

## Block Diagram



**Table 1. Pin Descriptions**

| Number         | Name                               | Type   | Description                                      |                                                                                                                                                                                                                                                                                           |
|----------------|------------------------------------|--------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 20          | QA1, nQA1                          | Output | Differential output pair. LVDS interface levels. |                                                                                                                                                                                                                                                                                           |
| 2, 19          | V <sub>DDO</sub>                   | Power  | Output supply pins.                              |                                                                                                                                                                                                                                                                                           |
| 3, 4           | QA0, nQA0                          | Output | Differential output pair. LVDS interface levels. |                                                                                                                                                                                                                                                                                           |
| 5              | MR                                 | Input  | Pulldown                                         | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs (Q <sub>x</sub> ) to go low and the inverted outputs (nQ <sub>x</sub> ) to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS/LVTTL interface levels. |
| 6,<br>9,<br>16 | F_SEL0,<br>F_SEL1,<br>F_SEL2       | Input  | Pulldown                                         | Frequency select pin for QA <sub>x</sub> , nQA <sub>x</sub> and QB <sub>0</sub> , nQB <sub>0</sub> outputs. LVCMOS/LVTTL interface levels.                                                                                                                                                |
| 7              | nc                                 | Unused |                                                  | No connect.                                                                                                                                                                                                                                                                               |
| 8              | V <sub>DDA</sub>                   | Power  |                                                  | Analog supply pin.                                                                                                                                                                                                                                                                        |
| 10             | V <sub>DD</sub>                    | Power  |                                                  | Core supply pin.                                                                                                                                                                                                                                                                          |
| 11             | OEA                                | Input  | Pullup                                           | Output enable pin for QA pins. When HIGH, the QA <sub>x</sub> , nQA <sub>x</sub> outputs are active. When LOW, the QA <sub>x</sub> , nQA <sub>x</sub> outputs are in a high impedance state. LVCMOS/LVTTL interface levels.                                                               |
| 12             | CLK                                | Input  | Pulldown                                         | Non-inverting differential clock input.                                                                                                                                                                                                                                                   |
| 13             | nCLK                               | Input  | Pullup                                           | Inverting differential clock input.                                                                                                                                                                                                                                                       |
| 14             | GND                                | Power  |                                                  | Power supply ground.                                                                                                                                                                                                                                                                      |
| 15             | OEB                                | Input  | Pullup                                           | Output enable pin for QB <sub>0</sub> pins. When HIGH, the QB <sub>0</sub> , nQB <sub>0</sub> outputs are active. When LOW, the QB <sub>0</sub> , nQB <sub>0</sub> outputs are in a high impedance state. LVCMOS/LVTTL interface levels.                                                  |
| 17, 18         | nQB <sub>0</sub> , QB <sub>0</sub> | Output |                                                  | Differential output pair. LVDS interface levels.                                                                                                                                                                                                                                          |

NOTE: *Pullup* and *Pulldown* refer to internal input resistors. See Table 2, *Pin Characteristics*, for typical values.

**Table 2. Pin Characteristics**

| Symbol                | Parameter               | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|-------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance       |                 |         | 4       |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor   |                 |         | 51      |         | kΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor |                 |         | 51      |         | kΩ    |

**Table 3. Output Enable Function Table**

| Inputs | Outputs                                     |
|--------|---------------------------------------------|
| OEx    | Q <sub>x</sub> [0:1], nQ <sub>x</sub> [0:1] |
| 0      | Hi-Impedance                                |
| 1      | Enabled                                     |

## Absolute Maximum Ratings

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                 | Rating                   |
|------------------------------------------------------|--------------------------|
| Supply Voltage, $V_{DD}$                             | 4.6V                     |
| Inputs, $V_I$                                        | -0.5V to $V_{DD} + 0.5V$ |
| Outputs, $I_O$<br>Continuos Current<br>Surge Current | 10mA<br>15mA             |
| Package Thermal Impedance, $\theta_{JA}$             | 86.7°C/W (0 mps)         |
| Storage Temperature, $T_{STG}$                       | -65°C to 150°C           |

## DC Electrical Characteristics

Table 4A. LVDS Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$

| Symbol    | Parameter               | Test Conditions | Minimum         | Typical | Maximum  | Units |
|-----------|-------------------------|-----------------|-----------------|---------|----------|-------|
| $V_{DD}$  | Positive Supply Voltage |                 | 3.135           | 3.3     | 3.465    | V     |
| $V_{DDA}$ | Analog Supply Voltage   |                 | $V_{DD} - 0.16$ | 3.3     | $V_{DD}$ | V     |
| $V_{DDO}$ | Output Supply Voltage   |                 | 3.135           | 3.3     | 3.465    | V     |
| $I_{DD}$  | Power Supply Current    |                 |                 |         | 74       | mA    |
| $I_{DDA}$ | Analog Supply Current   |                 |                 |         | 16       | mA    |
| $I_{DDO}$ | Output Supply Current   |                 |                 |         | 76       | mA    |

Table 4B. LVC MOS/LV TTL DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$

| Symbol   | Parameter          | Test Conditions               | Minimum                           | Typical | Maximum        | Units   |
|----------|--------------------|-------------------------------|-----------------------------------|---------|----------------|---------|
| $V_{IH}$ | Input High Voltage |                               | 2                                 |         | $V_{DD} + 0.3$ | V       |
| $V_{IL}$ | Input Low Voltage  |                               | -0.3                              |         | 0.8            | V       |
| $I_{IH}$ | Input High Current | OEA, OEB                      | $V_{DD} = V_{IN} = 3.465V$        |         | 5              | $\mu A$ |
|          |                    | F_SEL0, F_SEL1,<br>F_SEL2, MR | $V_{DD} = V_{IN} = 3.465V$        |         | 150            | $\mu A$ |
| $I_{IL}$ | Input Low Current  | OEA, OEB                      | $V_{DD} = 3.465V$ , $V_{IN} = 0V$ | -150    |                | $\mu A$ |
|          |                    | F_SEL0, F_SEL1,<br>F_SEL2, MR | $V_{DD} = 3.465V$ , $V_{IN} = 0V$ | -5      |                | $\mu A$ |

**Table 4C. Differential DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$** 

| Symbol    | Parameter                            | Test Conditions | Minimum                              | Typical | Maximum         | Units   |
|-----------|--------------------------------------|-----------------|--------------------------------------|---------|-----------------|---------|
| $I_{IH}$  | Input High Current                   | CLK             | $V_{DD} = V_{IN} = 3.465V$           |         | 150             | $\mu A$ |
|           |                                      | nCLK            | $V_{DD} = V_{IN} = 3.465V$           |         | 5               | $\mu A$ |
| $I_{IL}$  | Input Low Current                    | CLK             | $V_{DD} = 3.465V$ ,<br>$V_{IN} = 0V$ | -5      |                 | $\mu A$ |
|           |                                      | nCLK            | $V_{DD} = 3.465V$ ,<br>$V_{IN} = 0V$ | -150    |                 | $\mu A$ |
| $V_{PP}$  | Peak-to-Peak Voltage; NOTE 1         |                 | 0.15                                 |         | 1.3             | V       |
| $V_{CMR}$ | Common Mode Input Voltage; NOTE 1, 2 |                 | GND + 0.5                            |         | $V_{DD} - 0.85$ | V       |

NOTE 1:  $V_{IL}$  should not be less than -0.3V.NOTE 2: Common mode input voltage is defined as  $V_{IH}$ .**Table 4D. LVDS DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$** 

| Symbol          | Parameter                   | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------------|-----------------|---------|---------|---------|-------|
| $V_{OD}$        | Differential Output Voltage |                 | 275     | 375     | 485     | mV    |
| $\Delta V_{OD}$ | $V_{OD}$ Magnitude Change   |                 |         |         | 50      | mV    |
| $V_{os}$        | Offset Voltage              |                 | 1.20    | 1.35    | 1.50    | V     |
| $\Delta V_{os}$ | $V_{os}$ Magnitude Change   |                 |         |         | 50      | mV    |

**Table 5. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 5\%$ ,  $T_A = 0^\circ C$  to  $70^\circ C$** 

| Symbol       | Parameter                     | Test Conditions | Minimum | Typical | Maximum | Units |
|--------------|-------------------------------|-----------------|---------|---------|---------|-------|
| $f_{MAX}$    | Output Frequency              |                 | 98      |         | 320     | MHz   |
| $j_{it(cc)}$ | Cycle-to-Cycle Jitter; NOTE 1 |                 |         |         | 35      | ps    |
| $tsk(o)$     | Output Skew; NOTE 1, 2        |                 |         |         | 135     | ps    |
| $tsk(b)$     | Bank Skew; NOTE 1, 3          | Bank A          |         |         | 50      | ps    |
| $t_R / t_F$  | Output Rise/Fall Time         | 20% to 80%      | 215     |         | 550     | ps    |
| odc          | Output Duty Cycle             |                 | 47      |         | 53      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 l/fpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential cross points.

NOTE 3: Defined as skew within a bank of outputs at the same voltage and with equal load conditions.

## Parameter Measurement Information



3.3V LVDS Output Load AC Test Circuit



Differential Input Level



Bank Skew



Cycle-to-Cycle Jitter



Output Skew



Output Duty Cycle/Pulse Width/Period

## Parameter Measurement Information, continued



Output Rise/Fall Time



Offset Voltage Setup



Differential Output Voltage Setup

## Application Information

### Power Supply Filtering Technique

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The ICS874003-04 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{DD}$ ,  $V_{DDA}$  and  $V_{DDO}$  should be individually connected to the power supply plane through vias, and  $0.01\mu F$  bypass capacitors should be used for each pin. *Figure 1* illustrates this for a generic  $V_{DD}$  pin and also shows that  $V_{DDA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu F$  bypass capacitor be connected to the  $V_{DDA}$  pin.



**Figure 1. Power Supply Filtering**

### Wiring the Differential Input to Accept Single-Ended Levels

*Figure 2* shows how the differential input can be wired to accept single-ended levels. The reference voltage  $V_{REF} = V_{DD}/2$  is generated by the bias resistors  $R1$ ,  $R2$  and  $C1$ . This bias circuit should be located as close as possible to the input pin. The ratio of  $R1$  and  $R2$  might need to be adjusted to position the  $V_{REF}$  in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and  $V_{DD} = 3.3V$ ,  $V_{REF}$  should be 1.25V and  $R2/R1 = 0.609$ .



**Figure 2. Single-Ended Signal Driving Differential Input**

## Differential Clock Input Interface

The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. The differential signal must meet the  $V_{PP}$  and  $V_{CMR}$  input requirements. Figures 3A to 3F show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver

component to confirm the driver termination requirements. For example, in Figure 3A, the input termination applies for IDT HiPerClockS open emitter LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation.



**3A. HiPerClockS CLK/nCLK Input Driven by an IDT Open Emitter HiPerClockS LVHSTL Driver**



**3B. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**3C. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVPECL Driver**



**3D. HiPerClockS CLK/nCLK Input Driven by a 3.3V LVDS Driver**



**3E. HiPerClockS CLK/nCLK Input Driven by a 3.3V HCSL Driver**



**3F. HiPerClockS CLK/nCLK Input Driven by a 2.5V SSTL Driver**

## Recommendations for Unused Input and Output Pins

### Inputs:

#### LVC MOS Control Pins

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1\text{k}\Omega$  resistor can be used.

### Outputs:

#### LVDS Outputs

All unused LVDS output pairs can be either left floating or terminated with  $100\Omega$  across. If they are left floating, there should be no trace attached.

## 3.3V LVDS Driver Termination

A general LVDS interface is shown in *Figure 4*. In a  $100\Omega$  differential transmission line environment, LVDS drivers require a matched load termination of  $100\Omega$  across near the receiver input. For a multiple

LVDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs.



Figure 4. Typical LVDS Driver Termination

## Schematic Example

Figure 5 shows an example of ICS874003-04 application schematic. In this example, the device is operated at  $V_{DD} = 3.3V$ . The decoupling capacitors should be located as close as possible to the power pin.

Two examples of LVDS terminations are shown in this schematic. The input is driven either by a 3.3V LVPECL driver or a 3.3V LVCMS.



Figure 5. ICS874003-04 Schematic Example

## Power Considerations

This section provides information on power dissipation and junction temperature for the ICS874003-04. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the ICS74003-04 is the sum of the core power plus the analog power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

- Power (core)<sub>MAX</sub> =  $V_{DD\_MAX} * (I_{DD\_MAX} + I_{DDA\_MAX}) = 3.465V * (74mA + 16mA) = 311.85mW$
- Power (outputs)<sub>MAX</sub> =  $V_{DDO\_MAX} * I_{DDO\_MAX} = 3.465V * 76mA = 263.34mW$

**Total Power<sub>MAX</sub>** =  $311.85mW + 263.34mW = 575.19mW$

•

### 2. Junction Temperature.

Junction temperature,  $T_j$ , is the temperature at the junction of the bond wire and bond pad directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS devices is 125°C. Limiting the internal transistor junction temperature,  $T_j$ , to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for  $T_j$  is as follows:  $T_j = \theta_{JA} * P_{d\_total} + T_A$

$T_j$  = Junction Temperature

$\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

$P_{d\_total}$  = Total Device Power Dissipation (example calculation is in section 1 above)

$T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 86.7°C/W per Table 6 below.

Therefore,  $T_j$  for an ambient temperature of 70°C with all outputs switching is:

$70^\circ C + 0.575W * 86.7^\circ C/W = 119.9^\circ C$ . This is well below the limit of 125°C.

This calculation is only an example.  $T_j$  will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

**Table 6. Thermal Resistance  $\theta_{JA}$  for 20 Lead TSSOP, Forced Convection**

| $\theta_{JA}$ by Velocity                   |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 86.7°C/W | 82.4°C/W | 80.2°C/W |

## Reliability Information

Table 7.  $\theta_{JA}$  vs. Air Flow Table for a 20 Lead TSSOP

| $\theta_{JA}$ by Velocity                   |          |          |          |
|---------------------------------------------|----------|----------|----------|
| Meters per Second                           | 0        | 1        | 2.5      |
| Multi-Layer PCB, JEDEC Standard Test Boards | 86.7°C/W | 82.4°C/W | 80.2°C/W |

## Transistor Count

The transistor count for ICS874003-04 is: 1,416

## Package Outline and Package Dimensions

Package Outline - G Suffix for 20 Lead TSSOP



Table 8 Package Dimensions

| All Dimensions in Millimeters |            |         |
|-------------------------------|------------|---------|
| Symbol                        | Minimum    | Maximum |
| N                             | 20         |         |
| A                             |            | 1.20    |
| A1                            | 0.05       | 0.15    |
| A2                            | 0.80       | 1.05    |
| b                             | 0.19       | 0.30    |
| c                             | 0.09       | 0.20    |
| D                             | 6.40       | 6.60    |
| E                             | 6.40 Basic |         |
| E1                            | 4.30       | 4.50    |
| e                             | 0.65 Basic |         |
| L                             | 0.45       | 0.75    |
| $\alpha$                      | 0°         | 8°      |
| aaa                           |            | 0.10    |

Reference Document: JEDEC Publication 95, MO-153

## Revision History Sheet

| Rev | Table | Page | Description of Change                                                                  | Date    |
|-----|-------|------|----------------------------------------------------------------------------------------|---------|
| B   |       |      | Product Discontinuation Notice - Last Time Buy Expires January 27, 2015, PDN# CQ-14-02 | 1/28/14 |
|     |       |      |                                                                                        |         |

## Ordering Information

Table 9. Ordering Information

| Part/Order Number | Marking      | Package                   | Shipping Packaging | Temperature |
|-------------------|--------------|---------------------------|--------------------|-------------|
| 874003AG-04       | ICS874003A04 | 20 Lead TSSOP             | Tube               | 0°C to 70°C |
| 874003AG-04T      | ICS874003A04 | 20 Lead TSSOP             | 2500 Tape & Reel   | 0°C to 70°C |
| 874003AG-04LF     | ICS74003A04L | “Lead-Free” 20 Lead TSSOP | Tube               | 0°C to 70°C |
| 874003AG-04LFT    | ICS74003A04L | “Lead-Free” 20 Lead TSSOP | 2500 Tape & Reel   | 0°C to 70°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.



## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).