**Description**

The 843N571I is a PLL based clock synthesizer for use in Ethernet applications. The device uses IDT’s fourth generation FemtoClock® NG technology for optimal high clock frequency and low phase noise performance, combined with a low power consumption and high power supply noise rejection. Using IDT’s latest FemtoClock NG PLL technology, the 843N571I achieves <0.3ps RMS phase jitter performance. 843N571I can synthesize 100MHz, 125MHz, 156.25MHz and a low frequency 33.33MHz CPU clock from a single device. Six LVCMOS outputs also serve as additional buffering of the 25MHz crystal reference.

**Features**

- Fourth generation FemtoClock® Next Generation (NG) technology
- Seven single-ended LVCMOS outputs, 30Ω output impedance
- Three LVPECL output pairs
- One differential LVPECL (QA, nQA) output pair: 156.25MHz
- Two selectable differential LVPECL output pairs (QB, nQB and QC, nQC): 100MHz and 125MHz
- One single-ended LVCMOS (QD0) 33.33MHz CPU clock
- Selectable external crystal or single-ended input source
- Crystal oscillator interface designed for 25MHz, parallel resonant crystal
- FemtoClock NG frequency multiplier provides low jitter, high frequency output
- FemtoClock NG VCO frequency: 2.5GHz
- RMS phase jitter @ 125MHz, using a 25MHz crystal (12kHz – 20MHz): 0.283ps (typical)
- Power supply noise rejection PSNR: -80dB
- 3.3V supply voltage
- -40C to 85C ambient operating temperature
- Lead-free (RoHS 6) packaging

**Pin Assignment**

![Diagram of 843N571I Pin Assignment with description](image-url)
Block Diagram
## Pin Description and Pin Characteristic Tables

### Table 1. Pin Descriptions

<table>
<thead>
<tr>
<th>Number</th>
<th>Name</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1, 10, 34</td>
<td>$V_{EE}$</td>
<td>Power</td>
<td>Negative supply pins.</td>
</tr>
<tr>
<td>3, 4, 29, 30, 31, 32</td>
<td>QREF0, QREF1, QREF2, QREF3, QREF4, QREF5</td>
<td>Output</td>
<td>Single-ended outputs. 3.3V LVCMOS/LVTTL reference levels.</td>
</tr>
<tr>
<td>6, 7</td>
<td>XTAL_IN, XTAL_OUT</td>
<td>Input</td>
<td>Parallel resonant crystal interface. XTAL_OUT is the output, XTAL_IN is the input.</td>
</tr>
<tr>
<td>8</td>
<td>REFCLK</td>
<td>Input</td>
<td>Pulldown</td>
</tr>
<tr>
<td>9</td>
<td>REFSEL</td>
<td>Input</td>
<td>Pullup</td>
</tr>
<tr>
<td>12, 13, 14, 36, 38</td>
<td>nc</td>
<td>No connect.</td>
<td></td>
</tr>
<tr>
<td>17, 18</td>
<td>QA, nQA</td>
<td>Output</td>
<td>Differential output pair. LVPECL interface levels.</td>
</tr>
<tr>
<td>19, 20</td>
<td>QB, nQB</td>
<td>Output</td>
<td>Differential output pair. LVPECL interface levels.</td>
</tr>
<tr>
<td>21, 22</td>
<td>QC, nQC</td>
<td>Output</td>
<td>Differential output pair. LVPECL interface levels.</td>
</tr>
<tr>
<td>23</td>
<td>QD0</td>
<td>Output</td>
<td>Pullup/Pulldown</td>
</tr>
<tr>
<td>27</td>
<td>FREQSEL</td>
<td>Input</td>
<td>Pulldown</td>
</tr>
<tr>
<td>37</td>
<td>FORCE_LOW</td>
<td>Input</td>
<td>Pulldown</td>
</tr>
</tbody>
</table>

**NOTE:** **Pullup** and **Pulldown** refer to internal input resistors. See Table 2, *Pin Characteristics*, for typical values.

### Table 2. Pin Characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_{IN}$</td>
<td>Input Capacitance</td>
<td>Crystal Not Included</td>
<td>2</td>
<td></td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>$C_{PD}$</td>
<td>Power Dissipation Capacitance (per output)</td>
<td>$QD0, QREF[0:5]$</td>
<td>$V_{CC} = 3.6V$</td>
<td>6</td>
<td></td>
<td>pF</td>
</tr>
<tr>
<td>$R_{PULLUP}$</td>
<td>Input Pullup Resistor</td>
<td></td>
<td>51</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>$R_{PULLDOWN}$</td>
<td>Input Pulldown Resistor</td>
<td></td>
<td>51</td>
<td></td>
<td></td>
<td>kΩ</td>
</tr>
<tr>
<td>$R_{OUT}$</td>
<td>Output Impedance</td>
<td>$QD0, QREF[0:5]$</td>
<td></td>
<td>30</td>
<td></td>
<td>Ω</td>
</tr>
</tbody>
</table>
### Function Tables

#### Table 3A. REFSEL Function Table

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Input Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>REFCLK</td>
</tr>
<tr>
<td>1 (default)</td>
<td>XTAL_IN, XTAL_OUT</td>
</tr>
</tbody>
</table>

#### Table 3B. FREQSEL Function Table

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Output Frequency (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FREQSEL</td>
<td>QB, nQB</td>
</tr>
<tr>
<td>0</td>
<td>125</td>
</tr>
<tr>
<td>1</td>
<td>100</td>
</tr>
<tr>
<td>Float (default)</td>
<td>125</td>
</tr>
</tbody>
</table>

#### Table 3C. FORCE_LOW Function Table

<table>
<thead>
<tr>
<th>Inputs</th>
<th>Output Frequency (MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>FORCE_LOW</td>
<td>QD0</td>
</tr>
<tr>
<td>0 (default)</td>
<td>33.33</td>
</tr>
<tr>
<td>1</td>
<td>Disabled</td>
</tr>
</tbody>
</table>
Absolute Maximum Ratings

Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied.

<table>
<thead>
<tr>
<th>Item</th>
<th>Rating</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply Voltage, ( V_{CC} )</td>
<td>3.63V</td>
</tr>
<tr>
<td>Inputs, ( V_I )</td>
<td></td>
</tr>
<tr>
<td>XTAL_IN</td>
<td>0V to 2V</td>
</tr>
<tr>
<td>Other Inputs</td>
<td>-0.5V to ( V_{CC} + 0.5V )</td>
</tr>
<tr>
<td>Outputs, ( I_O ) (LVCMOS)</td>
<td>-0.5V to ( V_{CC} + 0.5V )</td>
</tr>
<tr>
<td>Outputs, ( I_O ) (LVPECL)</td>
<td>50mA</td>
</tr>
<tr>
<td>Continuous Current</td>
<td>100mA</td>
</tr>
<tr>
<td>Surge Current</td>
<td></td>
</tr>
<tr>
<td>Package Thermal Impedance, ( \theta_{JA} )</td>
<td>37.7°C/W (0 mps)</td>
</tr>
<tr>
<td>Maximum Junction Temperature, ( T_{J,MAX} )</td>
<td>150°C</td>
</tr>
<tr>
<td>Storage Temperature, ( T_{STG} )</td>
<td>-65°C to 150°C</td>
</tr>
</tbody>
</table>

Recommended Operating Conditions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( T_A )</td>
<td>Ambient air temperature</td>
<td></td>
<td>-40</td>
<td>85</td>
<td></td>
<td>°C</td>
</tr>
<tr>
<td>( T_J )</td>
<td>Junction temperature</td>
<td></td>
<td></td>
<td></td>
<td>125</td>
<td>°C</td>
</tr>
</tbody>
</table>

NOTE 1: It is the user’s responsibility to ensure that device junction temperature remains below the maximum allowed.

NOTE 2: All conditions in the table must be met to guarantee device functionality.

NOTE 3: The device is verified to the maximum operating junction temperature through simulation.

DC Electrical Characteristics

Table 4A. Power Supply DC Characteristics, \( V_{CC} = 3.3V \pm 0.3V, V_{EE} = 0V, T_A = -40^\circ C \) to 85°C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{CC} )</td>
<td>Power Supply Voltage</td>
<td>No Load</td>
<td>3.0</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>( I_{EE} )</td>
<td>Power Supply Current</td>
<td>No Load</td>
<td></td>
<td></td>
<td>250</td>
<td>mA</td>
</tr>
</tbody>
</table>

Table 4B. LVCMOS/LVTTL DC Characteristics, \( V_{CC} = 3.3V \pm 0.3V, T_A = -40^\circ C \) to 85°C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{IH} )</td>
<td>Input High Voltage</td>
<td>REFSEL, FORCE_LOW</td>
<td>2</td>
<td></td>
<td>( V_{CC} + 0.3 )</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FREQSEL</td>
<td>( V_{CC} - 0.4 )</td>
<td></td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{IL} )</td>
<td>Input Low Voltage</td>
<td>REFSEL, FORCE_LOW</td>
<td>-0.3</td>
<td>0.8</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>FREQSEL</td>
<td></td>
<td>0.4</td>
<td></td>
<td>V</td>
</tr>
<tr>
<td>( V_{IM} )</td>
<td>Input Medium Voltage</td>
<td>FREQSEL</td>
<td>( V_{CC}/2 - 0.1 )</td>
<td></td>
<td>( V_{CC}/2 + 0.1 )</td>
<td>V</td>
</tr>
</tbody>
</table>
### Table 4C. LVPECL DC Characteristics, \( V_{CC} = 3.3\,V \pm 0.3\,V, \, V_{EE} = 0\,V, \, T_A = -40^\circ C \text{ to } 85^\circ C \)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_{IH} )</td>
<td>Input High Current</td>
<td>REFCLK, FREQSEL, FORCE_LOW</td>
<td>( V_{CC} = V_{IN} = 3.6,V )</td>
<td>150</td>
<td>( \mu A )</td>
<td></td>
</tr>
<tr>
<td>( I_{IL} )</td>
<td>Input Low Current</td>
<td>REFCLK, FREQSEL</td>
<td>( V_{CC} = V_{IN} = 3.6,V )</td>
<td>5</td>
<td>( \mu A )</td>
<td></td>
</tr>
<tr>
<td>( V_{OH} )</td>
<td>Output High Voltage; NOTE 1</td>
<td>( V_{CC} = 3.3,V \pm 0.3,V )</td>
<td>2.3</td>
<td>( V )</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( V_{OL} )</td>
<td>Output Low Voltage; NOTE 1</td>
<td>( V_{CC} = 3.3,V \pm 0.3,V )</td>
<td>0.8</td>
<td>( V )</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**NOTE 1**: Outputs terminated with \( 50\,\Omega \) to \( V_{CC}/2 \). See Parameter Measurement Information, *Output Load Test Circuit diagrams*.

### Table 4. Crystal Characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( f_{IN} )</td>
<td>Input Frequency</td>
<td>( V_{CC} = 3.3,V \pm 0.3,V, , V_{EE} = 0,V, , T_A = -40^\circ C \text{ to } 85^\circ C )</td>
<td>25</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

### AC Electrical Characteristics

**Table 6A. LVPECL AC Characteristics, \( V_{CC} = 3.3\,V \pm 0.3\,V, \, V_{EE} = 0\,V, \, T_A = -40^\circ C \text{ to } 85^\circ C \)**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( f_{IN} )</td>
<td>Input Frequency</td>
<td></td>
<td>25</td>
<td>MHz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_{OUT} )</td>
<td>Output Frequency</td>
<td></td>
<td>100</td>
<td>MHz</td>
<td>156.25</td>
<td>MHz</td>
</tr>
</tbody>
</table>
NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Refer to the Phase Noise Plot.

NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the differential crosspoints.

Table 6B. AC Characteristics for Single Side Band Power Levels (LVPECL Outputs), $V_{CC} = 3.3V \pm 0.3V, V_{EE} = 0V, T_A = 25^\circ C$

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\Phi_N(1k)$</td>
<td>Single-side band phase noise, 1kHz from Carrier</td>
<td>$156.25MHz, 33.33MHz Output disabled$</td>
<td>-120</td>
<td>-132</td>
<td>-135</td>
<td>dBc/Hz</td>
</tr>
<tr>
<td>$\Phi_N(10k)$</td>
<td>Single-side band phase noise, 10kHz from Carrier</td>
<td>$156.25MHz$</td>
<td>-140</td>
<td>-156</td>
<td>-157</td>
<td>dBc/Hz</td>
</tr>
<tr>
<td>$\Phi_N(100k)$</td>
<td>Single-side band phase noise, 100kHz from Carrier</td>
<td>$156.25MHz$</td>
<td>-140</td>
<td>-156</td>
<td>-157</td>
<td>dBc/Hz</td>
</tr>
<tr>
<td>$\Phi_N(1M)$</td>
<td>Single-side band phase noise, 1MHz from Carrier</td>
<td>$156.25MHz$</td>
<td>-140</td>
<td>-156</td>
<td>-157</td>
<td>dBc/Hz</td>
</tr>
<tr>
<td>$\Phi_N(10M)$</td>
<td>Single-side band phase noise, 10MHz from Carrier</td>
<td>$156.25MHz$</td>
<td>-140</td>
<td>-156</td>
<td>-157</td>
<td>dBc/Hz</td>
</tr>
<tr>
<td>$\Phi_N(20M)$</td>
<td>Single-side band phase noise, 20MHz from Carrier</td>
<td>$156.25MHz$</td>
<td>-140</td>
<td>-156</td>
<td>-157</td>
<td>dBc/Hz</td>
</tr>
</tbody>
</table>
Table 6C. LVCMOS AC Characteristics, \( V_{CC} = 3.3V \pm 0.3V, T_A = -40^\circ C \) to 85°C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \Phi_N(1k) )</td>
<td>Single-side band phase noise, 1kHz from Carrier</td>
<td>33.33MHz Output disabled</td>
<td>-121</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(10k) )</td>
<td>Single-side band phase noise, 10kHz from Carrier</td>
<td></td>
<td>-133</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(100k) )</td>
<td>Single-side band phase noise, 100kHz from Carrier</td>
<td></td>
<td>-137</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(1M) )</td>
<td>Single-side band phase noise, 1MHz from Carrier</td>
<td></td>
<td>-143</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(10M) )</td>
<td>Single-side band phase noise, 10MHz from Carrier</td>
<td></td>
<td>-153</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(20M) )</td>
<td>Single-side band phase noise, 20MHz from Carrier</td>
<td></td>
<td>-153</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(1k) )</td>
<td>Single-side band phase noise, 1kHz from Carrier</td>
<td>100MHz, 33.33MHz Output disabled</td>
<td>-123</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(10k) )</td>
<td>Single-side band phase noise, 10kHz from Carrier</td>
<td></td>
<td>-135</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(100k) )</td>
<td>Single-side band phase noise, 100kHz from Carrier</td>
<td></td>
<td>-139</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(1M) )</td>
<td>Single-side band phase noise, 1MHz from Carrier</td>
<td></td>
<td>-145</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(10M) )</td>
<td>Single-side band phase noise, 10MHz from Carrier</td>
<td></td>
<td>-154</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \Phi_N(20M) )</td>
<td>Single-side band phase noise, 20MHz from Carrier</td>
<td></td>
<td>-154</td>
<td>dBc/Hz</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
NOTE 2: This parameter is defined in accordance with JEDEC Standard 65.
NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at $V_{CC}/2$.

Table 6D. AC Characteristics for Single Side Band Power Levels (LVCMOS Outputs), $V_{CC} = 3.3V \pm 0.3V$, $V_{EE} = 0V$, $T_A = 25^\circ C$

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Test Conditions</th>
<th>Minimum</th>
<th>Typical</th>
<th>Maximum</th>
<th>Units</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\Phi_N(1k)$</td>
<td>Single-side band phase noise, 1kHz from Carrier</td>
<td></td>
<td>-134</td>
<td></td>
<td></td>
<td>dBC/Hz</td>
</tr>
<tr>
<td>$\Phi_N(10k)$</td>
<td>Single-side band phase noise, 10kHz from Carrier</td>
<td>33.33MHz</td>
<td></td>
<td>-144</td>
<td></td>
<td>dBC/Hz</td>
</tr>
<tr>
<td>$\Phi_N(100k)$</td>
<td>Single-side band phase noise, 100kHz from Carrier</td>
<td></td>
<td></td>
<td>-149</td>
<td></td>
<td>dBC/Hz</td>
</tr>
<tr>
<td>$\Phi_N(1M)$</td>
<td>Single-side band phase noise, 1MHz from Carrier</td>
<td></td>
<td></td>
<td>-153</td>
<td></td>
<td>dBC/Hz</td>
</tr>
<tr>
<td>$\Phi_N(5M)$</td>
<td>Single-side band phase noise, 5MHz from Carrier</td>
<td></td>
<td></td>
<td>-159</td>
<td></td>
<td>dBC/Hz</td>
</tr>
</tbody>
</table>

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lpfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.
Typical Phase Noise at 25MHz (LVCMOS Output)

![Graph showing phase noise at 25MHz]

Typical Phase Noise at 33.33MHz (LVCMOS Output)

![Graph showing phase noise at 33.33MHz]
Typical Phase Noise at 100MHz (LVPECL Output)

![Graph showing phase noise at 100MHz]

Typical Phase Noise at 125MHz (LVPECL Output)

![Graph showing phase noise at 125MHz]
Typical Phase Noise at 156.25MHz (LVPECL Output)

- Noise Power: dBc
- Offset Frequency: Hz

- Center 156.250 MHz
- Span 15.996 MHz
- Analysis Range X: Band Marker
- Analysis Range Y: Band Marker
- Integration Time Setting: 11.0199 dBc / 19.69 kHz
- RMS Noise: 228.185 μrad
- RMS Jitter: 231.106 fs
- Residual FM: 1.12783 kHz
Parameter Measurement Information

LVPECL Output Load Test Circuit

LVCMOS Output Load Test Circuit

Phase Jitter

LVCMOS Output Skew

LVPECL Output Skew

LVCMOS Output Rise/Fall Time
Parameter Measurement Information, continued

LVPECL Output Rise/Fall Time

LVCMOS Output Duty Cycle/Pulse Width/Period

LVPECL Output Duty Cycle/Pulse Width/Period
Applications Information

Overdriving the XTAL Interface

The XTAL_IN input can accept a single-ended LVCMOS signal through an AC coupling capacitor. A general interface diagram is shown in Figure 1A. The XTAL_OUT pin can be left floating. The maximum amplitude of the input signal should not exceed 2V and the input edge rate can be as slow as 10ns. This configuration requires that the output impedance of the driver (Ro) plus the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First, R1 and R2 in parallel should equal the transmission line impedance. For most 50 Ω applications, R1 and R2 can be 100 Ω. This can also be accomplished by removing R1 and making R2 50 Ω. By overdriving the crystal oscillator, the device will be functional, but note, the device performance is guaranteed by using a quartz crystal.

Figure 1A. General Diagram for LVCMOS Driver to XTAL Input Interface

Figure 1B. General Diagram for LVPECL Driver to XTAL Input Interface
VFQFN EPAD Thermal Release Path

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in Figure 2. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as “heat pipes”. The number of vias (i.e. “heat pipes”) are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor’s Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology.

Figure 2. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale)
Termination for 3.3V LVPECL Outputs

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50Ω transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 3A and 3B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.

![Figure 3A. 3.3V LVPECL Output Termination](image1)

![Figure 3B. 3.3V LVPECL Output Termination](image2)

Recommendations for Unused Input and Output Pins

**Inputs:**

**REFCLK Input**
For applications not requiring the use of the reference clock, it can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from the REFCLK to ground.

**Crystal Inputs**
For applications not requiring the use of the crystal oscillator input, both XTAL_IN and XTAL_OUT can be left floating. Though not required, but for additional protection, a 1kΩ resistor can be tied from XTAL_IN to ground.

**LVCMOS Control Pins**
All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A 1kΩ resistor can be used.

**Outputs:**

**LVCMOS Outputs**
All unused LVCMOS output can be left floating. There should be no trace attached.

**LVPECL Outputs:**
All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.
Application Schematic Example

*Figure 4* shows an example of 843N571I application schematic. In this example, the device is operated at $V_{CC} = 3.3V$. An 18pF parallel resonant 25MHz crystal is used. The load capacitance $C1 = 15pF$ and $C2 = 15pF$ are recommended for frequency accuracy. Depending on the parasitics of the printed circuit board layout, these values might require slight adjustment to optimize the frequency accuracy. Crystals with other load capacitance specifications can be used. This will require adjusting $C1$ and $C2$. For this device, the crystal load capacitors are required for proper operation.

As with any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. In order to achieve the best possible filtering, it is recommended that the placement of the filter components be on the device side of the PCB as close to the power pins as possible. If space is limited, the 0.1uF capacitor in each power pin filter should be placed on the device side. The other components can be on the opposite side of the PCB.

Power supply filter recommendations are a general guideline to be used for reducing external noise from coupling into the devices. The filter performance is designed for wide range of noise frequency. This low-pass filter starts to attenuate noise at approximately 10kHz. If a specific frequency noise component with high amplitude interference is known, such as switching power supplies frequencies, it is recommended that component values be adjusted and if required, additional filtering be added. Additionally general design practice for power plane voltage stability suggests adding bulk capacitances in the general area of all devices.

The schematic example focuses on functional connections and is not configuration specific. Refer to the pin description and functional tables in the datasheet to ensure the logic control inputs are properly set.
Figure 4. 843N571I Application Schematic
Power Considerations
This section provides information on power dissipation and junction temperature for the 843N571I. Equations and example calculations are also provided.

1. Power Dissipation.
The total power dissipation for the 843N571I is the sum of the core power plus the power dissipated due to loading. The following is the power dissipation for $V_{CC} = 3.6V$, which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipated due to loading.

Core and LVPECL Output Power Dissipation
- Power (core)$_{MAX} = V_{CC,MAX} \times I_{EE,MAX} = 3.6V \times 250mA = 900mW$
- Power (outputs)$_{MAX} = 32mW/Loaded \ Output \ pair$
  
  If all outputs are loaded, the total power is $3 \times 32mW = 96mW$

Dynamic Power Dissipation at 33.3333MHz and 25MHz
- Power (33.33MHz) = $CPD \times \text{Frequency} \times (V_{CC})^2 \times \# \ of \ outputs = 6pF \times 33.3333MHz \times (3.6V)^2 \times 1 = 2.592mW$
- Power (25MHz) = $CPD \times \text{Frequency} \times (V_{CC})^2 \times \# \ of \ outputs = 6pF \times 25MHz \times (3.6V)^2 \times 6 = 11.664mW$

Total Power Dissipation
- Total Power
  
  = Power (Core) + Power (Output) + Dynamic Power (33.3333MHz) + Dynamic Power (25MHz)
  
  = 900mW + 96mW + 2.592mW + 11.66mW
  
  = 1010.252mW

2. Junction Temperature.
Junction temperature, $T_j$, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, $T_j$, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for $T_j$ is as follows:

$$T_j = \theta_{JA} \times Pd_{total} + T_A$$

$T_j$ = Junction Temperature

$\theta_{JA}$ = Junction-to-Ambient Thermal Resistance

$Pd_{total}$ = Total Device Power Dissipation (example calculation is in section 1 above)

$T_A$ = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 37.7°C/W per Table 7 below.

Therefore, $T_j$ for an ambient temperature of 85°C with all outputs switching is:

$$85°C + 1.010W \times 37.7°C/W = 123.1°C.$$

This is below the limit of 125°C.

This calculation is only an example. $T_j$ will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

Table 7. Thermal Resistance $\theta_{JA}$ for 40 Lead VFQFN Forced Convection

<table>
<thead>
<tr>
<th>Meters per Second</th>
<th>$\theta_{JA}$ by Velocity</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td>Multi-Layer PCB, JEDEC Standard Test Boards</td>
<td>37.7°C/W</td>
</tr>
</tbody>
</table>
3. Calculations and Equations.

The purpose of this section is to calculate the power dissipation for the LVPECL output pairs.

LVPECL output driver circuit and termination are shown in Figure 5.

![Figure 5. LVPECL Driver Circuit and Termination](image)

To calculate power dissipation due to loading, use the following equations which assume a 50Ω load, and a termination voltage of V<sub>CC</sub> − 2V.

- For logic high, \( V_{\text{OUT}} = V_{\text{OH\_MAX}} = V_{\text{CC\_MAX}} - 0.8V \)
  
  \[ (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = 0.8V \]

- For logic low, \( V_{\text{OUT}} = V_{\text{OL\_MAX}} = V_{\text{CC\_MAX}} - 1.6V \)
  
  \[ (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = 1.6V \]

\( P_{\text{d\_H}} \) is power dissipation when the output drives high.

\( P_{\text{d\_L}} \) is the power dissipation when the output drives low.

\[
P_{\text{d\_H}} = \left( \frac{(V_{\text{OH\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_L}{R_L} \right) \times (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}) = \left( \frac{(2V - (V_{\text{CC\_MAX}} - V_{\text{OH\_MAX}}))/50\Omega}{50\Omega} \right) \times 0.8V = 19.2\text{mW}
\]

\[
P_{\text{d\_L}} = \left( \frac{(V_{\text{OL\_MAX}} - (V_{\text{CC\_MAX}} - 2V))/R_L}{R_L} \right) \times (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}) = \left( \frac{(2V - (V_{\text{CC\_MAX}} - V_{\text{OL\_MAX}}))/50\Omega}{50\Omega} \right) \times 1.6V = 12.8\text{mW}
\]

Total Power Dissipation per output pair = \( P_{\text{d\_H}} + P_{\text{d\_L}} = 32\text{mW} \)
Reliability Information

Table 8. $\theta_{JA}$ vs. Air Flow Table for a 40 Lead VFQFN

<table>
<thead>
<tr>
<th>Meters per Second</th>
<th>0</th>
<th>1</th>
<th>2.5</th>
</tr>
</thead>
<tbody>
<tr>
<td>Multi-Layer PCB, JEDEC Standard Test Boards</td>
<td>37.7°C/W</td>
<td>31.6°C/W</td>
<td>28.8°C/W</td>
</tr>
</tbody>
</table>

Transistor Count

The transistor count for 843N571I is: 22,466

Package Outline Drawings

The package outline drawings are appended at the end of this document and are accessible from the link below. The package information is the most current data available.

www.idt.com/document/psc/nlnlg-40-package-outline-60-x-60-mm-body-epad-290-x-290-mm-qfn

Ordering Information

Table 10. Ordering Information

<table>
<thead>
<tr>
<th>Part/Order Number</th>
<th>Marking</th>
<th>Package</th>
<th>Shipping Packaging</th>
<th>Temperature</th>
</tr>
</thead>
<tbody>
<tr>
<td>843N571BKILF</td>
<td>ICS43N571BIL</td>
<td>&quot;Lead-Free&quot; 40 Lead VFQFN</td>
<td>Tray</td>
<td>-40°C to 85°C</td>
</tr>
<tr>
<td>843N571BKILFT</td>
<td>ICS43N571BIL</td>
<td>&quot;Lead-Free&quot; 40 Lead VFQFN</td>
<td>Tape &amp; Reel</td>
<td>-40°C to 85°C</td>
</tr>
</tbody>
</table>

Revision History

<table>
<thead>
<tr>
<th>Revision Date</th>
<th>Description of Change</th>
</tr>
</thead>
<tbody>
<tr>
<td>November 29, 2018</td>
<td>Updated description of Absolute Maximum Ratings; also added $T_{J,\text{MAX}}$ to the table</td>
</tr>
<tr>
<td></td>
<td>Added Recommended Operating Conditions</td>
</tr>
<tr>
<td></td>
<td>Updated Package Outline Drawings; however, no technical changes</td>
</tr>
<tr>
<td>April 20, 2016</td>
<td>Removed ICS from the part number where needed.</td>
</tr>
<tr>
<td></td>
<td>Updated data sheet header and footer.</td>
</tr>
<tr>
<td>October 4, 2013</td>
<td>PCN #N1302-03_EXL expired.</td>
</tr>
<tr>
<td></td>
<td>PCN Expiration Period extended to 8/16/2013.</td>
</tr>
<tr>
<td></td>
<td>Front Page, updated PCN Notification Period.</td>
</tr>
<tr>
<td></td>
<td>Corrected block diagram.</td>
</tr>
<tr>
<td></td>
<td>Pin Description Table - showed rest of QREFx pin names.</td>
</tr>
<tr>
<td></td>
<td>Absolute Maximum Ratings - XTAL_IN input rating, changed from $V_{CC}$ to 2V.</td>
</tr>
<tr>
<td></td>
<td>LVCMOS DC Characteristics Table - add units to $V_{IH}$.</td>
</tr>
<tr>
<td></td>
<td>AC Characteristics Table - changed $f_{\text{OUT}}$ min. spec from 25MHz to 100MHz.</td>
</tr>
<tr>
<td></td>
<td>AC Tables - corrected TA temperature from -25°C to 25°C.</td>
</tr>
<tr>
<td></td>
<td>Power Considerations - added missing Power Output to Total Power Calculation.</td>
</tr>
<tr>
<td></td>
<td>Revision History Sheet - changed Date column to the extended PCN date.</td>
</tr>
<tr>
<td>May 20, 2013</td>
<td>$f_{\text{OUT}}$ Minimum = 100MHz</td>
</tr>
<tr>
<td></td>
<td>Part/Order Number: 843N571BKILF, 843N571BKILFT</td>
</tr>
<tr>
<td></td>
<td>Marking: ICS43N571BIL</td>
</tr>
</tbody>
</table>
DISCLAIMER Integrated Device Technology, Inc. (IDT) and its affiliated companies (herein referred to as "IDT") reserve the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners. For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.

Integrated Device Technology, Inc. All rights reserved.
NOTES:

2. N IS THE NUMBER OF TERMINALS.
   Nd IS THE NUMBER OF TERMINALS IN X-DIRECTION &
   Ne IS THE NUMBER OF TERMINALS IN Y-DIRECTION.
3. ALL DIMENSIONS ARE IN MILLIMETERS.
4. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED
   BETWEEN 0.20 AND 0.30mm FROM TERMINAL TIP.
5. THE PIN #1 IDENTIFIER MUST EXIST ON THE TOP SURFACE OF THE PACKAGE
   BY USING INDENTATION MARK OR OTHER FEATURE OF PACKAGE BODY.
6. EXACT SHAPE AND SIZE OF THIS FEATURE IS OPTIONAL.
7. APPLIED TO EXPOSED PAD AND TERMINALS. EXCLUDE EMBEDDED
   PART OF EXPOSED PAD FROM MEASURING.
8. APPLIED ONLY FOR TERMINALS.
9. THIS OUTLINES CONFORMS TO JEDEC PUBLICATION 95 REGISTRATION MO–220,
   VARIATION VJJC–3 & VJJD–5 WITH THE EXCEPTION OF D2 & E2.

<table>
<thead>
<tr>
<th>SYMBOL</th>
<th>MIN</th>
<th>NOM</th>
<th>MAX</th>
<th>NOTE</th>
</tr>
</thead>
<tbody>
<tr>
<td>b</td>
<td>0.18</td>
<td>0.25</td>
<td>0.30</td>
<td>4</td>
</tr>
<tr>
<td>D</td>
<td></td>
<td>6.00</td>
<td></td>
<td>BSC</td>
</tr>
<tr>
<td>E</td>
<td></td>
<td>6.00</td>
<td></td>
<td>BSC</td>
</tr>
<tr>
<td>D2</td>
<td>2.80</td>
<td>2.90</td>
<td>3.00</td>
<td></td>
</tr>
<tr>
<td>E2</td>
<td>2.80</td>
<td>2.90</td>
<td>3.00</td>
<td></td>
</tr>
<tr>
<td>L</td>
<td>0.30</td>
<td>0.40</td>
<td>0.50</td>
<td></td>
</tr>
<tr>
<td>e</td>
<td></td>
<td>0.50</td>
<td></td>
<td>BSC</td>
</tr>
<tr>
<td>k</td>
<td></td>
<td>1.15</td>
<td></td>
<td>REF.</td>
</tr>
<tr>
<td>N</td>
<td></td>
<td>40</td>
<td></td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>0.80</td>
<td>0.90</td>
<td>1.00</td>
<td></td>
</tr>
<tr>
<td>A1</td>
<td>0.00</td>
<td>0.02</td>
<td>0.05</td>
<td></td>
</tr>
<tr>
<td>A3</td>
<td></td>
<td>0.20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Nd</td>
<td></td>
<td>10</td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ne</td>
<td></td>
<td>10</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
NOTES:
1. ALL DIMENSIONS ARE IN mm. ANGLES IN DEGREES.
2. TOP DOWN VIEW. AS VIEWED ON PCB.
3. COMPONENT OUTLINE SHOWS FOR REFERENCE IN GREEN.
4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED.
5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT
   FOR SURFACE MOUNT DESIGN AND LAND PATTERN.
IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0  Mar 2020)

Corporate Headquarters
TOYOSU FORESIA, 3-2-24 Toyosu,
Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

Contact Information
For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:
www.renesas.com/contact/

Trademarks
Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.