

HS-2420RH

# OBSOLETE PRODUCT NO RECOMMENDED REPLACEMENT contact our Technical Support Center at 1-888-INTERSIL or www.intersil.com/tsc

# DATASHEET

FN3554 Rev 4.00 December 2, 2013

#### Radiation Hardened Fast Sample and Hold

The HS-2420RH is a radiation hardened monolithic circuit consisting of a high performance operational amplifier with its output in series with an ultra-low leakage analog switch and MOSFET input unity gain amplifier.

With an external hold capacitor connected to the switch output, a versatile, high performance sample-and-hold or track-and-hold circuit is formed. When the switch is closed, the device behaves as an operation amplifier, and any of the standard op amp feedback networks may be connected around the device to control gain, frequency response, etc. When the switch is opened the output will remain at its last level.

Performance as a sample-and-hold compares very favorably with other monolithic, hybrid, modular, and discrete circuits. Accuracy to better than 0.01% is achievable over the temperature range. Fast acquisition is coupled with superior droop characteristics, even at high temperatures. High slew rate, wide bandwidth, and low acquisition time produce excellent dynamic characteristics. The ability to operate at gains greater than 1 frequently eliminates the need for external scaling amplifiers.

The device may also be used as a versatile operational amplifier with a gated output for applications such as analog switches, peak holding circuits, etc.

Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed here must be used when ordering.

Detailed Electrical Specifications for these devices are contained in SMD <u>5962-95669</u>.

14 LEAD METAL-SEALED SIDE-BRAZED CERAMIC DIP MIL-STD-1835, CDIP2-T14 TOP VIEW



#### **Features**

- Electrically Screened to SMD # 5962-95669
- QML Qualified per MIL-PRF-38535 Requirements
- Power Supply Rejection . . . . . . . ≥ 80dB
- · No Latch-Up

## **Applications**

- · Data Acquisition Systems
- · D to A Deglitcher
- · Auto Zero Systems
- · Peak Detector
- · Gated Op Amp

# **Functional Diagram**



# **Ordering Information**

| ORDERING SMD NUMBER (Note 1) | PART NUMBER<br>(Note 2) | TEMPERATURE<br>RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG.# |
|------------------------------|-------------------------|------------------------------|-----------------------------|---------------|
| 5962R9566901VCC              | HS1B-2420RH-Q           | -55 to +125                  | 14 Ld SBDIP                 | D14.3         |
| HS1B-2420RH/PROTO            | HS1B-2420RH/PROTO       | -55 to +125                  | 14 Ld SBDIP                 | D14.3         |

#### NOTES:

- 1. These Intersil Pb-free Hermetic packaged products employ 100% Au plate e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.
- 2. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed in the "Ordering Information" table must be used when ordering.



### **Test Circuits**



FIGURE 1. TEST FIXTURE SCHEMATIC (SWITCH POSITIONS  $\mathbf{S}_1$  -  $\mathbf{S}_8$  DETERMINE CONFIGURATION)



NOTE: Compute Hold Mode Feedthrough Attenuation from the Formula:

Feedthrough Attenuation = 
$$20 \log \left( \frac{V_{OUT HOLD}}{V_{IN HOLD}} \right)$$

Where  $V_{OUT\ HOLD}$  = Peak-Peak Value of Output Sinewave during the Hold Mode.

FIGURE 2. HOLD MODE FEEDTHROUGH ATTENUATION



NOTE: GBWP is the Frequency of V<sub>INPUT</sub> at which:

$$20 \log \left( \frac{\mathsf{V}_{\mathsf{OUT}}}{\mathsf{V}_{\mathsf{INPUT}}} \right) = -3 \, \mathrm{dB}$$

FIGURE 3. GAIN BANDWIDTH PRODUCT

# Test Circuits (Continued)



FIGURE 4. ACQUISITION TIME ( $t_{\mbox{ACQ}}$  TO 0.01% IS SHOWN,  $t_{\mbox{ACQ}}$  TO 0.1% IS DONE IN THE SAME MANNER)



Page 4 of 10

# Timing Waveforms



FIGURE 6. TIMING DIAGRAM FOR ACQUISITION TIME, (POSITIVE tACQ CASE)



FIGURE 7. OVERSHOOT, RISE AND FALL TIME WAVEFORMS



FIGURE 8. SLEW RATE WAVEFORMS

1000

100

10

-50

ID (pA)

Typical Performance Curves V<sub>SUPPLY</sub> = ±15V<sub>DC</sub>, T<sub>A</sub> = +25°C, CH = 1000pF, Unless Otherwise Specified



FIGURE 9. TYPICAL SAMPLE AND HOLD PERFORMANCE **VS HOLDING CAPACITOR** 



**BANDWIDTH** 

LOWER 3dB FREQUENCY = 10Hz

EQUIV. INPUT NOISE "SAMPLE" MODE - 100K SOURCE RESISTANCE

100

10

10

140 160

180 200

220

10

100

1K

OUTPUT NOISE "HOLD" MODE

**EQUIV. INPUT NOISE** "SAMPLE" MODE - 0K

SOURCE RESISTANCE

1M

TEMPERATURE (°C) FIGURE 11. DRIFT CURRENT vs TEMPERATURE

100

125



-30 -40 -50 ATTENUATION (dB -60 -70 -80 -90 100 1K 10K 100K 10M 1M ±10V SINUSOIDAL INPUT FREQUENCY (Hz)

FIGURE 13. HOLD MODE FEEDTHROUGH ATTENUATION CH = 1000pF

FIGURE 14. OPEN LOOP PHASE RESPONSE

10K

100K

FREQUENCY (Hz)



10M

100M

## **Burn-In Circuit**

#### **HS-2420RH CERDIP**



#### NOTES:

 $R_1 = 100 k\Omega \pm 5\%$  (per socket)

 $C_1 = C_2 = 0.1 \mu F$  (one per row) or  $0.01 \mu F$  (one per socket)

 $D_1 = D_2 = 1N4002$  or equivalent (per board)



FIGURE 15. HOLD STEP vs INPUT VOLTAGE



FIGURE 17. INVERTING CONFIGURATION with GAIN ADJUST

### Irradiation Circuit



#### NOTES:

 $V_1 = +15V$ 

 $V_2 = -15V$ 

 $R = 100k\Omega$ 



FIGURE 16. BASIC SAMPLE-AND-HOLD with OFFSET TRIM



FIGURE 18. NONINVERTING CONFIGURATION WITH GAIN **ADJUST** 

#### HS-2420RH

## Offset and Gain Adjustment

### Offset Adjustment

The offset voltage of the HS-2420RH may be adjusted using a  $100k\Omega$  trim pot, as shown in Figure 16. The recommended adjustment procedure is:

- Apply 0V to the sample-and-hold input, and a square wave to the S/H control.
- 2. Adjust the trim pot for 0V output in the hold mode.

#### Gain Adjustment

The linear variation in pedestal voltage with sample-and-hold input voltage causes a -0.06% gain error (CH = 1000pF). In some applications (D/A deglitcher, A/D converter) the gain error can be adjusted elsewhere in the system, while in other applications it must be adjusted at the sample-and-hold. Figures 17 and 18 illustrate how to implement gain error adjust on the sample-and-hold.

The recommended procedure for adjusting gain error is:

- 1. Perform offset adjustment.
- Apply the nominal input voltage that should produce a +10V output.
- 3. Adjust the trim pot for +10V output in the hold mode.
- Apply the nominal input voltage that should produce a -10V output.

Measure the output hold voltage (V-10 NOMINAL). Adjust the trim pot for an output hold voltage of:

(V-10 NOMINAL) + (-10V)

2



## Die Characteristics

**DIE DIMENSIONS:** 

97 mils x 61 mils x 19 mils

**METALLIZATION:** 

Type: Al

Thickness: 16kÅ ± 2kÅ

**GLASSIVATION:** 

Type: Silox

Thickness: 14kÅ ± 2kÅ

### **WORST CASE CURRENT DENSITY:**

 $2.0 \times 10^5 \text{A/cm}^2$ 

TRANSISTOR COUNT:

78

PROCESS:

Bipolar-Di

# Metallization Mask Layout

#### HS-2420RH





# Ceramic Dual-In-Line Metal Seal Packages (SBDIP)



#### NOTES:

- Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark.
- The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
- Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness.
- Corner leads (1, N, N/2, and N/2+1) may be configured with a partial lead paddle. For this configuration dimension b3 replaces dimension b2.
- Dimension Q shall be measured from the seating plane to the base plane.
- 6. Measure dimension S1 at all four corners.
- 7. Measure dimension S2 from the top of the ceramic body to the nearest metallization or lead.
- 8. N is the maximum number of terminal positions.
- 9. Braze fillets shall be concave.
- 10. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 11. Controlling dimension: INCH.

D14.3 MIL-STD-1835 CDIP2-T14 (D-1, CONFIGURATION C) 14 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE

|        | INCHES    |                  | MILLIMETERS |                  |       |
|--------|-----------|------------------|-------------|------------------|-------|
| SYMBOL | MIN       | MAX              | MIN         | MAX              | NOTES |
| Α      | =         | 0.200            | =           | 5.08             | -     |
| b      | 0.014     | 0.026            | 0.36        | 0.66             | 2     |
| b1     | 0.014     | 0.023            | 0.36        | 0.58             | 3     |
| b2     | 0.045     | 0.065            | 1.14        | 1.65             | -     |
| b3     | 0.023     | 0.045            | 0.58        | 1.14             | 4     |
| С      | 0.008     | 0.018            | 0.20        | 0.46             | 2     |
| c1     | 0.008     | 0.015            | 0.20        | 0.38             | 3     |
| D      | -         | 0.785            | -           | 19.94            | -     |
| Е      | 0.220     | 0.310            | 5.59        | 7.87             | -     |
| е      | 0.100 BSC |                  | 2.54 BSC    |                  | -     |
| eA     | 0.300 BSC |                  | 7.62 BSC    |                  | -     |
| eA/2   | 0.150 BSC |                  | 3.81 BSC    |                  | -     |
| L      | 0.125     | 0.200            | 3.18        | 5.08             | -     |
| Q      | 0.015     | 0.060            | 0.38        | 1.52             | 5     |
| S1     | 0.005     | -                | 0.13        | -                | 6     |
| S2     | 0.005     | -                | 0.13        | -                | 7     |
| α      | 90°       | 105 <sup>0</sup> | 90°         | 105 <sup>0</sup> | -     |
| aaa    | -         | 0.015            | -           | 0.38             | -     |
| bbb    | -         | 0.030            | -           | 0.76             | -     |
| CCC    | -         | 0.010            | -           | 0.25             | -     |
| М      | -         | 0.0015           | -           | 0.038            | 2     |
| N      | 14        |                  | 14          |                  | 8     |

Rev. 0 4/94

© Copyright Intersil Americas LLC 2003-2013. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see <a href="www.intersil.com/en/products.html">www.intersil.com/en/products.html</a>

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a>

