# **inter<sub>sil</sub>**"

# HCS05MS

Radiation Hardened Hex Inverter with Open Drain

## Features

- 3 Micron Radiation Hardened SOS CMOS
- Total Dose 200K RAD (Si)
- SEP Effective LET No Upsets: >100 MEV-cm<sup>2</sup>/mg
- Single Event Upset (SEU) Immunity < 2 x 10<sup>-9</sup> Errors/ Bit-Day (Typ)
- Dose Rate Survivability: >1 x 10<sup>12</sup> RAD (Si)/s
- Dose Rate Upset >10<sup>10</sup> RAD (Si)/s 20ns Pulse
- Latch-Up Free Under Any Conditions
- Military Temperature Range: -55°C to +125°C
- Significant Power Reduction Compared to LSTTL ICs
- DC Operating Voltage Range: 4.5V to 5.5V
- Input Logic Levels
  - VIL = 30% of VCC Max
  - VIH = 70% of VCC Min
- Input Current Levels Ii  $\leq$  5µA at VOL, VOH

# Description

The Intersil HCS05MS is a Radiation Hardened Hex inverter function with open drain outputs. These open drain outputs can drive into resistive loads with a separate voltage supply.

The HCS05MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of radiation hardened, high-speed, CMOS/SOS Logic Family.

The HCS05MS is supplied in a 14 lead Ceramic Flatpack (K suffix) or a Ceramic Dual-In-Line Package (D suffix).

# **Ordering Information**

| PART<br>NUMBER    | TEMPERATURE<br>RANGE | SCREENING<br>LEVEL             | PACKAGE                     |
|-------------------|----------------------|--------------------------------|-----------------------------|
| HCS05DMSR         | -55°C to +125°C      | Intersil Class<br>S Equivalent | 14 Lead SBDIP               |
| HCS05KMSR         | -55°C to +125°C      | Intersil Class<br>S Equivalent | 14 Lead Ceramic<br>Flatpack |
| HCS05D/<br>Sample | +25 <sup>0</sup> C   | Sample                         | 14 Lead SBDIP               |
| HCS05K/<br>Sample | +25 <sup>0</sup> C   | Sample                         | 14 Lead Ceramic<br>Flatpack |
| HCS05HMSR         | +25°C                | Die                            | Die                         |







14 LEAD CERAMIC METAL SEAL





#### TRUTH TABLE

| INPUTS | OUTPUTS               |   |  |  |
|--------|-----------------------|---|--|--|
| An     | Yn                    |   |  |  |
| L      | Z (Note 1) H (Note 2) |   |  |  |
| Н      | L                     | - |  |  |

NOTES:

- 1. No pullup resistor
- 2. With pullup resistor
- 3. L = Low
- 4. H = High

intersil

FN3557 Rev 1.00 September 1995

DATASHEET

#### **Absolute Maximum Ratings**

| Supply Voltage                              | 0.5V to +7.0V       |
|---------------------------------------------|---------------------|
| Input Voltage Range, All Inputs             | 0.5V to VCC +0.5V   |
| DC Input Current, Any One Input             | ±10mA               |
| DC Drain Current, Any One Output            | ±25mA               |
| (All Voltage Reference to the VSS Terminal) |                     |
| Storage Temperature Range (TSTG)            | 65°C to +150°C      |
| Junction Temperature (TJ)                   | +175 <sup>o</sup> C |
| Lead Temperature (Soldering 10sec)          | +265°C              |
| ESD Classification                          | Class 1             |

#### **Reliability Information**

| Thermal Resistance<br>SBDIP Package               | θ <sub>JA</sub><br>74ºC/W | θ <sub>JC</sub><br>24ºC/W |
|---------------------------------------------------|---------------------------|---------------------------|
| Ceramic Flatpack Package                          | 116 <sup>0</sup> C/W      | 30°C/W                    |
| Maximum Package Power Dissipation at +12          | 5 <sup>o</sup> C Ambien   | t                         |
| SBDIP Package                                     |                           | 0.68W                     |
| Ceramic Flatpack Package                          |                           | 0.43W                     |
| If device power exceeds package dissipation       | capability, pr            | ovide heat                |
| sinking or derate linearly at the following rate: | :                         |                           |
| SBDIP Package                                     | 1                         | 3.5mW/ <sup>o</sup> C     |
| Ceramic Flatpack Package                          |                           | 8.6mW/ <sup>o</sup> C     |

CAUTION: As with all semiconductors, stress listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Performance Characteristics" are the only conditions recommended for satisfactory device operation.

#### **Operating Conditions**

| Supply Voltage                                 | +4.5V to +5.5V |
|------------------------------------------------|----------------|
| Input Rise and Fall Times at 4.5V VCC (TR, TF) | 100ns/V Max    |
| Operating Temperature Range (T <sub>A</sub> )  | 55°C to +125°C |

| Input High Voltage (VIH)        | 70% of VCC |
|---------------------------------|------------|
| Input Low Voltage (VIL) 0.0V to | 30% of VCC |

#### TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS

|                                   |        |                                                      | GROUP            |                      | LIN | IITS |       |  |
|-----------------------------------|--------|------------------------------------------------------|------------------|----------------------|-----|------|-------|--|
| PARAMETER                         | SYMBOL | (NOTE 1)<br>CONDITIONS                               | A SUB-<br>GROUPS | TEMPERATURE          | MIN | МАХ  | UNITS |  |
| Supply Current                    | ICC    | VCC = 5.5V,                                          | 1                | +25°C                | -   | 10   | μΑ    |  |
|                                   |        | VIN = VCC or GND                                     | 2, 3             | +125°C, -55°C        | -   | 200  | μA    |  |
| Output Current                    | IOL    | VCC = VIH = 4.5V,                                    | 1                | +25°C                | 4.8 | -    | mA    |  |
| (Sink)                            |        | VOUT = 0.4V, VIL = 0V<br>(Note 2)                    | 2, 3             | +125°C, -55°C        | 4.0 | -    | mA    |  |
| Output Voltage Low                | VOL    | VCC = 5.5V, VIH = 3.85V,<br>VIL = 1.35V, IOL = 50μA  | 1, 2, 3          | +25°C, +125°C, -55°C | -   | 0.1  | V     |  |
|                                   |        | VCC = 4.5V, VIH = 3.15V,<br>VIL = 1.35V, IOL = 50μA, | 1, 2, 3          | +25°C, +125°C, -55°C | -   | 0.1  | V     |  |
| Input Leakage                     | IIN    | VCC = 5.5V, VIN = VCC or                             | 1                | +25°C                | -   | ±0.5 | μA    |  |
| Current                           |        | GND                                                  | 2, 3             | +125°C, -55°C        | -   | ±5.0 | μA    |  |
| Three-State Output                | IOZH   | VCC = 5.5V,                                          | 1                | +25°C                | -   | 1    | μA    |  |
| Leakage Current                   |        | Force Voltage = VCC                                  | 2, 3             | +125°C, -55°C        | -   | 50   | μA    |  |
| Noise Immunity<br>Functional Test | FN     | VCC = 4.5V, VIH = 3.15,<br>VIL = 1.35 (Note 3)       | 7, 8A, 8B        | +25°C, +125°C, -55°C | -   | -    | V     |  |

NOTES:

1. All voltages reference to device GND.

2. Force/Measure functions may be interchanged.

3. For functional tests, VO  $\geq$  4.0V is recognized as a logic "1", and VO  $\leq$  0.5V is recognized as a logic "0".

|                   |        |                            | GROUP            |               | LIM | ITS |       |
|-------------------|--------|----------------------------|------------------|---------------|-----|-----|-------|
| PARAMETER         | SYMBOL | (NOTES 1, 2)<br>CONDITIONS | A SUB-<br>GROUPS | TEMPERATURE   | MIN | MAX | UNITS |
| Propagation Delay | TPLZ   | VCC = 4.5V, VIH = 4.5V,    | 9                | +25°C         | 2   | 18  | ns    |
| An to Yn          | TPZL   | VIL = 0V                   | 10, 11           | +125°C, -55°C | 2   | 20  | ns    |

#### TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS

NOTES:

1. All voltages referenced to device GND.

2. Measurements assume RL =  $500\Omega$ , CL = 50pF, Input TR = TF = 3ns.

|                   |        |                         |       |               | LIM | IITS |       |
|-------------------|--------|-------------------------|-------|---------------|-----|------|-------|
| PARAMETER         | SYMBOL | CONDITIONS              | NOTES | TEMPERATURE   | MIN | MAX  | UNITS |
| Capacitance Power | CPD    | VCC = 5.0V, VIH = 5.0V, | 1     | +25°C         | -   | 15   | pF    |
| Dissipation       |        | VIL = 0.0V, f = 1MHz    | 1     | +125°C, -55°C | -   | 23   | pF    |
| Input Capacitance | CIN    | VCC = 5.0V, VIH = 5.0V, | 1     | +25°C         | -   | 10   | pF    |
|                   |        | VIL = 0.0V, f = 1MHz    | 1     | +125°C, -55°C | -   | 10   | pF    |
| Output Transition | TTHL   | VCC = 4.5V, VIH = 4.5V, | 1     | +25°C         | 1   | 15   | ns    |
| Time              |        | VIL = 0.0V              | 1     | +125°C, -55°C | 1   | 22   | ns    |

#### TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS

NOTE:

1. The parameters listed in Table 3 are controlled via design or process parameters. Min and Max Limits are guaranteed but not directly tested. These parameters are characterized upon initial design release and upon design changes which affect these characteristics.

|                                       |              |                                                      |             |     | RAD<br>IITS |       |
|---------------------------------------|--------------|------------------------------------------------------|-------------|-----|-------------|-------|
| PARAMETER                             | SYMBOL       | (NOTE 1)<br>CONDITIONS                               | TEMPERATURE | MIN | MAX         | UNITS |
| Supply Current                        | ICC          | VCC = 5.5V, VIN = VCC or GND                         | +25°C       | -   | 0.2         | mA    |
| Output Current (Sink)                 | IOL          | VCC = VIH = 4.5V, VOUT = 0.4V, VIL = 0V              | +25°C       | 4.0 | -           | mA    |
| Output Voltage Low                    | VOL          | VCC = 5.5V , VIH = 3.85V, VIL = 1.65V,<br>IOL = 50μA | +25°C       | -   | 0.1         | V     |
|                                       |              | VCC = 4.5V , VIH = 3.15V, VIL = 1.35V,<br>IOL = 50μA | +25°C       | -   | 0.1         | V     |
| Input Leakage Current                 | IIN          | VCC = 5.5V, VIN = VCC or GND                         | +25°C       | -   | ±5          | μA    |
| Three-State Output<br>Leakage Current | IOZH         | VCC = 5.5V, Force Voltage = 0V or VCC                | +25°C       | -   | ±50         | μΑ    |
| Noise Immunity<br>Functional Test     | FN           | VCC = 4.5V, VIH =3.15V, VIL = 1.35V,<br>(Note 2)     | +25°C       | -   | -           | V     |
| Propagation Delay                     | TPLZ<br>TPZL | VCC = 4.5V, VIH =4.5V, VIL = 0V                      | +25°C       | 2   | 20          | ns    |

#### TABLE 4. POST IRRADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS

NOTES:

1. All voltages referenced to device GND.

2. For functional tests, VO  $\ge$  4.0V is recognized as a logic "1", and VO  $\le$  0.5V is recognized as a logic "0".

#### TABLE 5. DELTA PARAMETERS (+25°C)

| PARAMETER                   | SYMBOL | GROUP B SUBGROUP | UNITS |
|-----------------------------|--------|------------------|-------|
| Supply Current              | ICC    | +3               | μΑ    |
| Three-State Leaking Current | IOZH   | ±200             | nA    |
| Output Current              | IOL    | -15              | %     |

#### TABLE 6. APPLICABLE SUBGROUPS

| CONFORMANCE GROUPS   |               | METHOD      | GROUP A SUBGROUPS                     | READ AND RECORD              |
|----------------------|---------------|-------------|---------------------------------------|------------------------------|
| Initial Test (Pret   | burn-In)      | 100%/5004   | 1, 7, 9                               | ICC, IOL, IOZH               |
| Interim Test I (F    | Postburn-In)  | 100%/5004   | 1, 7, 9                               | ICC, IOL, IOZH               |
| Interim Test II (I   | Postburn-In)  | 100%/5004   | 1, 7, 9                               | ICC, IOL/H                   |
| PDA                  |               | 100%/5004   | 1, 7, 9, Deltas                       |                              |
| Interim Test III     | (Postburn-In) | 100%/5004   | 1, 7, 9                               | ICC, IOL, IOZH               |
| PDA                  |               | 100%/5004   | 1, 7, 9, Deltas                       |                              |
| Final Test           |               | 100%/5004   | 2, 3, 8A, 8B, 10, 11                  |                              |
| Group A (Note ?      | 1)            | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11         |                              |
| Group B Subgroup B-5 |               | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11, Deltas | Subgroups 1, 2, 3, 9, 10, 11 |
| Subgroup B-6         |               | Sample/5005 | 1, 7, 9                               |                              |
| Group D              |               | Sample/5005 | 1, 7, 9                               |                              |

NOTE:

1. Alternate Group A testing in accordance with Method 5005 of MIL-STD-883 may be exercised.

#### TABLE 7. TOTAL DOSE IRRADIATION

| CONFORMANCE        |        | TEST    |          | READ AND RECORD |                  |
|--------------------|--------|---------|----------|-----------------|------------------|
| GROUPS             | METHOD | PRE RAD | POST RAD | PRE RAD         | POST RAD         |
| Group E Subgroup 2 | 5005   | 1, 7, 9 | Table 4  | 1, 9            | Table 4 (Note 1) |

NOTE:

1. Except FN test which will be performed 100% Go/No-Go.

#### TABLE 8. STATIC AND DYNAMIC BURN-IN TEST CONNECTIONS

|                                             |                       |                        |                         | OSCILI             | ATOR  |
|---------------------------------------------|-----------------------|------------------------|-------------------------|--------------------|-------|
| OPEN                                        | GROUND                | VCC = 6V $\pm$ 0.5V    | 1/2 VCC = 3V $\pm$ 0.5V | 50kHz              | 25kHz |
| STATIC BURN-IN I TEST CONDITIONS (Note 1)   |                       |                        |                         |                    |       |
| -                                           | 1, 3, 5, 7, 9, 11, 13 | 2, 4, 6, 8, 10, 12, 14 | -                       | -                  | -     |
| STATIC BURN-IN II TEST CONNECTIONS (Note 1) |                       |                        |                         |                    |       |
| 2, 4, 6, 8, 10, 12                          | 7                     | 1, 3, 5, 9, 11, 13, 14 | -                       | -                  | -     |
| DYNAMIC BURN-IN I TEST CONNECTIONS (Note 2) |                       |                        |                         |                    |       |
| -                                           | 7                     | 14                     | 2, 4, 6, 8, 10, 12      | 1, 3, 5, 9, 11, 13 | -     |

NOTES:

1. Each pin except VCC and GND will have a series resistor of 10K  $\Omega\pm$  5%.

2. Each pin except VCC and GND will have a series resistor of 1K $\Omega\pm$  5%.

#### TABLE 9. IRRADIATION TEST CONNECTIONS

| FUNCTION                        | OPEN               | GROUND | VCC = 5V $\pm$ 0.5V    |
|---------------------------------|--------------------|--------|------------------------|
| Irradiation Circuit<br>(Note 1) | 2, 4, 6, 8, 10, 12 | 7      | 1, 3, 5, 9, 11, 13, 14 |

NOTE: Each pin except VCC and GND will have a resistor of 47KΩ ± 5% for irradiation testing. Group E, Subgroup 2, sample size is 4 dice/wafe,r 0 failures.

NOTES:

- 1. Failures from Interim electrical test 1 and 2 are combined for determining PDA 1.
- 2. Failures from subgroup 1, 7, 9 and deltas are used for calculating PDA. The maximum allowable PDA = 5% with no more than 3% of the failures from subgroup 7.
- 3. Radiographic (X-Ray) inspection may be performed at any point after serialization as allowed by Method 5004.
- 4. Alternate Group A testing may be performed as allowed by MIL-STD-883, Method 5005.
- 5. Data Package Contents:
  - Cover Sheet (Intersil Name and/or Logo, P.O. Number, Customer Part Number, Lot Date Code, Intersil Part Number, Lot Number, Quantity).
  - Wafer Lot Acceptance Report (Method 5007). Includes reproductions of SEM photos with percent of step coverage.
  - GAMMA Radiation Report. Contains Cover page, disposition, Rad Dose, Lot Number, Test Package used, Specification Numbers, Test equipment, etc. Radiation Read and Record data on file at Intersil.
  - · X-Ray report and film. Includes penetrometer measurements.
  - Screening, Electrical, and Group A attributes (Screening attributes begin after package seal).
  - Lot Serial Number Sheet (Good units serial number and lot number).
  - Variables Data (All Delta operations). Data is identified by serial number. Data header includes lot number and date of test.
  - The Certificate of Conformance is a part of the shipping invoice and is not part of the Data Book. The Certificate of Conformance is signed by an authorized Quality Representative.

# Three-State Low Timing Diagram and Load Circuit





Transition Timing Diagram

#### THREE-STATE LOW VOLTAGE LEVELS

| PARAMETER | HCS  | UNITS |
|-----------|------|-------|
| VCC       | 4.50 | V     |
| VIH       | 4.50 | V     |
| VS        | 2.25 | V     |
| VT        | 2.25 | V     |
| VW        | 0.90 | V     |
| GND       | 0    | V     |



© Copyright Intersil Americas LLC 1999. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners.

For additional products, see www.intersil.com/en/products.html

Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="http://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a>

Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

FN3557 Rev 1.00 September 1995



#### **Die Characteristics**

#### DIE DIMENSIONS:

87 x 88 mils 2.20mm x 2.24mm

#### METALLIZATION:

Type: AlSi Metal Thickness:  $11k\dot{A} \pm 1k\dot{A}$ 

# Metallization Mask Layout

#### GLASSIVATION:

Type: SiO\_2 Thickness: 13kÅ  $\pm$  2.6kÅ

#### WORST CASE CURRENT DENSITY:

<2.0 x 10<sup>5</sup>A/cm<sup>2</sup>

## BOND PAD SIZE:

 $100 \mu m \ x \ 100 \mu m$  4 x 4 mils

