## EL7156 ## High Performance Pin Driver FN7280 Rev 4.00 September 1, 2015 The EL7156 high performance pin driver with three-state is suited to many ATE and level-shifting applications. The 3.5A peak drive capability makes this part an excellent choice when driving high capacitance loads. The output pin OUT is connected to input pins VH or VL respectively, depending on the status of the IN pin. When the OE pin is active low, the output is placed in the three-state mode. The isolation of the output FETs from the power supplies enables VH and VL to be set independently, enabling level-shifting to be implemented. Related to the EL7155, the EL7156 adds a lower supply pin VS- and makes VL an isolated and independent input. This feature adds applications flexibility and improves switching response due to the increased enhancement of the output FETs. This pin driver has improved performance over existing pin drivers. It is specifically designed to operate at voltages down to 0V across the switch elements while maintaining good speed and ON-resistance characteristics. Available in the 8 Ld SOIC and 8 Ld PDIP packages, the EL7156 is specified for operation over the full -40°C to +85°C temperature range. #### **Features** - · Clocking speeds up to 40MHz - 15ns t<sub>R</sub>/t<sub>F</sub>at 2000pF C<sub>LOAD</sub> - · 0.5ns rise and fall times mismatch - 0.5ns t<sub>ON</sub>-t<sub>OFF</sub> prop delay mismatch - · 3.5pF typical input capacitance - · 3.5A peak drive - Low ON-resistance of 3.5Ω - · High capacitive drive capability - · Operates from 4.5V to 16.5V - Pb-free plus anneal available (RoHS compliant) ## **Applications** - · ATE/burn-in testers - · Level shifting - IGBT drivers - · CCD drivers ## **Pinout** EL7156 (8 LD PDIP, SOIC) TOP VIEW # Ordering Information | PART NUMBER | PART MARKING | TAPE & REEL | PKG | PKG. DWG. # | |----------------------------------------------------------------------------|--------------|-------------|----------------------|-------------| | EL7156CNZ (Note) (No longer available, recommended replacement: EL7156CSZ) | EL7156CN Z | - | 8 Ld PDIP* (Pb-free) | MDP0031 | | EL7156CSZ (Note) | 7156CSZ | - | 8 Ld SOIC (Pb-free) | MDP0027 | | EL7156CSZ-T7 (Note) | 7156CSZ | 7" | 8 Ld SOIC (Pb-free) | MDP0027 | | EL7156CSZ-T13 (Note) | 7156CSZ | 13" | 8 Ld SOIC (Pb-free) | MDP0027 | NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. \*Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. ## **Absolute Maximum Ratings** (T<sub>A</sub> = +25°C) | Supply Voltage (V <sub>S</sub> + to V <sub>S</sub> -) | | |-------------------------------------------------------|-------------------------------------------| | Input Voltage | V <sub>S</sub> 0.3V, V <sub>S</sub> +0.3V | | Continuous Output Current | 200mA | | Storage Temperature Range | 65°C to +150°C | ## **Thermal Information** Ambient Operating Temperature ... -40°C to +85°C Operating Junction Temperature ... +125°C Power Dissipation ... see curves Pb-free reflow profile ... see link below http://www.intersil.com/pbfree/Pb-FreeReflow.asp \*Pb-free PDIPs can be used for through hole wave solder processing only. They are not intended for use in Reflow solder processing applications. CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ ## **Electrical Specifications** $V_S$ + = +15V, $V_H$ = +15V, $V_L$ = 0V, $V_S$ - = 0V, $T_A$ = +25°C, unless otherwise specified. | PARAMETER | DESCRIPTION CONDITION MIN | | TYP | MAX | UNIT | | |------------------|--------------------------------------------------|-----------------------------------------------|----------|------|------|----| | INPUT | | | <b>"</b> | 1 | 1 | | | V <sub>IH</sub> | Logic '1' Input Voltage | | 2.4 | | | V | | I <sub>IH</sub> | Logic '1' Input Current | V <sub>IH</sub> = V <sub>S</sub> + | | 0.1 | 10 | μA | | V <sub>IL</sub> | Logic '0' Input Voltage | | | | 0.8 | V | | I <sub>IL</sub> | Logic '0' Input Current | V <sub>IL</sub> = 0V | | 0.1 | 10 | μA | | C <sub>IN</sub> | Input Capacitance | | | 3.5 | | pF | | R <sub>IN</sub> | Input Resistance | | | 50 | | ΜΩ | | OUTPUT | | | | 11 | 1 | | | R <sub>OVH</sub> | ON-Resistance V <sub>H</sub> to OUT | I <sub>OUT</sub> = -200 mA | | 2.7 | 4.5 | Ω | | R <sub>OVL</sub> | ON-Resistance V <sub>L</sub> to OUT | I <sub>OUT</sub> = +200 mA | | 3.5 | 5.5 | Ω | | lout | Output Leakage Current | OE = 0V, OUT = V <sub>H</sub> /V <sub>L</sub> | | 0.1 | 10 | μA | | I <sub>PK</sub> | Peak Output Current | Source | | 3.5 | | Α | | | (linear resistive operation) | Sink | | 3.5 | | Α | | I <sub>DC</sub> | Continuous Output Current | Source/Sink | 200 | | | mA | | POWER SUPPL | .Y | | | 11 | 1 | | | Is | Power Supply Current | Inputs = V <sub>S</sub> + | | 1.3 | 3 | mA | | l <sub>VH</sub> | Off Leakage at V <sub>H</sub> and V <sub>L</sub> | V <sub>H</sub> , V <sub>L</sub> = 0V | | 4 | 10 | μA | | SWITCHING CH | IARACTERISTICS | | , | I | 1 | | | t <sub>R</sub> | Rise Time | C <sub>L</sub> = 2000pF | | 14.5 | | ns | | t <sub>F</sub> | Fall Time | C <sub>L</sub> = 2000pF | | 15 | | ns | | $t_{RF\Delta}$ | t <sub>R</sub> , t <sub>F</sub> Mismatch | C <sub>L</sub> = 2000pF | | 0.5 | | ns | | t <sub>d-1</sub> | Turn-Off Delay Time | C <sub>L</sub> = 2000pF | | 9.5 | | ns | | t <sub>d-2</sub> | Turn-On Delay Time | C <sub>L</sub> = 2000pF | | 10 | | ns | | $t_{d\Delta}$ | t <sub>d-1</sub> -t <sub>d-2</sub> Mismatch | C <sub>L</sub> = 2000pF | | 0.5 | | ns | | t <sub>d-3</sub> | Three-state Delay Enable | | | 10 | | ns | | t <sub>d-4</sub> | Three-state Delay Disable | | | 10 | | ns | # **Electrical Specifications** $V_S$ + = +5V, $V_H$ = +5V, $V_L$ = -5V, $V_S$ - = -5V, $V_A$ = +25°C, unless otherwise specified. (Continued) | PARAMETER | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------|-----------------------------------------------|----------|------|-----|------| | INPUT | | | <b>-</b> | ' | | l | | V <sub>IH</sub> | Logic '1' Input Voltage | | 2.0 | | | V | | I <sub>IH</sub> | Logic '1' Input Current | V <sub>IH</sub> = V <sub>S</sub> + | | 0.1 | 10 | μA | | V <sub>IL</sub> | Logic '0' Input Voltage | | | | 0.8 | V | | I <sub>IL</sub> | Logic '0' Input Current | V <sub>IL</sub> = 0V | | 0.1 | 10 | μA | | C <sub>IN</sub> | Input Capacitance | | | 3.5 | | pF | | R <sub>IN</sub> | Input Resistance | | | 50 | | ΜΩ | | OUTPUT | | | <u>'</u> | 1 | | | | R <sub>OVH</sub> | ON-Resistance V <sub>H</sub> to OUT | I <sub>OUT</sub> = -200mA | | 3.4 | 5 | Ω | | R <sub>OVL</sub> | ON-Resistance V <sub>L</sub> to OUT | I <sub>OUT</sub> = +200mA | | 4 | 6 | Ω | | lout | Output Leakage Current | OE = 0V, OUT = V <sub>H</sub> /V <sub>L</sub> | | 0.1 | 10 | μA | | I <sub>PK</sub> | Peak Output Current | Source | | 3.5 | | Α | | | (linear resistive operation) | Sink | | 3.5 | | Α | | I <sub>DC</sub> | Continuous Output Current | Source/Sink | 200 | | | mA | | POWER SUPPLY | , | | - | 1 | 1 | 1 | | IS | Power Supply Current | Inputs = V <sub>S</sub> + | | 1 | 2.5 | mA | | V <sub>H</sub> | Off Leakage at V <sub>H</sub> and V <sub>L</sub> | V <sub>H</sub> , V <sub>L</sub> = 0V | | 4 | 10 | μA | | SWITCHING CHA | RACTERISTICS | | - | 1 | 1 | 1 | | t <sub>R</sub> | Rise Time | C <sub>L</sub> = 2000pF | | 17 | | ns | | t <sub>F</sub> | Fall Time | C <sub>L</sub> = 2000pF | | 17 | | ns | | $t_{RF\Delta}$ | t <sub>R</sub> , t <sub>F</sub> Mismatch | C <sub>L</sub> = 2000pF | | 0 | | ns | | t <sub>d-1</sub> | Turn-Off Delay Time | C <sub>L</sub> = 2000pF | | 11.5 | | ns | | t <sub>d-2</sub> | Turn-On Delay Time | C <sub>L</sub> = 2000pF | | 12 | | ns | | $t_{d\Delta}$ | t <sub>d-1</sub> -t <sub>d-2</sub> Mismatch | C <sub>L</sub> = 2000pF | | 0.5 | | ns | | t <sub>d-3</sub> | Three-state Delay Enable | | | 10 | | ns | | t <sub>d-4</sub> | Three-state Delay Disable | | | 10 | | ns | # **Typical Performance Curves** FIGURE 1. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE FIGURE 3. QUIESCENT SUPPLY CURRENT vs SUPPLY VOLTAGE FIGURE 5. RISE/FALL TIME vs SUPPLY VOLTAGE FIGURE 2. INPUT THRESHOLD vs SUPPLY VOLTAGE FIGURE 4. "ON"-RESISTANCE vs SUPPLY VOLTAGE FIGURE 6. RISE/FALL TIME vs TEMPERATURE # Typical Performance Curves (Continued) FIGURE 7. PROPAGATION DELAY vs SUPPLY VOLTAGE FIGURE 9. RISE/FALL TIME vs LOAD CAPACITANCE FIGURE 11. SUPPLY CURRENT vs FREQUENCY FIGURE 8. PROPAGATION DELAY vs TEMPERATURE FIGURE 10. SUPPLY CURRENT vs LOAD CAPACITANCE FIGURE 12. V<sub>H</sub> SUPPLY CURRENT vs FREQUENCY # Truth Table | OE | IN | OUT | |----|----|----------------| | 0 | 0 | Three-state | | 0 | 1 | Three-state | | 1 | 0 | V <sub>H</sub> | | 1 | 1 | VL | # Operating Voltage Range | PIN | MIN | MAX | |--------------------------------------|-----|----------------| | V <sub>S</sub> - to GND | -5 | 0 | | V <sub>S</sub> + to V <sub>S</sub> - | 5 | 16.5 | | V <sub>H</sub> to V <sub>L</sub> | 0 | 16.5 | | V <sub>S</sub> + to V <sub>H</sub> | 0 | 16.5 | | V <sub>S</sub> + to GND | 5 | 16.5 | | V <sub>L</sub> to V <sub>S</sub> - | 0 | 16.5 | | Three-state Output | VL | V <sub>H</sub> | # Timing Diagram # Standard Test Configuration # Pin Descriptions | PIN | NAME | FUNCTION | EQUIVALENT CIRCUIT | |-----|------|-------------------------|-----------------------| | 1 | VS+ | Positive Supply Voltage | | | 2 | OE | Output Enable | INPUTO VS-0 CIRCUIT 1 | | 3 | IN | Input | Reference Circuit 1 | | 4 | GND | Ground | | | 5 | VS- | Negative Supply Voltage | | | 6 | VL | Lower Output Voltage | | | 7 | OUT | Output | V <sub>S</sub> -O | | 8 | VH | High Output Voltage | | # Block Diagram Page 7 of 11 # Applications Information ## **Product Description** The EL7156 is a high performance 40MHz pin driver. It contains two analog switches connecting VH and VL to OUT. Depending on the value of the IN pin, one of the two switches will be closed and the other switch open. An output enable (OE) is also supplied which opens both switches simultaneously. Due to the topology of the EL7156, both the VH and VL pins can be connected to any voltage between the VS+ and VS-pins, but VH must be greater than VL in order to prevent turning on the body diode at the output stage. The EL7156 is available in both the 8 Ld SOIC and the 8 Ld PDIP packages. The relevant package should be chosen depending on the calculated power dissipation. #### Three-state Operation When the OE pin is low, the output is three-state (floating). The output voltage is the parasitic capacitance's voltage. It can be any voltage between VH and VL, depending on the previous state. At three-state, the output voltage can be pushed to any voltage between VH and VL. The output voltage can't be pushed higher than VH or lower than VL since the body diode at the output stage will turn on. #### Supply Voltage Range and Input Compatibility The EL7156 is designed for operation on supplies from 5V to 15V (4.5V to 16.5V maximum). "Operating Voltage Range" on page 6 shows the specifications for the relationship between the VS+, VS-, VH, VL, and GND pins. All input pins are compatible with both 3V and 5V CMOS signals. With a positive supply ( $V_S+$ ) of 5V, the EL7156 is also compatible with TTL inputs. #### Power Supply Bypassing When using the EL7156, it is very important to use adequate power supply bypassing. The high switching currents developed by the EL7156 necessitate the use of a bypass capacitor between the supplies (VS+ and VS-) and GND pins. It is recommended that a 2.2 $\mu$ F tantalum capacitor be used in parallel with a 0.1 $\mu$ F low-inductance ceramic MLC capacitor. These should be placed as close to the supply pins as possible. It is also recommended that the VH and VL pins have some level of bypassing, especially if the EL7156 is driving highly capacitive loads. #### **Power Dissipation Calculation** When switching at high speeds, or driving heavy loads, the EL7156 drive capability is limited by the rise in die temperature brought about by internal power dissipation. For reliable operation, die temperature must be kept below $T_{\mbox{\scriptsize JMAX}}$ (+125°C). It is necessary to calculate the power dissipation for a given application prior to selecting the package type. Power dissipation may be calculated: $$PD = (V_S \times I_S) + (C_{VS} \times V_S^2 \times f) + [(C_{INT} + C_L) \times V_{OUT}^2 \times f]$$ (EQ. 1) #### where: $V_S$ is the total power supply to the EL7156 (from $V_S$ + to GND) $V_{OUT}$ is the swing on the output ( $V_H$ to $V_L$ ) $C_{VS}$ is the integral capacitance due to $V_S$ + $C_{INT}$ is the integral load capacitance due to $V_H$ $I_S$ is the quiescent supply current (3mA max) f is frequency **TABLE 1. INTEGRAL CAPACITANCE** | V <sub>S</sub> + = V <sub>H</sub> (V) | C <sub>VS</sub> (pF) | C <sub>INT</sub> (pF) | |---------------------------------------|----------------------|-----------------------| | 5 | 80 | 120 | | 10 | 85 | 145 | | 15 | 90 | 180 | Having obtained the application's power dissipation, a maximum package thermal coefficient may be determined, to maintain the internal die temperature below T<sub>.IMAX</sub>: $$\theta_{JA} = \frac{T_{JMAX} - T_{MAX}}{PD}$$ (EQ. 2) where: T<sub>JMAX</sub> is the maximum junction temperature (+125°C) T<sub>MAX</sub> is the maximum operating temperature PD is the power dissipation calculated above $\theta_{\text{JA}}$ thermal resistance on junction to ambient $\theta_{JA}$ is 160°C/W for the SOIC8 package and 100°C/W for the PDIP8 package when using a standard JEDEC JESD51-3 single-layer test board. If $T_{JMAX}$ is greater than +125°C when calculated using Equation 2, then one of the following actions must be taken: Reduce $\theta_{JA}$ the system by designing more heat-sinking into the PCB (as compared to the standard JEDEC JESD51-3). Use the PDIP8 instead of the SOIC8 package. De-rate the application either by reducing the switching frequency, the capacitive load, or the maximum operating (ambient) temperature (T<sub>MAX</sub>). # **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to the web to make sure that you have the latest revision. | DATE | REVISION | CHANGE | |-------------------|----------|---------------------------------------------------------------------------------------------------| | September 1, 2015 | FN7280.4 | Updated Ordering Information Table on page 1. Added Revision History and About Intersil sections. | ## About Intersil Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <a href="https://www.intersil.com">www.intersil.com</a>. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at <a href="www.intersil.com/support">www.intersil.com/support</a> # Plastic Dual-In-Line Packages (PDIP) # MDP0031 PLASTIC DUAL-IN-LINE PACKAGE | | | INCHES | | | | | | | |--------|-------|--------|--------|--------|--------|---------------|-------|--| | SYMBOL | PDIP8 | PDIP14 | PDIP16 | PDIP18 | PDIP20 | TOLERANCE | NOTES | | | Α | 0.210 | 0.210 | 0.210 | 0.210 | 0.210 | MAX | | | | A1 | 0.015 | 0.015 | 0.015 | 0.015 | 0.015 | MIN | | | | A2 | 0.130 | 0.130 | 0.130 | 0.130 | 0.130 | ±0.005 | | | | b | 0.018 | 0.018 | 0.018 | 0.018 | 0.018 | ±0.002 | | | | b2 | 0.060 | 0.060 | 0.060 | 0.060 | 0.060 | +0.010/-0.015 | | | | С | 0.010 | 0.010 | 0.010 | 0.010 | 0.010 | +0.004/-0.002 | | | | D | 0.375 | 0.750 | 0.750 | 0.890 | 1.020 | ±0.010 | 1 | | | E | 0.310 | 0.310 | 0.310 | 0.310 | 0.310 | +0.015/-0.010 | | | | E1 | 0.250 | 0.250 | 0.250 | 0.250 | 0.250 | ±0.005 | 2 | | | е | 0.100 | 0.100 | 0.100 | 0.100 | 0.100 | Basic | | | | eA | 0.300 | 0.300 | 0.300 | 0.300 | 0.300 | Basic | | | | eB | 0.345 | 0.345 | 0.345 | 0.345 | 0.345 | ±0.025 | | | | L | 0.125 | 0.125 | 0.125 | 0.125 | 0.125 | ±0.010 | | | | N | 8 | 14 | 16 | 18 | 20 | Reference | | | Rev. C 2/07 #### NOTES: - 1. Plastic or metal protrusions of 0.010" maximum per side are not included. - 2. Plastic interlead protrusions of 0.010" maximum per side are not included. - 3. Dimensions E and eA are measured with the leads constrained perpendicular to the seating plane. - 4. Dimension eB is measured with the lead tips unconstrained. - 5. 8 and 16 lead packages have half end-leads as shown. © Copyright Intersil Americas LLC 2003-2015. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see <a href="https://www.intersil.com/en/products.html">www.intersil.com/en/products.html</a> Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at <a href="https://www.intersil.com/en/support/qualandreliability.html">www.intersil.com/en/support/qualandreliability.html</a> Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see <a href="https://www.intersil.com">www.intersil.com</a> # Small Outline Package Family (SO) # **MDP0027** ## **SMALL OUTLINE PACKAGE FAMILY (SO)** | | INCHES | | | | | | | | | |--------|--------|-------|------------------|---------------------------|------------------|------------------|------------------|-----------|-------| | SYMBOL | SO-8 | SO-14 | SO16<br>(0.150") | SO16 (0.300")<br>(SOL-16) | SO20<br>(SOL-20) | SO24<br>(SOL-24) | SO28<br>(SOL-28) | TOLERANCE | NOTES | | Α | 0.068 | 0.068 | 0.068 | 0.104 | 0.104 | 0.104 | 0.104 | MAX | - | | A1 | 0.006 | 0.006 | 0.006 | 0.007 | 0.007 | 0.007 | 0.007 | ±0.003 | = | | A2 | 0.057 | 0.057 | 0.057 | 0.092 | 0.092 | 0.092 | 0.092 | ±0.002 | - | | b | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | 0.017 | ±0.003 | - | | С | 0.009 | 0.009 | 0.009 | 0.011 | 0.011 | 0.011 | 0.011 | ±0.001 | - | | D | 0.193 | 0.341 | 0.390 | 0.406 | 0.504 | 0.606 | 0.704 | ±0.004 | 1, 3 | | Е | 0.236 | 0.236 | 0.236 | 0.406 | 0.406 | 0.406 | 0.406 | ±0.008 | - | | E1 | 0.154 | 0.154 | 0.154 | 0.295 | 0.295 | 0.295 | 0.295 | ±0.004 | 2, 3 | | е | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | 0.050 | Basic | - | | L | 0.025 | 0.025 | 0.025 | 0.030 | 0.030 | 0.030 | 0.030 | ±0.009 | - | | L1 | 0.041 | 0.041 | 0.041 | 0.056 | 0.056 | 0.056 | 0.056 | Basic | - | | h | 0.013 | 0.013 | 0.013 | 0.020 | 0.020 | 0.020 | 0.020 | Reference | - | | N | 8 | 14 | 16 | 16 | 20 | 24 | 28 | Reference | - | NOTES: Rev. M 2/07 - 1. Plastic or metal protrusions of 0.006" maximum per side are not included. - 2. Plastic interlead protrusions of 0.010" maximum per side are not included. - 3. Dimensions "D" and "E1" are measured at Datum Plane "H". - 4. Dimensioning and tolerancing per ASME Y14.5M-1994