#### AT25XV041B ## 4 -Mbit, 1.65 V - 4.4 V Range SPI Serial Flash Memory with Dual-I/O Support #### **Features** - Single 1.65 V 4.4 V Supply - · Serial Peripheral Interface (SPI) Compatible - · Supports SPI Modes 0 and 3 - · Supports Dual-I/O Operation - 85MHz Maximum Operating Frequency - Clock-to-Output (t<sub>V</sub>) of 7.5 ns - Flexible, Optimized Erase Architecture for Code + Data Storage Applications - · Small (256-Byte) Page Erase - Uniform 4-kByte Block Erase - · Uniform 32-kByte Block Erase - · Uniform 64-kByte Block Erase - · Full Chip Erase - · Hardware Controlled Locking of Protected Sectors via WP Pin - 128-byte, One-Time Programmable (OTP) Security Register - · 64 bytes factory programmed with a unique identifier - · 64 bytes user programmable - · Flexible Programming - Byte/Page Program (1 to 256 Bytes) - · Dual-Input Byte/Page Program (1 to 256 Bytes) - · Sequential Program Mode Capability - · Fast Program and Erase Times - 1.85ms Typical Page Program (256 Bytes) Time - 45ms Typical 4-kByte Block Erase Time - · 360ms Typical 32-kByte Block Erase Time - 720ms Typical 64-kByte Block Erase Time - · Automatic Checking and Reporting of Erase/Program Failures - · Software Controlled Reset - JEDEC Standard Manufacturer and Device ID Read Methodology - · Low Power Dissipation - · 200 nA Ultra Deep Power Down current (Typical) - 5 µA Deep Power-Down Current (Typical) - 25 μA Standby Current (Typical) - 3.5 mA Active Read Current (Typical) - Endurance: 100,000 Program/Erase Cycles - · Data Retention: 20 Years - Complies with Full Industrial Temperature Range - · Industry Standard Green (Pb/Halide-free/RoHS Compliant) Package Options - 8-lead SOIC (150-mil) - 8-pad Ultra Thin DFN (2 x 3 x 0.6 mm) - 8-pad Ultra Thin DFN (5 x 6 x 0.6 mm) - 8-lead TSSOP Package - 8-ball WLCSP (3 x 2 x 3 ball matrix) ## **Contents** | Features | 1 | |-----------------------------------------------------|----| | Figures | 4 | | Tables | 5 | | 1. Description | 6 | | 2. Pin Descriptions and Pinouts | 7 | | 3. Block Diagram | | | 4. Memory Array | | | 5. Device Operation | | | 5.1 Dual Output Read | | | 6. Commands and Addressing | | | 7. Read Commands | | | 7.1 Read Array | 14 | | 8. Program and Erase Commands | | | 8.1 Byte/Page Program | | | 8.2 Dual-Input Byte/Page Program | | | 8.3 Sequential Program Mode | | | 8.4 Page Erase | 20 | | 8.5 Block Erase | | | 8.6 Chip Erase | | | 9. Protection Commands and Features | | | 9.1 Write Enable | | | 9.2 Write Disable | | | 9.3 Protect Sector | | | 9.5 Global Protect/Unprotect | | | 9.6 Read Sector Protection Registers | | | 9.7 Protected States and the Write Protect (WP) Pin | 29 | | 10. Security Commands | 31 | | 10.1 Program OTP Security Register | | | 11. Status Register Commands | 34 | | 11.1 Read Status Register | 34 | | 11.2 Active Status Interrupt | | | 11.3 Write Status Register | | | 11.4 Write Status Register Byte 2 | 40 | | 12. Other Commands and Functions | | | 12.1 Read Manufacturer and Device ID | | | 12.2 Deep Power Down | | | 12.3 Resume from Deep Power-Down | | | 12.5 Exit Ultra-Deep Power-Down | | #### AT25XV041B Datasheet | 12.6 Hold | . 47 | |----------------------------------------------------------|------| | 12.7 Reset | . 48 | | 13. Electrical Specifications | 49 | | 13.1 Absolute Maximum Ratings* | . 49 | | 13.2 DC and AC Operating Range | . 49 | | 13.3 DC Characteristics | . 49 | | 13.4 AC Characteristics - Maximum Clock Frequencies | | | 13.5 AC Characteristics - All Other Parameters | . 50 | | 13.6 Program and Erase Characteristics | . 51 | | 14. Power-On/Reset State | 52 | | 14.1 Power-Up/Power-Down Voltage and Timing Requirements | . 52 | | 15. AC Waveforms | 54 | | 16. Ordering Information | 56 | | 17. Packaging Information | 57 | | 17.1 8-Lead 150-mil JEDEC SOIC | . 57 | | 17.2 8-Pad 2 x 3 x 0.6 mm UDFN | . 58 | | 17.3 8-Pad 5 x 6 x 0.6 mm UDFN | . 59 | | 17.4 8-Lead 4.4 mm TSSOP | . 60 | | 17.5 8-Ball 3 x 3 x 2 Array WLCSP | . 61 | | 18. Revision History | 62 | ## **Figures** | Figure 1. 8-SOIC Top View | 8 | |------------------------------------------------------------------------|----| | Figure 2. 8-UDFN (Top View) | 8 | | Figure 3. 8-TSSOP Top View | 8 | | Figure 4. 8-ball WLCSP (Bottom View) | 8 | | Figure 5. Memory Architecture Diagram | | | Figure 6. SPI Mode 0 and 3 | | | Figure 7. Read Array - 03h Opcode | | | Figure 8. Read Array- 0Bh Opcode | 14 | | Figure 9. Dual-Output Read Array | 15 | | Figure 10. Byte Program | 17 | | Figure 11. Page Program | 17 | | Figure 12. Dual-Input Byte Program | 18 | | Figure 13. Dual-Input Page Program | | | Figure 14. Sequential Program Mode - Status Register Polling | 20 | | Figure 15. Sequential Program Mode - Waiting Maximum Byte Program Time | 20 | | Figure 16. Block Erase | 21 | | Figure 17. Chip Erase | 22 | | Figure 18. Write Enable | 23 | | Figure 19. Write Disable | 24 | | Figure 20. Protect Sector | 25 | | Figure 21. Unprotect Sector | | | Figure 22. Read Sector Protection Register | 29 | | Figure 23. Program OTP Security Register | | | Figure 24. Read OTP Security Register | 33 | | Figure 25. Read Status Register | | | Figure 26. Active Status Interrupt | | | Figure 27. Write Status Register | | | Figure 28. Write Status Register Byte 2 | | | Figure 29. Read Manufacturer and Device ID | | | Figure 30. Deep Power-Down | | | Figure 31. Resume from Deep Power-Down | | | Figure 32. Ultra-Deep Power Down | | | Figure 33. Exit Ultra-Deep Power-Down (Chip Select Toggle) | | | Figure 34. Exit Ultra-Deep Power-Down (Chip Select Low) | | | Figure 35. Hold Mode | | | Figure 36. Reset. | | | Figure 37. Power-Up Timing | | | Figure 38. Serial Input Timing | | | Figure 39. Serial Output Timing | | | Figure 40. WP Timing for Write Status Register Command when BPL = 1 | | | Figure 41. HOLD Timing - Serial Input | | | Figure 42. HOLD Timing - Serial Output | 55 | #### AT25XV041B Datasheet ## **Tables** | Table 1. Pinouts | 8 | |-------------------------------------------------------------------|------| | Table 2. Command Listing | . 12 | | Table 3. Sector Protection Register Values | . 25 | | Table 4. Valid SPRL and Global Unprotect Conditions | . 27 | | Table 5. Read Sector Protection Register – Output Data | . 29 | | Table 6. Sector Protection Register States | . 30 | | Table 7. Hardware and Software Locking | . 30 | | Table 8. OTP Security Register | . 31 | | Table 9. Status Register Format | . 34 | | Table 10. Status Register Format – Byte 2 | . 37 | | Table 11. Write Status Register Format | . 39 | | Table 12. Write Status Register Byte 2 Format | .40 | | Table 13. Manufacturer and Device ID Information | .41 | | Table 14. Manufacturer and Device ID Details | .41 | | Table 15. Voltage and Timing Requirements for Power-Up/Power-Down | . 52 | | Table 16 Latch-Up Characteristics | 53 | ## 1. Description The Renesas Electronics AT25XV041B is a serial interface Flash memory device for a wide variety of high-volume consumer and connected applications. It can be operated using modern Lithium battery technologies over a wide input voltage range of 1.65 V to 4.4 V. It is designed for: - systems in which program code is shadowed from Flash memory into embedded or external RAM (Code Shadow) for execution, - · where code is updated over the air, - where small amounts of data are stored locally in the flash memory. The erase block sizes of the AT25XV041B have been optimized to meet the needs of today's code and data storage applications. The device supports 256-byte Page erase, as well as 4-kByte, 32-kByte, and 64-kByte block erase operations. By optimizing the size of the erase blocks, the memory space can be used much more efficiently. This device's innovative design features also include: - active interrupt (allowing the host to sleep during lengthy programming), - erase operations (allowing the memory device to wake the MCU when completed), as well as - optimized energy consumption and class-leading < 200 nA ultra-deep power-down modes.</li> The AT25XV041B is optimized for connected low-energy applications. The device contains a specialized one-time programmable (OTP) security register that can be used for: - unique device serialization, - system-level Electronic Serial Number (ESN) storage, and - locked key storage. It can even be adapted with the MCU firmware to create a USE-ONCE system applicable to disposable consumables. Specifically designed for use in a wide variety of systems, the AT25XV041B supports read, program, and erase operations. No separate voltage is required for programming and erasing. # 2. Pin Descriptions and Pinouts | Symbol | Name and Function | Asserted<br>State | Туре | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------| | <del>CS</del> | CHIP SELECT: Asserting the $\overline{CS}$ pin selects the device. When the $\overline{CS}$ pin is deasserted, the device is deselected and normally be placed in standby mode (not Deep Power-Down mode), and the SO pin is in a high-impedance state. When the device is deselected, data is not accepted on the SI pin. A high-to-low transition on the $\overline{CS}$ pin is required to start an operation, and a low-to-high transition is required to end an operation. When ending an internally self-timed operation such as a program or erase cycle, the device does not enter the standby mode until the completion of the operation. | Low | Input | | SCK | SERIAL CLOCK: This pin is used to provide a clock to the device and is used to control the flow of data to and from the device. Command, address, and input data present on the SI pin is always latched in on the rising edge of SCK, while output data on the SO pin is always clocked out on the falling edge of SCK. | - | Input | | SI (I/O <sub>0</sub> ) | SERIAL INPUT: The SI pin is used to shift data into the device. The SI pin is used for all data input including command and address sequences. Data on the SI pin is always latched in on the rising edge of SCK. With the Dual-Output Read commands, the SI Pin becomes an output pin (I/O <sub>0</sub> ) in conjunction with other pins to allow two bits of data on (I/O <sub>1-0</sub> ) to be clocked out on every falling edge of SCK. To maintain consistency with the SPI nomenclature, the SI (I/O <sub>0</sub> ) pin is referenced as the SI pin unless specifically addressing the Dual-I/O modes in which case it is referenced as I/O <sub>0</sub> . Data present on the SI pin is ignored whenever the device is deselected (CS is deasserted). | - | Input/<br>Output | | SO (I/O <sub>1</sub> ) | SERIAL OUTPUT: The SO pin is used to shift data out from the device. Data on the SO pin is always clocked out on the falling edge of SCK. With the Dual-Output Read commands, the SO Pin remains an output pin (I/O <sub>1</sub> ) in conjunction with other pins to allow two bits of data on (I/O <sub>1-0</sub> ) to be clocked out on every falling edge of SCK. To maintain consistency with the SPI nomenclature, the SO (I/O <sub>1</sub> ) pin is referenced as the SO pin unless specifically addressing the Dual-I/O modes in which case it is referenced as I/O <sub>1</sub> . The SO pin is in a high-impedance state whenever the device is deselected (CS is deasserted). | - | Input/<br>Output | | WP | WRITE PROTECT: The WP pin controls the hardware locking feature of the device. Please refer to "Protection Commands and Features" on page 23 for more details on protection features and the WP pin. The WP pin is internally pulled-high and might be left floating if hardware controlled protection is not used. However, it is recommended that the WP pin also be externally connected to V <sub>CC</sub> whenever possible. | Low | Input | | HOLD | HOLD: The HOLD pin is used to temporarily pause serial communication without deselecting or resetting the device. While the HOLD pin is asserted, transitions on the SCK pin and data on the SI pin are ignored, and the SO pin is in a high-impedance state. The CS pin must be asserted, and the SCK pin must be in the low state in order for a Hold condition to start. A Hold condition pauses serial communication only and does not have an effect on internally self-timed operations such as a program or erase cycle. Please refer to "Hold" on page 47 for additional details on the Hold operation. The HOLD pin is internally pulled-high and might be left floating if the Hold function is not used. However, it is recommended that the HOLD pin also be externally connected to V <sub>CC</sub> whenever possible. | Low | Input | | Symbol | Name and Function | Asserted<br>State | Туре | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------| | V <sub>CC</sub> | <b>DEVICE POWER SUPPLY:</b> The $V_{CC}$ pin is used to supply the source voltage to the device. Operations at invalid $V_{CC}$ voltages can produce spurious results and must not be attempted. | • | Power | | GND | GROUND: The ground reference for the power supply. GND must be connected to the system ground. | - | Power | **Table 1. Pinouts** Figure 1. 8-SOIC Top View Figure 3. 8-TSSOP Top View Figure 2. 8-UDFN (Top View) Figure 4. 8-ball WLCSP (Bottom View) ## 3. Block Diagram ## 4. Memory Array To provide the greatest flexibility, the memory array of the AT25XV041B can be erased in three levels of granularity: sectors, blocks and pages. There is also a full chip erase. The size of the erase blocks is optimized for both code and data storage applications, allowing both code and data segments to reside in their own erase regions. The erase operations can be performed at the chip, sector, block, or page level. Program operations to the device can be done at the full page level or at the byte level (a variable number of bytes, from 1 byte to 256 bytes per page). The Memory Architecture Diagram illustrates the breakdown of each erase level. | | Block Erase Detail | | | | Page Erase Deta | il / Page Program Detail | | |---------------------------------------------------------|---------------------------------------|---------------------------------------|--------------------------------------|----------------------------------------|--------------------------------|-----------------------------------------------------------|-------------------| | Internal Sectoring<br>for Sector Protection<br>Function | 64 kB<br>Block Erase<br>(D8h Command) | 32 kB<br>Block Erase<br>(52h Command) | 4 kB<br>Block Erase<br>(20h Command) | Block Address<br>Range | (81h Command)<br>256 Byte Page | (02h Command)<br>1-256 Byte Page<br>Page Address<br>Range | | | | | | 4 kB | 07F000h - 07FFFFh | 256 Bytes | 07FF00h - 07FFFFh | | | 16 kB | | | 4 kB | 07E000h - 07EFFFh<br>07D000h - 07DFFFh | 256 Bytes | 07FE00h - 07FEFFh | | | (Sector 10) | | | 4 kB<br>4 kB | 07C000h - 07CFFFh | 256 Bytes | 07FD00h - 07FDFFh | | | 8 kB | | 32 kB | 4 kB | 07B000h - 07BFFFh | 256 Bytes | 07FC00h - 07FCFFh | | | (Sector 9) | | | 4 kB | 07A000h - 07AFFFh | 256 Bytes | 07FB00h - 07FBFFh<br>07FA00h - 07FAFFh | | | 8 kB | | | 4 kB | 079000h - 079FFFh | 256 Bytes<br>256 Bytes | 07F900h - 07F9FFh | | | (Sector 8) | 0415 | | 4 kB | 078000h - 078FFFh | 256 Bytes | 07F800h - 07F8FFh | | | | 64 kB | | 4 kB | 077000h - 077FFFh | 256 Bytes | 07F700h - 07F7FFh | | | | | | 4 kB | 076000h - 076FFFh | 256 Bytes | 07F600h - 07F6FFh | | | | | | 4 kB | 075000h - 075FFFh | 256 Bytes | 07F500h - 07F5FFh | | | 32 kB | | 32 kB | 4 kB | 074000h - 074FFFh | 256 Bytes | 07F400h - 07F4FFh | | | (Sector 7) | | OZ KB | 4 kB | 073000h - 073FFFh | 256 Bytes | 07F300h - 07F3FFh | | | | | | 4 kB | 072000h - 072FFFh | 256 Bytes | 07F200h - 07F2FFh | | | | | | 4 kB | 071000h - 071FFFh | 256 Bytes | 07F100h - 07F1FFh | | | | | | 4 kB | 070000h - 070FFFh | 256 Bytes | 07F000h - 07F0FFh | | | | | | 4 kB<br>4 kB | 06F000h - 06FFFFh<br>06E000h - 06EFFFh | 256 Bytes | 07EF00h - 07EFFFh | | | | | | 4 kB | 06D000h - 06DFFFh | 256 Bytes | 07EE00h - 07EEFFh | | | | | | 4 kB | 06C000h - 06CFFFh | 256 Bytes<br>256 Bytes | 07ED00h - 07EDFFh<br>07EC00h - 07ECFFh | | | | | 32 kB | 4 kB | 06B000h - 06BFFFh | 256 Bytes | 07EB00h - 07EBFFh | | | | | | | 4 kB | 06A000h - 06AFFFh | 256 Bytes | 07EA00h - 07EAFFh | | | | | 4 kB | 069000h - 069FFFh | 256 Bytes | 07E900h - 07E9FFh | | | 64 kB | 64 kB | | 4 kB | 068000h - 068FFFh | 256 Bytes | 07E800h - 07E8FFh | | | (Sector 6) | 04 40 | | 4 kB | 067000h - 067FFFh | | | | | | | | 4 kB | 066000h - 066FFFh | | : | | | | | | 4 kB | 065000h - 065FFFh | | | | | | | 32 kB | 4 kB | 064000h - 064FFFh | 256 Bytes | 001900h - 0019FFh | | | | | | 4 kB | 063000h - 063FFFh | 256 Bytes | 001800h - 0018FFh | | | | | | 4 kB | 062000h - 062FFFh | 256 Bytes | 001700h - 0017FFh | | | | | | 4 kB | 061000h - 061FFFh | 256 Bytes | 001600h - 0016FFh | | | | | | 4 kB | 060000h - 060FFFh | 256 Bytes | 001500h - 0015FFh | | | : | : | : | : | : | 256 Bytes<br>256 Bytes | 001400h - 0014FFh<br>001300h - 0013FFh | | | • | | • | • | • | 256 Bytes | 001200h - 0012FFh | | | | | | 4 kB | 00F000h - 00FFFFh | 256 Bytes | 001100h - 0011FFh | | | | | | 4 kB | 00E000h - 00EFFFh | 256 Bytes | 001000h - 0010FFh | | | | | | 4 kB | 00D000h - 00DFFFh | 256 Bytes | 000F00h - 000FFFh | | | | | 32 kB | 4 kB | 00C000h - 00CFFFh | 256 Bytes | 000C00h - 000CFFh | | | | | JZ KD | 4 kB | 00B000h - 00BFFFh | 256 Bytes | 000B00h - 000BFFh | | | | 4 kB | 00A000h - 00AFFFh | 256 Bytes | 000A00h - 000AFFh | | | | | | | | 4 kB | 009000h - 009FFFh | 256 Bytes | 000900h - 0009FFh | | | 64 kB | 64 kB | | 4 kB | 008000h - 008FFFh | 256 Bytes | 000800h - 0008FFh | | | (Sector 0) | | | 4 kB | 007000h - 007FFFh | 256 Bytes | 000700h - 0007FFh | | | | | | 4 kB | 006000h - 006FFFh | 256 Bytes | 000600h - 0006FFh | | | | | | 4 kB | 005000h - 005FFFh | 256 Bytes | 000500h - 0005FFh | | | | 32 k | 32 kB | 4 kB | 004000h - 004FFFh<br>003000h - 003FFFh | 256 Bytes | 000400h - 0004FFh | | | | | | 4 kB<br>4 kB | 002000h - 002FFFh | 256 Bytes<br>256 Bytes | 000300h - 0003FFh | | | | | | 4 kB | 001000h - 001FFFh | 256 Bytes | 000200h - 0002FFh | | | | | | 4 kB | 000000h - 000FFFh | 256 Bytes | 000100h - 0001FFh<br>000000h - 0000FFh | | | | | 1 | | 1 | | 00000011 - 00005511 | | Figure 5. Memory Architecture Diagram ## 5. Device Operation The AT25XV041B is controlled by a set of instructions that are sent from a host controller, commonly referred to as the SPI Master. The SPI Master communicates with the AT25XV041B via the SPI bus which is comprised of four signal lines: Chip Select (CS), Serial Clock (SCK), Serial Input (SI), and Serial Output (SO). The SPI protocol defines a total of four modes of operation (mode 0, 1, 2, or 3) with each mode differing in respect to the SCK polarity and phase and how the polarity and phase control the flow of data on the SPI bus. The AT25XV041B supports the two most common modes, SPI Modes 0 and 3. The only difference between SPI Modes 0 and 3 is the polarity of the SCK signal when in the inactive state (when the SPI Master is in standby mode and not transferring any data). With SPI Modes 0 and 3, data is always latched in on the rising edge of SCK and always output on the falling edge of SCK. #### 5.1 Dual Output Read The AT25XV041B features a Dual-Output Read mode that allow two bits of data to be clocked out of the device every clock cycle to improve throughput. To accomplish this, both the SI and SO pins are used as outputs for the transfer of data bytes. With the Dual-Output Read Array command, the SI pin becomes an output along with the SO pin. Figure 6. SPI Mode 0 and 3 ## 6. Commands and Addressing A valid instruction or operation must always be started by first asserting the $\overline{CS}$ pin. After the $\overline{CS}$ pin has been asserted, the host controller must then clock out a valid 8-bit opcode on the SPI bus. Following the opcode, instruction dependent information such as address and data bytes would then be clocked out by the host controller. All opcode, address, and data bytes are transferred with the most-significant bit (MSB) first. An operation is ended by deasserting the $\overline{CS}$ pin. Opcodes not supported by the AT25XV041B are ignored by the device and no operation is started. The device continues to ignore any data presented on the SI pin until the start of the next operation ( $\overline{CS}$ pin being deasserted and then reasserted). In addition, if the $\overline{CS}$ pin is deasserted before complete opcode and address information is sent to the device, then no operation is performed and the device returns to the idle state and waits for the next operation. Addressing of the device requires a total of three bytes of information to be sent, representing address bits A23-A0. Since the upper address limit of the AT25XV041B memory array is 07FFFFh, address bits A23-A19 are always ignored by the device. **Table 2. Command Listing** | Command | Opcode | Clock<br>Frequency | Address<br>Bytes | Dummy<br>Bytes | Data<br>Bytes | |-----------------------------------------------|---------------|--------------------|------------------|----------------|---------------| | Read Commands | | | | | | | Read Array | 0Bh 0000 1011 | Up to 85 MHz | 3 | 1 | 1+ | | Read Allay | 03h 0000 0011 | Up to 25 MHz | 3 | 0 | 1+ | | Dual Output Read | 3Bh 0011 1011 | Up to 40 MHz | 3 | 1 | 1+ | | Program and Erase Commands | | | | | | | Page Erase | 81h 1000 0001 | Up to 85 MHz | 3 | 0 | 0 | | Block Erase (4 kBytes) | 20h 0010 0000 | Up to 85 MHz | 3 | 0 | 0 | | Block Erase (32 kBytes) | 52h 0101 0010 | Up to 85 MHz | 3 | 0 | 0 | | Block Erase (64 kBytes) | D8h 1101 1000 | Up to 85 MHz | 3 | 0 | 0 | | Chin France | 60h 0110 0000 | Up to 85 MHz | 0 | 0 | 0 | | Chip Erase | C7h 1100 0111 | Up to 85 MHz | 0 | 0 | 0 | | Byte/Page Program (1 to 256 Bytes) | 02h 0000 0010 | Up to 85 MHz | 3 | 0 | 1+ | | Convention Dragger Made | ADh 1010 1101 | Up to 85 MHz | 3, 0[1] | 0 | 1 | | Sequential Program Mode | AFh 1010 1111 | Up to 85 MHz | 3, 0[1] | 0 | 1 | | Dual-Input Byte/Page Program (1 to 256 bytes) | A2h 1010 0010 | Up to 85 MHz | 3 | 0 | 1+ | | Protection Commands | | | | | | | Write Enable | 06h 0000 0110 | Up to 85 MHz | 0 | 0 | 0 | | Write Disable | 04h 0000 0100 | Up to 85 MHz | 0 | 0 | 0 | | Protect Sector | 36h 0011 0110 | Up to 85 MHz | 3 | 0 | 0 | | Unprotect Sector | 39h 0011 1001 | Up to 85 MHz | 3 | 0 | 0 | | Read Sector Protection Registers | 3Ch 0011 1100 | Up to 85 MHz | 3 | 0 | 1+ | | Security Commands | | • | | | | | Program OTP Security Register | 9Bh 1001 1011 | Up to 85 MHz | 3 | 0 | 1+ | Table 2. Command Listing (Continued) | Command | Opcode | Clock<br>Frequency | Address<br>Bytes | Dummy<br>Bytes | Data<br>Bytes | |---------------------------------|---------------|--------------------|------------------|----------------|---------------| | Read OTP Security Register | 77h 0111 0111 | Up to 85 MHz | 3 | 2 | 1+ | | Status Register Commands | | | | | | | Read Status Register | 05h 0000 0101 | Up to 85 MHz | 0 | 0 | 1+ | | Active Status Interrupt | 25h 0010 0101 | Up to 85 MHz | 0 | 1 | 0 | | Write Status Register Byte 1 | 01h 0000 0001 | Up to 85 MHz | 0 | 0 | 1 | | Write Status Register Byte 2 | 31h 0011 0001 | Up to 85 MHz | 0 | 0 | 1 | | Miscellaneous Commands | | | | | | | Reset | F0h 1111 0000 | Up to 85 MHz | 0 | 0 | 1(D0h) | | Read Manufacturer and Device ID | 9Fh 1001 1111 | Up to 85 MHz | 0 | 0 | 1 to 4 | | Deep Power-Down | B9h 1011 1001 | Up to 85 MHz | 0 | 0 | 0 | | Resume from Deep Power-Down | ABh 1010 1011 | Up to 85 MHz | 0 | 0 | 0 | | Ultra-Deep Power-Down | 79h 0111 1001 | Up to 85 MHz | 0 | 0 | 0 | <sup>1.</sup> Three address bytes are required for the first operation to designate the address to start programming. Afterwards, the internal address counter automatically increments, so subsequent Sequential Program Mode operations only require clocking in of the opcode and the data byte until the Sequential Program Mode has been exited. #### 7. Read Commands ### 7.1 Read Array The Read Array command can be used to sequentially read a continuous stream of data from the device by providing the clock signal once the initial starting address is specified. The device incorporates an internal address counter that automatically increments every clock cycle. Two opcodes (0Bh and 03h) can be used for the Read Array command. The use of each opcode depends on the maximum clock frequency that is used to read data from the device. The 0Bh opcode can be used at any clock frequency up to the maximum specified by $f_{CLK}$ , and the 03h opcode can be used for lower frequency read operations up to the maximum specified by $f_{RDL}$ . To perform the Read Array operation, the $\overline{\text{CS}}$ pin must first be asserted and the appropriate opcode (0Bh or 03h) must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the starting address location of the first byte to read within the memory array. Following the three address bytes, an additional dummy byte needs to be clocked into the device if the 0Bh opcode is used for the Read Array operation. After the three address bytes (and the dummy byte if using opcode 0Bh) have been clocked in, additional clock cycles results in data being output on the SO pin. The data is always output with the MSB of a byte first. When the last byte (07FFFFh) of the memory array has been read, the device continues reading back at the beginning of the array (000000h). No delays are incurred when wrapping around from the end of the array to the beginning of the array. Deasserting the CS pin terminates the read operation and put the SO pin into high-impedance state. The CS pin can be deasserted at any time and does not require a full byte of data be read. Figure 7. Read Array - 03h Opcode Figure 8. Read Array- 0Bh Opcode ### 7.2 Dual-Output Read Array The Dual-Output Read Array command is similar to the standard Read Array command and can be used to sequentially read a continuous stream of data from the device by providing the clock signal once the initial starting address has been specified. Unlike the standard Read Array command, however, the Dual-Output Read Array command allows two bits of data to be clocked out of the device on every clock cycle, rather than just one. The Dual-Output Read Array command can be used at any clock frequency, up to the maximum specified by f<sub>RDDO</sub>. To perform the Dual-Output Read Array operation, the $\overline{\text{CS}}$ pin must first be asserted and then the opcode 3Bh must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the location of the first byte to read within the memory array. Following the three address bytes, a single dummy byte must also be clocked into the device. After the three address bytes and the dummy byte have been clocked in, additional clock cycles result in data being output on both the SO and SI pins. The data is always output with the MSB of a byte first and the MSB is always output on the SO pin. During the first clock cycle, bit seven of the first data byte is output on the SO pin, while bit six of the same data byte is output on the SIO pin. During the next clock cycle, bits five and four of the first data byte are output on the SO and SIO pins, respectively. The sequence continues with each byte of data being output after every four clock cycles. When the last byte (07FFFFh) of the memory array has been read, the device continues reading from the beginning of the array (000000h). No delays are incurred when wrapping around from the end of the array to the beginning of the array. Deasserting the $\overline{CS}$ pin terminates the read operation and put the SO and SI pins into a high-impedance state. The $\overline{CS}$ pin can be deasserted at any time and does not require that a full byte of data be read. Figure 9. Dual-Output Read Array ## 8. Program and Erase Commands ### 8.1 Byte/Page Program The Byte/Page Program command allows anywhere from a single byte of data to 256 bytes of data to be programmed into previously erased memory locations. An erased memory location is one that has all eight bits set to the logical 1 state (a byte value of FFh). Before a Byte/Page Program command can be started, the Write Enable command must have been previously issued to the device (see "Write Enable" on page 23) to set the Write Enable Latch (WEL) bit of the Status Register to a logical 1 state. To perform a Byte/Page Program command, an opcode of 02h must be clocked into the device followed by the three address bytes denoting the first byte location of the memory array to begin programming at. After the address bytes have been clocked in, data can then be clocked into the device and is stored in an internal buffer. If the starting memory address denoted by A23-A0 does not fall on an even 256-byte page boundary (A7-A0 are not all 0), then special circumstances regarding which memory locations to be programmed apply. In this situation, any data that is sent to the device that goes beyond the end of the page wraps around back to the beginning of the same page. For example, if the starting address denoted by A23-A0 is 0000FEh, and three bytes of data are sent to the device, then the first two bytes of data are programmed at addresses 0000FEh and 0000FFh while the last byte of data is programmed at address 000000h. The remaining bytes in the page (addresses 000001h through 0000FDh) are not programmed and remain in the erased state (FFh). In addition, if more than 256 bytes of data are sent to the device, then only the last 256 bytes sent are latched into the internal buffer. When the $\overline{\text{CS}}$ pin is deasserted, the device takes the data stored in the internal buffer and program it into the appropriate memory array locations based on the starting address specified by A23-A0 and the number of data bytes sent to the device. If less than 256 bytes of data were sent to the device, then the remaining bytes within the page are not programmed and remain in the erased state (FFh). The programming of the data bytes is internally self-timed and takes place in a time of $t_{PP}$ or $t_{RP}$ if only programming a single byte. The three address bytes and at least one complete byte of data must be clocked into the device before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device aborts the operation and no data are programmed into the memory array. In addition, if the memory is in the protected state (see "Protect Sector" on page 25), then the Byte/Page Program command is not executed, and the device returns to the idle state once the $\overline{CS}$ pin has been deasserted. The WEL bit in the Status Register is reset back to the logical 0 state if the program cycle aborts due to an incomplete address being sent, an incomplete byte of data being sent, the $\overline{CS}$ pin being deasserted on uneven byte boundaries, or because the memory location to be programmed is protected. While the device is programming, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the t<sub>BP</sub> or t<sub>PP</sub> time to determine if the data bytes have finished programming. For fastest throughput and least power consumption, it is recommended that the Active Status Interrupt command 25h be used. After the initial 16 clks, no more clocks are required. Once the BUSY cycle is done, SO is driven low immediately to signal the device has finished programming. At some point before the program cycle completes, the WEL bit in the Status Register is reset back to the logical 0 state. The device also incorporates an intelligent programming algorithm that can detect when a byte location fails to program properly. If a programming error arises, it is indicated by the EPE bit in the Status Register. Figure 11. Page Program ## 8.2 Dual-Input Byte/Page Program The Dual-Input Byte/Page Program command is similar to the standard Byte/Page Program command and can be used to program anywhere from a single byte of data up to 256 bytes of data into previously erased memory locations. Unlike the standard Byte/Page Program command, however, the Dual-Input Byte/Page Program command allows two bits of data to be clocked into the device on every clock cycle rather than just one. Before the Dual-Input Byte/Page Program command can be started, the Write Enable command must have been previously issued to the device (see "Write Enable" on page 23) to set the Write Enable Latch (WEL) bit of the Status Register to a Logical 1 state. To perform a Dual-Input Byte/Page Program command, an A2h opcode must be clocked into the device followed by the three address bytes denoting the first location of the memory array to begin programming at. After the address bytes have been clocked in, data can then be clocked into the device two bits at a time on both the SO and SI pins. The data is always input with the MSB of a byte first, and the MSB is always input on the SO pin. During the first clock cycle, bit seven of the first data byte is input on the SO pin while bit six of the same data byte is input on the SI pin. During the next clock cycle, bits five and four of the first data byte are input on the SO and SI pins, respectively. The sequence continues with each byte of data being input after every four clock cycles. Like the standard Byte/Page Program command, all data clocked into the device are stored in an internal buffer. If the starting memory address denoted by A23-A0 does not fall on an even 256-byte page boundary (A7-A0 are not all 0), then special circumstances regarding which memory locations are to be programmed apply. In this situation, any data that are sent to the device that go beyond the end of the page wraps around to the beginning of the same page. In addition, if more than 256 bytes of data is sent to the device, then only the last 256 bytes sent are latched into the internal buffer. **Example:** If the starting address denoted by A23-A0 is 0000FEh and three bytes of data are sent to the device, then the first two bytes of data are programmed at addresses 0000FEh and 0000FFh, while the last byte of data is programmed at address 000000h. The remaining bytes in the page (addresses 0000001h through 0000FDh) are not programmed and remain in the erased state (FFh). When the $\overline{\text{CS}}$ pin is deasserted, the device programs the data stored in the internal buffer into the appropriate memory array locations based on the starting address specified by A23-A0 and the number of data bytes sent to the device. If fewer than 256 bytes of data is sent to the device, then the remaining bytes within the page are not programmed and remain in the erased state (FFh). The programming of the data bytes is internally self-timed and takes place in a time of tPP or tBP if only programming a page (tPP) or a single byte (tBP). The three address bytes and at least one complete byte of data must be clocked into the device before the CS pin is deasserted, and the $\overline{\text{CS}}$ pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device aborts the operation and no data are programmed into the memory array. In addition, if the address specified by A23-A0 points to a memory location within a sector that is in the protected state (see "Protect Sector" on page 25), then the Byte/Page Program command is not executed and the device returns to the idle state once the $\overline{\text{CS}}$ pin has been deasserted. The WEL bit in the Status Register is reset back to the Logical 0 state if the program cycle aborts due to an incomplete address being sent, an incomplete byte of data being sent, the $\overline{\text{CS}}$ pin being deasserted on uneven byte boundaries, or because the memory location to be programmed is protected or locked down. While the device is programming, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the tBP or tPP time to determine if the data bytes have finished programming. For fastest throughput and least power consumption, it is recommended that the Active Status Interrupt command 25h be used. At some point before the program cycle completes, the WEL bit in the Status Register is reset back to the Logical 0 state. The device also incorporates an intelligent programming algorithm that can detect when a byte location fails to program properly. If a programming error arises, it is indicated by the EPE bit in the Status Register. Figure 12. Dual-Input Byte Program Figure 13. Dual-Input Page Program ## 8.3 Sequential Program Mode The Sequential Program Mode improves throughput over the Byte/Page Program command when the Byte/Page Program command is used to program single bytes only into consecutive address locations. For example, some systems may be designed to program only a single byte of information at a time and cannot use a buffered Page Program operation due to design restrictions. In such a case, the system would normally have to perform multiple Byte Program operations in order to program data into sequential memory locations. This approach can add considerable system overhead and SPI bus traffic. The Sequential Programming Mode helps reduce system overhead and bus traffic by incorporating an internal address counter that keeps track of the byte location to program, thereby eliminating the need to supply an address sequence to the device for every byte to program. When using the Sequential Program mode, all address locations to be programmed must be in the erased state. Before the Sequential Program mode can first be entered, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a logical 1 state. To start the Sequential Program Mode, the $\overline{CS}$ pin must first be asserted, and either an opcode of ADh or AFh must be clocked into the device. For the first program cycle, three address bytes must be clocked in after the opcode to designate the first byte location to program. After the address bytes have been clocked in, the byte of data to be programmed can be sent to the device. Deasserting the $\overline{CS}$ pin starts the internally self-timed program operation, and the byte of data is programmed into the memory location specified by A23 - A0. After the first byte has been successfully programmed, a second byte can be programmed by reasserting the $\overline{\text{CS}}$ pin, clocking in the ADh or AFh opcode, and then clocking in the next byte of data. When the $\overline{\text{CS}}$ pin is deasserted, the second byte of data is programmed into the next sequential memory location. The process would be repeated for any additional bytes. There is no need to reissue the Write Enable command once the Sequential Program Mode has been entered. When the last desired byte has been programmed into the memory array, the Sequential Program Mode operation can be terminated by reasserting the $\overline{CS}$ pin and sending the Write Disable command to the device to reset the WEL bit in the Status Register back to the logical 0 state. If more than one byte of data is ever clocked in during each program cycle, then only the last byte of data sent on the SI pin is stored in the internal latches. The programming of each byte is internally self-timed and takes place in a time of $t_{\rm BP}$ . For each program cycle, a complete byte of data must be clocked into the device before the $\overline{\rm CS}$ pin is deasserted, and the $\overline{\rm CS}$ pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device aborts the operation, the byte of data is not programmed into the memory array, and the WEL bit in the Status Register is reset back to the logical 0 state. If the address initially specified by A23 - A0 points to a memory location within a sector that is in the protected state, then the Sequential Program Mode command is not executed, and the device returns to the idle state once the $\overline{\text{CS}}$ pin has been deasserted. The WEL bit in the Status Register is also reset back to the logical 0 state. There is no address wrapping when using the Sequential Program Mode. Therefore, when the last byte (07FFFFh) of the memory array has been programmed, the device automatically exits the Sequential Program mode and reset the WEL bit in the Status Register back to the logical 0 state. In addition, the Sequential Program mode does not automatically skip over protected sectors; therefore, once the highest unprotected memory location in a programming sequence has been programmed, the device automatically exits the Sequential Program mode and reset the WEL bit in the Status Register. For example, if Sector 1 was protected and Sector 0 was currently being programmed, once the last byte of Sector 0 was programmed, the Sequential Program mode would automatically end. To continue programming with Sector 2, the Sequential Program mode would have to be restarted by supplying the ADh or AFh opcode, the three address bytes, and the first byte of Sector 2 to program. While the device is programming a byte, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled at the end of each program cycle rather than waiting the t<sub>BP</sub> time to determine if the byte has finished programming before starting the next Sequential Program mode cycle. The device also incorporates an intelligent programming algorithm that can detect when a byte location fails to program properly. If a programming error arises, it is indicated by the EPE bit in the Status Register. Figure 15. Sequential Program Mode - Waiting Maximum Byte Program Time ## 8.4 Page Erase Page Erase for 4 Mbit, 2048 Pages [eleven (11) page address bits, PA<10:0>] of 256 Bytes each. The Page Erase command can be used to individually erase any page in the main memory array. The Main Memory Byte/Page Program command can be used at a later time. To perform a Page Erase with the standard page size (256 bytes), an opcode of 81h must be clocked into the device followed by three address bytes comprised of: Byte 0: 81h the page erase command code Byte 1: XXXX X, PA10, PA9, PA8; which is five (5) dummy bits and three (3) page address bits Byte 2: PA<7:0>; which is eight (8) page address bits Byte 3: XXXX XXXX; which is eight (8) dummy bits When a low-to-high transition occurs on the $\overline{\text{CS}}$ pin, the device erases the selected page (the erased state is a Logic 1). The erase operation is internally self-timed and takes place in a maximum time of $t_{\text{PE}}$ . During this time, the RDY/BUSY bit in the Status Register indicates that the device is busy. The device also incorporates an intelligent erase algorithm that can detect when a byte location fails to erase properly. If an erase error arises, it is indicated by the EPE bit in the Status Register. #### 8.5 Block Erase A block of 4, 32, or 64 kBytes can be erased (all bits set to the logical 1 state) in a single operation by using one of three different opcodes for the Block Erase command. An opcode of 20h is used for a 4-kByte erase, an opcode of 52h for a 32-kByte erase, and an opcode of D8h is used for a 64-kByte erase. Before a Block Erase command can be started, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a logical 1 state. To perform a Block Erase, the $\overline{\text{CS}}$ pin must first be asserted and the appropriate opcode (20h, 52h, or D8h) must be clocked into the device. After the opcode has been clocked in, the three address bytes specifying an address within the 4-, 32-, or 64-kByte block to be erased must be clocked in. Any additional data clocked into the device are ignored. When the $\overline{\text{CS}}$ pin is deasserted, the device erases the appropriate block. The erasing of the block is internally self- timed and takes place in a time of $t_{\text{BLKE}}$ . Since the Block Erase command erases a region of bytes, the lower order address bits do not need to be decoded by the device. Therefore, for a 4-kByte erase, address bits A11-A0 are ignored by the device and their values can be either a logical 1 or "0". For a 32-kByte erase, address bits A14-A0 are ignored by the device. For a 64-kByte erase, address bits A15-A0 are ignored by the device. Despite the lower order address bits not being decoded by the device, the complete three address bytes must still be clocked into the device before the $\overline{\text{CS}}$ pin is deasserted, and the $\overline{\text{CS}}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device aborts the operation and no erase operation is performed. If the memory is in the <u>protected</u> state, then the Block Erase command is not executed, and the device returns to the idle state once the $\overline{\text{CS}}$ pin has been deasserted. The WEL bit in the Status Register is reset back to the logical 0 state if the erase cycle aborts due to an incomplete address being sent, the $\overline{\text{CS}}$ pin being deasserted on uneven byte boundaries, or because a memory location within the region to be erased is protected. While the device is executing a successful erase cycle, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the t<sub>BLKE</sub> time to determine if the device has finished erasing. At some point before the erase cycle completes, the WEL bit in the Status Register is reset back to the logical 0 state. For fastest throughput and least power consumption, it is recommended that the Active Status Interrupt command 25h be used. After the initial 16 clks, no more clocks are required. Once the BUSY cycle is done, SO is driven low immediately to signal the device has finished erasing. The device also incorporates an intelligent erase algorithm that can detect when a byte location fails to erase properly. If an erase error occurs, it is indicated by the EPE bit in the Status Register. Figure 16. Block Erase ## 8.6 Chip Erase The entire memory array can be erased in a single operation by using the Chip Erase command. Before a Chip Erase command can be started, the Write Enable command must have been previously issued to the device to set the WEL bit of the Status Register to a logical 1 state. Two opcodes (60h and C7h) can be used for the Chip Erase command. There is no difference in device functionality when using the two opcodes, so they can be used interchangeably. To perform a Chip Erase, one of the two opcodes must be clocked into the device. Since the entire memory array is to be erased, no address bytes need to be clocked into the device, and any data clocked in after the opcode are ignored. When the $\overline{\text{CS}}$ pin is deasserted, the device erases the entire memory array. The erasing of the device is internally self-timed and takes place in a time of $t_{\text{CHPE}}$ . The complete opcode must be clocked into the device before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, no erase is performed. In addition, if any sector in the memory array is in the protected state, then the Chip Erase command is not executed, and the device returns to the idle state once the $\overline{CS}$ pin has been deasserted. The WEL bit in the Status Register is reset back to the logical 0 state if the $\overline{CS}$ pin is deasserted on uneven byte boundaries or if the memory is in the protected state. While the device is executing a successful erase cycle, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the $t_{CHPE}$ time to determine if the device has finished erasing. At some point before the erase cycle completes, the WEL bit in the Status Register is reset back to the logical 0 state. The device also incorporates an intelligent erase algorithm that can detect when a byte location fails to erase properly. If an erase error occurs, it is indicated by the EPE bit in the Status Register. Figure 17. Chip Erase ## 9. Protection Commands and Features #### 9.1 Write Enable The Write Enable command is used to set the Write Enable Latch (WEL) bit in the Status Register to a logical 1 state. The WEL bit must be set before a Byte/Page Program, Erase, Program OTP Security Register, or Write Status Register command can be executed. This makes the issuance of these commands a two step process, thereby reducing the chances of a command being accidentally or erroneously executed. If the WEL bit in the Status Register is not set prior to the issuance of one of these commands, then the command is not executed. To issue the Write Enable command, the $\overline{CS}$ pin must first be asserted and the opcode of 06h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode are ignored. When the $\overline{CS}$ pin is deasserted, the WEL bit in the Status Register is set to a logical 1. The complete opcode must be clocked into the device before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device aborts the operation and the state of the WEL bit does not change. Figure 18. Write Enable #### 9.2 Write Disable The Write Disable command is used to reset the Write Enable Latch (WEL) bit in the Status Register to the logical 0 state. With the WEL bit reset, all Byte/Page Program, Erase, Program OTP Security Register, and Write Status Register commands are not executed. Other conditions can also cause the WEL bit to be reset; for more details, refer to the WEL bit section of the Status Register description. To issue the Write Disable command, the $\overline{CS}$ pin must first be asserted and the opcode of 04h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode are ignored. When the $\overline{CS}$ pin is deasserted, the WEL bit in the Status Register is reset to a logical 0. The complete opcode must be clocked into the device before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device aborts the operation and the state of the WEL bit does not change. Figure 19. Write Disable #### 9.3 Protect Sector Every physical sector of the device has a corresponding single-bit Sector Protection Register that is used to control the software protection of a sector. Upon device power-up or after a device reset, each Sector Protection Register defaults to the logical 1 state indicating that all sectors are protected and cannot be programmed or erased. Issuing the Protect Sector command to a particular sector address sets the corresponding Sector Protection Register to the logical 1 state. The following table out lines the two states of the Sector Protection Registers. | Value | Sector Protection Status | |-------|------------------------------------------------------------------------------------| | 0 | Sector is unprotected and can be programmed and erased. | | 1 | Sector is protected and cannot be programmed or erased. This is the default state. | **Table 3. Sector Protection Register Values** Before the Protect Sector command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a logical 1. To issue the Protect Sector command, the $\overline{CS}$ pin must first be asserted and the opcode of 36h must be clocked into the device followed by three address bytes designating any address within the sector to be protected. Any additional data clocked into the device are ignored. When the $\overline{CS}$ pin is deasserted, the Sector Protection Register corresponding to the physical sector addressed by A23 - A0 is set to the logical 1 state, and the sector itself is then protected from program and erase operations. In addition, the WEL bit in the Status Register is reset back to the logical 0 state. The complete three address bytes must be clocked into the device before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device aborts the operation, the state of the Sector Protection Register is unchanged, and the WEL bit in the Status Register is reset to a logical 0. As a safeguard against accidental or erroneous protecting or unprotecting of sectors, the Sector Protection Registers can themselves be locked from updates by using the SPRL (Sector Protection Registers Locked) bit of the Status Register (please refer to the Status Register description for more details). If the Sector Protection Registers are locked, then any attempts to issue the Protect Sector command are ignored, and the device resets the WEL bit in the Status Register back to a logical 0 and return to the idle state once the $\overline{\text{CS}}$ pin has been deasserted. Figure 20. Protect Sector ### 9.4 Unprotect Sector Issuing the Unprotect Sector command to a particular sector address resets the corresponding Sector Protection Register to the logical 0 state (see Table 3 for Sector Protection Register values). Every physical sector of the device has a corresponding single-bit Sector Protection Register that is used to control the software protection of a sector. Before the Unprotect Sector command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a logical 1. To issue the Unprotect Sector command, the $\overline{CS}$ pin must first be asserted and the opcode of 39h must be clocked into the device. After the opcode has been clocked in, the three address bytes designating any address within the sector to be unlocked must be clocked in. Any additional data clocked into the device after the address bytes are ignored. When the $\overline{CS}$ pin is deasserted, the Sector Protection Register corresponding to the sector addressed by A23 - A0 is reset to the logical 0 state, and the sector itself is unprotected. In addition, the WEL bit in the Status Register is reset back to the logical 0 state. The complete three address bytes must be clocked into the device before the $\overline{CS}$ pin is deasserted and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiple of eight bits); otherwise, the devise aborts the operation, the state of the Sector Protection Register is unchanged, and the WEL bit in the Status Register is set to a logical 0. As a safeguard against accidental or erroneous locking or unlocking of sectors, the Sector Protection Registers can themselves be locked from updates by using the SPRL (Sector Protection Registers Locked) bit of the Status Register (please refer to the Status Register description for more details). If the Sector Protection Registers are locked, then any attempts to issue the Unprotect Sector command are ignored, and the device resets the WEL bit in the Status Register back to a logical 0 and return to the idle state once the $\overline{\text{CS}}$ pin has been deasserted. Figure 21. Unprotect Sector ### 9.5 Global Protect/Unprotect The Global Protect and Global Unprotect features can work in conjunction with the Protect Sector and Unprotect Sector functions. For example, a system can globally protect the entire memory array and then use the Unprotect Sector command to individually unprotect certain sectors and individually reprotect them later by using the Protect Sector command. Likewise, a system can globally unprotect the entire memory array and then individually protect certain sectors as needed. Performing a Global Protect or Global Unprotect is accomplished by writing a certain combination of data to the Status Register using the Write Status Register command (see "Global Protect/Unprotect" on page 27 for command execution details). The Write Status Register command is also used to modify the SPRL (Sector Protection Registers Locked) bit to control hardware and software locking. To perform a Global Protect, the appropriate $\overline{\text{WP}}$ pin and SPRL conditions must be met, and the system must write a logical 1 to bits 5, 4, 3, and 2 of the Status Register. Conversely, to perform a Global Unprotect, the same $\overline{\text{WP}}$ and SPRL conditions must be met but the system must write a logical 0 to bits 5, 4, 3, and 2 of the Status Register. Table 4 details the conditions necessary for a Global Protect or Global Unprotect to be performed. Table 4. Valid SPRL and Global Unprotect Conditions | WP<br>State | Current<br>SPRL<br>Value | New Write Status<br>Register Data<br>Bit<br>7 6 5 4 3 2 1 0 | Protection Operation | New<br>SPRL<br>Value | |-------------|--------------------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | | | 0 x 0 0 0 0 x x | | 0 | | | | 0 x 0 0 0 1 x x | Global Unprotect – all Sector Protection Registers reset to 0 No | 0 | | | | ? | change to current protection. | 0 | | | | 0 x 1 1 1 0 x x | No change to current protection. No change to current protection. | 0 | | | | 0 x 1 1 1 1 x x | Global Protect – all Sector Protection Registers set to 1 | 0 | | 0 | 0 | | | | | | | 1 x 0 0 0 0 x x | Global Unprotect – all Sector Protection Registers reset to 0 No | 1 | | | | 1 x 0 0 0 1 x x | change to current protection. | 1 | | | | ? | No change to current protection. No change to current protection. | 1 | | | | 1 x 1 1 1 0 x x | Global Protect – all Sector Protection Registers set to 1 | 1 | | | | 1 x 1 1 1 1 x x | | 1 | | | | | No change to the current protection level. All sectors currently protected protected and all sectors currently unprotected remains unprotected. | ed remain | | 0 | 1 | **** | The Sector Protection Registers are hard-locked and cannot be changed the WP pin is LOW and the current state of SPRL is 1. Therefore, a GProtect/Unprotect does not occur. In addition, the SPRL bit cannot be (the WP pin must be HIGH in order to change SPRL back to a 0). | lobal | Table 4. Valid SPRL and Global Unprotect Conditions | WP<br>State | Current<br>SPRL<br>Value | New Write Status<br>Register Data<br>Bit | Protection Operation | | |-------------|--------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | | | 76543210 | | | | | | 0 x 0 0 0 0 x x | | 0 | | | | 0 x 0 0 0 1 x x | Global Unprotect – all Sector Protection Registers reset to 0 No | 0 | | | | ? | change to current protection. | 0 | | | | 0 x 1 1 1 0 x x | No change to current protection. No change to current protection. | 0 | | | | 0 x 1 1 1 1 x x | Global Protect – all Sector Protection Registers set to 1 | 0 | | 1 | 0 | | | | | | | 1 x 0 0 0 0 x x | Global Unprotect – all Sector Protection Registers reset to 0 No | 1 | | | | 1 x 0 0 0 1 x x | change to current protection. | 1 | | | | ? | No change to current protection. No change to current protection. | 1 | | | | 1 x 1 1 1 0 x x | Global Protect – all Sector Protection Registers set to 1 | 1 | | | | 1 x 1 1 1 1 x x | | 1 | | | | 0 x 0 0 0 0 x x | | 0 | | | | 0 x 0 0 0 1 x x | No change to the current protection level. All sectors currently | 0 | | | | ? | protected remains protected, and all sectors currently unprotected | 0 | | | | 0 x 1 1 1 0 x x | remain unprotected. | 0 | | | | 0 x 1 1 1 1 x x | | 0 | | 1 | 1 | 1 x 0 0 0 0 x x | The Sector Protection Registers are soft-locked and cannot be changed when the current state of SPRL is 1. Therefore, a Global Protect/Unprotect does not occur. However, the SPRL bit can be | 1 | | | | 1 x 0 0 0 1 x x | changed back to a 0 from a 1 since the WP pin is HIGH. To perform a | 1 | | | | ? | Global Protect/Unprotect, the Write Status Register command must | 1 | | | | 1 x 1 1 1 0 x x | be issued again after the SPRL bit has been changed from a 1 to a 0. | 1 | | | | 1 x 1 1 1 1 x x | | 1 | Essentially, if the SPRL bit of the Status Register is in the logical 0 state (Sector Protection Registers are not locked), then writing a 00h to the Status Register performs a Global Unprotect without changing the state of the SPRL bit. Similarly, writing a 7Fh to the Status Register performs a Global Protect and keep the SPRL bit in the logical 0 state. The SPRL bit can, of course, be changed to a logical 1 by writing an FFh if software-locking or hardware-locking is desired along with the Global Protect. To only change the SPRL bit without performing a Global Protect or Global Unprotect, the system can write a 0Fh to the Status Register to change the SPRL bit from a logical 1 to a logical 0, provided the $\overline{\text{WP}}$ pin is deasserted. Likewise, the system can write an F0h to change the SPRL bit from a logical 0 to a logical 1 without affecting the current sector protection status (no changes are made to the Sector Protection Registers). When writing to the Status Register, bits 5, 4, 3, and 2 are not actually modified but are decoded by the device for the purposes of the Global Protect and Global Unprotect functions. Only bit 7, the SPRL bit, is modified. Therefore, when reading the Status Register, bits 5, 4, 3, and 2 do not reflect the values written to them but instead indicate the status of the $\overline{\text{WP}}$ pin and the sector protection status. Please refer to "Read Status Register" on page 34 and Table 9 for details on the Status Register format and what values can be read for bits 5, 4, 3, and 2. ### 9.6 Read Sector Protection Registers The Sector Protection Registers can be read to determine the current software protection status of each sector. Reading the Sector Protection Registers, however, do not determine the status of the WP pin. To read the Sector Protection Register for a particular sector, the $\overline{\text{CS}}$ pin must first be asserted and the opcode of 3Ch must be clocked in. Once the opcode has been clocked in, three address bytes designating any address within the sector must be clocked in. After the last address byte has been clocked in, the device begins outputting data on the SO pin during every subsequent clock cycle. The data being output are repeating bytes of either FFh or 00h to denote the value of the appropriate Sector Protection Register. | | · | |-------------|----------------------------------------------------------------| | Output Data | Sector Protection Register Value | | 00h | Sector Protection Register value is 0 (sector is unprotected). | | FFh | Sector Protection Register value is 1 (sector is protected). | Table 5. Read Sector Protection Register - Output Data Deasserting the $\overline{\text{CS}}$ pin terminates the read operation and put the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. In addition to reading the individual Sector Protection Registers, the Software Protection Status (SWP) bit in the Status Register can be read to determine if all, some, or none of the sectors are software protected (refer to the "Status Register Commands" on page 34 for more details). Figure 22. Read Sector Protection Register ## 9.7 Protected States and the Write Protect (WP) Pin The WP pin is not linked to the memory array itself and has no direct effect on the protection status of the memory array. Instead, the $\overline{\text{WP}}$ pin, in conjunction with the SPRL (Sector Protection Registers Locked) bit in the Status Register, is used to control the hardware locking mechanism of the device. For hardware locking to be active, two conditions must be met – the $\overline{\text{WP}}$ pin must be asserted and the SPRL bit must be in the logical 1 state. When hardware locking is active, the Sector Protection Registers are locked and the SPRL bit itself is also locked. Therefore, sectors that are protected are locked in the protected state, and sectors that are unprotected are locked in the unprotected state. These states cannot be changed as long as hardware locking is active, so the Protect Sector, Unprotect Sector, and Write Status Register commands are ignored. In order to modify the protection status of a sector, the WP pin must first be deasserted, and the SPRL bit in the Status Register must be reset back to the logical 0 state using the Write Status Register command. When resetting the SPRL bit back to a logical 0, it is not possible to perform a Global Protect or Global Unprotect at the same time since the Sector Protection Registers remain soft-locked until after the Write Status Register command has been executed. If the WP pin is permanently connected to GND, then once the SPRL bit is set to a logical 1, the only way to reset the bit back to the logical 0 state is to power-cycle or reset the device. This allows a system to power-up with all sectors software protected but not hardware locked. Thus, sectors can be unprotected and protected as needed and then hardware locked at a later time by setting the SPRL bit in the Status Register. When the $\overline{\text{WP}}$ pin is deasserted, or if the $\overline{\text{WP}}$ pin is permanently connected to $V_{CC}$ , the SPRL bit in the Status Register can still be set to a logical 1 to lock the Sector Protection Registers. This provides a software locking ability to prevent erroneous Protect Sector or Unprotect Sector commands from being processed. When changing the SPRL bit to a logical 1 from a logical 0, it is also possible to perform a Global Protect or Global Unprotect at the same time by writing the appropriate values into bits 5, 4, 3, and 2 of the Status Register. Table 6 and Table 7 detail the various protection and locking states of the device. **Table 6. Sector Protection Register States** | WP | Sector Protection Register n [1] | Sector n <sup>[1]</sup> | |--------------|----------------------------------|-------------------------| | Χ | 0 | Unprotected | | (Don't Care) | 1 | Protected | 1. "n" represents a sector number Table 7. Hardware and Software Locking | WP | | SPRL | Locking | SPRL Change Allowed | Sector Protection Registers | |----|---|------|--------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | | 0 | 0 | | Can be modified from 0 to 1 | Unlocked and modifiable using the Protect and Unprotect Sector commands. Global Protect and Unprotect can also be performed. | | | 0 | 1 | Hardware<br>Locked | Locked | Locked in current state. Protect and Unprotect<br>Sector commands are ignored. Global Protect<br>and Unprotect cannot be performed. | | | 1 | 0 | | Can be modified from 0 to 1 | Unlocked and modifiable using the Protect and Unprotect Sector commands. Global Protect and Unprotect can also be performed. | | | 1 | 1 | Software<br>Locked | Can be modified from 1 to 0 | Locked in current state. Protect and Unprotect<br>Sector commands are ignored. Global Protect<br>and Unprotect cannot be performed. | ## 10. Security Commands ### 10.1 Program OTP Security Register The device contains a specialized OTP (One-Time Programmable) Security Register that can be used for purposes such as unique device serialization, system-level Electronic Serial Number (ESN) storage, locked key storage, etc. The OTP Security Register is independent of the main Flash memory array and is comprised of a total of 128 bytes of memory divided into two portions. The first 64 bytes (byte locations 0 through 63) of the OTP Security Register are allocated as a one-time user-programmable space. Once these 64 bytes have been programmed, they cannot be erased or reprogrammed. The remaining 64 bytes of the OTP Security Register (byte locations 64 through 127) are factory programmed by Renesas Electronics and contains a unique value for each device. The factory programmed data is fixed and cannot be changed. **Table 8. OTP Security Register** | Security Register Byte Number | | | | | | | | | | |-------------------------------|---|--|----|----|---------------|-------------|----------------|-----|-----| | 0 | 1 | | 62 | 63 | 64 | 65 | | 126 | 127 | | One-Time User Programmable | | | | Fa | ctory Prograr | nmed by Ren | esas Electroni | cs | | The user-programmable portion of the OTP Security Register does not need to be erased before it is programmed. In addition, the Program OTP Security Register command operates on the entire 64-byte user-programmable portion of the OTP Security Register at one time. Once the user-programmable space has been programmed with any number of bytes, the user-programmable space cannot be programmed again; therefore, it is not possible to only program the first two bytes of the register and then program the remaining 62 bytes at a later time. Before the Program OTP Security Register command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a logical 1. To program the OTP Security Register, the $\overline{\text{CS}}$ pin must first be asserted and an opcode of 9Bh must be clocked into the device followed by the three address bytes denoting the first byte location of the OTP Security Register to begin programming at. Since the size of the user- programmable portion of the OTP Security Register is 64 bytes, the upper order address bits do not need to be decoded by the device. Therefore, address bits A23-A6 are ignored by the device and their values can be either a logical 1 or 0. After the address bytes have been clocked in, data can then be clocked into the device and are stored in the internal buffer. If the starting memory address denoted by A23-A0 does not start at the beginning of the OTP Security Register memory space (A5-A0 are not all 0), then special circumstances regarding which OTP Security Register locations to be programmed apply. In this situation, any data that is sent to the device that goes beyond the end of the 64-byte user- programmable space wraps around back to the beginning of the OTP Security Register. For example, if the starting address denoted by A23-A0 is 00003Eh, and three bytes of data are sent to the device, then the first two bytes of data are programmed at OTP Security Register addresses 00003Eh and 00003Fh while the last byte of data are programmed at address 000000h. The remaining bytes in the OTP Security Register (addresses 000001h through 00003Dh) are not programmed and remain in the erased state (FFh). In addition, if more than 64 bytes of data are sent to the device, then only the last 64 bytes sent are latched into the internal buffer. When the $\overline{\text{CS}}$ pin is deasserted, the device takes the data stored in the internal buffer and program it into the appropriate OTP Security Register locations based on the starting address specified by A23-A0 and the number of data bytes sent to the device. If less than 64 bytes of data were sent to the device, then the remaining bytes within the OTP Security Register are not programmed and remain in the erased state (FFh). The programming of the data bytes is internally self-timed and takes place in a time of $t_{OTPP}$ . The three address bytes and at least one complete byte of data must be clocked into the devise before the CS pin is deasserted, and the $\overline{\text{CS}}$ pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device aborts the operation and the user-programmable portion of the OTP Security Register is not programmed. The WEL bit in the Status Register is reset back to the logical 0 state if the OTP Security Register program cycle aborts due to an incomplete address being sent, an incomplete byte of data being sent, the $\overline{\text{CS}}$ pin being deasserted on uneven byte boundaries, or because the user-programmable portion of the OTP Security Register was previously programmed. While the device is programming the OTP Security Register, the Status Register can be read and indicates that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the t<sub>OTPP</sub> time to determine if the data bytes have finished programming. At some point before the OTP Security Register programming completes, the WEL bit in the Status Register is reset back to the logical 0 state. If the device is powered-down during the OTP Security Register program cycle, then the contents of the 64-byte user programmable portion of the OTP Security Register cannot be guaranteed and cannot be programmed again. The Program OTP Security Register command uses the internal 256-buffer for processing. Therefore, the contents of the buffer is altered from its previous state when this command is issued. Figure 23. Program OTP Security Register ### 10.2 Read OTP Security Register The OTP Security Register can be sequentially read in a similar fashion to the Read Array operation up to the maximum clock frequency specified by $f_{CLK}$ . To read the OTP Security Register, the $\overline{CS}$ pin must first be asserted and the opcode of 77h must be clocked into the device. After the opcode has been clocked in, the three address bytes must be clocked in to specify the starting address location of the first byte to read within the OTP Security Register. Following the three address bytes, two dummy bytes must be clocked into the device before data can be output. After the three address bytes and the dummy bytes have been clocked in, additional clock cycles results in OTP Security Register data being output on the SO pin. When the last byte (00007Fh) of the OTP Security Register has been read, the device continues reading back at the beginning of the register (000000h). No delays are incurred when wrapping around from the end of the register to the beginning of the register. Deasserting the $\overline{\text{CS}}$ pin terminates the read operation and put the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. Figure 24. Read OTP Security Register ## 11. Status Register Commands ### 11.1 Read Status Register The Status Register can be read to determine the device's ready/busy status, as well as the status of many other functions such as Hardware Locking and Software Protection. The Status Register can be read at any time, including during an internally self-timed program or erase operation. The Status Register consists of two bytes. To read the Status Register, the $\overline{\text{CS}}$ pin must first be asserted and the opcode of 05h must be clocked into the device. After the opcode has been clocked in, the device begins outputting Status Register data on the SO pin during every subsequent clock cycle. After the last bit (bit 0) of Status Register Byte 2 has been clocked out, the sequence repeats itself, starting again with bit 7 of Status Register Byte 1, as long as the $\overline{\text{CS}}$ pin remains asserted and the clock pin is being pulsed. The data in the Status Register is constantly being updated, so each repeating sequence outputs new data. Deasserting the $\overline{\text{CS}}$ pin terminates the Read Status Register operation and put the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. | Bit [1] | Name | | Type [2] | Description | | | |---------|-------------------------|------------------------------------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------|--| | 7 | SPRL | Sector Protection Registers Locked | R/W | 0 | Sector Protection Registers are unlocked (default). | | | , | | | | 1 | Sector Protection Registers are locked. | | | 6 | SPM | Sequential Program Mode Status | R | 0 | Byte/Page Programming Mode (default). | | | 0 | | | | 1 | Sequential Programming Mode entered. | | | 5 | EPE Erase/Program Error | | R | 0<br>1 | Erase or program operation was successful. Erase or program error detected. | | | 4 | WPP | Write Protect (WP) Pin Status | R | 0 | WP is asserted. | | | 4 | | | | 1 | WP is deasserted. | | | | SWP | Software Protection Status | R | 00 | All sectors are software unprotected (all Sector Protection Registers are 0). | | | 3:2 | | | | 01 | Some sectors are software protected. Read individual Sector Protection Registers to determine which sectors are protected. | | | | | | | 10 | Reserved for future use. | | | | | | | 11 | All sectors are software protected (all Sector Protection Registers are 1 – default). | | | 1 | WEL | Write Enable Latch Status | R | 0 | Device is not write enabled (default). | | | ' | | | | 1 | Device is write enabled. | | | 0 | RDY/BSY | Ready/Busy Status | R | 0 | Device is ready. | | | | | | | 1 | Device is busy with an internal operation. | | **Table 9. Status Register Format** <sup>1.</sup> Only bit 7 of the Status Register will be modified when using the Write Status Register command. R/W = Readable and writableR = Readable only #### 11.1.1 SPRL Bit The SPRL bit is used to control whether the Sector Protection Registers can be modified or not. When the SPRL bit is in the logical 1 state, all Sector Protection Registers are locked and cannot be modified with the Protect Sector and Unprotect Sector commands (the device ignores these commands). In addition, the Global Protect and Global Unprotect features cannot be performed. Any sectors that are presently protected remain protected, and any sectors that are presently unprotected remain unprotected. When the SPRL bit is in the logical 0 state, all Sector Protection Registers are unlocked and can be modified (the Protect Sector and Unprotect Sector commands, as well as the Global Protect and Global Unprotect features, are processed as normal). The SPRL bit defaults to the logical 0 state after a power-up or a device reset. The SPRL bit can be modified freely whenever the $\overline{\text{WP}}$ pin is deasserted. However, if the $\overline{\text{WP}}$ pin is asserted, then the SPRL bit can only be changed from a logical 0 (Sector Protection Registers are unlocked) to a logical 1 (Sector Protection Registers are locked). In order to reset the SPRL bit back to a logical 0 using the Write Status Register command, the $\overline{\text{WP}}$ pin must first be deasserted. The SPRL bit is the only bit of the Status Register that can be user modified via the Write Status Register command. #### 11.1.2 SPM Bit The SPM bit indicates whether the device is in the Byte/Page Program mode or the Sequential Program Mode. The default state after power-up or device reset is the Byte/Page Program mode. #### 11.1.3 EPE Bit The EPE bit indicates whether the last erase or program operation completed successfully or not. If at least one byte during the erase or program operation did not erase or program properly, then the EPE bit is set to the logical 1 state. The EPE bit is not set if an erase or program operation aborts for any reason such as an attempt to erase or program a protected region or if the WEL bit is not set prior to an erase or program operation. The EPE bit is updated after every erase and program operation. #### 11.1.4 WPP Bit The WPP bit can be read to determine if the $\overline{\text{WP}}$ pin has been asserted or not. #### 11.1.5 SWP Bits The SWP bits provide feedback on the software protection status for the device. There are three possible combinations of the SWP bits that indicate whether none, some, or all of the sectors have been protected using the Protect Sector command or the Global Protect feature. If the SWP bits indicate that some of the sectors have been protected, then the individual Sector Protection Registers can be read with the Read Sector Protection Registers command to determine which sectors are in fact protected. #### 11.1.6 WEL Bit The WEL bit indicates the current status of the internal Write Enable Latch. When the WEL bit is in the logical 0 state, the device does not accept any program, erase, Protect Sector, Unprotect Sector, or Write Status Register commands. The WEL bit defaults to the logical 0 state after a device power-up or reset. In addition, the WEL bit is reset to the logical 0 state automatically under the following conditions: - Write Disable operation completes successfully - Write Status Register operation completes successfully or aborts - Protect Sector operation completes successfully or aborts - Unprotect Sector operation completes successfully or aborts - Byte/Page Program operation completes successfully or aborts - Sequential Program Mode reaches highest unprotected memory location - Sequential Program Mode reaches the end of the memory array - Sequential Program Mode aborts [1] - Block Erase operation completes successfully or aborts - Chip Erase operation completes successfully or aborts - Hold condition aborts If the WEL bit is in the logical 1 state, it is not reset to a logical <u>0</u> if an operation aborts due to an incomplete or unrecognized opcode being clocked into the device before the <u>CS</u> pin is deasserted. In order for the WEL bit to be reset when an operation aborts prematurely, the entire opcode for a program, erase, Protect Sector, Unprotect Sector, or Write Status Register command must have been clocked into the device. #### 11.1.7 RDY/BSY Bit The RDY/BSY bit is used to determine whether or not an internal operation, such as a program or erase, is in progress. To poll the RDY/BSY bit to detect the completion of a program or erase cycle, new Status Register data must be continually clocked out of the device until the state of the RDY/BSY bit changes from a logical 1 to a logical 0.Note that the RDY/BSY bit can be read either from Status Register Byte 1 or from Status Register Byte 2. See "Active Status Interrupt" on page 38. Figure 25. Read Status Register ### 11.1.8 RSTE Bit The RSTE bit is used to enable or disable the Reset command. When the RSTE bit is in the Logical 0 state (the default state after power-up), the Reset command is disabled and any attempts to reset the device using the Reset command are ignored. When the RSTE bit is in the Logical 1 state, the Reset command is enabled. The RSTE bit retains its state as long as power is applied to the device. Once set to the logical 1 state, the RSTE bit remains in that state until it is modified using the Write Status Register Byte 2 command or until the device has been power cycled. The Reset command itself does not change the state of the RSTE bit. Table 10. Status Register Format - Byte 2 | Bit | | Name | Type <sup>[2]</sup> | | Description | |-----|----------|-------------------------|---------------------|---|-------------------------------------------| | 7 | RES | Reserved for future use | R | 0 | Reserved for future use | | 6 | RES | Reserved for future use | R | 0 | Reserved for future use | | 5 | RES | Reserved for future use | R | 0 | Reserved for future use | | 4 | RSTE | Reset Enabled | R/W | 0 | Reset command is disabled (default) | | 4 | KOIE | Reset Ellabled | IN/VV | 1 | Reset command is enabled | | 3 | RES | Reserved for future use | R | 0 | Reserved for future use | | 2 | RES | Reserved for future use | R | 0 | Reserved for future use | | 1 | RES | Reserved for future use | R | 0 | Reserved for future use | | 0 | RDY/BSY | Ready/Busy Status | R | 0 | Device is ready | | 0 | ו פס/וטא | Reauy/busy status | | 1 | Device is busy with an internal operation | #### Note: - 1. Only bit 4 of Status Register Byte 2 is modified when using the Write Status Register Byte 2 command - R/W = Readable and Writable R = Readable only. ## 11.2 Active Status Interrupt To simplify the readout of the RDY/BSY bit, the Active Status Interrupt command (25h) can be used. It is then not necessary to continuously read the status register, it is sufficient to monitor the value of the SO line. If the SO line is connected to an interrupt line on the host controller, the host controller can be in sleep mode until the SO line indicates that the AT25XV041B is ready for the next command. The RDY/BSY bit can be read at any time, including during an internally self-timed program or erase operation. To enable the Active Status Interrupt command, the $\overline{\text{CS}}$ pin must first be asserted and the opcode of 25h must be clocked into the device. For SPI Mode3, at least one dummy bit has to be clocked into the device after the last bit of the opcode has been clocked in. (In most cases, this is most easily done by sending a dummy byte to the device.) The value of the SI line after the opcode is clocked in is of no significance to the operation. For SPI Mode 0, this dummy bit (dummy byte) is not required. The value of RDY/BSY is then output on the SO line, and is continuously updated by the device for as long as the $\overline{CS}$ pin remains asserted. Additional clocks on the SCK pin are not required. If the RDY/BSY bit changes from 1 to 0 while the $\overline{CS}$ pin is asserted, the SO line changes from 1 to 0. (The RDY/BSY bit cannot change from 0 to 1 during an operation, so if the SO line already is 0, it does not change.) Deasserting the $\overline{\text{CS}}$ pin terminates the Active Status Interrupt operation and put the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. Figure 26. Active Status Interrupt ## 11.3 Write Status Register The Write Status Register command is used to modify the SPRL bit of the Status Register and/or to perform a Global Protect or Global Unprotect operation. Before the Write Status Register command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a logical 1. To issue the Write Status Register command, the CS pin must first be asserted and the opcode of 01h must be clocked into the device followed by one byte of data. The one byte of data consists of the SPRL bit value, a don't care bit, four data bits to denote whether a Global Protect or Unprotect should be performed, and two additional don't care bits (see Table 11). Any additional data bytes that are sent to the device are ignored. When the $\overline{\text{CS}}$ pin is deasserted, the SPRL bit in the Status Register is modified, and the WEL bit in the Status Register is reset back to a logical 0. The values of bits 5, 4, 3, and 2 and the state of the SPRL bit before the Write Status Register command was executed (the prior state of the SPRL bit) determines whether or not a Global Protect or Global Unprotect is performed. Please refer to "Global Protect/Unprotect" on page 27 for more details. The complete one byte of data must be clocked into the device before the $\overline{CS}$ pin is deasserted; otherwise, the device aborts the operation, the state of the SPRL bit does not change, no potential Global Protect or Unprotect is performed, and the WEL bit in the Status Register is reset back to the logical 0 state. If the WP pin is asserted, then the SPRL bit can only be set to a logical 1. If an attempt is made to reset the SPRL bit to a logical 0 while the WP pin is asserted, then the Write Status Register command is ignored, and the WEL bit in the Status Register is reset back to the logical 0 state. In order to reset the SPRL bit to a logical 0, the WP pin must be deasserted. Table 11. Write Status Register Format | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|--------------|--------------|-------|-------|-------| | SPRL | Х | | Global Prote | ct/Unprotect | | Х | Х | Figure 27. Write Status Register ## 11.4 Write Status Register Byte 2 The Write Status Register Byte 2 command is used to modify the RSTE. Using the Write Status Register Byte 2 command is the only way to modify the RSTE in the Status Register during normal device operation. Before the Write Status Register Byte 2 command can be issued, the Write Enable command must have been previously issued to set the WEL bit in the Status Register to a Logical 1. To issue the Write Status Register Byte 2 command, the CS pin must first be asserted and then the opcode 31h must be clocked into the device followed by one byte of data. The one byte of data consists of three don't-care bits, the RSTE bit value, and four additional don't-care bits (see Table 12). Any additional data bytes sent to the device are ignored. When the CS pin is deasserted, the RSTE bit in the Status Register is modified, and the WEL bit in the Status Register is reset back to a Logical 0. The complete one byte of data must be clocked into the device before the CS pin is deasserted, and the CS pin must be deasserted on even byte boundaries (multiples of eight bits); otherwise, the device aborts the operation, the state of the RSTE bit does not change, and the WEL bit in the Status Register is reset back to the Logical 0 state. Table 12. Write Status Register Byte 2 Format | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | Х | X | X | RSTE | X | X | X | Х | Figure 28. Write Status Register Byte 2 ### 12. Other Commands and Functions ### 12.1 Read Manufacturer and Device ID Identification information can be read from the device to enable systems to electronically query and identify the device while it is in system. The identification method and the command opcode comply with the JEDEC standard for "Manufacturer and Device ID Read Methodology for SPI Compatible Serial Interface Memory Devices". The type of information that can be read from the device includes the JEDEC defined Manufacturer ID, the vendor specific Device ID, and the vendor specific Extended Device Information. Since not all Flash devices are capable of operating at very high clock frequencies, applications must be designed to read the identification information from the devices at a reasonably low clock frequency to ensure all devices used in the application can be identified properly. Once the identification process is complete, the application can increase the clock frequency to accommodate specific Flash devices that are capable of operating at the higher clock frequencies. To read the identification information, the $\overline{\text{CS}}$ pin must first be asserted and the opcode of 9Fh must be clocked into the device. After the opcode has been clocked in, the device begins outputting the identification data on the SO pin during the subsequent clock cycles. The first byte that is output is the Manufacturer ID followed by two bytes of Device ID information. The fourth byte output is the Extended Device Information String Length, which is 00h indicating that no Extended Device Information follows. After the Extended Device Information String Length byte is output, the SO pin goes go into a high-impedance state; therefore, additional clock cycles have no affect on the SO pin and no data are output. As indicated in the JEDEC standard, reading the Extended Device Information String Length and any subsequent data is optional. Deasserting the $\overline{\text{CS}}$ pin terminates the Manufacturer and Device ID read operation and put the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. Byte No. Data Type Value 1 Manufacturer ID 1Fh 2 Device ID (Part 1) 44h 3 Device ID (Part 2) 02h 4 Extended Device Information String Length 00h **Table 13. Manufacturer and Device ID Information** | Table 14. Manufacturer and Device ID Detai | Table 14 | . Manufacturer | and Device | <b>ID Details</b> | |--------------------------------------------|----------|----------------|------------|-------------------| |--------------------------------------------|----------|----------------|------------|-------------------| | Data Type | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex<br>Value | Details | | | | | | | | | | | | | |--------------------|-------|---------|-------|--------|---------|----------|--------|-------|--------------|----------------------------------------|--|-----|--|-----|--|-----|--|-------|--|---|-----|---------------| | Manufacturer ID | | | JED | EC Ass | igned C | ode | | | 1Fh | JEDEC Code: 0001 1111 (1Fh for | | | | | | | | | | | | | | Wandlacturer ID | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 11711 | Renesas Electronics) | | | | | | | | | | | | | | Davisa ID (Part 1) | Fa | mily Co | de | | De | nsity Co | ode | | 44h | Family Code: 010 (AT25F/AT25XVxxx | | | | | | | | | | | | | | Device ID (Part 1) | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 4411 | series) Density Code: 00100 (4-Mbit) | | | | | | | | | | | | | | Davisa ID (Part 2) | 5 | Sub Cod | le | | Produc | t Versio | n Code | | 02h | Sub Code:000 (Standard series) Product | | | | | | | | | | | | | | Device ID (Part 2) | 0 | 0 | 0 | 0 | 0 | 0 0 | | 0 0 | | 0 0 | | 0 0 | | 0 0 | | 0 0 | | 0 1 0 | | 0 | 02h | Version:00010 | Figure 29. Read Manufacturer and Device ID ## 12.2 Deep Power Down During normal operation, the device is placed in the standby mode to consume less power as long as the CS pin remains deasserted and no internal operation is in progress. The Deep Power-Down command offers the ability to place the device into an even lower power consumption state called the Deep Power-Down mode. When the device is in the Deep Power-Down mode, all commands including the Read Status Register command are ignored with the exception of the Resume from Deep Power-Down command. Since all commands are ignored, the mode can be used as an extra protection mechanism against program and erase operations. Entering the Deep Power-Down mode is done by asserting the $\overline{CS}$ pin, clocking in the opcode of B9h, and then deasserting the $\overline{CS}$ pin. Any additional data clocked into the device after the opcode are ignored. When the $\overline{CS}$ pin is deasserted, the device enters the Deep Power-Down mode within the maximum time of $t_{EDPD}$ . The complete opcode must be clocked in before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device aborts the operation and return to the standby mode once the $\overline{CS}$ pin is deasserted. In addition, the device defaults to the standby mode after a power-cycle. The Deep Power-Down command is ignored if an internally self-timed operation such as a program or erase cycle is in progress. The Deep Power-Down command must be reissued after the internally self-timed operation has been completed in order for the device to enter the Deep Power-Down mode. Figure 30. Deep Power-Down ### 12.3 Resume from Deep Power-Down In order to exit the Deep Power-Down mode and resume normal device operation, the Resume from Deep Power-Down command must be issued. The Resume from Deep Power-Down command is the only command that the device recognizes while in the Deep Power-Down mode. To resume from the Deep Power-Down mode, the $\overline{CS}$ pin must first be asserted and opcode of ABh must be clocked into the device. Any additional data clocked into the device after the opcode are ignored. When the $\overline{CS}$ pin is deasserted, the device exits the Deep Power-Down mode within the maximum time of tRDPD and return to the standby mode. After the device has returned to the standby mode, normal command operations such as Read Array can be resumed. If the complete opcode is not clocked in before the $\overline{CS}$ pin is deasserted, or if the $\overline{CS}$ pin is not deasserted on an even byte boundary (multiples of eight bits), then the device aborts the operation and return to the Deep Power-Down mode. Figure 31. Resume from Deep Power-Down ## 12.4 Ultra-Deep Power Down The Ultra-Deep Power-Down mode allows the device to further reduce its energy consumption compared to the existing standby and Deep Power-Down modes by shutting down additional internal circuitry. When the device is in the Ultra- Deep Power-Down mode, all commands including the Status Register Read and Resume from Deep Power-Down commands are ignored. Since all commands are ignored, the mode can be used as an extra protection mechanism against inadvertent or unintentional program and erase operations. Entering the Ultra-Deep Power-Down mode is done by asserting the $\overline{\text{CS}}$ pin, clocking in the opcode 79h, and then deasserting the $\overline{\text{CS}}$ pin. Any additional data clocked into the device after the opcode are ignored. When the $\overline{\text{CS}}$ pin is deasserted, the device enters the Ultra-Deep Power-Down mode within the maximum time of $t_{\text{FUDPD}}$ The complete opcode must be clocked in before the $\overline{CS}$ pin is deasserted; otherwise, the device aborts the operation and return to the standby mode once the $\overline{CS}$ pin is deasserted. In addition, the device defaults to the standby mode after a power cycle. The Ultra-Deep Power-Down command is ignored if an internally self-timed operation such as a program or erase cycle is in progress. Figure 32. Ultra-Deep Power Down ### 12.5 Exit Ultra-Deep Power-Down To exit from the Ultra-Deep Power-Down mode, any one of three operations can be performed: ### **Chip Select Toggle** The $\overline{CS}$ pin must be pulsed by asserting the $\overline{CS}$ pin, waiting the minimum necessary $t_{CSLU}$ time, and then deasserting the $\overline{CS}$ pin again. To facilitate simple software development, a dummy byte opcode can also be entered while the $\overline{CS}$ pin is being pulsed; the dummy byte opcode is ignored by the device in this case. After the $\overline{CS}$ pin has been deasserted, the device exits from the Ultra-Deep Power-Down mode and return to the standby mode within a maximum time of $t_{XUDPD}$ . If the $\overline{CS}$ pin is reasserted before the $t_{XUDPD}$ time has elapsed in an attempt to start a new operation, then that operation is ignored and nothing is performed. Figure 33. Exit Ultra-Deep Power-Down (Chip Select Toggle) #### **Chip Select Low** By asserting the $\overline{CS}$ pin, waiting the minimum necessary $t_{XUDPD}$ time, and then clocking in the first bit of the next Opcode command cycle. If the first bit of the next command is clocked in before the $t_{XUDPD}$ time has elapsed, the device exits Ultra-Deep Power-Down, however the intended operation is ignored. Figure 34. Exit Ultra-Deep Power-Down (Chip Select Low) ### **Power Cycling** The device can also exit the Ultra-Deep Power Mode by power cycling the device. The system must wait for the device to return to the standby mode before normal command operations can be resumed. Upon recovery from Ultra-Deep Power-Down all internal registers are at there Power-On default state. ### 12.6 Hold The HOLD pin is used to pause the serial communication with the device without having to stop or reset the clock sequence. The Hold mode, however, does not have an affect on any internally self-timed operations such as a program or erase cycle. Therefore, if an erase cycle is in progress, asserting the HOLD pin does not pause the operation, and the erase cycle continues until it is finished. The Hold mode can only be entered while the $\overline{CS}$ pin is asserted. The Hold mode is activated by asserting the $\overline{HOLD}$ pin during the SCK low pulse. If the $\overline{HOLD}$ pin is asserted during the SCK high pulse, then the Hold mode won't be started until the beginning of the next SCK low pulse. The device remains in the Hold mode as long as the $\overline{HOLD}$ pin and $\overline{CS}$ pin are asserted. While in the Hold mode, the SO pin is in a high-impedance state. In addition, both the SI pin and the SCK pin are ignored. The WP pin, however, can still be asserted or deasserted while in the Hold mode. To end the Hold mode and resume serial communication, the HOLD pin must be deasserted during the SCK low pulse. If the HOLD pin is deasserted during the SCK high pulse, then the Hold mode won't end until the beginning of the next SCK low pulse. If the $\overline{\text{CS}}$ pin is deasserted while the $\overline{\text{HOLD}}$ pin is still asserted, then any operation that has been started is aborted, and the device resets the WEL bit in the Status Register back to the logical 0 state. Figure 35. Hold Mode ### 12.7 Reset In some applications, it is necessary to prematurely terminate a program or erase operation rather than wait the hundreds of microseconds or milliseconds necessary for the program or erase operation to complete normally. The Reset command allows a program or erase operation in progress to be ended abruptly and returns the device to an idle state. Since the need to reset the device is immediate, the Write Enable command does not need to be issued prior to the Reset command. Therefore, the Reset command operates independently of the state of the WEL bit in the Status Register. The Reset command can be executed only if the command has been enabled by setting the Reset Enabled (RSTE) bit in the Status Register to a Logical 1 using write status register byte 2 command 31h. This command must be entered before a program command is entered. If the Reset command has not been enabled (the RSTE bit is in the Logical 0 state), then any attempts at executing the Reset command are ignored. To perform a Reset, the $\overline{CS}$ pin must first be asserted, and then the opcode F0h must be clocked into the device. No address bytes need to be clocked in, but a confirmation byte of D0h must be clocked into the device immediately after the opcode. Any additional data clocked into the device after the confirmation byte is ignored. When the $\overline{CS}$ pin is deasserted, the program operation currently in progress is terminated within a time of t<sub>SWRST</sub>. Since the program or erase operation might not complete before the device is reset, the contents of the page being programmed or erased cannot be guaranteed to be valid. The Reset command has no effect on the states of the Configuration Register or RSTE bit in the Status Register. Apart from Sequential Programming, the WEL bit is reset back to its default state. The complete opcode and confirmation byte must be clocked into the device before the CS pin is deasserted, and the $\overline{\text{CS}}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, no Reset operation is performed. Figure 36. Reset ## 13. Electrical Specifications ## 13.1 Absolute Maximum Ratings\* Temperature under Bias . . . . . . . . -55 $^{\circ}$ C to +125 $^{\circ}$ C Storage Temperature. . . . . . . . -65 $^{\circ}$ C to +150 $^{\circ}$ C All input voltages (including NC pins) with respect to ground.....-0.6 V to + (V + 0.5 V) All output voltages with respect to ground . . . . . . -0.6 V to ( $V_{CC}$ + 0.5 V) \*Notice: Stresses beyond those listed under "Absolute Maximum Ratings" can cause permanent damage to the device. Functional operation of the device at these ratings or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods can affect device reliability. ## 13.2 DC and AC Operating Range | | | AT25XV041B | |------------------------------|------|-----------------| | Operating Temperature (Case) | Ind. | -40 °C to 85 °C | | V <sub>CC</sub> Power Supply | | 1.65 V to 4.4 V | ### 13.3 DC Characteristics | | | | 1.65 | 5 V to 4.4 | V | | |----------------------|--------------------------------------|---------------------------------------------------------------------------------------------------|-------------------------|----------------|--------------------------|-------| | Symbol | Parameter | Condition | Min | <b>Typ</b> [1] | Max | Units | | I <sub>UDPD</sub> | Ultra-Deep Power-Down<br>Current | $\overline{\text{CS}} = \text{V}_{\text{CC}}$ . All other inputs at 0 V or $\text{V}_{\text{CC}}$ | | 0.2 | 0.55 | μΑ | | I <sub>DPD</sub> [2] | Deep Power-Down Current | $\overline{\text{CS}}$ = V <sub>CC</sub> . All other inputs at 0 V or V <sub>CC</sub> | | 5 | 15 | μA | | I <sub>SB</sub> | Standby Current | $\overline{\text{CS}}$ = V <sub>CC</sub> . All other inputs at 0 V or V <sub>CC</sub> | | 25 | 40 | μA | | ı | Active Current, Low Power | f = 1 MHz; I <sub>OUT</sub> = 0 mA | | 3.5 | 4.75 | mA | | I <sub>CC1</sub> | Read (03h, 0Bh) Operation | f = 20 MHz; I <sub>OUT</sub> = 0 mA | | 3.5 | 5.5 | mA | | ı | Active Current, Read | f = 50 MHz; I <sub>OUT</sub> = 0 mA | | 3.5 | 5.5 | mA | | I <sub>CC2</sub> | Operation | f = 85 MHz; I <sub>OUT</sub> = 0 mA | | 3.5 | 5.5 | mA | | I <sub>CC3</sub> | Active Current, Program<br>Operation | CS = V <sub>CC</sub> | | 9 | 11 | mA | | I <sub>CC4</sub> | Active Current, Erase<br>Operation | <del>CS</del> = V <sub>CC</sub> | | 8 | 9.75 | mA | | ILI | Input Load Current | All inputs at CMOS levels | | | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | All inputs at CMOS levels | | | 1 | μA | | V <sub>IL</sub> | Input Low Voltage | | | | V <sub>CC</sub> x<br>0.2 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>CC</sub> x 0.8 | | | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100 μA | | | 0.2 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> - 0.2 V | | | V | <sup>1.</sup> Typical values measured at 1.8V @ 25°C. 2. Max. Specification is 20µA @ 85°C. ## 13.4 AC Characteristics - Maximum Clock Frequencies | Symbol | Parameter | 1. | 4 V | Units | | |-------------------|---------------------------------------------------------------------|-----|-----|-------|--------| | Symbol | Farameter | Min | Тур | Max | Uiills | | f <sub>CLK</sub> | Maximum Clock Frequency for All Operations (including 0Bh opcode) | | | 85 | MHz | | f <sub>RDLF</sub> | Maximum Clock Frequency for 03h Opcode (Read Array – Low Frequency) | | | 25 | MHz | | f <sub>RDDO</sub> | Maximum Clock Frequency for 3B Opcode | | | 40 | MHz | ## 13.5 AC Characteristics - All Other Parameters | 0 | Postantia | 1 | .65 V to 4.4 | V | 11.24. | |----------------------------------|-------------------------------------------------------|-----|--------------|-----|--------| | Symbol | Parameter | Min | Тур | Max | Units | | t <sub>CLKH</sub> | Clock High Time | 4.5 | | | ns | | t <sub>CLKL</sub> | Clock Low Time | 4 | | | ns | | t <sub>CLKR</sub> [1] | Clock Rise Time, Peak-to-Peak (Slew Rate) | 0.1 | | | V/ns | | t <sub>CLKF</sub> <sup>[1]</sup> | Clock Fall Time, Peak-to-Peak (Slew Rate) | 0.1 | | | V/ns | | t <sub>CSH</sub> | Chip Select High Time | 35 | | | ns | | t <sub>CSLS</sub> | Chip Select Low Setup Time (relative to Clock) | 6 | | | ns | | t <sub>CSLH</sub> | Chip Select Low Hold Time (relative to Clock) | 6 | | | ns | | t <sub>CSHS</sub> | Chip Select High Setup Time (relative to Clock) | 6 | | | ns | | t <sub>CSHH</sub> | Chip Select High Hold Time (relative to Clock) | 6 | | | ns | | t <sub>DS</sub> | Data In Setup Time | 2 | | | ns | | t <sub>DH</sub> | Data In Hold Time | 1 | | | ns | | t <sub>DIS</sub> | Output Disable Time | | | 8 | ns | | t <sub>V</sub> | Output Valid Time | | | 7.5 | ns | | t <sub>OH</sub> | Output Hold Time | 0 | | | ns | | t <sub>HLS</sub> | HOLD Low Setup Time (relative to Clock) | 6 | | | ns | | t <sub>HLH</sub> | HOLD Low Hold Time (relative to Clock) | 6 | | | ns | | t <sub>HHS</sub> | HOLD High Setup Time (relative to Clock) | 6 | | | ns | | t <sub>HHH</sub> | HOLD High Hold Time (relative to Clock) | 6 | | | ns | | t <sub>HLQZ</sub> [1] | HOLD Low to Output High-Z | | | 7 | ns | | t <sub>HHQX</sub> [1] | HOLD High to Output Low-Z | | | 7 | ns | | t <sub>WPS</sub> <sup>[1]</sup> | Write Protect Setup Time | 20 | | | ns | | t <sub>WPH</sub> <sup>[1]</sup> | Write Protect Hold Time | 100 | | | ns | | t <sub>EDPD</sub> <sup>[1]</sup> | Chip Select High to Deep Power-Down | | | 4 | μs | | t <sub>EUDPD</sub> [1] | Chip Select High to Ultra-Deep Power-Down | | | 4 | μs | | t <sub>SWRST</sub> | Software Reset Time | | | 60 | μs | | t <sub>CSLU</sub> | Minimum Chip Select Low to Exit Ultra-Deep Power-Down | 20 | | | ns | | t <sub>XUDPD</sub> | Exit Ultra-Deep Power-Down Time | 70 | | | μs | | t <sub>RDPD</sub> [1] | Chip Select High to Standby Mode | | | 8 | μs | <sup>1.</sup> Not 100% tested (value guaranteed by design and characterization). ## 13.6 Program and Erase Characteristics | Cumbal | Parameter | | | 1.65V - 4.4V | / | | |-------------------------------------|------------------------------------|-----------|-----|--------------|------|-------| | Symbol | Parameter | | Min | Тур | Max | Units | | t <sub>PP</sub> <sup>[1]</sup> | Page Program Time | 256 Bytes | | 1.85 | 2.75 | ms | | t <sub>BP</sub> | Byte Program Time | | | 8 | | μs | | t <sub>PE</sub> | Page Erase Time | 256 Bytes | | 6 | 20 | ms | | | | 4 kBytes | | 45 | 60 | | | t <sub>BLKE</sub> [1] | Block Erase Time | 32 kBytes | | 360 | 500 | ms | | | | 64 kBytes | | 720 | 900 | | | t <sub>CHPE</sub> <sup>[1][2]</sup> | Chip Erase Time | | | 5.5 | 7.2 | sec | | t <sub>OTPP</sub> <sup>[1]</sup> | OTP Security Register Program Time | | | 400 | 950 | μs | | t <sub>WRSR</sub> | Write Status Register Time | | | | 200 | ns | <sup>1.</sup> Maximum values indicate worst-case performance after 100,00 erase/program cycles. <sup>2.</sup> Not 100% tested (value guaranteed by design and characterization). ### 14. Power-On/Reset State When power is first applied to the device, or when recovering from a reset condition, the output pin (SO) is in a high impedance state, and a high-to-low transition on the CSB pin is required to start a valid instruction. The SPI mode (Mode 3 or Mode 0) is automatically selected on every falling edge of CSB by sampling the inactive clock state. ## 14.1 Power-Up/Power-Down Voltage and Timing Requirements As the device initializes, there is a transient current demand. The system needs to be capable of providing this current to ensure correct initialization. During power-up, the device must not be READ for at least the minimum $t_{VCSL}$ time after the supply voltage reaches the minimum $V_{POR}$ level ( $V_{POR}$ min). While the device is being powered-up, the internal Power-On Reset (POR) circuitry keeps the device in a reset mode until the supply voltage rises above the minimum $V_{CC}$ . During this time, all operations are disabled and the device does not respond to any commands. If the first operation to the device after power-up is a program or erase operation, then the operation cannot be started until the supply voltage reaches the minimum $V_{CC}$ level and an internal device delay has elapsed. This delay has a maximum time of $t_{PUW}$ . After the $t_{PUW}$ time, the device is in the standby mode if CSB is at logic high or active mode if CSB is at logic low. For the case of Power-down then Power-up operation, or if a power interruption occurs (such that $V_{CC}$ drops below $V_{POR}$ max), the $V_{CC}$ of the Flash device must be maintained below $V_{PWD}$ for at least the minimum specified $T_{PWD}$ time. This is to ensure the Flash device resets properly after a power interruption. Table 15. Voltage and Timing Requirements for Power-Up/Power-Down | Symbol | Parameter | Min | Max | Units | |---------------------------------|------------------------------------------------------------------|------|--------|-------| | V <sub>PWD</sub> [1] | V <sub>CC</sub> for device initialization | | 1.0 | V | | t <sub>PWD</sub> <sup>[1]</sup> | Minimum duration for device initialization | 300 | | μs | | t <sub>VCSL</sub> | Minimum V <sub>CC</sub> to chip select low time for Read command | 70 | | μs | | t <sub>VR</sub> <sup>[1]</sup> | V <sub>CC</sub> rise time | 1 | 500000 | μs/V | | V <sub>POR</sub> | Power on reset voltage | 1.45 | 1.6 | V | | t <sub>PUW</sub> | Power up delay time before Program or Erase is allowed | | 3 | ms | Figure 37. Power-Up Timing **Table 16. Latch-Up Characteristics** | Latch-Up Test | V <sub>CC</sub> : 4.0 V | Max Stress Voltage (MSV): 5.4 V | |------------------|--------------------------------------------------------|---------------------------------| | Latch-Up Current | Min: -150mA | Max: +150mA | | Test Conditions | All pins except VCC. Tests performed one pin at a time | | ## 15. AC Waveforms Figure 38. Serial Input Timing Figure 39. Serial Output Timing Figure 40. WP Timing for Write Status Register Command when BPL = 1 Figure 42. HOLD Timing - Serial Output so 📉 # 16. Ordering Information | Ordering Code <sup>[1]</sup> | Package | Lead<br>Finish | Operating<br>Voltage | Max.<br>Freq.<br>(MHz) | Operation Range | |----------------------------------------|----------------------------------------------------------------------------------------------------|----------------|----------------------|------------------------|----------------------------------| | AT25XV041B-SSHV-B<br>AT25XV041B-SSHV-T | 8-lead, 150-mil Wide, Plastic Gull Wing<br>Small Outline Package (JEDEC SOIC) | | | | | | AT25XV041B-MHV-Y | 8-pad, 5 x 6 x 0.6mm, Thermally Enhanced Plastic Ultra Thin Dual Flat No- | | | | | | AT25XV041B-MHV-T | lead (UDFN) | | | | | | AT25XV041B-MAHV-T | 8-pad, 2 x 3 x 0.6mm, Thermally<br>Enhanced Plastic Ultra Thin Dual Flat No<br>Lead Package (UDFN) | NiPdAu | 1.65 V to 4.4 V | 85 | Industrial<br>(-40 °C to +85 °C) | | AT25XV041B-XMHV-B | 8-lead, Thin Shrink Small Outline Package | | | | | | AT25XV041B-XMHV-T | o-lead, Thiri Shrink Shail Oddine Fackage | | | | | | AT25XV041B-UUV-T | 8-ball, 3 x 2 x3mm Ball Matrix, 0.35mm Z-<br>Height | | | | | <sup>1.</sup> The shipping carrier option code is not marked on the devices. ## 17. Packaging Information ## 17.1 8-Lead 150-mil JEDEC SOIC **TOP VIEW** ## SIDE VIEW Notes: This drawing is for general information only. See JEDEC Drawing MS-012, Variation AA, for proper dimensions, tolerances, datums, etc. **END VIEW** # **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | А | 1.35 | 1.60 | 1.75 | | | A1 | 0.10 | 0.18 | 0.25 | | | b | 0.31 | 0.43 | 0.51 | | | С | 0.17 | 0.22 | 0.25 | | | D | 4.80 | 4.83 | 5.05 | | | E1 | 3.81 | 3.90 | 3.99 | | | Е | 5.79 | 6.00 | 6.20 | | | е | | 1.27 BSC | | | | L | 0.40 | 0.60 | 1.27 | | | Ø | 0° | 3.75 | 8° | | TITLE **8-lead, 150-mil Narrow Body),** Plastic Gull Wing Small Outline (JEDEC SOIC) GPC SWB ### 17.2 8-Pad 2 x 3 x 0.6 mm UDFN е E2 Κ L 0.50 BSC 0.20 0.45 0.25 0.50 0.15 0.20 0.40 Notes: 1. This package conforms to JEDEC reference MO-229, Saw Singulation. 2. The terminal #1 ID is a Laser-marked feature. **BOTTOM VIEW** ### 17.3 8-Pad 5 x 6 x 0.6 mm UDFN ### 17.4 8-Lead 4.4 mm TSSOP **TOP VIEW** ## SIDE VIEW Notes: 1. This drawing is for general information only. Refer to JEDEC Drawing MO-153. Variation AA, for proper dimensions, tolerances, daturns, etc. - 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15mm (0.006 in) per side. - 3. Dimension E1 does not include inter-lead Flash or protrusions, Inter-lead Flash and protrusions shall not exceed 0.2 5mm (0.01 in) per side.4. Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Damber cannot be located on the lower redius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm. - 5. Dimension D and E1 to be determined at Datum Plane H. END VIEW COMMON DIMENSIONS (Unit of Measure = mm) | | • | | - | | |--------|----------|------|------|------| | SYMBOL | MIN | NOM | MAX | NOTE | | А | | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.80 | 1.00 | 1.05 | | | D | 2.90 | 3.00 | 3.10 | 2, 5 | | E | 6.40 BSC | | | | | E1 | 4.30 | 4.40 | 4.50 | 3, 5 | | b | 0.19 | _ | 0.30 | 4 | | е | 0.65 BSC | | | | | L | 0.45 | 0.60 | 0.75 | | | L1 | 1.00 REF | | | | | С | 0.09 | _ | 0.20 | | TITLE 8X, 8-lead 4.4mm Body. Plastic Thin Shrink Small Outline Package (TSSOP) | GPC | DRAWING NO. | REV. | |-----|-------------|------| | TNR | 8X | Е | | | | | ## 17.5 8-Ball 3 x 3 x 2 Array WLCSP # 18. Revision History | Revision Level – Release Date | History | |-------------------------------|-------------------------------------------------------------------------------------------------------------| | A – September 2015 | Initial release. | | B – February 2016 | Corrected Figure 2-4.Updated performance characteristics. Changed document status to complete. | | C - March 2016 | Corrected U package option and device grade. Updated memory array description. | | D – February 2017 | Added patent information.Updated description in Section 8.4 (Page Erase). Replaced WLCSP-8 outline drawing. | | E – December 2021 | Updated package drawing in section 17.2. | | F - February 2022 | Changed company logo to Renesas. | | G - August 2023 | Updated document to new corporate template. Consolidated information in Section 16. |