## 4-Mbit SPI Serial Flash Memory (with Extra 128 Kbits) 1.7V Minimum with Dual-I/O and Quad-I/O Support DATASHEET #### **Features** - Single 1.7V 3.6V supply - Serial Peripheral Interface (SPI) compatible - Supports SPI modes 0 and 3 - Supports RapidS<sup>™</sup> operation - Supports Dual-input and Quad-input Buffer Write - Supports Dual-output and Quad-output Read - Very high operating frequencies - 85 MHz (for SPI) - 33 MHz (for Dual-I/O and Quad-I/O) (1) - Clock-to-output time (t<sub>v</sub>) of 6ns maximum - User configurable page size - 256 bytes per page (factory default) - 264 bytes per page - Two fully independent SRAM data buffers (256/264 bytes) - Allows receiving data while reprogramming the main memory array - Flexible programming options - Byte/Page Program (1 to 256/264 bytes) directly into main memory - Buffer Write - Buffer to Main Memory Page Program - Flexible erase options - Page Erase (256/264 bytes), Block Erase (2 KB) Sector Erase (64 KB), Chip Erase (4 Mbits) - Program and Erase Suspend/Resume - Advanced hardware and software data protection features - Individual sector protection - Individual sector lock down to make any sector permanently read-only - 128-byte, One-Time Programmable (OTP) Security Register - 64 bytes factory programmed with a unique identifier - 64 bytes user programmable - Hardware and software controlled reset options - JEDEC Standard Manufacturer and Device ID Read - Low-power dissipation - 400 nA Ultra-Deep Power-Down current (typical) - 4.5 µA Deep Power-Down current (typical) - 25 μA Standby current (typical) - 11 mA Active Read current (typical at 20 MHz) - Endurance: 100,000 program/erase cycles per page minimum (50,000 cycles for extended temperature option) - Data retention: 20 years - Complies with full industrial temperature range (extended temperature optional) - Green (Pb/Halide-free/RoHS compliant) packaging options - 8-lead SOIC (0.150" narrow) - 8-lead EIAJ (0.208" wide) 8-pad Ultra-thin DFN (5 x 6 x 0.6mm) ### **Description** The AT25CY042 is a 1.7V minimum, serial-interface sequential access Flash memory ideally suited for a wide variety of digital voice, image, program code, and data storage applications. The AT25CY042 also supports Dual-I/O, Quad-I/O and the RapidS serial interface for applications requiring very high speed operation. Its 4,194,304 bits of memory are organized as 2,048 pages of 256 bytes or 264 bytes each. In addition to the main memory, the AT25CY042 device also contains two SRAM buffers of 256/264 bytes each. The buffers allow receiving of data while a page in the main memory is being reprogrammed. Interleaving between both buffers can dramatically increase a system's ability to write a continuous data stream. In addition, the SRAM buffers can be used as additional system scratch pad memory, and E²PROM emulation (bit or byte alterability) can be easily handled with a self-contained three step read-modify-write operation. Unlike conventional Flash memories that are accessed randomly with multiple address lines and a parallel interface, the AT25CY042 device uses a serial interface to sequentially access its data. The simple sequential access dramatically reduces active pin count, facilitates simplified hardware layout, increases system reliability, minimizes switching noise, and reduces package size. The device is optimized for use in many commercial and industrial applications where high-density, low-pin count, low-voltage, and low-power are essential. To allow for simple in-system re-programmability, the AT25CY042 device does not require high input voltages for programming. The device operates from a single 1.7V to 3.6V power supply for the erase and program and read operations. The AT25CY042 device is enabled through the Chip Select pin ( $\overline{\text{CS}}$ ) and accessed via a 3-wire interface consisting of the Serial Input (SI), Serial Output (SO), and the Serial Clock (SCK). All programming and erase cycles are self-timed. ## 1. Pin Configurations and Pinouts Figure 1-1. Pinouts Note: 1. The metal pad on the bottom of the UDFN package is not internally connected to a voltage potential. This pad can be a "no connect" or connected to GND. Table 1-1. Pin Descriptions | Symbol | Name and Function | Asserted<br>State | Туре | |------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------| | <del>CS</del> | <b>Chip Select:</b> Asserting the $\overline{CS}$ pin selects the device. When the $\overline{CS}$ pin is deasserted, the device will be deselected and normally be placed in the standby mode (not Deep Power-Down mode) and the output pin (SO) will be in a high-impedance state. When the device is deselected, data will not be accepted on the input pin (SI). | Low | Input | | CS | A high-to-low transition on the $\overline{\text{CS}}$ pin is required to start an operation and a low-to-high transition is required to end an operation. When ending an internally self-timed operation such as a program or erase cycle, the device will not enter the standby mode until the completion of the operation. | Low | Input | | SCK | <b>Serial Clock:</b> This pin is used to provide a clock to the device and is used to control the flow of data to and from the device. Command, address, and input data present on the SI pin is always latched on the rising edge of SCK, while output data on the SO pin is always clocked out on the falling edge of SCK. | _ | Input | | | <b>Serial Input (I/O<sub>0</sub>):</b> The SI pin is used to shift data into the device. The SI pin is used for all data input including command and address sequences. Data on the SI pin is always latched on the rising edge of SCK. | | | | SI (I/O <sub>0</sub> ) | With the Dual-output and Quad-output Read Array commands, the SI pin becomes an output pin (I/O $_0$ ) and, along with other pins, allows two bits (on I/O $_{1-0}$ ) or four bits (on I/O $_{3-0}$ ) of data to be clocked out on every falling edge of SCK. To maintain consistency with SPI nomenclature, the SI (I/O $_0$ ) pin will be referenced as SI throughout the document with exception to sections dealing with the Dual-output and Quad-output Read Array commands in which it will be referenced as I/O $_0$ . | _ | Input/<br>Output | | | Data present on the SI pin will be ignored whenever the device is deselected (CS is deasserted). | | | | | Serial Output (I/O <sub>1</sub> ): The SO pin is used to shift data out from the device. Data on the SO pin is always clocked out on the falling edge of SCK. | | | | SO (I/O <sub>1</sub> ) | With the Dual-output and Quad-output Read Array commands, the SO pin is used as an output pin (I/O $_1$ ) in conjunction with other pins to allow two bits (on I/O $_{1-0}$ ) or four bits (on I/O $_{3-0}$ ) of data to be clocked out on every falling edge of SCK. To maintain consistency with SPI nomenclature, the SO (I/O $_1$ ) pin will be referenced as SO throughout the document with exception to sections dealing with the Dual-output and Quad-output Read Array commands in which it will be referenced as I/O $_1$ . | _ | Input/<br>Output | | | The SO pin will be in a high-impedance state whenever the device is deselected ( $\overline{\text{CS}}$ is deasserted). | | | Table 1-1. Pin Descriptions (Continued) | Symbol | Name and Function | Asserted<br>State | Туре | |---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------| | | Write Protect (I/O <sub>2</sub> ): When the WP pin is asserted, all sectors specified for protection by the Sector Protection Register will be protected against program and erase operations regardless of whether the Enable Sector Protection command has been issued or not. The WP pin functions independently of the software controlled protection method. After the WP pin goes low, the contents of the Sector Protection Register cannot be modified. The WP pin must be driven at all times or pulled-high using an external pull-up resistor. | | | | WP (I/O <sub>2</sub> ) | If a program or erase command is issued to the device while the $\overline{WP}$ pin is asserted, the device will simply ignore the command and perform no operation. The device will return to the idle state once the $\overline{CS}$ pin has been deasserted. The Enable Sector Protection command and the Sector Lockdown command, however, will be recognized by the device when the $\overline{WP}$ pin is asserted. The $\overline{WP}$ pin is internally pulled-high and may be left floating if hardware controlled protection will not be used. However, it is recommended that the $\overline{WP}$ pin also be externally connected to | Low | Input/<br>Output | | | $V_{CC}$ whenever possible. With the Quad-output Read Array command, the $\overline{WP}$ pin becomes an output pin (I/O <sub>2</sub> ) and, when used with other pins, allows four bits (on I/O <sub>3-0</sub> ) of data to be clocked out on every falling edge of SCK. The QE bit in the Configuration Register must be set in order for the $\overline{WP}$ pin to be used as an I/O data pin. | | | | RESET (I/O <sub>3</sub> ) | Reset (I/O <sub>3</sub> ): A low state on the reset pin (RESET) will terminate the operation in progress and reset the internal state machine to an idle state. The device will remain in the reset condition as long as a low level is present on the RESET pin. Normal operation can resume once the RESET pin is brought back to a high level. With the Quad-output Read Array command, the RESET pin becomes an output pin (I/O <sub>3</sub> ) and, when used with other pins, allows four bits (on I/O <sub>3-0</sub> ) of data to be clocked out on every falling edge of SCK. The QE bit in the Configuration Register must be set in order for the RESET pin to be used as an I/O data pin. The device incorporates an internal power-on reset circuit, so there are no restrictions on the | Low | Input/<br>Output | | | RESET pin during power-on sequences. If this pin and feature is not utilized, then it is recommended that the RESET pin be driven high externally. | | | | V <sub>CC</sub> | <b>Device Power Supply:</b> The V <sub>CC</sub> pin is used to supply the source voltage to the device. Operations at invalid V <sub>CC</sub> voltages may produce spurious results and should not be attempted. | _ | Power | | GND | <b>Ground:</b> The ground reference for the power supply. GND should be connected to the system ground. | _ | Ground | # 2. Block Diagram Figure 2-1. Block Diagram Note: I/O<sub>3-0</sub> pin naming convention is used for Dual-I/O and Quad-I/O commands. ## 3. Memory Array To provide optimal flexibility, the AT25CY042 memory array is divided into three levels of granularity comprising of sectors, blocks, and pages. Figure 3-1, Memory Architecture Diagram illustrates the breakdown of each level and details the number of pages per sector and block. Program operations to the AT25CY042 device can be done at the full page level or at the byte level (a variable number of bytes). The erase operations can be performed at the chip, sector, block, or page level. Figure 3-1. Memory Architecture Diagram ## 4. Device Operation The device operation is controlled by instructions from the host processor. The list of instructions and their associated opcodes are contained in Table 15-1 on page 48 through Table 15-4 on page 49. A valid instruction starts with the falling edge of $\overline{CS}$ followed by the appropriate 8-bit opcode and the desired buffer or main memory address location. While the $\overline{CS}$ pin is low, toggling the SCK pin controls the loading of the opcode and the desired buffer or main memory address location through the SI (Serial Input) pin. All instructions, addresses, and data are transferred with the Most Significant Bit (MSB) first. Three address bytes are used to address memory locations in either the main memory array or in one of the SRAM buffers. The three address bytes are comprised of a number of dummy bits and a number of actual device address bits, with the number of dummy bits varying depending on the operation being performed and the selected device page size. For the default page size (256 bytes), the buffer addressing is referenced in the datasheet using the conventional terminology BFA7 - BFA0 to denote the 8 address bits required to designate a byte address within a buffer. Main memory addressing is referenced using the terminology A18 - A0, where A18 - A8 denotes the 11 address bits required to designate a page address, and A7 - A0 denotes the 8 address bits required to designate a byte address within a page. Therefore, when using the default page size, a total of 19 address bits are used. Buffer addressing for the optional page size (264 bytes) is referenced in the datasheet using the terminology BFA8 - BFA0 to denote the 9 address bits required to designate a byte address within a buffer. The main memory addressing is referenced using the terminology PA10 - PA0 and BA8 - BA0, where PA10 - PA0 denotes the 11 address bits required to designate a page address, and BA8 - BA0 denotes the 9 address bits required to designate a byte address within the page. Therefore, when using the optional page size, a total of 20 address bits are used. ### 4.1 Dual-I/O and Quad I/O Operation The AT25CY042 features a Dual-input Buffer Write mode and a Dual-output Read mode that allows two bits of data to be clocked into Buffer 1 or Buffer 2 or allows two bits of data to be read out of the device on every clock cycle to improve throughputs. To accomplish this, both the SI and SO pins are utilized as inputs/outputs for the transfer of data bytes. With the Dual-input Buffer Write command, the SO pin becomes an input along with the SI pin. Alternatively, with the Dual-output Read Array command, the SI pin becomes an output along with the SO pin. For both Dual-I/O commands, the SO pin will be referred to as I/O<sub>1</sub> and the SI pin will be referred to as I/O<sub>0</sub>. The device also supports a Quad-input Buffer Write mode and a Quad-output Read mode in which the $\overline{\text{WP}}$ and $\overline{\text{RESET}}$ pins become data pins for even higher throughputs by allowing four bits of data to be clocked on every clock cycle into one of the buffers or by allowing four bits of data to be read out of the device on every clock cycle. For the Quad-input Buffer Write and Quad-output Read Array commands, the $\overline{\text{RESET}}$ , $\overline{\text{WP}}$ , SO and SI pins are referred to as $I/O_{3-0}$ where $\overline{\text{RESET}}$ becomes $I/O_3$ , $\overline{\text{WP}}$ becomes $I/O_2$ , SO becomes $I/O_1$ and SI becomes $I/O_0$ . The QE bit in the Configuration Register must be set (via issuing the Quad Enable command) to enable the Quad-I/O operation and to enable the $\overline{\text{RESET}}$ and $\overline{\text{WP}}$ pins to be converted to I/O data pins. ### 5. Read Commands By specifying the appropriate opcode, data can be read from the main memory or from either one of the two SRAM data buffers. The AT25CY042 device supports RapidS protocols for Mode 0 and Mode 3. Please see Section 25., Detailed Bit-level Read Waveforms: RapidS Mode 0/Mode 3 diagrams in this datasheet for details on the clock cycle sequences for each mode. ### 5.1 Continuous Array Read (Legacy Command: E8h Opcode) By supplying an initial starting address for the main memory array, the Continuous Array Read command can be utilized to sequentially read a continuous stream of data from the device by simply providing a clock signal; no additional addressing information or control signals need to be provided. The AT25CY042 device incorporates an internal address counter that will automatically increment on every clock cycle, allowing one continuous read from memory to be performed without the need for additional address sequences. To perform a Continuous Array Read using the default page size (256 bytes), an opcode of E8h must be clocked into the device followed by three address bytes and four dummy bytes. The first 11 bits (A18 - A8) of the 19-bit address sequence specify which page of the main memory array to read and the last 8 bits (A7 - A0) of the 19-bit address sequence specify the starting byte address within the page. The dummy bytes that follow the address bytes are needed to initialize the read operation. Following the dummy bytes, additional clock pulses on the SCK pin will result in data being output on the SO (serial output) pin. To perform a Continuous Array Read using the optional page size (264 bytes), an opcode of E8h must be clocked into the device followed by three address bytes (which comprise the 24-bit page and byte address sequence) and four dummy bytes. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify which page of the main memory array to read and the last 9 (BA8 - BA0) of the 20-bit address sequence specify the starting byte address within the page. The $\overline{\text{CS}}$ pin must remain low during the loading of the opcode, the address bytes, the dummy bytes, and the reading of data. When the end of a page in the main memory is reached during a Continuous Array Read, the device will continue reading at the beginning of the next page with no delays incurred during the page boundary crossover (the crossover from the end of one page to the beginning of the next page). When the last bit in the main memory array has been read, the device will continue reading back at the beginning of the first page of memory. As with crossing over page boundaries, no delays will be incurred when wrapping around from the end of the array to the beginning of the array. A low-to-high transition on the CS pin will terminate the read operation and tri-state the output pin (SO). The maximum SCK frequency allowable for the Continuous Array Read is defined by the f<sub>CAR1</sub> specification. The Continuous Array Read bypasses the data buffers and leaves the contents of the buffers unchanged. Warning: This command is not recommended for new designs. ## 5.2 Continuous Array Read (High Frequency Mode: 1Bh Opcode) This command can be used to read the main memory array sequentially at the highest possible operating clock frequency up to the maximum specified by f<sub>CAR4</sub>. To perform a Continuous Array Read using the default page size (256 bytes), the opcode 1Bh must be clocked into the device followed by three address bytes (A18 - A0) and two dummy bytes. Following the dummy bytes, additional clock pulses on the SCK pin will result in data being output on the SO (Serial Output) pin. To perform a Continuous Array Read using the optional page size (264 bytes), the $\overline{CS}$ pin must first be asserted, and then an opcode of 1Bh must be clocked into the device followed by three address bytes and two dummy bytes. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify which page of the main memory array to read and the last 9 bits (BA8 - BA0) of the 20-bit address sequence specify the starting byte address within the page. The CS pin must remain low during the loading of the opcode, the address bytes, the dummy bytes, and the reading of data. When the end of a page in the main memory is reached during a Continuous Array Read, the device will continue reading at the beginning of the next page with no delays incurred during the page boundary crossover (the crossover from the end of one page to the beginning of the next page). When the last bit in the main memory array has been read, the device will continue reading back at the beginning of the first page of memory. As with crossing over page boundaries, no delays will be incurred when wrapping around from the end of the array to the beginning of the array. A low-to-high transition on the $\overline{CS}$ pin will terminate the read operation and tri-state the output pin (SO). The maximum SCK frequency allowable for the Continuous Array Read is defined by the $f_{CAR4}$ specification. The Continuous Array Read bypasses both data buffers and leaves the contents of the buffers unchanged. ### 5.3 Continuous Array Read (High Frequency Mode: 0Bh Opcode) This command can be used to read the main memory array sequentially at higher clock frequencies up to the maximum specified by $f_{CAR1}$ . To perform a Continuous Array Read using the default page size (256 bytes), the opcode 0Bh must be clocked into the device followed by three address bytes (A18 - A0) and one dummy byte. Following the dummy byte, additional clock pulses on the SCK pin will result in data being output on the SO pin. To perform a Continuous Array Read using the optional page size (264 bytes), the CS pin must first be asserted, and then an opcode of 0Bh must be clocked into the device followed by three address bytes and one dummy byte. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify which page of the main memory array to read and the last 9 bits (BA8 - BA0) of the 20-bit address sequence specify the starting byte address within the page. The $\overline{\text{CS}}$ pin must remain low during the loading of the opcode, the address bytes, the dummy byte, and the reading of data. When the end of a page in the main memory is reached during a Continuous Array Read, the device will continue reading at the beginning of the next page with no delays incurred during the page boundary crossover (the crossover from the end of one page to the beginning of the next page). When the last bit in the main memory array has been read, the device will continue reading back at the beginning of the first page of memory. As with crossing over page boundaries, no delays will be incurred when wrapping around from the end of the array to the beginning of the array. A low-to-high transition on the $\overline{\text{CS}}$ pin will terminate the read operation and tri-state the output pin (SO). The maximum SCK frequency allowable for the Continuous Array Read is defined by the $f_{\text{CAR1}}$ specification. The Continuous Array Read bypasses both data buffers and leaves the contents of the buffers unchanged. ## 5.4 Continuous Array Read (Low Frequency Mode: 03h Opcode) This command can be used to read the main memory array sequentially at lower clock frequencies up to maximum specified by f<sub>CAR2</sub>. Unlike the previously described read commands, this Continuous Array Read command for the lower clock frequencies does not require the clocking in of dummy bytes after the address byte sequence. To perform a Continuous Array Read using the default page size (256 bytes), the opcode 03h must be clocked into the device followed by three address bytes (A18 - A0). Following the address bytes, additional clock pulses on the SCK pin will result in data being output on the SO pin. To perform a Continuous Array Read using the optional page size (264 bytes), the $\overline{\text{CS}}$ pin must first be asserted, and then an opcode of 03h must be clocked into the device followed by three address bytes. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify which page of the main memory array to read and the last 9 bits (BA8 - BA0) of the address sequence specify the starting byte address within the page. The $\overline{\text{CS}}$ pin must remain low during the loading of the opcode, the address bytes, and the reading of data. When the end of a page in the main memory is reached during a Continuous Array Read, the device will continue reading at the beginning of the next page with no delays incurred during the page boundary crossover (the crossover from the end of one page to the beginning of the next page). When the last bit in the main memory array has been read, the device will continue reading back at the beginning of the first page of memory. As with crossing over page boundaries, no delays will be incurred when wrapping around from the end of the array to the beginning of the array. A low-to-high transition on the $\overline{\text{CS}}$ pin will terminate the read operation and tri-state the output pin (SO). The maximum SCK frequency allowable for the Continuous Array Read is defined by the $f_{\text{CAR2}}$ specification. The Continuous Array Read bypasses both data buffers and leaves the contents of the buffers unchanged. ### 5.5 Continuous Array Read (Low Power Mode: 01h Opcode) This command is ideal for applications that want to minimize power consumption and do not need to read the memory array at high frequencies. Like the 03h opcode, this Continuous Array Read command allows reading the main memory array sequentially without the need for dummy bytes to be clocked in after the address byte sequence. The memory can be read at clock frequencies up to maximum specified by f<sub>CAR3</sub>. To perform a Continuous Array Read using the default page size (256 bytes), the opcode 01h must be clocked into the device followed by three address bytes (A18 - A0). Following the address bytes, additional clock pulses on the SCK pin will result in data being output on the SO pin. To perform a Continuous Array Read using the optional page size (264 bytes), the $\overline{\text{CS}}$ pin must first be asserted, and then an opcode of 01h must be clocked into the device followed by three address bytes. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify which page of the main memory array to read and the last 9 bits (BA8 - BA0) of the 20-bit address sequence specify the starting byte address within the page. The $\overline{\text{CS}}$ pin must remain low during the loading of the opcode, the address bytes, and the reading of data. When the end of a page in the main memory is reached during a Continuous Array Read, the device will continue reading at the beginning of the next page with no delays incurred during the page boundary crossover (the crossover from the end of one page to the beginning of the next page). When the last bit in the main memory array has been read, the device will continue reading back at the beginning of the first page of memory. As with crossing over page boundaries, no delays will be incurred when wrapping around from the end of the array to the beginning of the array. A low-to-high transition on the $\overline{\text{CS}}$ pin will terminate the read operation and tri-state the output pin (SO). The maximum SCK frequency allowable for the Continuous Array Read is defined by the f<sub>CAR3</sub> specification. The Continuous Array Read bypasses both data buffers and leaves the contents of the buffers unchanged. ### 5.6 Main Memory Page Read A Main Memory Page Read allows the reading of data directly from a single page in the main memory, bypassing both of the data buffers and leaving the contents of the buffers unchanged. To start a page read using the default page size (256 bytes), the opcode D2h must be clocked into the device followed by three address bytes and four dummy bytes. The first 11 bits (A18 - A8) of the 19-bit address sequence specify which page of the main memory array to read, and the last 8 bits (A7 - A0) of the 19-bit address sequence specify the starting byte address within that page. The dummy bytes that follow the address bytes are sent to initialize the read operation. Following the dummy bytes, the additional pulses on SCK result in data being output on the SO (serial output) pin. To start a page read using the optional page size (264 bytes), an opcode of D2h must be clocked into the device followed by three address bytes (which comprise the 20-bit page and byte address sequence) and four dummy bytes. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify the page in main memory to be read and the last 9 bits (BA8 - BA0) of the 20-bit address sequence specify the starting byte address within that page. The $\overline{\text{CS}}$ pin must remain low during the loading of the opcode, the address bytes, the dummy bytes, and the reading of data. Unlike the Continuous Array Read command, when the end of a page in main memory is reached, the device will continue reading back at the beginning of the same page rather than the beginning of the next page. A low-to-high transition on the $\overline{\text{CS}}$ pin terminates the read operation and tri-states the output pin (SO). The maximum SCK frequency allowable for the Main Memory Page Read is defined by the $f_{\text{SCK}}$ specification. The Main Memory Page Read bypasses both data buffers and leaves the contents of the buffers unchanged. ### 5.7 Buffer Read The SRAM data buffers can be accessed independently from the main memory array, and utilizing the Buffer Read command allows data to be sequentially read directly from either one of the buffers. Four opcodes, D4h or D1h for Buffer 1 and D6h or D3h for Buffer 2, can be used for the Buffer Read command. The use of each opcode depends on the maximum SCK frequency that will be used to read data from the buffers. The D4h and D6h opcode can be used at any SCK frequency up to the maximum specified by $f_{CAR1}$ while the D1h and D3h opcode can be used for lower frequency read operations up to the maximum specified by $f_{CAR2}$ . To perform a Buffer Read using the optional buffer size (264 bytes), the opcode must be clocked into the device followed by three address bytes comprised of 15 dummy bits and 9 buffer address bits (BFA8 - BFA0). To perform a Buffer Read using the default buffer size (256 bytes), the opcode must be clocked into the device followed by three address bytes comprised of 16 dummy bits and 8 buffer address bits (BFA7 - BFA0). Following the address bytes, one dummy byte must be clocked into the device to initialize the read operation if using opcodes D4h or D6h. The $\overline{CS}$ pin must remain low during the loading of the opcode, the address bytes, the dummy byte (if using opcodes D4h or D6h), and the reading of data. When the end of a buffer is reached, the device will continue reading back at the beginning of the buffer. A low-to-high transition on the $\overline{CS}$ pin will terminate the read operation and tri-state the output pin (SO). ### 5.8 Dual-output Read Array The Dual-output Read Array command is similar to the Continuous Array Read command and can be used to sequentially read a continuous stream of data from the device by simply providing the clock signal once the initial starting address has been specified. Unlike the Continuous Array Read command however, the Dual-output Read Array command allows two bits of data to be clocked out of the device on every clock cycle rather than just one. The Dual-output Read Array command can be used at any clock frequency up to the maximum specified by f<sub>CAR5</sub>. To perform a Dual-output Read Array using the default page size (256 bytes), the opcode 3Bh must be clocked into the device followed by three address bytes (A18 - A0) and one dummy byte. To perform a Dual-output Read Array using the optional page size (264 bytes), the $\overline{\text{CS}}$ pin must first be asserted, and then an opcode of 3Bh must be clocked into the device followed by three address bytes and one dummy byte. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify which page of the main memory array to read and the last 9 bits (BA8 - BA0) of the 20-bit address sequence specify the starting byte address within the page. After the three address bytes and the dummy byte have been clocked in, additional clock cycles will result in data being output on both the $I/O_1$ and $I/O_0$ pins. The data is always output with the MSB of a byte first, and the MSB is always output on the $I/O_1$ pin. During the first clock cycle, bit seven of the first data byte will be output on the $I/O_1$ pin while bit six of the same data byte will be output on the $I/O_0$ pin. During the next clock cycle, bits five and four of the first data byte will be output on the $I/O_1$ and $I/O_0$ pins, respectively. The sequence continues with each byte of data being output after every four clock cycles. The CS pin must remain low during the loading of the opcode, the address bytes, the dummy byte, and the reading of data. When the end of a page in the main memory is reached during a Dual-output Read Array the device will continue reading at the beginning of the next page with no delays incurred during the page boundary crossover (the crossover from the end of one page to the beginning of the next page). When the last bit in the main memory array has been read, the device will continue reading back at the beginning of the first page of memory. As with crossing over page boundaries, no delays will be incurred when wrapping around from the end of the array to the beginning of the array. A low-to-high transition on the CS pin will terminate the read operation and tri-state both the $I/O_1$ and $I/O_0$ pins. The Dual-output Dual-output Read Array bypasses both data buffers and leaves the contents of the buffers unchanged. ### 5.9 Quad-output Read Array The Quad-output Read Array command is similar to the Dual-output Read Array command and can be used to sequentially read a continuous stream of data from the device by simply providing the clock signal once the initial starting address has been specified. Unlike the Dual-output Read Array command however, the Quad-output Read Array command allows four bits of data to be clocked out of the device on every clock cycle rather than two. Note: The QE bit in the Configuration Register must be previously set in order for any Quad-I/O command (i.e. Quad-output Read Array command) to be enabled and for the RESET and WP pins to be converted to I/O data pins. The Quad-output Read Array command can be used at any clock frequency up to the maximum specified by f<sub>CAR6</sub>. To perform a Quad-output Read Array using the default page size (256 bytes), the opcode 6Bh must be clocked into the device followed by three address bytes (5 dummy bits + A18-A0) and one dummy byte. To perform a Quad-output Read Array using the optional page size (264 bytes), the $\overline{\text{CS}}$ pin must first be asserted, and then an opcode of 6Bh must be clocked into the device followed by three address bytes and one dummy byte. The first 11 bits (PA10 - PA0) of the 20-bit address sequence specify which page of the main memory array to read and the last 9 bits (BA8 - BA0) of the 20-bit address sequence specify the starting byte address within the page. After the three address bytes and the dummy byte have been clocked in, additional clock cycles will result in data being output on the $I/O_{3-0}$ pins. The data is always output with the MSB of a byte first and the MSB is always output on the $I/O_3$ pin. During the first clock cycle, bit seven of the first data byte will be output on the $I/O_3$ pin while bits six, five, and four of the same data byte will be output on the $I/O_2$ , $I/O_1$ , and $I/O_0$ pins, respectively. During the next clock cycle, bits three, two, one, and zero of the first data byte is output on the $I/O_3$ , $I/O_2$ , $I/O_1$ and $I/O_0$ pins, respectively. The sequence continues with each byte of data being output after every two clock cycles. The $\overline{\text{CS}}$ pin must remain low during the loading of the opcode, the address bytes, the dummy byte, and the reading of data. When the end of a page in the main memory is reached during a Quad-output Read Array the device continues reading at the beginning of the next page with no delays incurred during the page boundary crossover (the crossover from the end of one page to the beginning of the next page). When the last bit in the main memory array has been read, the device will continue reading back at the beginning of the first page of memory. As with crossing over page boundaries, no delays will be incurred when wrapping around from the end of the array to the beginning of the array. A low-to-high transition on the $\overline{CS}$ pin terminates the read operation and tri-states the I/O<sub>3</sub>, I/O<sub>2</sub>, I/O<sub>1</sub> and I/O<sub>0</sub> pins. The Quad-output Read Array bypasses both data buffers and leaves the contents of the buffers unchanged. ## 6. Program and Erase Commands #### 6.1 Buffer Write Utilizing the Buffer Write command allows data clocked in from the SI pin to be written directly into either one of the SRAM data buffers. To load data into a buffer using the default buffer size (256 bytes), an opcode of 84h for Buffer 1 or 87h for Buffer 2, must be clocked into the device followed by 16 dummy bits and 8 buffer address bits (BFA7 - BFA0). The 8 buffer address bits specify the first byte in the buffer to be written. To load data into a buffer using the optional buffer size (264 bytes), an opcode of 84h for Buffer 1 or 87h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 15 dummy bits and 9 buffer address bits (BFA8 - BFA0). The 9 buffer address bits specify the first byte in the buffer to be written. After the last address byte has been clocked into the device, data can then be clocked in on subsequent clock cycles. If the end of the data buffer is reached, the device will wrap around back to the beginning of the buffer. Data will continue to be loaded into the buffer until a low-to-high transition is detected on the CS pin. ## 6.2 Dual-input Buffer Write The Dual-input Buffer Write command is similar to the Buffer Write command and can be used to increase the data input into one of the SRAM buffers by allowing two bits of data to be clocked into the device on every clock cycle rather than just one. To load data into a buffer using the default buffer size (256 bytes), an opcode of 24h for Buffer 1 or 27h for Buffer 2, must be clocked into the device followed by 16 dummy bits and 8 buffer address bits (BFA7 - BFA0). The 8 buffer address bits specify the first byte in the buffer to be written. To load data into a buffer using the optional buffer size (264 bytes), an opcode of 24h for Buffer 1 or 27h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 15 dummy bits and 9 buffer address bits (BFA8 - BFA0). The 9 buffer address bits specify the first byte in the buffer to be written. After the last address byte has been clocked into the device, data can then be clocked in on subsequent clock cycles. If the end of the data buffer is reached, the device will wrap around back to the beginning of the buffer. Data continues to be loaded into the buffer until a low-to-high transition is detected on the CS pin. ### 6.3 Quad-input Buffer Write The Quad-input Buffer Write command is similar to the Buffer Write command and can be used to significantly increase the data input into one of the SRAM buffers by allowing four bits of data to be clocked into the device on every clock cycle rather than just one. To load data into a buffer using the default buffer size (256 bytes), an opcode of 44h for Buffer 1 or 47h for Buffer 2, must be clocked into the device followed by 16 dummy bits and 8 buffer address bits (BFA7 - BFA0). The 8 buffer address bits specify the first byte in the buffer to be written. To load data into a buffer using the optional buffer size (264 bytes), an opcode of 44h for Buffer 1 or 47h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 15 dummy bits and 9 buffer address bits (BFA8 - BFA0). The 9 buffer address bits specify the first byte in the buffer to be written. After the last address byte has been clocked into the device, data can then be clocked in on subsequent clock cycles. If the end of the data buffer is reached, the device will wrap around back to the beginning of the buffer. Data will continue to be loaded into the buffer until a low-to-high transition is detected on the CS pin. ### 6.4 Buffer to Main Memory Page Program with Built-In Erase The Buffer to Main Memory Page Program with Built-In Erase command allows data that is stored in one of the SRAM buffers to be written into an erased or programmed page in the main memory array. It is not necessary to pre-erase the page in main memory to be written because this command will automatically erase the selected page prior to the program cycle. To perform a Buffer to Main Memory Page Program with Built-In Erase using the default page size (256 bytes), an opcode of 83h for Buffer 1 or 86h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 5 dummy bits, 11 page address bits (A18 - A8) that specify the page in the main memory to be written, and 8 dummy bits. To perform a Buffer to Main Memory Page Program with Built-In Erase using the optional page size (264 bytes), an opcode of 83h for Buffer 1 or 86h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 3 dummy bits, 11 page address bits (PA10 - PA0) that specify the page in the main memory to be written, and 9 dummy bits. When a low-to-high transition occurs on the CS pin, the device first erases the selected page in main memory (the erased state is a Logic 1) and then program the data stored in the appropriate buffer into that same page in main memory. Both the erasing and the programming of the page are internally self-timed and should take place in a maximum time of $t_{EP}$ . During this time, the RDY/BUSY bit in the Status Register will indicate that the device is busy. The device also incorporates an intelligent erase and program algorithm that can detect when a byte location fails to erase or program properly. If an erase or programming error arises, it will be indicated by the EPE bit in the Status Register. ### 6.5 Buffer to Main Memory Page Program without Built-In Erase The Buffer to Main Memory Page Program without Built-In Erase command allows data that is stored in one of the SRAM buffers to be written into a pre-erased page in the main memory array. It is necessary that the page in main memory to be written be previously erased in order to avoid programming errors. To perform a Buffer to Main Memory Page Program using the default page size (256 bytes), an opcode of 88h for Buffer 1 or 89h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (A18 - A8) that specify the page in the main memory to be written, and 8 dummy bits. To perform a Buffer to Main Memory Page Program without Built-In Erase using the optional page size (264 bytes), an opcode of 88h for Buffer 1 or 89h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 3 dummy bits, 11 page address bits (PA10 - PA0) that specify the page in the main memory to be written, and 9 dummy bits. When a low-to-high transition occurs on the $\overline{\text{CS}}$ pin, the device programs the data stored in the appropriate buffer into the specified page in the main memory. The page in main memory that is being programmed must have been previously erased using one of the erase commands (Page Erase, Block Erase, Sector Erase, or Chip Erase). The programming of the page is internally self-timed and should take place in a maximum time of $t_P$ . During this time, the RDY/BUSY bit in the Status Register indicates that the device is busy. The device also incorporates an intelligent programming algorithm that can detect when a byte location fails to program properly. If a programming error arises, it will be indicated by the EPE bit in the Status Register. ### 6.6 Main Memory Page Program through Buffer with Built-In Erase The Main Memory Page Program through Buffer with Built-In Erase command combines the Buffer Write and Buffer to Main Memory Page Program with Built-In Erase operations into a single operation to help simplify application firmware development. With the Main Memory Page Program through Buffer with Built-In Erase command, data is first clocked into either Buffer 1 or Buffer 2, the addressed page in memory is then automatically erased, and then the contents of the appropriate buffer are programmed into the just-erased main memory page. To perform a Main Memory Page Program through Buffer using the default page size (256 bytes), an opcode of 82h for Buffer 1 or 85h for Buffer 2 must first be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (A18 - A8) that specify the page in the main memory to be written, and 8 buffer address bits (BFA7 - BFA0) that select the first byte in the buffer to be written. To perform a Main Memory Page Program through Buffer using the optional page size (264 bytes), an opcode of 82h for Buffer 1 or 85h for Buffer 2 must first be clocked into the device followed by three address bytes comprised of 3 dummy bits, 11 page address bits (PA10 - PA0) that specify the page in the main memory to be written, and 9 buffer address bits (BFA8 - BFA0) that select the first byte in the buffer to be written. After all address bytes have been clocked in, the device takes data from the input pin (SI) and store it in the specified data buffer. If the end of the buffer is reached, the device wraps around back to the beginning of the buffer. When there is a low-to-high transition on the $\overline{CS}$ pin, the device first erases the selected page in main memory (the erased state is a Logic 1) and then programs the data stored in the buffer into that main memory page. Both the erasing and the programming of the page are internally self-timed and should take place in a maximum time of $t_{EP}$ . During this time, the RDY/BUSY bit in the Status Register indicates that the device is busy. The device also incorporates an intelligent erase and programming algorithm that can detect when a byte location fails to erase or program properly. If an erase or program error arises, it is indicated by the EPE bit in the Status Register. ### 6.7 Main Memory Byte/Page Program through Buffer 1 without Built-In Erase The Main Memory Byte/Page Program through Buffer 1 without Built-In Erase command combines both the Buffer Write and Buffer to Main Memory Program without Built-In Erase operations to allow any number of bytes (1 to 256/264 bytes) to be programmed directly into previously erased locations in the main memory array. With the Main Memory Byte/Page Program through Buffer 1 without Built-In Erase command, data is first clocked into Buffer 1, and then only the bytes clocked into the buffer are programmed into the pre-erased byte locations in main memory. Multiple bytes up to the page size can be entered with one command sequence. To perform a Main Memory Byte/Page Program through Buffer 1 using the default page size (256 bytes), an opcode of 02h for Buffer 1 using must first be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (A18 - A8) that specify the page in the main memory to be written, and 8 buffer address bits (BFA7 - BFA0) that selects the first byte in the buffer to be written. After all address bytes are clocked in, the device will take data from the input pin (SI) and store it in Buffer 1. Any number of bytes (1 to 256) can be entered. If the end of the buffer is reached, then the device will wrap around back to the beginning of the buffer. When using the default page size, the page and buffer address bits correspond to a 19-bit logical address (A18-A0) in the main memory. To perform a Main Memory Byte/Page Program through Buffer 1 using the optional page size (264 bytes), an opcode of 02h must first be clocked into the device followed by three address bytes comprised of 3 dummy bits, 11 page address bits (PA10 - PA0) that specify the page in the main memory to be written, and 9 buffer address bits (BFA8 - BFA0) that select the first byte in the buffer to be written. After all address bytes are clocked in, the device will take data from the input pin (SI) and store it in Buffer 1. Any number of bytes (1 to 264) can be entered. If the end of the buffer is reached, then the device wraps around back to the beginning of the buffer. After all data bytes have been clocked into the device, a low-to-high transition on the $\overline{CS}$ pin will start the program operation in which the device will program the data stored in Buffer 1 into the main memory array. Only the data bytes that were clocked into the device will be programmed into the main memory. **Example:** If only two data bytes were clocked into the device, then only two bytes will be programmed into main memory and the remaining bytes in the memory page will remain in their previous state. The $\overline{\text{CS}}$ pin must be deasserted on a byte boundary (multiples of 8 bits); otherwise, the operation will be aborted and no data will be programmed. The programming of the data bytes is internally self-timed and should take place in a maximum time of $t_{\text{P}}$ (the program time will be a multiple of the $t_{\text{BP}}$ time depending on the number of bytes being programmed). During this time, the RDY/BUSY bit in the Status Register will indicate that the device is busy. The device also incorporates an intelligent programming algorithm that can detect when a byte location fails to program properly. If a programming error arises, it will be indicated by the EPE bit in the Status Register. ### 6.8 Read-Modify-Write A completely self-contained read-modify-write operation can be performed to reprogram any number of sequential bytes in a page in the main memory array without affecting the rest of the bytes in the same page. This command allows the device to easily emulate an EEPROM by providing a method to modify a single byte or more in the main memory in a single operation, without the need for pre-erasing the memory or the need for any external RAM buffers. The Read-Modify-Write command is essentially a combination of the Main Memory Page to Buffer Transfer, Buffer Write, and Buffer to Main Memory Page Program with Built-in Erase commands. To perform a Read-Modify-Write using the default page size (256 bytes), an opcode of 58h for Buffer 1 or 59h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 5 dummy bits, 11 page address bits (A18 - A8) that specify the page in the main memory to be written, and 8 byte address bits (A7 - A0) designate the starting byte address within the page to reprogram. To perform a Read-Modify-Write using the optional page size (264 bytes), an opcode of 58h for Buffer 1 or 59h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (PA10 - PA0) that specify the page in the main memory to be written, and 9 byte address bits (BA8 - BA0) that designate the starting byte address within the page to reprogram. After the address bytes have been clocked in, any number of sequential data bytes from one to 256/264 bytes can be clocked into the device. If the end of the buffer is reached when clocking in the data, then the device will wrap around back to the beginning of the buffer. After all data bytes have been clocked into the device, a low-to-high transition on the CS pin will start the self-contained, internal read-modify-write operation. Only the data bytes that were clocked into the device will be reprogrammed in the main memory. **Example:** If only one data byte was clocked into the device, then only one byte in main memory is reprogrammed and the remaining bytes in the main memory page remain in their previous state. The $\overline{\text{CS}}$ pin must be deasserted on a byte boundary (multiples of 8 bits); otherwise, the operation is aborted and no data is programmed. The reprogramming of the data bytes is internally self-timed and should take place in a maximum time of $t_p$ . During this time, the RDY/BUSY bit in the Status Register will indicate that the device is busy. The device also incorporates an intelligent erase and programming algorithm that can detect when a byte location fails to erase or program properly. If an erase or program error arises, it will be indicated by the EPE bit in the Status Register. Note: The Read-Modify-Write command uses the same opcodes as the Auto Page Rewrite command. If no data bytes are clocked into the device, then the device will perform an Auto Page Rewrite operation. See the Auto Page Rewrite command description on page 32 for more details. ### 6.9 Page Erase The Page Erase command can be used to individually erase any page in the main memory array allowing the Buffer to Main Memory Page Program without Built-In Erase command or the Main Memory Byte/Page Program through Buffer 1 command to be utilized at a later time. To perform a Page Erase with the default page size (256 bytes), an opcode of 81h must be clocked into the device followed by three address bytes comprised of 5 dummy bits, 11 page address bits (A18 - A8) that specify the page in the main memory to be erased, and 8 dummy bits. To perform a Page Erase with the optional page size (264 bytes), an opcode of 81h must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (PA10 - PA0) that specify the page in the main memory to be erased, and 9 dummy bits. When a low-to-high transition occurs on the $\overline{\text{CS}}$ pin, the device erases the selected page (the erased state is a Logic 1). The erase operation is internally self-timed and should take place in a maximum time of t<sub>PE</sub>. During this time, the RDY/BUSY bit in the Status Register indicates that the device is busy. The device also incorporates an intelligent erase algorithm that can detect when a byte location fails to erase properly. If an erase error arises, it is indicated by the EPE bit in the Status Register. #### 6.10 Block Erase The Block Erase command can be used to erase a block of eight pages at one time. This command is useful when needing to pre-erase larger amounts of memory and is more efficient than issuing eight separate Page Erase commands. To perform a Block Erase with the default page size (256 bytes), an opcode of 50h must be clocked into the device followed by three address bytes comprised of 5 dummy bits, 8 page address bits (A18 - A11), and 11 dummy bits. The 8 page address bits are used to specify which block of eight pages is to be erased. To perform a Block Erase with the optional page size (264 bytes), an opcode of 50h must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 8 page address bits (PA10 - PA3), and 12 dummy bits. The 8 page address bits are used to specify which block of eight pages is to be erased. When a low-to-high transition occurs on the $\overline{\text{CS}}$ pin, the device erases the selected block of eight pages. The erase operation is internally self-timed and should take place in a maximum time of $t_{\text{BE}}$ . During this time, the RDY/BUSY bit in the Status Register will indicate that the device is busy. The device also incorporates an intelligent erase algorithm that can detect when a byte location fails to erase properly. If an erase error arises, it will be indicated by the EPE bit in the Status Register Table 6-1. Block Erase Addressing | PA10/<br>A18 | PA9/A<br>17 | PA8/<br>A16 | PA7/<br>A15 | PA6/<br>A14 | PA5/<br>A13 | PA4/<br>A12 | PA3/<br>A11 | PA2/<br>A10 | PA1/<br>A9 | PA0/<br>A8 | Block | |--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------|------------|-------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | X | X | X | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Х | X | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Х | Х | X | 2 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | X | Х | X | 3 | | • | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | • | • | • | • | • | • | • | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | X | X | X | 252 | | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | X | X | X | 253 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | X | Х | X | 254 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | X | Х | Х | 255 | #### 6.11 Sector Erase The Sector Erase command can be used to individually erase any sector in the main memory. The main memory array is comprised of nine sectors, and only one sector can be erased at a time. To perform a Sector 0a or Sector 0b erase with the default page size (256 bytes), an opcode of 7Ch must be clocked into the device followed by three address bytes comprised of 5 dummy bits, 8 page address bits (A18 - A11), and 11 dummy bits. To perform a Sector 1 - 7 erase, an opcode of 7Ch must be clocked into the device followed by 3 dummy bits, 3 page address bits (A18 - A16), and 16 dummy bits. To perform an erase of Sector 0a or Sector 0b with the optional page size (264 bytes), an opcode of 7Ch must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 8 page address bits (PA10 - PA3), and 12 dummy bits. To perform a Sector 1 - 7 erase, an opcode of 7Ch must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 3 page address bits (PA10 - PA8), and 17 dummy bits. The page address bits are used to specify any valid address location within the sector to be erased. When a low-to high transition occurs on the $\overline{\text{CS}}$ pin, the device erases the selected sector. The erase operation is internally self-timed and should take place in a maximum time of t<sub>SE</sub>. During this time, the RDY/BUSY bit in the Status Register indicate that the device is busy. The device also incorporates an intelligent algorithm that can detect when a byte location fails to erase properly. If an erase error arises, it will be indicated by the EPE bit in the Status Register. Table 6-2. Sector Erase Addressing | PA10/<br>A18 | PA9/A<br>17 | PA8/A<br>16 | PA7/A<br>15 | PA6/A<br>14 | PA5/A<br>13 | PA4/A<br>12 | PA3/A<br>11 | PA2/A<br>10 | PA1/A<br>9 | PA0/A<br>8 | Sector | |--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------|------------|--------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Х | Х | Х | 0a | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Х | X | 0b | | 0 | 0 | 1 | Х | Х | Х | Х | Х | Х | X | X | 1 | | 0 | 1 | 0 | Х | Х | Х | Х | Х | Х | X | X | 2 | | 0 | 1 | 1 | Х | Х | Х | Х | Х | Х | X | Х | 3 | | 1 | 0 | 0 | Х | Х | Х | Х | Х | X | X | Х | 4 | | 1 | 0 | 1 | Х | Х | Х | Х | Х | X | X | Х | 5 | | 1 | 1 | 0 | Х | Х | Х | Х | X | Х | Х | Х | 6 | | 1 | 1 | 1 | Х | Х | Х | Х | X | X | Х | X | 7 | ## 6.12 Chip Erase The Chip Erase command allows the entire main memory array to be erased can be erased at one time. To execute the Chip Erase command, a 4-byte command sequence of C7h, 94h, 80h, and 9Ah must be clocked into the device. Since the entire memory array is to be erased, no address bytes need to be clocked into the device, and any data clocked in after the opcode will be ignored. After the last bit of the opcode sequence has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to start the erase process. The erase operation is internally self-timed and should take place in a time of $t_{\text{CF}}$ . During this time, the RDY/BUSY bit in the Status Register will indicate that the device is busy. The Chip Erase command will not affect sectors that are protected or locked down; the contents of those sectors will remain unchanged. Only those sectors that are not protected or locked down will be erased. The WP pin can be asserted while the device is erasing, but protection will not be activated until the internal erase cycle completes. The device also incorporates an intelligent algorithm that can detect when a byte location fails to erase properly. If an erase error arises, it will be indicated by the EPE bit in the Status Register. Table 6-3. Chip Erase Command | Command | | Ву | te 1 | Byte 2 | Byte 3 | Byte 4 | |------------|--|----|------|--------|--------|--------| | Chip Erase | | С | 7h | 94h | 80h | 9Ah | Figure 6-1. Chip Erase ### 6.13 Program/Erase Suspend In some code and data storage applications, it may not be possible for the system to wait the milliseconds required for the Flash memory to complete a program or erase cycle. The Program/Erase Suspend command allows a program or erase operation in progress to a particular 64KB sector of the main memory array to be suspended so that other device operations can be performed. Example: By suspending an erase operation to a particular sector, the system can perform functions such as a program or read operation within a different 64KB sector. Other device operations, such as Read Status Register, can also be performed while a program or erase operation is suspended. To perform a Program/Erase Suspend, an opcode of B0h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode will be ignored. When the CS pin is deasserted, the program or erase operation currently in progress will be suspended within a time of t<sub>SUSP</sub>. One of the Program Suspend bits (PS1 or PS2) or the Erase Suspend bit (ES) in the Status Register will then be set to the Logic 1 state. In addition, the RDY/BUSY bit in the Status Register will indicate that the device is ready for another operation. Read operations are not allowed to a 64KB sector that has had its program or erase operation suspended. If a read is attempted to a suspended sector, then the device will output undefined data. Therefore, when performing a Continuous Array Read operation and the device's internal address counter increments and crosses the sector boundary to a suspended sector, the device will then start outputting undefined data continuously until the address counter increments and crosses a sector boundary to an unsuspended sector. A program operation is not allowed to a sector that has been erase suspended. If a program operation is attempted to an erase suspended sector, then the program operation aborts. During an Erase Suspend, a program operation to a different 64KB sector can be started and subsequently suspended. This results in a simultaneous Erase Suspend/Program Suspend condition and is indicated by the states of both the ES and PS1 or PS2 bits in the Status Register being set to a logic 1. If a Reset command is performed, or if the RESET pin is asserted while a sector is erase suspended, then the suspend operation will be aborted and the contents of the sector is left in an undefined state. However, if a reset is performed while a page is program or erase suspended, the suspend operation aborts but only the contents of the page that was being programmed or erased is undefined; the remaining pages in the 64KB sector will retain their previous contents. Operations Allowed and Not Allowed During Suspend Table 6-4. | Command | Operation During<br>Program Suspend in<br>Buffer 1 (PS1) | Operation During<br>Program Suspend in<br>Buffer 2 (PS2) | Operation During<br>Erase Suspend (ES) | |-------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|----------------------------------------| | Read Commands | | | | | Read Array (All Opcodes) | Allowed | Allowed | Allowed | | Read Buffer 1 (All Opcodes) | Allowed | Allowed | Allowed | | Read Buffer 2 (All Opcodes) | Allowed | Allowed | Allowed | | Dual-output Read Array | Allowed | Allowed | Allowed | | Quad-output Read Array | Allowed | Allowed | Allowed | | Read Configuration Register | Allowed | Allowed | Allowed | | Read Status Register | Allowed | Allowed | Allowed | | Read Manufacturer and Device ID | Allowed | Allowed | Allowed | | Program and Erase Commands | | | | | Buffer 1 Write | Not Allowed | Allowed | Allowed | | Buffer 2 Write | Allowed | Not Allowed | Allowed | | Dual-input Buffer 1 Write | Not Allowed | Allowed | Allowed | | Dual-input Buffer 2 Write | Allowed | Not Allowed | Allowed | | Quad-input Buffer 1 Write | Not Allowed | Allowed | Allowed | | Quad-input Buffer 2 Write | Allowed | Not Allowed | Allowed | | Buffer 1 to Memory Program w/ Erase | Not Allowed | Not Allowed | Not Allowed | | Buffer 2 to Memory Program w/ Erase | Not Allowed | Not Allowed | Not Allowed | | Buffer 1 to Memory Program w/o Erase | Not Allowed | Not Allowed | Allowed | | Buffer 2 to Memory Program w/o Erase | Not Allowed | Not Allowed | Allowed | | Memory Program through Buffer 1 w/ Erase | Not Allowed | Not Allowed | Not Allowed | | Memory Program through Buffer 2 w/ Erase | Not Allowed | Not Allowed | Not Allowed | | Memory Program through Buffer 1 w/o Erase | Not Allowed | Not Allowed | Allowed | | Auto Page Rewrite | Not Allowed | Not Allowed | Not Allowed | | Page Erase | Not Allowed | Not Allowed | Not Allowed | | Block Erase | Not Allowed | Not Allowed | Not Allowed | | Sector Erase | Not Allowed | Not Allowed | Not Allowed | | Chip Erase | Not Allowed | Not Allowed | Not Allowed | | Protection and Security Commands | 1101711100 | | | | Enable Sector Protection | Not Allowed | Not Allowed | Not Allowed | | Disable Sector Protection | Not Allowed | Not Allowed | Not Allowed | | Erase Sector Protection Register | Not Allowed | Not Allowed | Not Allowed | | Program Sector Protection Register | Not Allowed | Not Allowed | Not Allowed | | Read Sector Protection Register | Allowed | Allowed | Allowed | | Sector Lockdown | Not Allowed | Not Allowed | Not Allowed | | Read Sector Lockdown | Allowed | Allowed | Allowed | | Freeze Sector Lockdown State | Not Allowed | Not Allowed | Not Allowed | | Program Security Register | Not Allowed | Not Allowed | Not Allowed | | Read Security Register | Allowed | Allowed | Allowed | | Additional Commands | 7 6 | 7 0 | 701100 | | Main Memory to Buffer 1 Transfer | Not Allowed | Allowed | Allowed | | Main Memory to Buffer 2 Transfer | Allowed | Not Allowed | Allowed | | Main Memory to Buffer 1 Compare | Not Allowed | Allowed | Allowed | | Main Memory to Buffer 2 Compare | Allowed | Not Allowed | Allowed | | Enter Deep Power-Down | Not Allowed | Not Allowed | Not Allowed | | Resume from Deep Power-Down | Not Allowed | Not Allowed | Not Allowed | | Enter Ultra-Deep Power-Down mode | Not Allowed | Not Allowed | Not Allowed | | Reset (via Hardware or Software) | Allowed | Allowed | Allowed | ### 6.14 Program/Erase Resume The Program/Erase Resume command allows a suspended program or erase operation to be resumed and continue where it left off. To perform a Program/Erase Resume, an opcode of D0h must be clocked into the device. No address bytes need to be clocked into the device, and any data clocked in after the opcode will be ignored. When the $\overline{CS}$ pin is deasserted, the program or erase operation currently suspended will be resumed within a time of $t_{RES}$ . The PS1 bit, PS2 bit, or ES bit in the Status Register will then be reset back to a Logic 0 state to indicate that the program or erase operation is no longer suspended. In addition, the RDY/ $\overline{BUSY}$ bit in the Status Register will indicate that the device is busy performing a program or erase operation. During a simultaneous Erase Suspend/Program Suspend condition, issuing the Program/Erase Resume command will result in the program operation resuming first. After the program operation has been completed, the Program/Erase Resume command must be issued again in order for the erase operation to be resumed. While the device is busy resuming a program or erase operation, any attempts at issuing the Program/Erase Suspend command will be ignored. Therefore, if a resumed program or erase operation needs to be subsequently suspended again, the system must either wait the entire t<sub>RES</sub> time before issuing the Program/Erase Suspend command, or it must check the status of the RDY/BUSY bit or the appropriate PS1, PS2, or ES bit in the Status Register to determine if the previously suspended program or erase operation has resumed. ### 7. Sector Protection Two protection methods, hardware and software controlled, are provided for protection against inadvertent or erroneous program and erase cycles. The software controlled method relies on the use of software commands to enable and disable sector protection while the hardware controlled method employs the use of the Write Protect (WP) pin. The selection of which sectors that are to be protected or unprotected against program and erase operations is specified in the Nonvolatile Sector Protection Register. The status of whether or not sector protection has been enabled or disabled by either the software or the hardware controlled methods can be determined by checking the Status Register. #### 7.1 Software Sector Protection Software controlled protection is useful in applications in which the $\overline{WP}$ pin is not or cannot be controlled by a host processor. In such instances, the $\overline{WP}$ pin may be left floating (the $\overline{WP}$ pin is internally pulled high) and sector protection can be controlled using the Enable Sector Protection and Disable Sector Protection commands. If the device is power cycled, then the software controlled protection will be disabled. Once the device is powered up, the Enable Sector Protection command should be reissued if sector protection is desired and if the WP pin is not used. #### 7.1.1 Enable Sector Protection Sectors specified for protection in the Sector Protection Register can be protected from program and erase operations by issuing the Enable Sector Protection command. To enable the sector protection, a 4-byte command sequence of 3Dh, 2Ah, 7Fh, and A9h must be clocked into the device. After the last bit of the opcode sequence has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to enable the Sector Protection. Table 7-1. Enable Sector Protection Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |--------------------------|--------|--------|--------|--------| | Enable Sector Protection | 3Dh | 2Ah | 7Fh | A9h | Figure 7-1. Enable Sector Protection #### 7.1.2 Disable Sector Protection To disable the sector protection, a 4-byte command sequence of 3Dh, 2Ah, 7Fh, and 9Ah must be clocked into the device. After the last bit of the opcode sequence has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to disable the sector protection. Table 7-2. Disable Sector Protection Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |---------------------------|--------|--------|--------|--------| | Disable Sector Protection | 3Dh | 2Ah | 7Fh | 9Ah | Figure 7-2. Disable Sector Protection ### 7.2 Hardware Controlled Protection Sectors specified for protection in the Sector Protection Register and the Sector Protection Register itself can be protected from program and erase operations by asserting the $\overline{\text{WP}}$ pin and keeping the pin in its asserted state. The Sector Protection Register and any sector specified for protection cannot be erased or programmed as long as the $\overline{\text{WP}}$ pin is asserted. In order to modify the Sector Protection Register, the $\overline{\text{WP}}$ pin must be deasserted. If the $\overline{\text{WP}}$ pin is permanently connected to GND, then the contents of the Sector Protection Register cannot be changed. If the $\overline{\text{WP}}$ pin is deasserted or permanently connected to $V_{\text{CC}}$ , then the contents of the Sector Protection Register can be modified. The WP pin will override the software controlled protection method but only for protecting the sectors. #### Example: If the sectors $\frac{\text{were}}{\text{WP}}$ pin would enable the sector protection within the maximum specified $t_{\text{WPE}}$ time. When the $\overline{\text{WP}}$ pin is deasserted, however, the sector protection would no longer be enabled (after the maximum specified $t_{\text{WPD}}$ time) as long as the Enable Sector Protection command was not issued while the $\overline{\text{WP}}$ pin was asserted. If the Enable Sector Protection command was issued before or while the $\overline{\text{WP}}$ pin was asserted, then simply deasserting the $\overline{\text{WP}}$ pin would not disable the sector protection. In this case, the Disable Sector Protection command would need to be issued while the $\overline{\text{WP}}$ pin is deasserted to disable the sector protection. The Disable Sector Protection command is also ignored whenever the $\overline{\text{WP}}$ pin is asserted. A noise filter is incorporated to help protect against spurious noise that may inadvertently assert or deassert the WP pin. Figures 7-3 and Table 7-3 detail the sector protection status for various scenarios of the WP pin, the Enable Sector Protection command, and the Disable Sector Protection command. Figure 7-3. WP Pin and Protection Status Table 7-3. WP Pin and Protection Status | Time<br>Period | WP Pin | Enable Sector Protection Command | Disable Sector<br>Protection Command | Sector<br>Protection<br>Status | Sector<br>Protection<br>Register | |----------------|--------|-------------------------------------|--------------------------------------|--------------------------------|----------------------------------| | | | Command Not Issued Previously | X | Disabled | Read/Write | | 1 | High | _ | Issue Command | Disabled | Read/Write | | | | Issue Command | - | Enabled | Read/Write | | 2 | Low | X | X | Enabled | Read | | | | Command Issued During Period 1 or 2 | Not Issued Yet | Enabled | Read/Write | | 3 | High | _ | Issue Command | Disabled | Read/Write | | | | Issue Command | - | Enabled | Read/Write | ## 7.3 Sector Protection Register The nonvolatile Sector Protection Register specifies which sectors are to be protected or unprotected with either the software or hardware controlled protection methods. The Sector Protection Register contains 8 bytes of data, of which byte locations 0 through 7 contain values that specify whether Sectors 0 through 7 will be protected or unprotected. The Sector Protection Register is user modifiable and must be erased before it can be reprogrammed. Table 7-4 illustrates the format of the Sector Protection Register. Table 7-4. Sector Protection Register | Sector Number | | 0 (0a, 0b) | 1 to 7 | |---------------|--|---------------|--------| | Protected | | See Table 7-5 | FFh | | Unprotected | | Gee Table 7-5 | 00h | Note: 1. The default values for bytes 0 through 15 are 00h when shipped from Adesto. Table 7-5. Sector 0 (0a, 0b) Sector Protection Register Byte Value | | Bit 7:6 | Bit 5:4 | Bit 3:2 | Bit 1:0 | | |-------------------------------|-------------------------|---------------------------|---------|---------|---------------| | | Sector 0a<br>(Page 0-7) | Sector 0b<br>(Page 8-255) | N/A | N/A | Data<br>Value | | Sectors 0a and 0b Unprotected | 00 | 00 | XX | XX | 0xh | | Protect Sector 0a | 11 | 00 | XX | XX | Cxh | | Protect Sector 0b | 00 | 11 | XX | XX | 3xh | | Protect Sectors 0a and 0b | 11 | 11 | XX | XX | Fxh | Note: 1. x = Don't care ### 7.3.1 Erase Sector Protection Register In order to modify and change the values of the Sector Protection Register, it must first be erased using the Erase Sector Protection Register command. To erase the Sector Protection Register, a 4-byte command sequence of 3Dh, 2Ah, 7Fh, and CFh must be clocked into the device. After the last bit of the opcode sequence has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to initiate the internally self-timed erase cycle. The erasing of the Sector Protection Register should take place in a maximum time of $t_{\text{PE}}$ . During this time, the RDY/ $\overline{\text{BUSY}}$ bit in the Status Register indicates that the device is busy. If the device is powered-down before the completion of the erase cycle, then the contents of the Sector Protection Register cannot be guaranteed. The Sector Protection Register can be erased with sector protection enabled or disabled. Since the erased state (FFh) of each byte in the Sector Protection Register is used to indicate that a sector is specified for protection, leaving the sector protection enabled during the erasing of the register allows the protection scheme to be more effective in the prevention of accidental programming or erasing of the device. If for some reason an erroneous program or erase command is sent to the device immediately after erasing the Sector Protection Register and before the register can be reprogrammed, then the erroneous program or erase command will not be processed because all sectors would be protected. Table 7-6. Erase Sector Protection Register Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |----------------------------------|--------|--------|--------|--------| | Erase Sector Protection Register | 3Dh | 2Ah | 7Fh | CFh | Figure 7-4. Erase Sector Protection Register #### 7.3.2 Program Sector Protection Register Once the Sector Protection Register has been erased, it can be reprogrammed using the Program Sector Protection Register command. To program the Sector Protection Register, a 4-byte command sequence of 3Dh, 2Ah, 7Fh, and FCh must be clocked into the device followed by 8 bytes of data corresponding to Sectors 0 through 7. After the last bit of the opcode sequence and data have been clocked in, the $\overline{CS}$ pin must be deasserted to initiate the internally self-timed program cycle. The programming of the Sector Protection Register should take place in a maximum time of t<sub>p</sub>. During this time, the RDY/BUSY bit in the Status Register indicates that the device is busy. If the device is powered-down before the completion of the erase cycle, then the contents of the Sector Protection Register cannot be guaranteed. If the proper number of data bytes is not clocked in before the $\overline{\text{CS}}$ pin is deasserted, then the protection status of the sectors corresponding to the bytes not clocked in cannot be guaranteed. Example: If only the first two bytes are clocked in instead of the complete 16 bytes, then the protection status of the last 14 sectors cannot be guaranteed. Furthermore, if more than 16 bytes of data is clocked into the device, then the data wraps back around to the beginning of the register. For instance, if 17 bytes of data are clocked in, then the 17th byte will be stored at byte location 0 of the Sector Protection Register. The data bytes clocked into the Sector Protection Register need to be valid values (0xh, 3xh, Cxh, and Fxh for Sector 0a or Sector 0b, and 00h or FFh for other sectors) in order for the protection to function correctly. If a non-valid value is clocked into a byte location of the Sector Protection Register, then the protection status of the sector corresponding to that byte location cannot be guaranteed. **Example:** If a value of 17h is clocked into byte location 2 of the Sector Protection Register, then the protection status of Sector 2 cannot be guaranteed. The Sector Protection Register can be reprogrammed while the sector protection is enabled or disabled. Being able to reprogram the Sector Protection Register with the sector protection enabled allows the user to temporarily disable the sector protection to an individual sector rather than disabling sector protection completely. The Program Sector Protection Register command utilizes Buffer 1 for processing. Therefore, the contents of Buffer 1 will be altered from its previous state when this command is issued. Table 7-7. Program Sector Protection Register Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |------------------------------------|--------|--------|--------|--------| | Program Sector Protection Register | 3Dh | 2Ah | 7Fh | FCh | Figure 7-5. Program Sector Protection Register #### 7.3.3 Read Sector Protection Register To read the Sector Protection Register, an opcode of 32h and three dummy bytes must be clocked into the device. After the last bit of the opcode and dummy bytes have been clocked in, any additional clock pulses on the SCK pin results in the Sector Protection Register contents being output on the SO pin. The first byte (byte location 0) corresponds to Sector 0 (0a and 0b), the second byte corresponds to Sector 1, and the last byte (byte location 7) corresponds to Sector 7. Once the last byte of the Sector Protection Register has been clocked out, any additional clock pulses will result in undefined data being output on the SO pin. The $\overline{\text{CS}}$ pin must be deasserted to terminate the Read Sector Protection Register operation and put the output into a high-impedance state. Table 7-8. Read Sector Protection Register Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |---------------------------------|--------|--------|--------|--------| | Read Sector Protection Register | 32h | XXh | XXh | XXh | Note: 1. XX = Dummy byte Figure 7-6. Read Sector Protection Register ### 7.3.4 About the Sector Protection Register The Sector Protection Register is subject to a limit of 10,000 erase/program cycles. Users are encouraged to carefully evaluate the number of times the Sector Protection Register is modified during the course of the application's life cycle. If the application requires that the Security Protection Register be modified more than the specified limit of 10,000 cycles because the application needs to temporarily unprotect individual sectors (sector protection remains enabled while the Sector Protection Register is reprogrammed), then the application will need to limit this practice. Instead, a combination of temporarily unprotecting individual sectors along with disabling sector protection completely will need to be implemented by the application to ensure that the limit of 10,000 cycles is not exceeded. ## 8. Security Features ### 8.1 Sector Lockdown The device incorporates a sector lockdown mechanism that allows each individual sector to be permanently locked so that it becomes read-only (ROM). This is useful for applications that require the ability to permanently protect a number of sectors against malicious attempts at altering program code or security information. Warning: Once a sector is locked down, it can never be erased or programmed, and it can never be unlocked. To issue the sector lockdown command, a 4-byte command sequence of 3Dh, 2Ah, 7Fh, and 30h must be clocked into the device followed by three address bytes specifying any address within the sector to be locked down. After the last address bit has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to initiate the internally self-timed lockdown sequence. The lockdown sequence should take place in a maximum time of $t_p$ . During this time, the RDY/BUSY bit in the Status Register will indicate that the device is busy. If the device is powered-down before the completion of the lockdown sequence, then the lockdown status of the sector cannot be guaranteed. In this case, it is recommended that the user read the Sector Lockdown Register to determine the status of the appropriate sector lockdown bits or bytes and re-issue the Sector Lockdown command if necessary. Table 8-1. Sector Lockdown Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |-----------------|--------|--------|--------|--------| | Sector Lockdown | 3Dh | 2Ah | 7Fh | 30h | Figure 8-1. Sector Lockdown #### 8.1.1 Read Sector Lockdown Register The nonvolatile Sector Lockdown Register specifies which sectors in the main memory are currently unlocked or have been permanently locked down. The Sector Lockdown Register is a read-only register and contains 8 bytes of data which correspond to Sectors 0 through 7. To read the Sector Lockdown Register, an opcode of 35h must be clocked into the device followed by three dummy bytes. After the last bit of the opcode and dummy bytes have been clocked in, the data for the contents of the Sector Lockdown Register will be clocked out on the SO pin. The first byte (byte location 0) corresponds to Sector 0 (0a and 0b), the second byte corresponds to Sector 1, and the last byte (byte location 7) corresponds to Sector 7. After the last byte of the Sector Lockdown Register has been read, additional pulses on the SCK pin results in undefined data being output on the SO pin. Deasserting the $\overline{\text{CS}}$ pin terminates the Read Sector Lockdown Register operation and put the SO pin into a high-impedance state. Table 8-2 details the format the Sector Lockdown Register. Table 8-2. Sector Lockdown Register | Sector Number | 0 (0a, 0b) | 1 to 7 | |---------------|---------------|--------| | Locked | See Table 8-3 | FFh | | Unlocked | See Table 0-3 | 00h | Table 8-3. Sector 0 (0a and 0b) Sector Lockdown Register Byte Value | | Bit 7:6 | Bit 5:4 | Bit 3:2 | Bit 1:0 | | |----------------------------|-------------------------|---------------------------|---------|---------|---------------| | | Sector 0a<br>(Page 0-7) | Sector 0b<br>(Page 8-255) | N/A | N/A | Data<br>Value | | Sectors 0a and 0b Unlocked | 00 | 00 | 00 | 00 | 00h | | Sector 0a Locked | 11 | 00 | 00 | 00 | C0h | | Sector 0b Locked | 00 | 11 | 00 | 00 | 30h | | Sectors 0a and 0b Locked | 11 | 11 | 00 | 00 | F0h | Table 8-4. Read Sector Lockdown Register Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |-------------------------------|--------|--------|--------|--------| | Read Sector Lockdown Register | 35h | XXh | XXh | XXh | Figure 8-2. Read Sector Lockdown Register #### 8.1.2 Freeze Sector Lockdown The Sector Lockdown command can be permanently disabled, and the current sector lockdown state can be permanently frozen so that no additional sectors can be locked down aside from those already locked down. Any attempts to issue the Sector Lockdown command after the Sector Lockdown State has been frozen is ignored. To issue the Freeze Sector Lockdown command, the CS pin must be asserted and the opcode sequence of $34\underline{h}$ , 55h, AAh, and 40h must be clocked into the device. Any additional data clocked into the device is ignored. When the $\overline{\text{CS}}$ pin is deasserted, the current sector lockdown state is permanently frozen within a time of $t_{\text{LOCK}}$ . In addition, the SLE bit in the Status Register is permanently reset to a Logic 0 to indicate that the Sector Lockdown command is permanently disabled. Table 8-5. Freeze Sector Lockdown | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |------------------------|--------|--------|--------|--------| | Freeze Sector Lockdown | 34h | 55h | AAh | 40h | Figure 8-3. Freeze Sector Lockdown ### 8.2 Security Register The device contains a specialized Security Register that can be used for purposes such as unique device serialization or locked key storage. The register is comprised of a total of 128 bytes that is divided into two portions. The first 64 bytes (byte locations 0 through 63) of the Security Register are allocated as a One-Time Programmable space. Once these 64 bytes have been programmed, they cannot be erased or reprogrammed. The remaining 64 bytes of the register (byte locations 64 through 127) are factory programmed by Adesto and will contain a unique value for each device. The factory programmed data is fixed and cannot be changed. Table 8-6. Security Register | | Security Register Byte Number | | | | | | | | |-----------|-------------------------------|--------------|------------|----|----|----------------|--------------|-----| | | 0 | 1 | | 63 | 64 | 65 | 🥄 | 127 | | Data Type | 0 | ne-Time User | Programmab | le | Fa | actory Program | nmed by Ades | sto | #### 8.2.1 Programming the Security Register The user programmable portion of the Security Register does not need to be erased before it is programmed. To program the Security Register, a 4-byte opcode sequence of 9Bh, 00h, 00h, and 00h must be clocked into the device. After the last bit of the opcode sequence has been clocked into the device, the data for the contents of the 64-byte user programmable portion of the Security Register must be clocked in. After the last data byte has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to initiate the internally self-timed program cycle. The programming of the Security Register should take place in a time of $t_p$ , during which time the RDY/BUSY bit in the Status Register will indicate that the device is busy. If the device is powered-down during the program cycle, then the contents of the 64-byte user programmable portion of the Security Register cannot be guaranteed. If the full 64 bytes of data are not clocked in before the $\overline{\text{CS}}$ pin is deasserted, then the values of the byte locations not clocked in cannot be guaranteed. #### Example: If only the first two bytes are clocked in instead of the complete 64 bytes, then the remaining 62 bytes of the user programmable portion of the Security Register cannot be guaranteed. Furthermore, if more than 64 bytes of data is clocked into the device, then the data will wrap back around to the beginning of the register. For example, if 65 bytes of data are clocked in, then the 65th byte will be stored at byte location 0 of the Security Register. ### Warning: The user programmable portion of the Security Register can only be programmed one time. Therefore, it is not possible, for example, to only program the first two bytes of the register and then program the remaining 62 bytes at a later time. The Program Security Register command utilizes Buffer 1 for processing. Therefore, the contents of Buffer 1 will be altered from its previous state when this command is issued. Figure 8-4. Program Security Register ### 8.2.2 Reading the Security Register To read the Security Register, an opcode of 77h and three dummy bytes must be clocked into the device. After the last dummy bit has been clocked in, the contents of the Security Register can be clocked out on the SO pin. After the last byte of the Security Register has been read, additional pulses on the SCK pin will result in undefined data being output on the SO pin. Deasserting the $\overline{\text{CS}}$ pin will terminate the Read Security Register operation and put the SO pin into a high-impedance state. Figure 8-5. Read Security Register ## 9. Additional Commands ### 9.1 Main Memory Page to Buffer Transfer A page of data can be transferred from the main memory to either Buffer 1 or Buffer 2. To transfer a page of data using the default page size (256 bytes), an opcode of 53h for Buffer 1 and 55h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 5 dummy bits, 11 page address bits (A19 - A9) which specify the page in the main memory to be transferred, and 9 dummy bits. To transfer a page of data using the optional page size (264 bytes), an opcode of 53h for Buffer 1 or 55h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (PA10 - PA0) which specify the page in main memory to be transferred, and 9 dummy bits. The $\overline{\text{CS}}$ pin must be low while toggling the SCK pin to load the opcode and the three address bytes from the input pin (SI). The transfer of the page of data from the main memory to the buffer begins when the $\overline{\text{CS}}$ pin transitions from a low to a high state. During the page transfer time ( $t_{XFR}$ ), the RDY/ $\overline{\text{BUSY}}$ bit in the Status Register can be read to determine whether or not the transfer has been completed. ### 9.2 Main Memory Page to Buffer Compare A page of data in main memory can be compared to the data in Buffer 1 or Buffer 2 as a method to ensure that data was successfully programmed after a Buffer to Main Memory Page Program command. To compare a page of data with the default page size (256 bytes), an opcode of 60h for Buffer 1 or 61h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 5 dummy bits, 11 page address bits (A18 - A8) which specify the page in the main memory to be compared to the buffer, and 8 dummy bits. To compare a page of data with the optional page size (264 bytes), an opcode of 60h for Buffer 1 or 61h for Buffer 2 must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (PA10 - PA0) which specify the page in the main memory to be compared to the buffer, and 9 dummy bits. The $\overline{CS}$ pin must be low while toggling the SCK pin to load the opcode and the address bytes from the input pin (SI). On the low-to-high transition of the $\overline{CS}$ pin, the data bytes in the selected Main Memory Page will be compared with the data bytes in Buffer 1 or Buffer 2. During the compare time (t<sub>COMP</sub>), the RDY/BUSY bit in the Status Register will indicate that the part is busy. On completion of the compare operation, bit 6 of the Status Register will be updated with the result of the compare. ### 9.3 Auto Page Rewrite This command only needs to be used if the possibility exists that static (non-changing) data may be stored in a page or pages of a sector and the other pages of the same sector are erased and programmed a large number of times. Applications that modify data in a random fashion within a sector may fall into this category. To preserve data integrity of a sector, each page within a sector must be updated/rewritten at least once within every 20,000 cumulative page erase/program operations within that sector. The Auto Page Rewrite command provides a simple and efficient method to "refresh" a page in the main memory array in a single operation. The Auto Page Rewrite command is a combination of the Main Memory Page to Buffer Transfer and Buffer to Main Memory Page Program with Built-In Erase commands. With the Auto Page Rewrite command, a page of data is first transferred from the main memory to Buffer 1 or Buffer 2 and then the same data (from Buffer 1 or Buffer 2) is programmed back into the same page of main memory, essentially "refreshing" the contents of that page. To initiate an Auto Page Rewrite with the a default page size (256 bytes), the opcode 58H for Buffer 1 or 59H for Buffer 2, must be clocked into the device followed by three address bytes consisting of 5 dummy bits, 11 page address bits (A18 - A8) that specify the page in the main memory that is to be rewritten, and 8 dummy bits. When a low-to-high transition occurs on the $\overline{\text{CS}}$ pin, the part will first transfer data from the page in main memory to a buffer and then program the data from the buffer back into same page of main memory. The operation is internally self-timed and should take place in a maximum time of $t_{\text{EP}}$ . During this time, the RDY/ $\overline{\text{BUSY}}$ Status Register will indicate that the part is busy. To start the Auto Page Rewrite operation with the optional page size (264 bytes), a 1-byte opcode, 58H for Buffer 1 or 59H for Buffer 2, must be clocked into the device followed by three address bytes comprised of 4 dummy bits, 11 page address bits (PA10-PA0) that specify the page in main memory to be rewritten, and 9 dummy bits. If a sector is programmed or reprogrammed sequentially page by page and the possibility does not exist that there will be a page or pages of static data, then the programming algorithm shown in Figure 26-1 is recommended. Otherwise, if there is a chance that there may be a page or pages of a sector that contains static data, then the programming algorithm shown in Figure 26-2 is recommended. Please contact Adesto for availability of devices that are specified to exceed the 20,000 cycle cumulative limit. ### 9.4 Status Register Read The 2-byte Status Register can be used to determine the device's ready/busy status, page size, a Main Memory Page to Buffer Compare operation result, the sector protection status, Freeze Sector Lockdown status, erase/program error status, Program/Erase Suspend status, and the device density. The Status Register can be read at any time, including during an internally self-timed program or erase operation. To read the Status Register, the $\overline{\text{CS}}$ pin must first be asserted and then the opcode D7h must be clocked into the device. After the opcode has been clocked in, the device will begin outputting Status Register data on the SO pin during every subsequent clock cycle. After the second byte of the Status Register has been clocked out, the sequence will repeat itself, starting again with the first byte of the Status Register, as long as the $\overline{\text{CS}}$ pin remains asserted and the clock pin is being pulsed. The data in the Status Register is constantly being updated, so each repeating sequence may output new data. The RDY/BUSY status is available for both bytes of the Status Register and is updated for each byte. Deasserting the $\overline{\text{CS}}$ pin terminates the Status Register Read operation and puts the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. Table 9-1.Status Register Format — Byte 1 | Bit | | Name | Type <sup>(1)</sup> | Default | Description | | |-----|-----------------------------------|------------------------------------|---------------------|---------------------------------------------------------|----------------------------------------------------------|--------------------------------| | 7 | DDV/DHSV | RDY/BUSY Ready/Busy Status | | 0 | Device is busy with an internal operation. | | | , | KD1/BUS1 | | | 1 | Device is ready. | | | | | | 0 | Main memory page data matches buffer data. | | | | 6 | COMP | Compare Result | R | 1 | Main memory page data does not match buffer data. | | | 5:2 | DENSITY | Density Code | R | 0111 | 4 Mbit. | | | 1 | PROTECT | DOTTOT OUT DUTY OUT | | ROTECT Sector Protection Status R | 0 | Sector protection is disabled. | | ' | PROTECT | PROTECT Sector Protection Status R | K | 1 | Sector protection is enabled. | | | 0 | PAGE SIZE Page Size Configuration | | R | 0 | Device is configured for optional page size (264 bytes). | | | | PAGE SIZE Page Size Configuration | IX. | 1 | Device is configured for default page size (256 bytes). | | | Note: 1.R = Readable only Table 9-2. Status Register Format — Byte 2 | Bit | | Name | Type <sup>(1)</sup> | Default | Description | | | | | | |-----|--------------------------------|-----------------------------------|-----------------------------------------|-----------------------------------|---------------------------------------------------------------|-------------------------|---------------------------------------------------------------|--------------------------|--------------------------|--| | 7 | RDY/BUSY | Ready/Busy Status | R | 0 | Device is busy with an internal operation. | | | | | | | , | KD1/B031 | Ready/Busy Status | K | 1 | Device is ready. | | | | | | | 6 | RES | Reserved for Future Use | R | 0 | Reserved for future use. | | | | | | | 5 | EPE | Erase/Program Error | R | 0 | Erase or program operation was successful. | | | | | | | 3 | | Liase/i Togram Litor | IX | 1 | Erase or program error detected. | | | | | | | 4 | RES | Reserved for Future Use | R | 0 | Reserved for future use. | | | | | | | 3 | 3 SLE Sector Lock-down Enabled | Sector Lock-down Enabled | R | 0 | Sector Lock-down command is disabled. | | | | | | | 3 | | | Coolor Eook down Enabled | Occioi Eock-down Enabled | Sector Edek down Enabled | Codo: Look down Endblod | Codo: Look down Enabled | Occior Lock down Enabled | Scotor Look down Enabled | | | 2 | PS2 | Program Suspend Status | - · · · · · · · · · · · · · · · · · · · | Program Suspend Status (Buffer 2) | R | 0 | No program operation has been suspended while using Buffer 2. | | | | | | | (Bullet 2) | | 1 | A sector is program suspended while using Buffer 2. | | | | | | | 1 | PS1 | Program Suspend Status (Buffer 1) | R | 0 | No program operation has been suspended while using Buffer 1. | | | | | | | | (Bullet | (Duller 1) | | 1 | A sector is program suspended while using Buffer 1. | | | | | | | 0 | FS | S Erase Suspend | R | 0 | No sectors are erase suspended. | | | | | | | J | 0 ES | | | 1 | A sector is erase suspended. | | | | | | Note:1.R = Readable only ### 9.4.1 RDY/BUSY Bit The RDY/BUSY bit is used to determine whether or not an internal operation, such as a program or erase, is in progress. To poll the RDY/BUSY bit to detect the completion of an internally timed operation, new Status Register data must be continually clocked out of the device until the state of the RDY/BUSY bit changes from a Logic 0 to a Logic 1. ### 9.4.2 **COMP Bit** The result of the most recent Main Memory Page to Buffer Compare operation is indicated using the COMP bit. If the COMP bit is a Logic 1, then at least one bit of the data in the Main Memory Page does not match the data in the buffer. #### 9.4.3 DENSITY Bits The device density is indicated using the DENSITY bits. For the AT25CY042, the four bit binary value is 0111. The decimal value of these four binary bits does not actually equate to the device density; the four bits represent a combinational code relating to differing densities of AT25CY0xx devices. The DENSITY bits are not the same as the density code indicated in the JEDEC Device ID information. The DENSITY bits are provided only for backward compatibility to older generation AT25CY042 devices. #### 9.4.4 PROTECT Bit The PROTECT bit provides information to the user on whether or not the sector protection has been enabled or disabled, either by the software-controlled method or the hardware-controlled method. #### 9.4.5 PAGE SIZE Bit The PAGE SIZE bit indicates whether the buffer size and the page size of the main memory array is configured for the default page size (256 bytes) or the optional page size (264 bytes). #### 9.4.6 EPE Bit The EPE bit indicates whether the last erase or program operation completed successfully or not. If at least one byte during the erase or program operation did not erase or program properly, then the EPE bit will be set to the Logic 1 state. The EPE bit will not be set if an erase or program operation aborts for any reason, such as an attempt to erase or program a protected region or a locked down sector or an attempt to erase or program a suspended sector. The EPE bit is updated after every erase and program operation. #### 9.4.7 SLE Bit The SLE bit indicates whether or not the Sector Lockdown command is enabled or disabled. If the SLE bit is a Logic 1, then the Sector Lockdown command is still enabled and sectors can be locked down. If the SLE bit is a Logic 0, then the Sector Lockdown command has been disabled and no further sectors can be locked down. #### 9.4.8 PS2 Bit The PS2 bit indicates if a program operation has been suspended while using Buffer 2. If the PS2 bit is a Logic 1, then a program operation has been suspended while Buffer 2 was being used, and any command attempts that would modify the contents of Buffer 2 will be ignored. #### 9.4.9 PS1 Bit The PS1 bit indicates if a program operation has been suspended while using Buffer 1. If the PS1 bit is a Logic 1, then a program operation has been suspended while Buffer 1 was being used, and any command attempts that would modify the contents of Buffer 1 will be ignored. #### 9.4.10 The ES bit The ES bit indicates whether or not an erase has been suspended. If the ES bit is a Logic 1, then an erase operation (page, block, sector, or chip) has been suspended. ### 9.5 Read Configuration Register The non-volatile Configuration Register can be used to determine if the Quad-input Buffer 1 or 2 Write and Quad-output Read Array commands have been enabled. Unlike the Status Register, the Configuration Register can only be read when the device is in an idle state (when the RDY/BUSY bit of the Status Register indicates that the device is in a ready state). To read the Configuration Register, the $\overline{CS}$ pin must first be asserted and the opcode of 3Fh must be clocked into the device. After the opcode has been clocked in, the device will begin outputting one byte of Configuration Register data on the SO pin during subsequent clock cycles. The data being output will be a repeating byte as long as the $\overline{CS}$ pin remains asserted and the clock pin is being pulsed. At clock frequencies above $f_{CLK}$ , the first byte of data output will not be valid. Therefore, if operating at clock frequencies above $f_{CLK}$ , at least two bytes of data must be clocked out from the device in order to determine the correct value of the Configuration Register. Deasserting the $\overline{\text{CS}}$ pin will terminate the Read Configuration Register operation and put the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. The Configuration Register is a non-volatile register; therefore, the contents of the Configuration Register are not affected by power cycles or power-on reset operations. Figure 9-1. Configuration Register Format | Bit | Name | | Туре | Desc | ription | |-----|------|-------------------------|------|------|---------------------------------------------------------------------------| | | | | | 0 | Quad-input/output commands and operation disabled. | | 7 | QE | Quad Enable | R/W | 1 | Quad-input/output commands and operation enabled. (WP and RESET disabled) | | 6:4 | RES | Reserved for Future Use | R | 0 | Reserved for future use. | | 3 | RES | Reserved for Future Use | R | 1 | Reserved for future use. | | 2:0 | RES | Reserved for Future Use | R | 0 | Reserved for future use. | Note: 1. Only bit seven of the Configuration Register are modified when using the Quad Enable/Disable commands. #### 9.5.1 QE Bit The QE bit is used to control whether the Quad-input Buffer 1 Write or Buffer 2 Write and the Quad-output Read Array commands are enabled or disabled. When the QE bit is in the Logical 1 state, the Quad-input Buffer Write and Quad-output Read Array commands are enabled and is recognized by the device. In addition, the $\overline{\text{WP}}$ and $\overline{\text{RESET}}$ functions are disabled and the $\overline{\text{WP}}$ and $\overline{\text{RESET}}$ pins themselves operate as a bidirectional input/output pins ( $\overline{\text{WP}}$ is I/O<sub>2</sub> and $\overline{\text{RESET}}$ is I/O<sub>3</sub>). When the QE bit is in the Logical 0 state, the Quad-Input Buffer Write and Quad-output Read Array commands are disabled and is not recognized by the device as valid commands and the WP and RESET pins function as normal control pins. The WP and RESET pins should be externally pulled-high to avoid erroneous or unwanted device operation. The Reset command has no effect on the QE bit. The QE bit defaults to the Logical 0 state when devices are initially shipped from Adesto. Figure 9-2. Read Configuration Register ### 9.6 Write Configuration Register The Write Configuration Register commands are used to modify the QE bit of the non-volatile Configuration Register. There are two commands that are utilized to enable and disable the Quad I/O functionality of the device and they are the Quad Enable and Quad Disable commands, respectively. The Configuration Register is a non-volatile register and is subject to the same program/erase endurance characteristics of the Main Memory Array. The programming of the Configuration Register is internally self-timed and should take place in a time of t<sub>WRCR</sub>. While the Configuration Register is being updated, the Status Register can be read and will indicate that the device is busy. For faster throughput, it is recommended that the Status Register be polled rather than waiting the t<sub>WRCR</sub> time to determine if the Configuration Register has completed the programming cycle. ### 9.6.1 Quad Enable Command The Quad Enable command is used to program the QE bit of the non-volatile Configuration Register to a Logical 1 to enable the Quad I/O functionality of the device. To issue the Quad Enable command, the CS pin must first be asserted followed by a four byte opcode of 3Dh, 2Ah, 81h, and 66h. After the last bit of the four byte opcode has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted allowing the QE bit of the Configuration Register to be modified within the time of $t_{\text{WRCR}}$ . Table 9-3. Quad Enable Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |-------------|--------|--------|--------|--------| | Quad Enable | 3Dh | 2Ah | 81h | 66h | Figure 9-3. Quad Enable ### 9.6.2 Quad Disable Command The Quad Disable command is used to program the QE bit of the non-volatile Configuration Register to a Logical 0 to disable the Quad I/O functionality of the device. To issue the Quad Disable command, the $\overline{CS}$ pin must first be asserted followed by a four byte opcode of 3Dh, 2Ah, 81h and 67h. After the last bit of the four byte opcode has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted allowing the $\overline{\text{QE}}$ bit of the Configuration Register to be modified within the time of $t_{\text{WRCR}}$ . Table 9-4. Quad Disable Command | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |--------------|--------|--------|--------|--------| | Quad Disable | 3Dh | 2Ah | 81h | 67h | Figure 9-4. Quad Disable ## 10. Deep Power-Down During normal operation, the device is placed in the standby mode to consume less power as long as the $\overline{\text{CS}}$ pin remains deasserted and no internal operation is in progress. The Deep Power-Down command offers the ability to place the device into an even lower power consumption state called the Deep Power-Down mode. When the device is in the Deep Power-Down mode, all commands including the Status Register Read command is ignored with the exception of the Resume from Deep Power-Down command. Since all commands are ignored, the mode can be used as an extra protection mechanism against program and erase operations. Entering the Deep Power-Down mode is accomplished by simply asserting the $\overline{CS}$ pin, clocking in the opcode B9h, and then deasserting the $\overline{CS}$ pin. Any additional data clocked into the device after the opcode is ignored. When the $\overline{CS}$ pin is deasserted, the device enters the Deep Power-Down mode within the maximum time of $t_{EDPD}$ . The complete opcode must be clocked in before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device aborts the operation and return to the standby mode once the $\overline{CS}$ pin is deasserted. In addition, the device defaults to the standby mode after a power cycle. The Deep Power-Down command is ignored if an internally self-timed operation such as a program or erase cycle is in progress. The Deep Power-Down command must be reissued after the internally self-timed operation has been completed in order for the device to enter the Deep Power-Down mode. Figure 10-1. Deep Power-Down ## 10.1 Resume from Deep Power-Down In order to exit the Deep Power-Down mode and resume normal device operation, the Resume from Deep Power-Down command must be issued. The Resume from Deep Power-Down command is the only command that the device will recognize while in the Deep Power-Down mode. To resume from the Deep Power-Down mode, the $\overline{CS}$ pin must first be asserted and then the opcode ABh must be clocked into the device. Any additional data clocked into the device after the opcode is ignored. When the $\overline{CS}$ pin is deasserted, the device exits the Deep Power-Down mode and return to the standby mode within the maximum time of t<sub>RDPD</sub>. After the device has returned to the standby mode, normal command operations such as Continuous Array Read can be resumed. If the complete opcode is not clocked in before the $\overline{CS}$ pin is deasserted, or if the $\overline{CS}$ pin is not deasserted on an even byte boundary (multiples of eight bits), then the device aborts the operation and return to the Deep Power-Down mode. Figure 10-2. Resume from Deep Power-Down ## 10.2 Ultra-Deep Power-Down The Ultra-Deep Power-Down mode allows the device to consume far less power compared to the standby and Deep Power-Down modes by shutting down additional internal circuitry. Since almost all active circuitry is shutdown in this mode to conserve power, the contents of the SRAM buffers cannot be maintained. Therefore, any data stored in the SRAM buffers will be lost once the device enters the Ultra-Deep Power-Down mode. When the device is in the Ultra-Deep Power-Down mode, all commands including the Status Register Read and Resume from Deep Power-Down commands will be ignored. Since all commands will be ignored, the mode can be used as an extra protection mechanism against program and erase operations. Entering the Ultra-Deep Power-Down mode is accomplished by simply asserting the $\overline{CS}$ pin, clocking in the opcode 79h, and then deasserting the $\overline{CS}$ pin. Any additional data clocked into the device after the opcode will be ignored. When the $\overline{CS}$ pin is deasserted, the device will enter the Ultra-Deep Power-Down mode within the maximum time of $t_{EUDPD}$ . The complete opcode must be clocked in before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on an even byte boundary (multiples of eight bits); otherwise, the device will abort the operation and return to the standby mode once the $\overline{CS}$ pin is deasserted. In addition, the device defaults to the standby mode after a power cycle. The Ultra-Deep Power-Down command will be ignored if an internally self-timed operation such as a program or erase cycle is in progress. The Ultra-Deep Power-Down command must be reissued after the internally self-timed operation has been completed in order for the device to enter the Ultra-Deep Power-Down mode. Figure 10-3. Ultra-Deep Power-Down ### 10.2.1 Exit Ultra-Deep Power-Down To exit from the Ultra-Deep Power-Down mode, the $\overline{CS}$ pin must simply be pulsed by asserting the $\overline{CS}$ pin, waiting the minimum necessary $t_{CSLU}$ time, and then deasserting the $\overline{CS}$ pin again. To facilitate simple software development, a dummy byte opcode can also be entered while the $\overline{CS}$ pin is being pulsed just as in a normal operation like the Program Suspend operation; the dummy byte opcode is simply ignored by the device in this case. After the $\overline{CS}$ pin has been deasserted, the device will exit from the Ultra-Deep Power-Down mode and return to the standby mode within a maximum time of $t_{XUDPD}$ . If the $\overline{CS}$ pin is reasserted before the $t_{XUDPD}$ time has elapsed in an attempt to start a new operation, then that operation will be ignored and nothing will be performed. The system must wait for the device to return to the standby mode before normal command operations such as Continuous Array Read can be resumed. Since the contents of the SRAM buffers cannot be maintained while in the Ultra-Deep Power-Down mode, the SRAM buffers will contain undefined data when the device returns to the standby mode. Figure 10-4. Exit Ultra-Deep Power-Down ## 11. Buffer and Page Size Configuration The memory array of the AT25CY042 device is actually larger than other Serial Flash devices in that extra user-accessible bytes are provided in each page of the memory array. For the AT25CY042, there are an extra 16 bytes of memory in each page for a total of an extra 32KB (128 Kbits) of user-accessible memory. Therefore, the device density is actually 4.125 Mbits instead of 4 Mbits. The AT25CY042 device can be configured so that the buffer and page sizes are 264 bytes instead of the standard 256 bytes. In addition, the configuration of the buffer and page sizes is reversible and can be changed from 264 bytes to 256 bytes or from 256 bytes to 264 bytes. The configured setting is stored in an internal nonvolatile register so that the buffer and page size configuration is not affected by power cycles. The nonvolatile register has a limit of 10,000 erase/program cycles; therefore, care should be taken to not switch between the size options more than 10,000 times. Devices are initially shipped from Adesto with the buffer and page sizes set to 256 bytes. To configure the device for default page size (256 bytes), a 4-byte opcode sequence of 3Dh, 2Ah, 80h, and A6h must be clocked into the device. After the last bit of the opcode sequence has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to initiate the internally self-timed configuration process and nonvolatile register program cycle. The programming of the nonvolatile register should take place in a time of $t_{\text{EP}}$ , during which time the RDY/ $\overline{\text{BUSY}}$ bit in the Status Register will indicate that the device is busy. The device does not need to be power cycled after the completion of the configuration process and register program cycle in order for the buffer and page size to be configured to 256 bytes. To configure the device for optional page size (264 bytes), a 4-byte opcode sequence of 3Dh, 2Ah, 80h, and A7h must be clocked into the device. After the last bit of the opcode sequence has been clocked in, the $\overline{\text{CS}}$ pin must be deasserted to initial the internally self-timed configuration process and nonvolatile register program cycle. The programming of the nonvolatile register should take place in a time of $t_{\text{EP}}$ , during which time the RDY/BUSY bit in the Status Register will indicate that the device is busy. The device does not need to be power cycled after the completion of the configuration process and register program cycle in order for the buffer and page size to be configured to 264 bytes. Table 11-1. Buffer and Page Size Configuration Commands | Command | | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |--------------------------------|--|--------|--------|--------|--------| | Default page size (256 bytes) | | 3Dh | 2Ah | 80h | A6h | | Optional page size (264 bytes) | | 3Dh | 2Ah | 80h | A7h | Figure 11-1. Buffer and Page Size Configuration ### 12. Manufacturer and Device ID Read Identification information can be read from the device to enable systems to electronically query and identify the device while it is in the system. The identification method and the command opcode comply with the JEDEC Standard for "Manufacturer and Device ID Read Methodology for SPI Compatible Serial Interface Memory Devices". The type of information that can be read from the device includes the JEDEC-defined Manufacturer ID, the vendor-specific Device ID, and the vendor-specific Extended Device Information. The Read Manufacturer and Device ID command is limited to a maximum clock frequency of f<sub>CLK</sub>. Since not all Flash devices are capable of operating at very high clock frequencies, applications should be designed to read the identification information from the devices at a reasonably low clock frequency to ensure that all devices to be used in the application can be identified properly. Once the identification process is complete, the application can then increase the clock frequency to accommodate specific Flash devices that are capable of operating at the higher clock frequencies. To read the identification information, the $\overline{\text{CS}}$ pin must first be asserted and then the opcode 9Fh must be clocked into the device. After the opcode has been clocked in, the device will begin outputting the identification data on the SO pin during the subsequent clock cycles. The first byte to be output will be the Manufacturer ID, followed by two bytes of the Device ID information. The fourth byte output will be the Extended Device Information (EDI) String Length, which will be 01h indicating that one byte of EDI data follows. After the one byte of EDI data is output, the SO pin will go into a high-impedance state; therefore, additional clock cycles will have no affect on the SO pin and no data will be output. As indicated in the JEDEC Standard, reading the EDI String Length and any subsequent data is optional. Deasserting the CS pin will terminate the Manufacturer and Device ID Read operation and put the SO pin into a high-impedance state. The $\overline{\text{CS}}$ pin can be deasserted at any time and does not require that a full byte of data be read. Table 12-1. Manufacturer and Device ID Information | Byte No. | Data Type | Value | |----------|--------------------------------------------------------------------|-------| | 1 | Manufacturer ID | 1Fh | | 2 | Device ID (Byte 1) | 24h | | 3 | Device ID (Byte 2) | 00h | | 4 | [Optional to Read] Extended Device Information (EDI) String Length | 01h | | 5 | [Optional to Read] EDI Byte 1 | 00h | Table 12-2. Manufacturer and Device ID Details | Data Type | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex<br>Value | Details | | | |--------------------|-------|----------|-------|---------|---------|----------|-------|-------|--------------|----------------------------------------|--|--| | Manufacturar ID | | | JE | DEC Ass | igned C | ode | | | 1 F b | IEDEC code: 0004 1111 (4Eb for Adopte) | | | | Manufacturer ID | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1Fh | JEDEC code: 0001 1111 (1Fh for Adesto) | | | | Davisa ID (Duta 4) | Fa | amily Co | de | | De | nsity Co | ode | | 0.41- | Family code: 001 (AT25CY0x2 Family) | | | | Device ID (Byte 1) | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 24h | Density code: 00100 (4Mbit) | | | | Davis ID (Data 0) | 5 | Sub Cod | е | | Pro | duct Var | riant | | 00h | Sub code: 000 (Standard Series) | | | | Device ID (Byte 2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 00h | Product variant:00000 | | | Table 12-3. EDI Data | Byte Number | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Hex<br>Value | Details | |-------------|-------|-------|-------|-------|-------|----------|-------|-------|--------------|-----------------------------------------| | 1 | | RFU | | | Dev | ice Revi | sion | | 00h | RFU: Reserved for Future Use | | ı | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | OOH | Device revision:00000 (Initial Version) | Figure 12-1. Read Manufacturer and Device ID ### 13. Software Reset In some applications, it may be necessary to prematurely terminate a program or erase cycle early rather than wait the hundreds of microseconds or milliseconds necessary for the program or erase operation to complete normally. The Software Reset command allows a program or erase operation in progress to be ended abruptly and returns the device to an idle state. To perform a Software Reset, the $\overline{\text{CS}}$ pin must be asserted and a 4-byte command sequence of F0h, 00h, 00h, and 00h must be clocked into the device. Any additional data clocked into the device after the last byte will be ignored. When the $\overline{\text{CS}}$ pin is deasserted, the program or erase operation currently in progress will be terminated within a time $t_{\text{SWRST}}$ . Since the program or erase operation may not complete before the device is reset, the contents of the page being programmed or erased cannot be guaranteed to be valid. The Software Reset command has no effect on the states of the Sector Protection Register, the Sector Lockdown Register, or the buffer and page size configuration. The PS2, PS1, and ES bits of the Status Register, however, will be reset back to their default states. If a Software Reset operation is performed while a sector is erase suspended, the suspend operation will abort and the contents of the page or block being erased in the suspended sector will be left in an undefined state. If a Software Reset is performed while a sector is program suspended, the suspend operation will abort and the contents of the page that was being programmed and subsequently suspended will be undefined. The remaining pages in the sector will retain their previous contents. The complete 4-byte opcode must be clocked into the device before the $\overline{CS}$ pin is deasserted, and the $\overline{CS}$ pin must be deasserted on a byte boundary (multiples of eight bits); otherwise, no reset operation will be performed. Table 13-1. Software Reset | Command | Byte 1 | Byte 2 | Byte 3 | Byte 4 | |----------------|--------|--------|--------|--------| | Software Reset | F0h | 00h | 00h | 00h | Figure 13-1. Software Reset ## 14. Operation Mode Summary The commands described previously can be grouped into four different categories to better describe which commands can be executed at what times. ### **Group A commands consist of:** - 1. Main Memory Page Read - 2. Continuous Array Read (SPI) - 3. Read Sector Protection Register - 4. Read Sector Lockdown Register - 5. Read Security Register - 6. Buffer 1 (or 2) Read ### Group B commands consist of: - 1. Page Erase - 2. Block Erase - 3. Sector Erase - 4. Chip Erase - 5. Main Memory Page to Buffer 1 (or 2) Transfer - 6. Main Memory Page to Buffer 1 (or 2) Compare - 7. Buffer 1 (or 2) to Main Memory Page Program with Built-In Erase - 8. Buffer 1 (or 2) to Main Memory Page Program without Built-In Erase - 9. Main Memory Page Program through Buffer 1 (or 2) with Built-In Erase - 10. Main Memory Byte/Page Program through Buffer 1 without Built-In Erase - 11. Auto Page Rewrite - 12. Read-Modify-Write ### **Group C commands consist of:** - 1. Buffer 1 (or 2) Write - 2. Status Register Read - 3. Manufacturer and Device ID Read ### **Group D commands consist of:** - 1. Erase Sector Protection Register - 2. Program Sector Protection Register - 3. Sector Lockdown - 4. Program Security Register - 5. Buffer and Page Size Configuration - 6. Freeze Sector Lockdown If a Group A command is in progress (not fully completed), then another command in Group A, B, C, or D should not be started. However, during the internally self-timed portion of Group B commands, any command in Group C can be executed. The Group B commands using Buffer 1 should use Group C commands using Buffer 2 and vice versa. Finally, during the internally self-timed portion of a Group D command, only the Status Register Read command should be executed. Most of the commands in Group B can be suspended and resumed, except the Buffer Transfer, Buffer Compare, and Auto Page Rewrite and Read-Modify-Write operations. If a Group B command is suspended, all of the Group A commands can be executed. See Table 6-4 to determine which of the Group B, Group C, and Group D commands are allowed. # 15. Command Tables Table 15-1. Read Commands | Command | Opcode | |--------------------------------------------------------------------------|--------| | Main Memory Page Read | D2h | | Continuous Array Read (Low Power Mode) | 01h | | Continuous Array Read (Low Frequency) | 03h | | Continuous Array Read (High Frequency) | 0Bh | | Continuous Array Read (High Frequency) | 1Bh | | Dual-output Read Array | 3Bh | | Quad-output Read Array | 6Bh | | Continuous Array Read (Legacy Command – Not Recommended for New Designs) | E8h | | Buffer 1 Read (Low Frequency) | D1h | | Buffer 2 Read (Low Frequency) | D3h | | Buffer 1 Read (High Frequency) | D4h | | Buffer 2 Read (High Frequency) | D6h | Table 15-2. Program and Erase Commands | Command | Opcode | |-----------------------------------------------------------------------|-----------------------| | Buffer 1 Write | 84h | | Buffer 2 Write | 87h | | Dual-input Buffer 1 Write | 24h | | Dual-input Buffer 2 Write | 27h | | Quad-input Buffer 1 Wr <mark>ite</mark> | 44h | | Quad-input Buffer 2 Write | 47h | | Buffer 1 to Main Memory Page Program with Built-In Erase | 83h | | Buffer 2 to Main Memory Page Program with Built-In Erase | 86h | | Buffer 1 to Main Memory Page Program without Built-In Erase | 88h | | Buffer 2 to Main Memory Page Program without Built-In Erase | 89h | | Main Memory Page Program through Buffer 1 with Built-In Erase | 82h | | Main Memory Page Program through Buffer 2 with Built-In Erase | 85h | | Main Memory Byte/Page Program through Buffer 1 without Built-In Erase | 02h | | Page Erase | 81h | | Block Erase | 50h | | Sector Erase | 7Ch | | Chip Erase | C7h + 94h + 80h + 9Ah | | Program/Erase Suspend | B0h | | Program/Erase Resume | D0h | Table 15-3. Protection and Security Commands | Command | Opcode | |------------------------------------|-----------------------| | Enable Sector Protection | 3Dh + 2Ah + 7Fh + A9h | | Disable Sector Protection | 3Dh + 2Ah + 7Fh + 9Ah | | Erase Sector Protection Register | 3Dh + 2Ah + 7Fh + CFh | | Program Sector Protection Register | 3Dh + 2Ah + 7Fh + FCh | | Read Sector Protection Register | 32h | | Sector Lockdown | 3Dh + 2Ah + 7Fh + 30h | | Read Sector Lockdown Register | 35h | | Freeze Sector Lockdown | 34h + 55h + AAh + 40h | | Program Security Register | 9Bh + 00h + 00h + 00h | | Read Security Register | 77h | Table 15-4. Additional Commands | Command | Opcode | |---------------------------------------|-----------------------| | Main Memory Page to Buffer 1 Transfer | 53h | | Main Memory Page to Buffer 2 Transfer | 55h | | Main Memory Page to Buffer 1 Compare | 60h | | Main Memory Page to Buffer 2 Compare | 61h | | Auto Page Rewrite through Buffer 1 | 58h | | Auto Page Rewrite through Buffer 2 | 59h | | Deep Power-Down | B9h | | Resume from Deep Power-Down | ABh | | Ultra-Deep Power-Down | 79h | | Status Register Read | D7h | | Manufacturer and Device ID Read | 9Fh | | Read Configuration Register | 3Fh | | Quad Enable | 3Dh + 2Ah + 81h + 66h | | Quad Disable | 3Dh + 2Ah + 81h + 67h | | Configure for Default Page Size | 3Dh + 2Ah + 80h + A6h | | Configure for Optional Page Size | 3Dh + 2Ah + 80h + A7h | | Software Reset | F0h + 00h + 00h + 00h | Table 15-5. Detailed Bit-level Addressing Sequence for Default Page Size (256 bytes) | Paç | ge S | ize | = 2 | 56 | byt | es | | | | | Ado | ires | ss E | Byte | ) | | | , | Ado | dres | ss E | 3yte | ) | | | , | Ado | dres | ss E | 3yte | ) | | | |--------------------|------|-----|------|-----|-----|-----|---|---|----------|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------------------------| | Opcode | | E | Slna | iry | Орс | cod | е | | Reserved | Reserved | Reserved | Reserved | Reserved | A18/PA10 | A17/PA9 | A16/PA8 | A15/PA7 | A14/PA6 | A13/PA5 | A12/PA4 | A11/PA3 | A10/PA2 | A9/PA1 | A8/PA0 | A7/BA7 | A6/BA6 | A5/BA5 | A4/BA4 | A3/BA3 | A2/BA2 | A1/BA1 | A0/BA0 | Additional<br>Dummy<br>Bytes | | 01h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | A | Α | N/A | | 02h | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | A | Α | Α | N/A | | 03h | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Х | Χ | Х | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | 0Bh | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | A | Α | A | Α | Α | 1 | | 1Bh | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | X | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | A | Α | Α | Α | Α | Α | 2 | | 32h | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Х | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | X | X | X | Х | X | Х | X | X | X | X | X | Х | X | X | X | N/A | | 35h | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | Х | Χ | Χ | Χ | Х | X | X | Х | Χ | X | Х | X | Х | X | Х | X | X | Х | X | X | Х | X | X | X | N/A | | 3Bh | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | 1 | | 50h | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | Х | Χ | Х | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | X | X | Χ | Х | Х | Х | X | X | X | X | Х | N/A | | 53h | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | A | Α | Α | X | Х | Х | X | Х | X | X | Х | N/A | | 55h | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | A | X | Х | Х | X | Х | X | X | Х | N/A | | 58h <sup>(1)</sup> | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Χ | Χ | X | X | Х | X | X | Х | N/A | | 59h <sup>(1)</sup> | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Χ | Χ | X | X | Х | X | X | Х | N/A | | 58h <sup>(2)</sup> | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | 59h <sup>(2)</sup> | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | 60h | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | X | Х | X | X | Х | X | X | X | N/A | | 61h | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | Х | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | X | Х | Χ | X | X | X | X | X | N/A | | 6Bh | 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | Х | Χ | Χ | Χ | X | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | 1 | | 77h | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | Х | Χ | Χ | X | X | X | X | Х | X | X | Χ | X | X | X | X | Χ | X | Х | Χ | X | X | X | X | X | N/A | | 79h | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | | | N | /A | | | | | | | N | /A | | | | | | | N | /A | | | | N/A | | 7Ch | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Х | Χ | Χ | X | X | Α | Α | Α | Χ | X | Х | X | Х | X | Х | X | Х | Х | Х | X | Х | X | X | X | N/A | | 81h | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Χ | Χ | X | X | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Χ | Χ | X | X | Х | X | X | Х | N/A | | 82h | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Х | Χ | Х | Χ | X | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | 83h | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Х | Χ | X | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Χ | X | Х | X | Х | X | X | Х | N/A | | 84h | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | X | X | X | Χ | X | Х | Х | Х | Χ | Х | Х | Х | Х | X | Х | Х | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | 85h | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | X | X | Χ | Χ | X | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | 86h | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | Х | Χ | Х | Χ | X | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Х | Х | Х | X | Х | X | X | Х | N/A | | 87h | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | X | X | X | X | X | Х | Х | Х | Χ | Х | X | X | Х | X | Х | Х | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | 88h | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | Х | X | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Х | Х | Х | X | Х | X | X | Х | N/A | | 89h | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | X | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Χ | Χ | Χ | X | Х | X | X | Х | N/A | | 9Fh | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | N | /A | | | | | | | Ν | /A | | | | | | | N | /A | | | | N/A | | B9h | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | | | Ν | /A | | | | | | | Ν | /A | | | | | | | N | /A | | | | N/A | | ABh | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | | | | N | /A | | | | | | | Ν | /A | | | | | | | N | /A | | | | N/A | | B0h | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | | Ν | /A | | | | | | | Ν | /A | | | | | | | N | /A | | | | N/A | | D0h | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | | | N | /A | | | | | | | Ν | /A | | | | | | | Ν | /A | | | | N/A | | D1h | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | Х | Χ | X | X | Х | Х | Х | Χ | Х | Х | X | X | X | X | Х | Х | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | D2h | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | Χ | Χ | Χ | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | 4 | | D3h | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Х | Χ | Χ | Χ | Х | Х | Х | Χ | Χ | Х | Х | X | X | Х | Х | Х | Α | Α | Α | Α | Α | Α | Α | Α | N/A | | D4h | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | Х | Х | Χ | Χ | Χ | Х | Х | Χ | Х | Χ | Х | Α | Α | Α | Α | Α | Α | Α | Α | 1 | | D6h | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | Х | Χ | Χ | Χ | Х | Х | Х | Χ | Χ | Х | Х | X | X | X | X | Х | Α | Α | Α | Α | Α | Α | Α | Α | 1 | | D7h | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | | | N | /A | | | | | | | N | /A | | | | | | | N | /A | | | | N/A | Table 15-6. Detailed Bit-level Addressing Sequence for Optional Page Size (264 bytes) | Page Size = 264 bytes | | | | | | Address Byte | | | | | | | Add | dres | ss E | Syte | ) | | Address Byte | | | | ss E | 3yte | ) | | | | | | | | | |---------------------------|---|---|------|-----|-----|--------------|----|---|----------|----------|----------|----------|----------|---------|---------|---------|---------|---------|--------------|---------|----------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|------------------------------| | Opcode | | E | 3lna | ary | Орс | cod | le | | Reserved | Reserved | Reserved | Reserved | PA10/A19 | PA9/A18 | PA8/A17 | PA7/A16 | PA6/A15 | PA5/A14 | PA4/A13 | PA3/A12 | PA2/A11 | PA1/A10 | PA0/A9 | BA8/A8 | BA7/A7 | BA6/A6 | BA5/A5 | BA4/A4 | BA3/A3 | BA2/A2 | BA1/A1 | BA0/A0 | Additional<br>Dummy<br>Bytes | | 01h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | X | Χ | Χ | Χ | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | N/A | | 02h | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | Х | Χ | Χ | X | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | N/A | | 03h | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Х | Χ | Χ | Χ | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | N/A | | 0Bh | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | X | Х | Х | X | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | 1 | | 1Bh | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | Х | Х | Х | Х | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | 2 | | 32h | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | X | Х | Х | Х | Х | Х | X | Х | X | Х | Х | X | Х | Х | Х | Х | X | X | X | Х | Х | Х | Х | X | N/A | | 35h | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | N/A | | 3Bh | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | X | X | X | X | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | P | В | В | В | В | В | В | В | В | В | 1 | | 50h | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | X | X | X | X | Р | Р | Р | Р | Р | Р | Р | Р | X | X | X | X | X | X | X | X | X | X | X | X | N/A | | 53h | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | X | X | X | X | P<br>P P | P<br>P | P<br>P | X | X | X | X | X | X | X | X | X | N/A<br>N/A | | 55h<br>58h <sup>(1)</sup> | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | X | X | X | ^<br>X | Р | P | Р | Р | P | Р | Р | P | P | P | P | X | X | X | X | X | X | X | X | X | N/A | | 59h <sup>(1)</sup> | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | X | X | X | X | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | X | X | X | X | X | X | X | X | X | N/A | | 58h <sup>(2)</sup> | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | X | X | X | X | P | P | Р | Р | P | P | P | Р | Р | P | Р | В | В | В | В | В | В | В | В | В | N/A | | 59h <sup>(2)</sup> | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 1 | X | Х | Х | Х | P | P | P | P | P | P | P | P | P | Р | P | В | В | В | В | В | В | В | В | В | N/A | | 60h | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | X | Х | Х | Х | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | X | X | X | X | X | X | X | X | X | N/A | | 61h | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | Χ | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Х | Х | Х | Х | Х | Х | Х | Χ | Х | N/A | | 6Bh | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | Х | Χ | Χ | Х | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | 1 | | 77h | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | Х | Χ | Χ | X | X | Χ | Х | Х | X | X | X | X | X | X | Х | Х | Х | Χ | Χ | Х | Х | Х | Х | Х | N/A | | 79h | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | | | | N | /A | | | | | | | N | /A | | | | | | | N | /A | | | | N/A | | 7Ch | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Х | Χ | Χ | X | Р | Р | Р | Р | Р | Р | Р | Р | Х | Χ | Х | Х | Х | Χ | Х | Х | Х | Х | Х | Х | N/A | | 81h | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Х | Х | Х | X | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Х | Х | Х | Х | Χ | Х | Х | Х | N/A | | 82h | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | X | X | Х | X | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | N/A | | 83h | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | X | X | Χ | Χ | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Х | Χ | Χ | Χ | Х | Χ | Х | X | Х | N/A | | 84h | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | X | Χ | Χ | X | X | Χ | Х | Χ | Χ | Х | X | Х | Х | Χ | Х | В | В | В | В | В | В | В | В | В | N/A | | 85h | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | X | X | X | X | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | В | В | В | В | В | В | В | В | В | N/A | | 86h | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | X | Χ | Χ | Χ | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Р | Х | Х | Χ | X | Х | Х | Х | Х | Х | N/A | | 87h | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | X | X | Х | X | X | X | X | Х | Х | Х | Х | Х | Х | Х | Х | В | В | В | В | В | В | В | В | В | N/A | | 88h | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | X | X | X | | P | P | P | P | P | P | P | P | P | P | P | X | X | X | X | X | X | X | X | X | N/A | | 89h | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | X | X | X | X | Р | Р | Р | Р | Р | Р | Р | P | Р | Р | Р | X | X | X | X | X | X | X | Х | X | N/A | | 9Fh | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | | /A | | | | | | | | /A | | | | | | | | /A | | | | N/A | | B9h | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | | | | /A | | | | | | | N. | | | | | | | | N/ | | | | | N/A | | ABh<br>B0h | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | /A<br>/A | | | | | | | | /A<br>/A | | | | | | | N/ | | | | | N/A<br>N/A | | D0h | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | | | | | /A<br>/A | | | | | | | | /A<br>/A | | | | | | | N/ | | | | | N/A<br>N/A | | D0H | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | X | Х | Х | | X | Х | Х | Х | X | Х | Х | | X | Х | Х | В | В | В | В | В | В | В | В | В | N/A | | D2h | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | X | | | X | | P | P | P | P | P | P | P | P | P | P | В | В | В | В | В | В | В | В | В | 4 | | D3h | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | X | X | X | X | X | X | X | X | X | X | X | X | X | X | X | В | В | В | В | В | В | В | В | В | N/A | | D4h | 1 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | X | | X | X | X | X | X | X | X | | X | X | X | X | X | В | В | В | В | В | В | В | В | В | 1 | | D6h | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | X | | X | X | X | X | X | Х | X | | X | X | | X | X | В | В | В | В | В | В | В | В | В | 1 | | D7h | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | - | - | | /A | _ | | | | | | | /A | | | | | _ | | N/ | | | | | N/A | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Note: P = Page Address Bit B = Byte/Buffer Address Bit X = Dummy Bit ## 16. Power-On/Reset State When power is first applied to the device, or when recovering from a reset condition, the output pin (SO) will be in a high impedance state, and a high-to-low transition on the CSB pin will be required to start a valid instruction. The SPI mode (Mode 3 or Mode 0) will be automatically selected on every falling edge of CSB by sampling the inactive clock state. ## 16.1 Power-Up/Power-Down Voltage and Timing Requirements During power-up, the device must not be READ for at least the minimum $t_{VCSL}$ time after the supply voltage reaches the minimum $V_{POR}$ level ( $V_{POR}$ min). While the device is being powered-up, the internal Power-On Reset (POR) circuitry keeps the device in a reset mode until the supply voltage rises above the minimum $V_{cc}$ . During this time, all operations are disabled and the device will not respond to any commands. If the first operation to the device after power-up will be a program or erase operation, then the operation cannot be started until the supply voltage reaches the minimum $V_{CC}$ level and an internal device delay has elapsed. This delay will be a maximum time of $t_{PUW}$ . After the $t_{PUW}$ time, the device will be in the standby mode if CSB is at logic high or active mode if CSB is at logic low. For the case of Power-down then Power-up operation, or if a power interruption occurs (such that VCC drops below $V_{POR}$ max), the $V_{CC}$ of the Flash device must be maintained below $V_{PWD}$ for at least the minimum specified $T_{PWD}$ time. This is to ensure the Flash device will reset properly after a power interruption. Table 16-1. Voltage and Timing Requirements for Power-Up/Power-Down | Symbol | Parameter | Min | Max | Units | |---------------------------------|------------------------------------------------------------------|------|--------|-------| | V <sub>PWD</sub> <sup>(1)</sup> | V <sub>CC</sub> for device initialization | | 1.0 | V | | t <sub>PWD</sub> <sup>(1)</sup> | Minimum duration for device initialization | 300 | | μs | | t <sub>VCSL</sub> | Minimum V <sub>CC</sub> to chip select low time for Read command | 70 | | μs | | t <sub>VR</sub> <sup>(1)</sup> | V <sub>CC</sub> rise time | 1 | 500000 | μs/V | | V <sub>POR</sub> | Power on reset voltage | 1.45 | 1.6 | V | | t <sub>PUW</sub> | Power up delay time before Program or Erase is allowed | | 3 | ms | <sup>1.</sup> Not 100% tested (value guaranteed by design and characterization). Figure 16-1. Power-Up Timing ## 17. System Considerations The serial interface is controlled by the Serial Clock (SCK), Serial Input (SI), and Chip Select ( $\overline{CS}$ ) pins. These signals must rise and fall monotonically and be free from noise. Excessive noise or ringing on these pins can be misinterpreted as multiple edges and cause improper operation of the device. PCB traces must be kept to a minimum distance or appropriately terminated to ensure proper operation. If necessary, decoupling capacitors can be added on these pins to provide filtering against noise glitches. As system complexity continues to increase, voltage regulation is becoming more important. A key element of any voltage regulation scheme is its current sourcing capability. Like all Flash memories, the peak current for the AT25CY042 device occurs during the programming and erasing operations. The supply voltage regulator needs to be able to supply this peak current requirement. An under specified regulator can cause current starvation. Besides increasing system noise, current starvation during programming or erasing can lead to improper operation and possible data corruption. ## 18. Electrical Specifications ### 18.1 Absolute Maximum Ratings\* Temperature under Bias .....-55°C to +125°C Storage Temperature ....-65°C to +150°C All Input Voltages (except $V_{CC}$ but including NC pins) with Respect to Ground ....-0.6V to $V_{CC}$ + 0.6V All Output Voltages with Respect to Ground ....-0.6V to $V_{CC}$ + 0.6V Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. The "Absolute Maximum Ratings" are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Voltage extremes referenced in the "Absolute Maximum Ratings" are intended to accommodate short duration undershoot/overshoot conditions and does not imply or guarantee functional device operation at these levels for any extended period of time. ## 18.2 DC and AC Operating Range | Parameter | Condition | Range | |---------------------------------------------|------------|---------------| | Operating Temperature (Case) <sup>(1)</sup> | Industrial | -40°C to 85°C | | V <sub>CC</sub> Power Supply <sup>(1)</sup> | | 1.7V to 3.6V | Notes: 1. Quad I/O and Dual I/O Operation 1.7v - 3.0v, 33 MHz max, full temperature range: -40 °C to 85 °C 1.7v - 3.3v, 33 MHz max, commercial temperature range: 0 °C to 85 °C ## 18.3 DC Characteristics | | | | 1. | 7V to 3. | 6V | 2.3 | 3V to 3. | 6V | | |------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------|------------------------|----------|-----------------------|------------------------|----------|-----------------------|-------| | Symbol | Parameter | Condition | Min | Тур | Max | Min | Тур | Max | Units | | I <sub>UDPD</sub> | Ultra-Deep Power-Down<br>Current | $\overline{\text{CS}}$ = V <sub>CC</sub> . All other inputs at 0V or V <sub>CC</sub> | | 0.4 | 1 | | 0.4 | 1 | μΑ | | I <sub>DPD</sub> | Deep Power-Down Current | $\overline{\text{CS}}$ = V <sub>CC</sub> . All other inputs at 0V or V <sub>CC</sub> | | 4.5 | 12 | | 5 | 12 | μΑ | | I <sub>SB</sub> | Standby Current | $\overline{\text{CS}}$ = V <sub>CC</sub> . All other inputs at 0V or V <sub>CC</sub> | | 25 | 40 | | 25 | 40 | μΑ | | ı (1) | Active Current, Low Power | f = 1 MHz; I <sub>OUT</sub> = 0mA | | 6 | 9 | | 6 | 9 | mA | | I <sub>CC1</sub> <sup>(1)</sup> | Read (01h) Operation | f = 15 MHz; I <sub>OUT</sub> = 0mA | | 7 | 10 | | 7 | 10 | mA | | I <sub>CC2</sub> <sup>(1)(2)</sup> | Active Current, | f = 50 MHz; I <sub>OUT</sub> = 0mA | | 10 | 12 | | 10 | 12 | mA | | CC2 | Read Operation | f = 85 MHz; I <sub>OUT</sub> = 0mA | | 12 | 15 | | 12 | 15 | mA | | I <sub>CC3</sub> | Active Current,<br>Program Operation | CS = V <sub>CC</sub> | | 14 | 16 | | 14 | 16 | mA | | I <sub>CC4</sub> | Active Current,<br>Erase Operation | CS = V <sub>CC</sub> | | 8 | 12 | | 8 | 12 | mA | | ILI | Input Load Current | All inputs at CMOS levels | | | 1 | | | 1 | μA | | I <sub>LO</sub> | Output Leakage Current | All inputs at CMOS levels | | | 1 | | | 1 | μA | | V <sub>IL</sub> | Input Low Voltage | | | | V <sub>CC</sub> x 0.3 | | | V <sub>CC</sub> x 0.3 | V | | V <sub>IH</sub> | Input High Voltage | | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.6 | V <sub>CC</sub> x 0.7 | | V <sub>CC</sub> + 0.6 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 100μA | | | 0.4 | | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -100μA | V <sub>CC</sub> - 0.2V | | | V <sub>CC</sub> - 0.2V | | | V | Notes: 1. Typical values measured at 1.8V at 25°C. 2. Typical values measured at 3.0V at 25°C for the 2.3V to 3.6V range. ## 18.4 AC Characteristics | | | 1.7 to | 3.6V | 2.3V to | 3.6V | | |-----------------------------------|-----------------------------------------------------------------|--------|------|---------|------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | f <sub>SCK</sub> | SCK Frequency | | 70 | | 85 | MHz | | f <sub>CAR1</sub> | SCK Frequency for Continuous Read (0x0B) | | 70 | | 85 | MHz | | f <sub>CAR2</sub> | SCK Frequency for Continuous Read (0x03) (Low Frequency) | | 40 | | 50 | MHz | | f <sub>CAR3</sub> | SCK Frequency for Continuous Read (Low Power Mode – 01h Opcode) | | 15 | | 15 | MHz | | f <sub>CAR4</sub> | SCK Frequency for Continuous Read (0x1B) | | 85 | | 85 | MHz | | f <sub>CAR5</sub> <sup>(1)</sup> | SCK Frequency for Dual Read | | 33 | | | MHz | | f <sub>CAR6</sub> <sup>(1)</sup> | SCK Frequency for Quad Read | | 33 | | | MHz | | t <sub>WH</sub> | SCK High Time | 4 | | 4 | | ns | | t <sub>WL</sub> | SCK Low Time | 4 | | 4 | | ns | | t <sub>SCKR</sub> <sup>(2)</sup> | SCK Rise Time, Peak-to-peak | 0.1 | | 0.1 | | V/ns | | t <sub>SCKF</sub> <sup>(2)</sup> | SCK Fall Time, Peak-to-peak | 0.1 | | 0.1 | | V/ns | | t <sub>CS</sub> | Minimum CS High Time | 20 | | 20 | | ns | | t <sub>CSS</sub> | CS Setup Time | 6 | | 5 | | ns | | t <sub>CSH</sub> | CS Hold Time | 5 | | 5 | | ns | | t <sub>SU</sub> | Data In Setup Time | 2 | | 2 | | ns | | t <sub>H</sub> | Data In Hold Time | 1 | | 1 | | ns | | t <sub>HO</sub> | Output Hold Time | 0 | | 0 | | ns | | t <sub>DIS</sub> (2) | Output Disable Time | | 8 | | 6 | ns | | t <sub>V</sub> | Output Valid | | 7 | | 6 | ns | | t <sub>WPE</sub> | WP Low to Protection Enabled | | 1 | | 1 | μs | | t <sub>WPD</sub> | WP High to Protection Disabled | | 1 | | 1 | μs | | t <sub>LOCK</sub> | Freeze Sector Lockdown Time (from CS High) | | 200 | | 200 | μs | | t <sub>EUDPD</sub> <sup>(2)</sup> | CS High to Ultra-Deep Power-Down | | 3 | | 3 | μs | | t <sub>CSLU</sub> | Minimum CS Low Time to Exit Ultra-Deep Power-Down | 20 | | 20 | | ns | | t <sub>XUDPD</sub> | Exit Ultra-Deep Power-Down Time | | 280 | | 140 | μs | | t <sub>EDPD</sub> <sup>(2)</sup> | CS High to Deep Power-Down | | 2 | | 2 | μs | | t <sub>RDPD</sub> | Resume from Deep Power-Down Time | | 35 | | 35 | μs | | t <sub>XFR</sub> | Page to Buffer Transfer Time | | 100 | | 100 | μs | | t <sub>COMP</sub> | Page to Buffer Compare Time | | 100 | | 100 | μs | | | | 1.7 to | 3.6V | 2.3V t | o 3.6V | | |--------------------|---------------------|--------|------|--------|--------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | t <sub>RST</sub> | RESET Pulse Width | 10 | | 10 | | μs | | t <sub>REC</sub> | RESET Recovery Time | | 1 | | 1 | μs | | t <sub>SWRST</sub> | Software Reset Time | | 35 | | 35 | μs | Notes: 1. Quad I/O and Dual I/O Operation 1.7v - 3.0v, 33 MHz max, full temperature range: -40 °C to 85 °C 1.7v - 3.3v, 33 MHz max, commercial temperature range: 0 $^{\circ}$ C to 85 $^{\circ}$ C 2. Values are based on device characterization, not 100% tested in production. ## 18.5 Program and Erase Characteristics | | | | 1.7 to | 3.6V | 2.3V t | o 3.6V | | |-------------------|-----------------------------------------|-----------|--------|------|--------|--------|-------| | Symbol | Parameter | | Тур | Max | Тур | Max | Units | | t <sub>EP</sub> | Page Erase and Programming Time (256/26 | 64 bytes) | 10 | 25 | 15 | 25 | ms | | t <sub>P</sub> | Page Programming Time | Y | 1.5 | 3 | 1.5 | 3 | ms | | t <sub>BP</sub> | Byte Programming Time | | 8 | | 8 | | μs | | t <sub>PE</sub> | Page Erase Time | | 12 | 25 | 12 | 25 | ms | | t <sub>BE</sub> | Block Erase Time | | 30 | 35 | 30 | 35 | ms | | t <sub>SE</sub> | Sector Erase Time | | .7 | 1.1 | .7 | 1.1 | S | | t <sub>CE</sub> | Chip Erase Time | | 6 | 17 | 5 | 17 | s | | + | Suspend Time | Program | 8 | 15 | 8 | 15 | ue | | t <sub>SUSP</sub> | Suspend Time | Erase | 20 | 30 | 20 | 30 | μs | | + | Resume Time | Program | 8 | 15 | 8 | 15 | LIC. | | t <sub>RES</sub> | Nesume mile | Erase | 20 | 30 | 20 | 30 | μs | | t <sub>OTPP</sub> | OTP Security Register Program Time | | 200 | 500 | 200 | 500 | μs | # 19. Input Test Waveforms and Measurement Levels #### 20. **Output Test Load** #### **Utilizing the RapidS Function** 21. To take advantage of the RapidS function's ability to operate at higher clock frequencies, a full clock cycle must be used to transmit data back and forth across the serial bus. The AT25CY042 device is designed to always clock its data out on the falling edge of the SCK signal and clock data in on the rising edge of SCK. For full clock cycle operation to be achieved, when the AT25CY042 device is clocking data out on the falling edge of SCK, the host controller should wait until the next falling edge of SCK to latch the data in. Similarly, the host controller should clock its data out on the rising edge of SCK in order to give the AT25CY042 a full clock cycle to latch the incoming data in on the next rising edge of SCK. Figure 21-1. RapidS Mode MOSI = Master Out, Slave In MISO = Master In, Slave Out The Master is the host controller and the Slave is the DataFlash. The Master always clocks data out on the rising edge of SCK and always clocks data in on the falling edge of SCK. The Slave always clocks data out on the falling edge of SCK and always clocks data in on the rising edge of SCK. - Master clocks out first bit of BYTE-MOSI on the rising edge of SCK - Slave clocks in first bit of BYTE-MOSI on the next rising edge of SCK - Master clocks out second bit of BYTE-MOSI on the same rising edge of SCK - Last bit of BYTE-MOSI is clocked out from the Master - Last bit of BYTE-MOSI is clocked into the slave - Slave clocks out first bit of BYTE-SO - Master clocks in first bit of BYTE-SO - Slave clocks out second bit of BYTE-SO - Master clocks in last bit of BYTE-SO ### Figure 21-2. Command Sequence for Read/Write Operations for Page Size 256 bytes (Except Status Register Read, Manufacturer and Device ID Read, Configuration Register Write and Read) Figure 21-3. Command Sequence for Read/Write Operations for Page Size 264 bytes (Except Status Register Read, Manufacturer and Device ID Read, Configuration Register Write and Read) ## 22. AC Waveforms Four different timing waveforms are shown in Figure 22-1 through Figure 22-4. Waveform 1 shows the $\overline{\text{CS}}$ k signal being low when $\overline{\text{CS}}$ makes a high-to-low transition and Waveform 2 shows the SCK signal being high when $\overline{\text{CS}}$ makes a high-to-low transition. In both cases, output SO becomes valid while the SCK signal is still low (SCK low time is specified as $t_{WL}$ ). Timing Waveforms 1 and 2 conform to RapidS serial interface but for frequencies up to 33 MHz. Waveforms 1 and 2 are compatible with SPI Mode 0 and SPI Mode 3, respectively. Waveform 3 and 4 illustrate general timing diagram for RapidS serial interface. These are similar to Waveform 1 and 2, except that output SO is not restricted to become valid during the $t_{WL}$ period. These timing waveforms are valid over the full frequency range (maximum frequency = 33 MHz) of the RapidS serial case. Figure 22-1. Waveform 1 = SPI Mode 0 Compatible Figure 22-2. Waveform 2 = SPI Mode 3 Compatible Figure 22-3. Waveform 3 = RapidS Mode 0 Figure 22-4. Waveform 4 = RapidS Mode 3 ## 23. Write Operations The following block diagram and waveforms illustrate the various write sequences available. Figure 23-1. Block Diagram Figure 23-2. Buffer Write Figure 23-3. Dual-input Buffer Write Figure 23-4. Quad-input Buffer Write Figure 23-5. Buffer to Main Memory Page Program ## 24. Read Operations The following block diagram and waveforms illustrate the various read sequences available. Figure 24-1. Block Diagram Figure 24-2. Main Memory Page Read Figure 24-3. Main Memory Page to Buffer Transfer Data From the selected Flash Page is read into either SRAM Buffer Figure 24-4. Buffer Read ## 25. Detailed Bit-level Read Waveforms: RapidS Mode 0/Mode 3 Figure 25-1. Continuous Array Read (Legacy Opcode E8h) Figure 25-2. Continuous Array Read (Opcode 0Bh) Figure 25-3. Continuous Array Read (Opcode 01h or 03h) Figure 25-4. Main Memory Page Read (Opcode D2h) Figure 25-5. Dual-output Read Array (Opcode 3Bh) Figure 25-6. Quad-output Read Array (Opcode 6Bh) Figure 25-7. Buffer Read (Opcode D4h or D6h) Figure 25-8. Buffer Read - Low Frequency (Opcode D1h or D3h) Figure 25-9. Read Sector Protection Register (Opcode 32h) Figure 25-10.Read Sector Lockdown Register (Opcode 35h) Figure 25-11.Read Security Register (Opcode 77h) Figure 25-12. Status Register Read (Opcode D7h) Figure 25-13. Manufacturer and Device Read (Opcode 9Fh) Figure 25-14.Reset Timing Note: 1. The $\overline{\text{CS}}$ signal should be in the high state before the $\overline{\text{RESET}}$ signal is deasserted. # 26. Auto Page Rewrite Flowchart Figure 26-1. Algorithm for Programming or Re-programming of the Entire Array Sequentially Notes: 1. This type of algorithm is used for applications in which the entire array is programmed sequentially, filling the array page-by-page - 2. A page can be written using either a Main Memory Page Program operation or a buffer write operation followed by a buffer to Main Memory Page Program operation - 3. The algorithm above shows the programming of a single page. The algorithm will be repeated sequentially for each page within the entire array Figure 26-2. Algorithm for Programming or Re-programming of the Entire Array Randomly Notes: 1. - 1. To preserve data integrity, each page of a sector must be updated/rewritten at least once within every 20,000 cumulative page erase and program operations - 2. A page address pointer must be maintained to indicate which page is to be rewritten. The auto page rewrite command must use the address specified by the page address pointer - 3. Other algorithms can be used to rewrite portions of the Flash array. Low-power applications may choose to wait until 20,000 cumulative page erase and program operations have accumulated before rewriting all pages of the sector. Visit the Applications page at adestotech.com for information on Serial Flash Savings and Concepts. ## 27. Ordering Information ### 27.1 Ordering Detail ## 27.2 Ordering Codes (Default Page Size) | Ordering Code | Package | Lead Finish | Operating<br>Voltage | f <sub>scк</sub> | Device Grade | |------------------------------------|---------|-------------|----------------------|-----------------------------------|-----------------| | AT25CY042-SHN-B <sup>(1)(2)</sup> | 8S2 | | | | | | AT25CY042-SHN-T <sup>(1)(2)</sup> | 032 | | | | | | AT25CY042-SSHN-B <sup>(1)(2)</sup> | 8S1 | NiPdAu | 1.7V to 3.6V | 85 MHz (SPI) | Industrial | | AT25CY042-SSHN-T <sup>(1)(2)</sup> | 001 | NIFUAU | 1.7 V 10 3.0 V | 33 MHz (Dual/Quad) <sup>(2)</sup> | (-40°C to 85°C) | | AT25CY042-MHN-Y <sup>(1)(2)</sup> | 8MA1 | | | | | | AT25CY042-MHN-T <sup>(1)(2)</sup> | OIVIA | | | | | Notes: 1. The shipping carrier suffix is not marked on the device. 2. Quad I/O and Dual I/O Operation 1.7v - 3.0v, 33 MHz max, full temperature range: -40 °C to 85 °C 1.7v - 3.3v, 33 MHz max, commercial temperature range: 0 °C to 85 °C # 28. Packaging Information ### 28.1 8S1 - 8-lead JEDEC SOIC **TOP VIEW** # SIDE VIEW Notes: This drawing is for general information only. Refer to JEDEC Drawing MS-012, Variation AA for proper dimensions, tolerances, datums, etc. **END VIEW** # COMMON DIMENSIONS (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | А | 1.35 | _ | 1.75 | | | A1 | 0.10 | - | 0.25 | | | b | 0.31 | _ | 0.51 | | | С | 0.17 | - | 0.25 | | | D | 4.80 | - | 5.05 | | | E1 | 3.81 | _ | 3.99 | | | Е | 5.79 | _ | 6.20 | | | е | | 1.27 BSC | | | | L | 0.40 | _ | 1.27 | | | Ø | 0° | _ | 8° | | 8/20/14 | adesto™ | TITLE | GPC | DRAWING NO. | REV. | |-------------------------------------------------|-------------------------------------------------------------------------------------------|-----|-------------|------| | Package Drawing Contact: contact@adestotech.com | 8S1, 8-lead (0.150" Narrow Body), Plastic Gull Wing<br>Small Outline Package (JEDEC SOIC) | SWB | 8S1 | G | | | | | | | ## 28.2 8S2 - 8-lead EIAJ SOIC ## **END VIEW** ### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|------|----------|------|------| | Α | 1.70 | | 2.16 | | | A1 | 0.05 | | 0.25 | | | b | 0.35 | | 0.48 | 4 | | С | 0.15 | | 0.35 | 4 | | D | 5.13 | | 5.35 | | | E1 | 5.18 | | 5.40 | 2 | | Е | 7.70 | | 8.10 | | | L | 0.51 | | 0.85 | | | q | 0° | | 8° | | | е | | 1.27 BSC | | 3 | ## SIDE VIEW - Notes: 1. This drawing is for general information only; refer to EIAJ Drawing EDR-7320 for additional information. 2. Mismatch of the upper and lower dies and resin burrs aren't included. 3. Determines the true geometric position. 4. Values b,C apply to plated terminal. The standard thickness of the plating layer shall measure between 0.007 to .021 mm. 4/15/08 | adesto™ | TITLE | GPC | DRAWING NO. | REV. | |----------------------------------------------------|-----------------------------------------------------------------------------------|-----|-------------|------| | Package Drawing Contact:<br>contact@adestotech.com | 8S2, 8-lead (0.208" Wide Body), Plastic Gull Wing<br>Small Outline Package (EIAJ) | STN | 8S2 | F | ## 28.3 8MA1 - 8-pad UDFN 4/15/08 | | TITLE | GPC | DRAWING NO. | REV. | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|-------------|------| | adestor Package Drawing Cont contact @ adestotech.com | <b>8MA1,</b> 8-pad (5 x 6 x 0.6 mm Body), Thermally Enhanced Plastic Ultra Thin Dual Flat No Lead Package (UDFN) | YFG | 8MA1 | D | # 29. Revision History | Revision | Date | Change Description | |----------|---------|---------------------------------------------------------------------------------------------| | А | 7/2018 | Initial document release. | | В | 12/2018 | Removed ADVANCED designation from front page. Removed confidential notice from page footer. | | С | 03/2019 | Changed 'DataFlash' to AT25CY042 throughout document. Update note 3 in Figure 26-2. | | D | 02/2022 | Changed company logo to Renesas. | | Е | 11/2022 | Marked document "obsolete." | ### IMPORTANT NOTICE AND DISCLAIMER RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ### Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/