# **General Purpose Frequency Timing Generator** ### **Recommended Application:** General Purpose Clock Generator ### **Output Features:** - 17 PCI clocks selectable, either 33.33MHz or 66.6MHz @ 3.3V - 1 48MHz @ 3.3V - 1 REF @ 3.3V, 14.318MHz. #### Features: - Programable Spread spectrum precentage for EMI control - Uses external 14.318MHz crystal - · Select pins for frequency select ### **Key Specifications:** - PCI PCI output skew within same bank @ 33MHz: <170ps</li> - PCI PCI output skew within same bank@ 66MHz: <340ps</li> - Cycle to Cycle Jitter PCI @ 33MHz: <200ps</li> - Cycle to Cycle Jitter PCI @ 66MHz: <200ps</li> - Cycle to Cycle Jitter 48MHz: <350ps</li> - Cycle to Cycle Jitter REF: <500ps</li> - Slew Rate: 1.5 4 V/ns. (PCI spec.) ## **Pin Configuration** ## 48-pin SSOP ### **Block Diagram** ### **Power Groups:** VDDA = Analog Power GNDA = Analog Ground <sup>\*120</sup>K ohm pull-up to VDD on indicated inputs. # **Pin Descriptions** | Pin number | Pin name | Туре | Description | |------------------------------------|-------------|------|-----------------------------------------------------------------------| | 1 | REF0 | OUT | Reference output | | 2, 13, 18, 21, 26,<br>33, 38, 46 | VDD | PWR | 3.3V Power supply | | 3 | X1 | IN | Crystal input,nominally 14.318MHz. | | 4 | X2 | OUT | Crystal output, nominally 14.318MHz. | | 9, 44 | VDDA | PWR | Analog 3.3V Power supply | | 10, 30, 36, 42 | SELxx | IN | Real time PCI output frequency selection pins | | 5, 14, 17, 22, 27,<br>32, 39, 47 | GND | PWR | Ground pins | | 6 | SDATA | 1/0 | Data pin for I <sup>2</sup> C circuitry 5V tolerant | | 7 | SCLK | IN | Clock input of I <sup>2</sup> C input | | 8, 43 | GNDA | PWR | Analog ground pins | | 24, 23, 20, 19,<br>16, 15, 12, 11, | PCI1A (7:0) | OUT | PCI clock outputs, selectable to be either 33.33 or 66.66MHz at 3.3V. | | 29, 28, 25 | PCI1B (2:0) | OUT | PCI clock outputs, selectable to be either 33.33 or 66.66MHz at 3.3V. | | 35, 34, 31 | PCI2A (2:0) | OUT | PCI clock outputs, selectable to be either 33.33 or 66.66MHz at 3.3V. | | 41, 40, 37 | PCI2B (2:0) | OUT | PCI clock outputs, selectable to be either 33.33 or 66.66MHz at 3.3V. | | 45 | SPREAD | IN | Enables Spread Spectrum, default is on. | | 48 | 48MHz | OUT | Fixed 48MHz clock output for USB. | # General I<sup>2</sup>C serial interface information The information in this section assumes familiarity with I<sup>2</sup>C programming. ### How to Write: - · Controller (host) sends a start bit. - Controller (host) sends the write address D2<sub>(H)</sub> - ICS clock will *acknowledge* - Controller (host) sends a dummy command code - ICS clock will acknowledge - · Controller (host) sends a dummy byte count - ICS clock will acknowledge - Controller (host) starts sending first byte (Byte 0) through byte 5 - ICS clock will **acknowledge** each byte **one at a time**. | How to | How to Write: | | | | | | | |--------------------|----------------------|--|--|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | | | Start Bit | | | | | | | | | Address | | | | | | | | | D2 <sub>(H)</sub> | | | | | | | | | | ACK | | | | | | | | Dummy Command Code | | | | | | | | | | ACK | | | | | | | | Dummy Byte Count | | | | | | | | | | ACK | | | | | | | | Byte 0 | | | | | | | | | | ACK | | | | | | | | Byte 1 | | | | | | | | | | ACK | | | | | | | | Byte 2 | | | | | | | | | | ACK | | | | | | | | Byte 3 | | | | | | | | | | ACK | | | | | | | | Byte 4 | | | | | | | | | | ACK | | | | | | | | Byte 5 | | | | | | | | | | ACK | | | | | | | | Stop Bit | | | | | | | | #### How to Read: - · Controller (host) will send start bit. - Controller (host) sends the read address D3 (H) - ICS clock will acknowledge - ICS clock will send the byte count - · Controller (host) acknowledges - ICS clock sends first byte (Byte 0) through byte 5 - Controller (host) will need to acknowledge each byte | How to | How to Read: | | | | | | |-------------------|----------------------|--|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | | Start Bit | | | | | | | | Address | | | | | | | | D3 <sub>(H)</sub> | | | | | | | | | ACK | | | | | | | | Byte Count | | | | | | | ACK | | | | | | | | | Byte 0 | | | | | | | ACK | | | | | | | | | Byte 1 | | | | | | | ACK | | | | | | | | | Byte 2 | | | | | | | ACK | | | | | | | | | Byte 3 | | | | | | | ACK | | | | | | | | | Byte 4 | | | | | | | ACK | | | | | | | | | Byte 5 | | | | | | | ACK | | | | | | | | Stop Bit | | | | | | | ### **Notes:** - 1. The ICS clock generator is a slave/receiver, I<sup>2</sup>C component. It can read back the data stored in the latches for verification. **Read-Back will support Intel PIIX4** "**Block-Read**" **protocol**. - 2. The data transfer rate supported by this clock generator is 100K bits/sec or less (standard mode) - 3. The input is operating at 3.3V logic levels. - 4. The data byte format is 8 bit bytes. - 5. To simplify the clock generator I<sup>2</sup>C interface, the protocol is set to use only "Block-Writes" from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. The Command code and Byte count shown above must be sent, but the data is ignored for those two bytes. The data is loaded until a Stop sequence is issued. - 6. At power-on, all registers are set to a default condition, as shown. 0663C-10/04/05 # **Serial Configuration Command Bitmap** Byte 0: Functionality and frequency select register (Default = 0) | Bit | Bit2 | Bit7 | Bit6 | Bit5 | Bit4 | 66MHZ | 33MHz | FEATURES | DWD | |-------|-------------------------------------|----------------------------------------|----------|------------------------------------|--------|-----------|----------|------------------------|-------| | | FS4 | FS3 | FS2 | FS1 | FS0 | | | | PWD | | | 0 | 0 | 0 | 0 | 0 | 66 | 33 | -0.25 % down spread | | | | 0 | 0 | 0 | FS1 FS0 | | | | | | | | 0 | 0 | 0 | 1 | 0 | 66 | 33 | -1.0 % down spread | | | | 0 | 0 | 0 | 1 | 1 | 66 | 33 | -1.5 % down spread | | | | 0 | 0 | 1 | 0 | 0 | 66 | 33 | ± 0.25 % center spread | | | | 0 | 0 | 1 | 0 | 1 | 66 | 33 | ±0.5 % center spread | | | | 0 | 0 | 1 | 1 | 0 | 66 | 33 | ±1.0 % center spread | | | | 0 | 0 | 1 | 1 | 1 | 66.6 | 33.3 | ±1.5 % center spread | | | | 0 | 1 | 0 | 0 | 0 | 67.32 | 33.66 | 2% over-clocking | | | | 0 | 1 | 0 | 0 | 1 | 68.64 | 34.32 | 4% over-clocking | | | | 0 | 1 | 0 | 1 | 0 | 69.96 | 34.98 | 6% over-clocking | | | Bit | 0 | 1 | 0 | 1 | 1 | 72.6 | 36.3 | 10% over-clocking | 00000 | | 2,7:4 | 0 | 1 | 1 | 0 0 65.27 32.63 2% under- clocking | | | | | | | | 0 | 1 | 1 | 0 | 1 | 63.96 | 31.97 | 2% under- clocking | | | | 0 | 1 | 1 | 1 | 0 | <u> </u> | | | | | | 0 | 1 | 1 | | | | | | | | | 1 | 1 0 0 0 1 66.6 33.3 -1.6 % down spread | | | | | | | | | | 1 | | | | | | | | | | | 1 | 0 | 0 | 1 | 0 | 66.6 | 33.3 | -1.8 % down spread | | | | 1 | 0 | 0 | 1 | 1 | 66.6 | 33.3 | -2.0 % down spread | | | | 1 | 0 | 1 | 0 | 0 | 66.6 | 33.3 | ± 1.4 % center spread | | | | 1 | 0 | 1 | 0 | 1 | 66.6 | 33.3 | ± 1.6 % center spread | | | | 1 | 0 | 1 | 1 | 0 | 66.6 | 33.3 | ±1.8 % center spread | | | | 1 | 0 | | | | | | • | | | Bit3 | 0-Fre | quency | and S | pread is | selec | ed by har | dware se | lect. Latched input | 0 | | טונט | 1-Frequency is seleced by Bit2, 7:4 | | | | | | | U | | | Bit1 | 0-Nor | mal | 1-Sprea | ıd spec | trum E | nabled | | | 0 | | Bit0 | 0-Rur | nning 1 | I-Trista | te all ou | utputs | | | | 0 | # RENESAS Byte 1: PCI1A Stop Clocks Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | 24 | 1 | PCI1A_7 | | Bit 6 | 23 | 1 | PCI1A_6 | | Bit 5 | 20 | 1 | PCI1A_5 | | Bit 4 | 19 | 1 | PCI1A_4 | | Bit 3 | 16 | 1 | PCI1A_3 | | Bit 2 | 15 | 1 | PCI1A_2 | | Bit 1 | 12 | 1 | PCI1A_1 | | Bit 0 | 11 | 1 | PCI1A_0 | Byte 2: PCI2A Stop Clocks Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | 35 | 1 | PCl2A_2 | | Bit 6 | 34 | 1 | PCI2A_1 | | Bit 5 | 31 | 1 | PCI2A_0 | | Bit 4 | 29 | 1 | PCI1B_2 | | Bit 3 | 28 | 1 | PCI1B_1 | | Bit 2 | 25 | 1 | PCI1B_0 | | Bit 1 | - | Χ | Reserved | | Bit 0 | - | Х | Reserved | Byte 3: PCI2B Stop Clocks Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | 41 | 1 | PCl2B_2 | | Bit 6 | 40 | 1 | PCI2B_1 | | Bit 5 | 37 | 1 | PCI2B_0 | | Bit 4 | - | Χ | Reserved | | Bit 3 | - | Χ | Reserved | | Bit 2 | - | Х | Reserved | | Bit 1 | - | Х | Reserved | | Bit 0 | - | Χ | Reserved | Byte 4: Reserved Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | 48 | 1 | 48MHz | | Bit 6 | 1 | 1 | REF0 | | Bit 5 | - | Χ | Reserved | | Bit 4 | - | Χ | Reserved | | Bit 3 | - | Χ | Reserved | | Bit 2 | - | Χ | Reserved | | Bit 1 | - | Χ | Reserved | | Bit 0 | - | Χ | Reserved | Byte 5: Latched Input Read Back Register (1= enable, 0 = disable) | Bit | Pin # | PWD | Description | |------|-------|-----|-------------| | Bit7 | - | Х | SEL2B | | Bit6 | - | Χ | SEL1B | | Bit5 | - | Χ | SEL2A | | Bit4 | - | Χ | SEL1A | | Bit3 | - | Х | Reserved | | Bit2 | - | Χ | Reserved | | Bit1 | - | Х | Reserved | | Bit0 | - | Χ | Reserved | Note: PWD = Power-Up Default Byte 6: Reserved for Byte Count Register (1= enable, 0 = disable) | Bit | Pin # | PWD | Description | |------|-------|-----|-------------------| | Bit7 | _ | 0 | Reserved for read | | Dit/ | | | byte count | | Bit6 | - | 0 | Reserved | | Bit5 | - | 0 | Reserved | | Bit4 | - | 0 | Reserved | | Bit3 | - | 0 | Reserved | | Bit2 | - | 1 | Reserved | | Bit1 | - | 1 | Reserved | | Bit0 | - | 0 | Reserved | 0663C-10/04/05 ## **Absolute Maximum Ratings** Supply Voltage ..... 5.5 V Ambient Operating Temperature . . . . . . . $0^{\circ}$ C to $+70^{\circ}$ C Storage Temperature . . . . . . . . . . . . $-65^{\circ}$ C to $+150^{\circ}$ C Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ## **Electrical Characteristics - Input/Supply/Common Output Parameters** $T_A = 0 - 70^{\circ}C$ ; $V_{DD}$ , $V_{DDL} = 3.3 \text{ V} + /-5\%$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|--------------------------|-----------------------------------------------------------|-----------------------|----------|----------------|-------| | Input High Voltage | V <sub>H</sub> H | | 2 | | $V_{DD} + 0.3$ | V | | Input Low Voltage | $\langle V_{IL} \rangle$ | | V <sub>SS</sub> - 0.3 | | 0.8 | V | | Input High Current | IIH | $V_{IN} = V_{DD}$ | | | 5 | mA | | Input Low Current | V <sub>IL1</sub> | $V_{IN} = 0 \text{ V}$ ; Inputs with no pull-up resistors | <u></u> 5 | | | mA | | Input Low Current | I <sub>IL2</sub> | V <sub>IN</sub> = 0 V; Inputs with pull-up resistors | -200 | ^ | | mA | | Operating Supply | I <sub>DD3.3OP100</sub> | C <sub>L</sub> = 0 pF; Select @ 100 MHz | | | 160 | mA | | Current | I <sub>DD3.3OP133</sub> | C <sub>L</sub> = 0 pF; Select @ 133 MHz | | | 160 | mA | | Input frequency | Fi | $V_{DD} = 3.3 \text{ V};$ | ) 11 // | 14.318 | 16 | MHz | | Inner Compositornos | C <sub>IN</sub> | Logic Inputs | | <i>V</i> | 5 | pF | | Input Capacitance | C <sub>INX</sub> | X1 & X2 pins | 27 | | 45 | pF | | Transition Time <sup>1</sup> | T <sub>trans</sub> | To 1st crossing of target Freq. | | | 3 | ms | | Settling Time <sup>1</sup> | T <sub>s</sub> | From 1st crossing to 1% target Freq. | $\triangleright$ | | 3 | ms | | Clk Stabilization <sup>1</sup> | T <sub>STAB</sub> | From V <sub>DD</sub> = 3.3 V to 1% target Freq. | | | 3 | ms | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - Input/Supply/Common Output Parameters** $T_A = 0 - 70^{\circ}\text{C}$ ; $V_{DD} = 3.3 \text{ V} + /-5\%$ ; $V_{DDL} = 2.5 \text{ V} + /-5\%$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|-------------------------|-----------------------------------------|-----|-----|-----|-------| | Operating | I <sub>DD2.5OP100</sub> | C <sub>L</sub> = 0 pF; Select @ 100 MHz | | 16 | 75 | mA | | Supply Current | I <sub>DD2.5OP133</sub> | C <sub>L</sub> = 0 pF; Select @ 133 MHz | | 19 | 90 | mA | | Power Down Supply | | | | | | | | Current | I <sub>DD2.5PD</sub> | $C_L = 0 pF; PWRDWN# = 0$ | | 0.1 | 100 | μΑ | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - PCI** $T_A = 0 - 70$ °C; $V_{DD} = 3.3 \text{ V +/-5\%}$ , $V_{DDL} = 2.5 \text{ V +/-5\%}$ ; $C_L = 30 \text{ pF}$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|------------------------|--------------------------------------------------|---------------|-----|------|-------| | Output High Voltage | $V_{OH1}$ | I <sub>OH</sub> = -11 mA | 2.4 | | | V | | Output Low Voltage | $V_{OL1}$ | $I_{OL} = 9.4 \text{ mA}$ | | | 0.4 | V | | Output High Current | I <sub>OH1</sub> | $V_{OH} = 2.0 \text{ V}$ | | | -22> | mA | | Output Low Current | I <sub>OL1</sub> | V <sub>OL</sub> = 0.8 V | 16 | | | > mA | | Rise Time <sup>1</sup> | t <sub>r1</sub> | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | | 2 | ns | | Fall Time <sup>1</sup> | t <sub>f1</sub> | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | $\rightarrow$ | | 2 | ns | | Duty Cycle <sup>1</sup> | d <sub>t1</sub> | V <sub>T</sub> = 1.5 V | 45 | | 55 | % | | Skew <sup>1</sup> | t <sub>sk1</sub> | V <sub>T</sub> = 1.5 V @ 33.33 | | | 170 | ps | | Skew <sup>1</sup> | t <sub>sk2</sub> | V <sub>T</sub> = 1.5 V @ 66.66 | | | 340 | ps | | Jitter, Cycle-to-cycle <sup>1</sup> | T <sub>jcyc-cyc1</sub> | $V_T = 1.5 \text{ V}$ | | > | 500 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - 48 MHz** $T_A = 0 - 70^{\circ}C; V_{DD} = 3.3 \text{ V +/-5\%}; V_{DDL} = 2.5 \text{ V +/-5\%}; C_L = 20 \text{ pF (unless otherwise stated)}$ | PARAMETER | SYMBOL | CONDITIONS MIN TYP | MAX | UNITS | |-------------------------------------|------------------------|--------------------------------------------------|-----|-------| | Output High Voltage | $V_{\mathrm{OH5}}$ | I <sub>OH</sub> = -16 mA | | V | | Output Low Voltage | $V_{OL5}$ | I <sub>OL</sub> = 9 mA | 0.4 | V | | Output High Current | I <sub>QH5</sub> | V <sub>OH</sub> = 2.0 V | -22 | mA | | Output Low Current | l <sub>OL5</sub> | $V_{OL} = 0.8 \text{ V}$ | | mA | | Rise Time <sup>1</sup> | t <sub>r5</sub> | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | 4 | ns | | Fall Time <sup>1</sup> | t <sub>f5</sub> // | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | 4 | ns | | Duty Cycle <sup>1</sup> | d <sub>t5</sub> | $V_T = 1.5 \text{ V}$ 45 | 55 | % | | Jitter, Cycle-to-cycle <sup>1</sup> | T <sub>jcyc-cyc5</sub> | V <sub>T</sub> = 1.5 V | 350 | ps | | | / \ \ / / | | | | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - REF** $T_{A} = 0 - 70^{\circ}\text{C}; \ V_{DD} = 3.3 \ V \ +/-5\%, \ V_{DDL} = 2.5 \ V \ +/-5\%; \ C_{L} = 20 \ \text{pF (unless otherwise stated)}$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|------------------------|--------------------------------------------------|----------------|-----|---------------|-------| | Output High Voltage | $V_{\mathrm{OH5}}$ | $I_{OH} = -16 \text{ mA}$ | 2.4 | | $\rightarrow$ | V | | Output Low Voltage | $V_{OL5}$ | I <sub>OL</sub> = 9 mA | | < | 0.4 | _ V | | Output High Current | I <sub>OH5</sub> | $V_{OH} = 2.0 \text{ V}$ | | | -22/ | /mA | | Output Low Current | $I_{OL5}$ | $V_{OL} = 0.8 \text{ V}$ | <del>1</del> 6 | | | mA | | Rise Time <sup>1</sup> | t <sub>r5</sub> | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | < | | <b>1</b> /4 | ns | | Fall Time <sup>1</sup> | t <sub>f5</sub> | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 7/ | 4 | ns | | Duty Cycle <sup>1</sup> | d <sub>t5</sub> | $V_T = 1.5 \text{ V}$ | 45 | | 55 | % | | Jitter, Cycle-to-cycle <sup>1</sup> | T <sub>jcyc-cyc5</sub> | $V_T = 1.5 V$ | | | 500 | ps | 300 mil SSOP Package | | In Millir | meters | In Inches | | | |--------|----------------|-----------|-------------------|-------|--| | SYMBOL | COMMON D | IMENSIONS | COMMON DIMENSIONS | | | | | MIN | MAX | MIN | MAX | | | Α | 2.41 | 2.80 | .095 | .110 | | | A1 | 0.20 | 0.40 | .008 | .016 | | | b | 0.20 | 0.34 | .008 | .0135 | | | С | 0.13 | 0.25 | .005 | .010 | | | D | SEE VARIATIONS | | SEE VARIATIONS | | | | Е | 10.03 | 10.68 | .395 | .420 | | | E1 | 7.40 | 7.60 | .291 | .299 | | | е | 0.635 BASIC | | 0.025 BASIC | | | | h | 0.38 | 0.64 | .015 | .025 | | | L | 0.50 | 1.02 | .020 | .040 | | | N | SEE VARIATIONS | | SEE VARIATIONS | | | | α | 0° | 8° | 0° | 8° | | ### **VARIATIONS** | N | D m | ım. | D (inch) | | | |----|-------|-------|----------|------|--| | | MIN | MAX | MIN | MAX | | | 48 | 15.75 | 16.00 | .620 | .630 | | Reference Doc.: JEDEC Publication 95, M O-118 10-0034 # **Ordering Information** ICS951601<sub>¥</sub>FLF 0663C-10/04/05 **Revision History** | Rev. | Issue Date | Description | Page # | |------|------------|----------------------------------|--------| | С | 10/4/2005 | Added LF to Ordering Information | 9 | | | | | | | | | | | | | | | | ### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.