### PRODUCT DISCONTINUATION NOTICE - LAST TIME BUY EXPIRES MAY 6, 2017 ### **General Description** The 87946l is a low skew, $\div 1$ , $\div 2$ LVCMOS Fanout Buffer. The 87946l has two selectable single ended clock inputs. The 87946l has two selectable single ended clock inputs. The single ended clock inputs accept LVCMOS or LVTTL input levels. The low impedance LVCMOS outputs are designed to drive $50\Omega$ series or parallel terminated transmission lines. The effective fanout can be increased from 10 to 20 by utilizing the ability of the outputs to drive two series terminated lines. The divide select inputs, DIV\_SELx, control the output frequency of each bank. The outputs can be utilized in the $\div 1$ , $\div 2$ or a combination of $\div 1$ and $\div 2$ modes. The master reset input, MR/nOE, resets the internal frequency dividers and also controls the active and high impedance states of all outputs. The 87946I is characterized at 3.3V core/3.3V output. Guaranteed output and part-to-part skew characteristics make the 87946I ideal for those clock distribution applications demanding well defined performance and repeatability. #### **Features** - Ten single-ended LVCMOS outputs, $7\Omega$ typical output impedance - Selectable CLK0 and CLK1 LVCMOS clock inputs - CLK0 and CLK1 can accept the following input levels: LVCMOS and LVTTL - Maximum input/output frequency: 150MHz - Output skew: 350ps (maximum) - 3.3V input, 3.3V outputs - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package - For drop-in replacement use 87946i-147 ### **Block Diagram** ## **Pin Assignment** 32-Lead LQFP 7mm x 7mm x 1.4mm package body Y Package Top View **Table 1. Pin Descriptions** | Number | Name | Т | уре | Description | |------------------------------|-----------------------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects CLK1. When LOW, selects CLK0. LVCMOS / LVTTL interface levels. | | 2 | $V_{DD}$ | Power | | Positive supply pin. | | 3, 4 | CLK0, CLK1 | Input | Pullup | LVCMOS/LVTTL clock inputs. | | 5 | DIV_SELA | Input | Pulldown | Controls frequency division for Bank A outputs. LVCMOS/LVTTL interface levels. | | 6 | DIV_SELB | Input | Pulldown | Controls frequency division for Bank B outputs. LVCMOS/LVTTL interface levels. | | 7 | DIV_SELC | Input | Pulldown | Controls frequency division for Bank C outputs. LVCMOS/LVTTL interface levels. | | 8, 11, 15, 20,<br>24, 27, 31 | GND | Power | | Power supply ground. | | 9, 13, 17 | $V_{DDC}$ | Power | | Positive supply pins for Bank C outputs. | | 10, 12,<br>14, 16 | QC0, QC1,<br>QC2, QC3 | Output | | Bank C clock outputs. LVCMOS/LVTTL interface levels. $7\Omega$ typical output impedance. | | 18, 22 | $V_{DDB}$ | Power | | Positive supply pins for Bank B outputs. | | 19, 21, 23 | QB2, QB1, QB0 | Output | | Bank B clock outputs. LVCMOS/LVTTL interface levels. $7\Omega$ typical output impedance. | | 25, 29 | $V_{DDA}$ | Power | | Positive supply pins for Bank A outputs. | | 26, 28, 30 | QA2, QA1, QA0 | Output | | Bank A clock outputs. LVCMOS/LVTTL interface levels.<br>$7\Omega$ typical output impedance. | | 32 | MR/nOE | Input | Pulldown | Master reset and output enable. When LOW, output drivers are enabled. When HIGH, output drivers are in High-Impedance and dividers are reset. LVCMOS / LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. ### **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|----------------------------------------------------|-----------------------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | | 4 | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | kΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | kΩ | | C <sub>PD</sub> | Power Dissipation Capacitance (per output); NOTE 1 | $V_{DD}$ , $V_{DDX} = 3.6V$ | | 25 | | pF | | R <sub>OUT</sub> | Output Impedance | | | 7 | | Ω | NOTE 1: $V_{DDx}$ denotes $V_{DDA}$ , $V_{DDB}$ , $V_{DDC}$ . **Table 3. Function Table** | | Inp | outs | | | Outputs | | |--------|----------|----------|----------|--------------------|--------------------|--------------------| | MR/nOE | DIV_SELA | DIV_SELB | DIV_SELC | QA0:QA2 | QB0:QB2 | QC0:QC3 | | 1 | Х | Х | Х | High-Impedance | High-Impedance | High-Impedance | | 0 | 0 | Х | Х | f <sub>IN</sub> /1 | Active | Active | | 0 | 1 | Х | Х | f <sub>IN</sub> /2 | Active | Active | | 0 | Х | 0 | Х | Active | f <sub>IN</sub> /1 | Active | | 0 | Х | 1 | Х | Active | f <sub>IN</sub> /2 | Active | | 0 | Х | Х | 0 | Active | Active | f <sub>IN</sub> /1 | | 0 | Х | Х | 1 | Active | Active | f <sub>IN</sub> /2 | ### **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | | |------------------------------------------|----------------------------------|--| | Supply Voltage, V <sub>DD</sub> | 4.6V | | | Inputs, V <sub>DD</sub> | -0.5V to V <sub>DD</sub> + 0.5V | | | Outputs, V <sub>DD</sub> | -0.5V to V <sub>DDX</sub> + 0.5V | | | Package Thermal Impedance, $\theta_{JA}$ | 47.9°C/W (0 lfpm) | | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | | ### **DC Electrical Characteristics** Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDX} = 3.3V \pm 0.3V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-------------------------------|-----------------|---------|---------|---------|-------| | $V_{DD}$ | Positive Supply Voltage | | 3.0 | 3.3 | 3.6 | V | | V <sub>DDX</sub> | Output Supply Voltage; NOTE 1 | | 3.0 | 3.3 | 3.6 | V | | I <sub>DD</sub> | Power Supply Current | | | | 85 | mA | NOTE 1: V<sub>DDX</sub> denotes V<sub>DDA</sub>, V<sub>DDB</sub>, V<sub>DDC</sub>. Table 4B. LVCMOS/LVTTL DC Characteristics, $V_{DD} = V_{DDX} = 3.3V \pm 0.3V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|---------------------|-----------------------------------------------------|------------------------------|---------|---------|-----------------------|-------| | V <sub>IH</sub> | Input High Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, CLK_SEL,<br>MR/nOE | | 2 | | V <sub>DD</sub> + 0.3 | V | | | | CLK0, CLK1 | | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL</sub> | Input Low Voltage | DIV_SELA, DIV_SELB,<br>DIV_SELC, CLK_SEL,<br>MR/nOE | | -0.3 | | 0.8 | V | | | | CLK0, CLK1 | | -0.3 | | 1.3 | V | | I <sub>IH</sub> | Input High Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, CLK_SEL,<br>MR/nOE | $V_{DD} = V_{IN} = 3.6V$ | | | 120 | μА | | | | CLK0, CLK1 | $V_{DD} = V_{IN} = 3.6V$ | | | 5 | μA | | I <sub>IL</sub> | Input Low Current | DIV_SELA, DIV_SELB,<br>DIV_SELC, CLK_SEL,<br>MR/nOE | $V_{DD} = 3.6V, V_{IN} = 0V$ | -5 | | | μА | | | | CLK0, CLK1 | $V_{DD} = 3.6V, V_{IN} = 0V$ | -120 | | | μA | | V <sub>OH</sub> | Output High Voltage | | I <sub>OH</sub> = -20mA | 2.5 | | | V | | V <sub>OL</sub> | Output Low Voltage | | I <sub>OH</sub> = 20mA | | | 0.4 | V | ### **AC Electrical Characteristics** Table 5. AC Characteristics, $V_{DD} = V_{DDX} = 3.3V \pm 0.3V$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|------------------------------------------|---------------------------|---------|---------|---------|-------| | f <sub>IN</sub> | Input Frequency | | | | 150 | MHz | | tp <sub>LH</sub> | Propagation Delay<br>Low to High; NOTE 1 | | 2 | | 12 | ns | | tp <sub>HL</sub> | Propagation Delay<br>High to Low; NOTE 1 | | 2.0 | | 11.5 | ns | | tsk(o) | Output Skew; NOTE 2, 6 | | | | 350 | ps | | tck(m) | Multiple Frequency Skew; | f <sub>MAX</sub> < 100MHz | | | 350 | ps | | NOTE 3, 6 | NOTE 3, 6 | f <sub>MAX</sub> > 100MHz | | | 450 | ps | | tsk(pp) | Part-to-Part Skew;<br>NOTE 4, 6 | | | | 4.5 | ns | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time;<br>NOTE 5 | 0.8V to 2.0V | 0.1 | | 1.0 | ns | | t <sub>EN</sub> | Output Enable Time;<br>NOTE 5 | | | | 11 | ns | | t <sub>DIS</sub> | Output Disable Time;<br>NOTE 5 | | | | 11 | ns | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: $V_{DDX}$ denotes $V_{DDA}$ , $V_{DDB}$ , $V_{DDC}$ . NOTE 1: Measured from $V_{DD}/2$ of the input to $V_{DDX}/2$ of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at V<sub>DDX</sub>/2. NOTE 3: Defined as skew across banks of outputs operating at different frequencies with the same supply voltage and equal load conditions. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at V<sub>DDX</sub>/2. NOTE 5: These parameters are guaranteed by characterization. Not tested in production. NOTE 6: This parameter is defined in accordance with JEDEC Standard 65. ### **Parameter Measurement Information** ### 3.3V Output Load AC Test Circuit **Output Skew** **Multiple Frequency Skew** Part-to-Part Skew **Propagation Delay** Output Rise/Fall Time ## **Application Information** ### **Recommendations for Unused Input and Output Pins** #### Inputs: #### **CLK Inputs** For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1 k\Omega$ resistor can be tied from the CLK input to ground. #### **LVCMOS Control Inputs** All control pins have internal pullups or pulldowns; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. ### **Outputs:** #### **LVCMOS Outputs** All unused LVCMOS output can be left floating. There should be no trace attached. ### **Reliability Information** #### Table 6. $\theta_{JA}$ vs. Air Flow Table | $\theta_{JA}$ vs. Air Flow (Linear Feet per Minute) | | | | | | | |-----------------------------------------------------|-----------------------------|-------------------------------|----------|--|--|--| | Linear Feet per Minute 0 200 500 | | | | | | | | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | | | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | | | | | NOTE: Most modern PCB designs use multi-layered boa | rds. The data in the second | d row pertains to most design | ns. | | | | #### **Transistor Count** The transistor count for 87946l is: 1204 # **Package Outline and Package Dimensions** Package Outline - Y Suffix for 32 Lead LQFP Table 7. Package Dimensions for 32 Lead LQFP | JEDEC Variation: All Dimensions in Millimeters | | | | | | |------------------------------------------------|---------|------------|---------|--|--| | Symbol | Minimum | Nominal | Maximum | | | | N | | 32 | | | | | Α | | | 1.60 | | | | A1 | 0.05 | | 0.15 | | | | A2 | 1.35 | 1.40 | 1.45 | | | | b | 0.30 | 0.37 | 0.45 | | | | С | 0.09 | | 0.20 | | | | D&E | | 9.00 Basic | | | | | D1 & E1 | | 7.00 Basic | | | | | D2 & E2 | | 5.60 Ref. | | | | | е | | 0.80 Basic | | | | | L | 0.45 | 0.60 | 0.75 | | | | θ | 0° | | 7° | | | | ccc | | | 0.10 | | | Reference Document: JEDEC Publication 95, MS-026 # **Ordering Information** ### **Table 8. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|--------------------------|--------------------|---------------| | 87946AYILF | ICS87946AYIL | "Lead-Free" 32 Lead LQFP | Tray | -40°C to 85°C | | 87946AYILFT | ICS87946AYIL | "Lead-Free" 32 Lead LQFP | Tape & Reel | -40°C to 85°C | # **Revision History Sheet** | Rev | Table | Page | Description of Change | Date | |-----|----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | А | T1 | 1<br>2<br>6 | Features section added Max Input/Output frequency bullet. Revised MR/nOE description. Revised Output Rise & Fall time diagram | 8/14/02 | | В | T5 | 4 | AC Characteristics Table changed: (CLK0, CLK1) TP <sub>LH</sub> from 6.0ns max. to 12.0ns max, deleted typical value (CLK0, CLK1) TP <sub>HL</sub> from 6.0ns max. to 11.5ns max, deleted typical value | 10/22/02 | | В | T5<br>T8 | 5<br>6<br>7<br>8<br>9 | AC Characteristics Table - changed symbol f <sub>OUT</sub> to f <sub>IN</sub> . Moved 150MHz min. to max. column. Added Thermal Note. Corrected NOTE 2. Updated parameter Measurement Information section. Added Recommendations for Unused Input and Output Pins section. Updated Package Outline drawing. Ordering Information Table - deleted ICS prefix from Part/Order Number column. Added lead-free marking. | 3/17/10 | | В | | 1 | Deleted HiperClocks logo from General Description. Update Header / Footer of the datasheet. | 6/22/12 | | В | Т8 | 9 | Ordering Information - removed leaded devices, PDN CQ-13-02. Updated data sheet format. | 2/18/15 | | В | T8 | 9 | Ordering Information - Deleted LF note below table. Product Discontinuation Notice - Last time buy expires May 6, 2017. PDN CQ-16-01 Updated header and footer. | 6/28/16 | | С | | 1 | Corrected datasheet title. Corrected General Description, first sentence from Clock Generator to Fanout Buffer. | 9/20/16 | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.