## **Description** The 853S111B is a low skew, high performance 1-to-10 Differential-to-2.5V/ 3.3V LVPECL/ECL Fanout Buffer. The 853S111B is characterized to operate from either a 2.5V or a 3.3V power supply. Guaranteed output and part-to-part skew characteristics make the 853S111B ideal for those clock distribution applications demanding well defined performance and repeatability. ## **Pin Assignments** #### **Features** - Ten differential 2.5V, 3.3V LVPECL/ECL outputs - Two selectable differential input pairs - PCLKx, nPCLKx pairs can accept the following differential input levels: LVPECL, LVDS, SSTL, CML - Maximum output frequency: 2.5GHz - Translates any single-ended input signal to 3.3V LVPECL levels with resistor bias on nPCLK input - Output skew: 50ps (maximum) - Part-to-part skew: 150ps (maximum) - Propagation delay: 645ps (maximum) - Additive Phase Jitter, RMS: 0.03ps (typical) - LVPECL mode operating voltage supply range: V<sub>CC</sub> = 2.375V to 3.8V, V<sub>EE</sub> = 0V - ECL mode operating voltage supply range: V<sub>CC</sub> = 0V, V<sub>EE</sub> = -3.8V to -2.375V - -40°C to 85°C ambient operating temperature - Available lead-free (RoHS 6) packaging - Supports ≤ 105°C board temperature operations # **Block Diagram** # **Pin Descriptions and Characteristics** **Table 1. Pin Descriptions** | Number | Name | Ту | /pe | Description | |---------------|------------------|--------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>CC</sub> | Power | | Positive supply pin. | | 2 | CLK_SEL | Input | Pulldown | Clock select input. When HIGH, selects PCLK1/nPCLK1 inputs. When LOW, selects PCLK0/nPCLK0 inputs. LVPECL interface levels. Also accepts standard LVCMOS input levels. | | 3 | PCLK0 | Input | Pulldown | Non-inverting differential LVPECL clock input. | | 4 | nPCLK0 | Input | Pullup/<br>Pulldown | Inverting differential LVPECL clock input. V <sub>CC</sub> /2 default when left floating. | | 5 | $V_{BB}$ | Output | | Bias voltage to be connected for single-ended applications. | | 6 | PCLK1 | Input | Pulldown | Non-inverting differential LVPECL clock input. | | 7 | nPCLK1 | Input | Pullup/<br>Pulldown | Inverting differential LVPECL clock input. V <sub>CC</sub> /2 default when left floating. | | 8 | V <sub>EE</sub> | Power | | Negative supply pin. | | 9, 16, 25, 32 | V <sub>cco</sub> | Power | | Output supply pins. | | 10, 11 | nQ9, Q9 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 12, 13 | nQ8, Q8 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 14, 15 | nQ7, Q7 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 17, 18 | nQ6, Q6 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 19, 20 | nQ5, Q5 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 21, 22 | nQ4, Q4 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 23, 24 | nQ3, Q3 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 26, 27 | nQ2, Q2 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 28, 29 | nQ1, Q1 | Output | | Differential output pair. LVPECL/ECL interface levels. | | 30, 31 | nQ0, Q0 | Output | | Differential output pair. LVPECL/ECL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. **Table 2. Pin Characteristics** | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |-----------------------|----------------------------|-----------------|---------|---------|---------|------| | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 75 | | kΩ | | R <sub>VCC/2</sub> | RPullup/Pulldown Resistors | | | 50 | | kΩ | # **Function Tables** **Table 3A. Clock Input Function Table** | Inputs | | Out | puts | | | |----------------|------------------|---------------|------|------------------------------|---------------| | PCLK0 or PCLK1 | nPCLK0 or nPCLK1 | Q0:Q9 nQ0:nQ9 | | Input to Output Mode | Polarity | | 0 | 1 | LOW | HIGH | Differential to Differential | Non-Inverting | | 1 | 0 | HIGH | LOW | Differential to Differential | Non-Inverting | | 0 | Biased; NOTE 1 | LOW | HIGH | Single-Ended to Differential | Non-Inverting | | 1 | Biased; NOTE 1 | HIGH | LOW | Single-Ended to Differential | Non-Inverting | | Biased; NOTE 1 | 0 | HIGH | LOW | Single-Ended to Differential | Inverting | | Biased; NOTE 1 | 1 | LOW | HIGH | Single-Ended to Differential | Inverting | NOTE 1: Please refer to the Applications Information, "Wiring the Differential Input to Accept Single Ended Levels". **Table 3B. Control Input Function Table** | Inputs | | | | | | |---------|-----------------|--|--|--|--| | CLK_SEL | Selected Source | | | | | | 0 | PCLK0, nPCLK0 | | | | | | 1 | PCLK1, nPCLK1 | | | | | # **Absolute Maximum Ratings** Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of the product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |-----------------------------------------------|------------------------------------------| | Supply Voltage, V <sub>CC</sub> | 4.6V (LVPECL mode, V <sub>EE</sub> = 0V) | | Negative Supply Voltage, V <sub>EE</sub> | -4.6V (ECL mode, V <sub>CC</sub> = 0V) | | Inputs, V <sub>I</sub> (LVPECL mode) | -0.5V to V <sub>CC</sub> + 0.5V | | Inputs, V <sub>I</sub> (ECL mode) | 0.5V to V <sub>EE</sub> – 0.5V | | Outputs, I <sub>O</sub> | | | Continuous Current | 50mA | | Surge Current | 100mA | | V <sub>BB</sub> Sink//Source, I <sub>BB</sub> | ±0.5mA | | Junction Temperature, T <sub>j</sub> | 125°C | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | ## **DC Electrical Characteristics** Table 4A. Power Supply DC Characteristics, $V_{CC} = V_{CCO} = 2.375V$ to 3.8V; $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ or $T_B = -40^{\circ}C$ to $105^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |------------------|-------------------------|-----------------|---------|---------|---------|------| | V <sub>CC</sub> | Positive Supply Voltage | | 2.375 | 3.3 | 3.8 | V | | V <sub>CCO</sub> | Output Supply Voltage | | 2.375 | 3.3 | 3.8 | V | | I <sub>EE</sub> | Power Supply Current | | | | 124 | mA | Table 4B. LVPECL DC Characteristics, $V_{CC}$ = $V_{CCO}$ = 3.3V; $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C or $T_B$ = -40°C to 105°C | | | | | -40°C | | | 25°C | | 85°C | | | | |-------------------|----------------------------------------------------------------------|--------------------------------|-----------------------------|-------|-----------------------------|-----------------------------|-------|-----------------------------|-----------------------------|-------|-----------------------------|------| | Symbol | Parameter | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | 2.175 | 2.275 | 2.445 | 2.225 | 2.295 | 2.445 | 2.215 | 2.33 | 2.410 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | 1.405 | 1.545 | 1.70 | 1.375 | 1.52 | 1.645 | 1.355 | 1.535 | 1.63 | V | | V <sub>IH</sub> | Minimum Input High Voltage (Single-ended) | | - | - | 2.36 | - | - | 2.36 | - | - | 2.36 | V | | V <sub>IL</sub> | Maximum Input Low Voltage (Single-ended) | | 1.43 | - | - | 1.43 | - | - | 1.43 | - | - | V | | V <sub>BB</sub> | Output Voltage Reference;<br>NOTE 2 | | 1.86 | - | 1.98 | 1.86 | - | 1.98 | 1.86 | - | 1.98 | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage;<br>NOTE 3 | | 150 | 800 | 1300 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | V <sub>CMR1</sub> | Input High Vol<br>Range; NOTE | tage Common Mode<br>3, 4 | 1.3 | - | 3.3 | 1.2 | - | 3.3 | 1.2 | - | 3.3 | V | | V <sub>CMR2</sub> | Input Voltage Common Mode Range referenced to Cross-point; NOTE 3, 5 | | 1.3 -<br>V <sub>PP</sub> /2 | - | 3.3 -<br>V <sub>PP</sub> /2 | 1.2 -<br>V <sub>PP</sub> /2 | - | 3.3 -<br>V <sub>PP</sub> /2 | 1.2 -<br>V <sub>PP</sub> /2 | - | 3.3 -<br>V <sub>PP</sub> /2 | V | | I <sub>IH</sub> | Input<br>High Current | PCLK0, PCLK1<br>nPCLK0, nPCLK1 | - | - | 200 | - | - | 200 | - | - | 200 | μΑ | | | Input | PCLK0, PCLK1 | -10 | - | - | -10 | - | | -10 | - | - | μΑ | | I <sub>IL</sub> | Low Current | nPCLK0, nPCLK1 | -200 | - | - | -200 | - | | -200 | - | - | μΑ | NOTE: Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with $50\Omega$ to $V_{CCO}-2V$ . NOTE 2: Single-ended input operation is limited. $V_{CC} \ge 3V$ in LVPECL mode. NOTE 3: $V_{IL}$ should not be less than $V_{EE}-0.3V$ , $V_{IH}$ should not be greater than $V_{CC}$ . NOTE 4: Common mode voltage is defined as $V_{IH}$ . NOTE 5: Common mode voltage is defined as V<sub>CROSS-POINT</sub>. Table 4C. LVPECL DC Characteristics, $V_{CC}$ = $V_{CCO}$ = 2.5V; $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C or $T_B$ = -40°C to 105°C | | | | | -40°C | | | 25°C | | 85°C | | | | |-------------------|--------------------------------------------------------------------|--------------------------------|-----------------------------|-------|-----------------------------|-----------------------------|-------|-----------------------------|-----------------------------|-------|-----------------------------|------| | Symbol | Parameter | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>OH</sub> | Output High V | oltage; NOTE 1 | 1.375 | 1.475 | 1.645 | 1.425 | 1.495 | 1.645 | 1.415 | 1.53 | 1.61 | V | | V <sub>OL</sub> | Output Low Vo | oltage; NOTE 1 | 0.605 | 0.745 | 0.90 | 0.575 | 0.72 | 0.845 | 0.555 | 0.735 | 0.83 | V | | V <sub>IH</sub> | Minimum Input<br>(Single-ended) | | - | - | 1.56 | - | - | 1.56 | - | - | 1.56 | V | | V <sub>IL</sub> | Maximum Input Low Voltage (Single-ended) | | 0.63 | - | - | 0.63 | - | - | 0.63 | - | - | V | | V <sub>BB</sub> | Output Voltage Reference | | 0.87 | - | 1.34 | 0.87 | | 1.34 | 0.87 | - | 1.34 | V | | V <sub>PP</sub> | Peak-to-Peak Input Voltage;<br>NOTE 2 | | 150 | 800 | 1300 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | V <sub>CMR1</sub> | Input High Vol<br>Range; NOTE | tage Common Mode<br>2, 3 | 1.3 | - | 2.5 | 1.2 | - | 2.5 | 1.2 | - | 2.5 | V | | V <sub>CMR2</sub> | Input Voltage Common Mode Range referenced to Cross-point; NOTE 2, | | 1.3 -<br>V <sub>PP</sub> /2 | - | 2.5 -<br>V <sub>PP</sub> /2 | 1.2 -<br>V <sub>PP</sub> /2 | - | 2.5 -<br>V <sub>PP</sub> /2 | 1.2 -<br>V <sub>PP</sub> /2 | - | 2.5 -<br>V <sub>PP</sub> /2 | V | | I <sub>IH</sub> | Input<br>High Current | PCLK0, PCLK1<br>nPCLK0, nPCLK1 | - | - | 200 | - | - | 200 | | - | 200 | μΑ | | | Input | PCLK0, PCLK1 | -10 | - | - | -10 | - | - | -10 | - | - | μA | | I <sub>IL</sub> | Low Current | nPCLK0, nPCLK1 | -200 | - | - | -200 | - | - | -200 | - | - | μA | NOTE: Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with $50\Omega$ to $V_{CCO}$ – 2V. NOTE 2: $V_{IL}$ should not be less than $V_{EE}$ – 0.3V, $V_{IH}$ should not be greater than $V_{CC}$ . NOTE 3: Common mode voltage is defined as $V_{IH}$ . NOTE 4: Common mode voltage is defined as $V_{CROSS-POINT}$ . Table 4D. ECL DC Characteristics, $V_{CC}$ = 0V; $V_{EE}$ = -3.8V to -2.375V, $T_A$ = -40°C to 85°C or $T_B$ = -40°C to 105°C | | | | | -40°C | | | 25°C | | 85°C | | | | |------------------|-------------------------------------|--------------------------------|----------------------|--------|--------|----------------------|--------|--------|----------------------|--------|--------|------| | Symbol | Parameter | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>OH</sub> | Output High \ | /oltage; NOTE 1 | -1.125 | -1.025 | -0.855 | -1.075 | -1.005 | -0.855 | -1.085 | -0.97 | -0.890 | V | | V <sub>OL</sub> | Output Low V | oltage; NOTE 1 | -1.895 | -1.755 | -1.60 | -1.925 | -1.78 | -1.655 | -1.945 | -1.765 | -1.67 | V | | V <sub>IH</sub> | Input High Vol | tage (Single-ended) | -1.225 | | -0.94 | -1.225 | | -0.94 | -1.225 | | -0.94 | V | | V <sub>IL</sub> | Input Low Vol | tage (Single-ended) | -1.87 | | -1.535 | -1.87 | | -1.535 | -1.87 | | -1.535 | V | | V <sub>BB</sub> | Output Voltage Reference;<br>NOTE 2 | | -1.44 | | -1.32 | -1.44 | | -1.32 | -1.44 | | -1.32 | V | | V <sub>PP</sub> | Peak-to-Peak<br>NOTE 3 | Input Voltage; | 150 | 800 | 1300 | 150 | 800 | 1200 | 150 | 800 | 1200 | mV | | V <sub>CMR</sub> | Input High Vo<br>Mode Range; | Itage Common<br>NOTE 3, 4 | V <sub>EE</sub> +1.3 | | 0 | V <sub>EE</sub> +1.2 | | 0 | V <sub>EE</sub> +1.2 | | 0 | V | | I <sub>IH</sub> | Input<br>High<br>Current | PCLK0, PCLK1<br>nPCLK0, nPCLK1 | | | 200 | | | 200 | | | 200 | μΑ | | | Input | PCLK0, PCLK1 | -10 | | | -10 | | | -10 | | | μA | | I <sub>IL</sub> | Low Current | nPCLK0, nPCLK1 | -200 | | | -200 | | | -200 | | | μA | NOTE: Input and output parameters vary 1:1 with V<sub>CC</sub>. V<sub>EE</sub> can vary +0.925V to -0.5V. NOTE 1: Outputs terminated with $50\Omega$ to V<sub>CCO</sub> - 2V. NOTE 2: Single-ended input operation is limited. V<sub>CC</sub> $\geq$ 3V in LVPECL mode. NOTE 3: V<sub>IL</sub> should not be less than V<sub>EE</sub> - 0.3V. NOTE 4: Common mode voltage is defined as V<sub>IH</sub>. ## **AC Electrical Characteristics** **Table 5. AC Characteristics,** $V_{CC} = V_{CCO} = -3.8V$ to -2.375V or, $V_{CC} = V_{CCO} = 2.375V$ to 3.8V; $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ or $T_B = -40^{\circ}C$ to $105^{\circ}C$ | | | | -40°C | | 25°C | | | 85°C | | | | | |---------------------------------|---------------------------------------------------------------------------|-------------|-------|------|------|-----|------|------|-----|------|------|------| | Symbol | Parameter | • | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>OUT</sub> | Output Frequency | | | | 2.5 | | | 2.5 | | | 2.5 | GHz | | t <sub>PD</sub> | Propagation Delay | y; NOTE 1 | 375 | 475 | 580 | 395 | 495 | 610 | 425 | 530 | 645 | ps | | tsk(o) | Output Skew; NOTE 2, 4 | | | 30 | 50 | | 30 | 50 | | 30 | 50 | ps | | tsk(pp) | Part-to-Part Skew | ; NOTE 3, 4 | | 85 | 150 | | 85 | 150 | | 85 | 150 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS; refer to Additive Phase Jitter Section | | | 0.03 | 0.13 | | 0.03 | 0.13 | | 0.03 | 0.13 | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall<br>Time | 20% to 80% | 75 | 150 | 220 | 80 | 150 | 215 | 78 | 150 | 235 | ps | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: All parameters are measured at $f \le 1$ GHz, unless otherwise noted. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential cross points. NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential cross points. NOTE 4: This parameter is defined in accordance with JEDEC Standard 65. ©2011-2025 Renesas Electronics Corporation. ## **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a **dBc** value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements have issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. Rohde & Schwarz SMA100A Signal Generator 9kHz - 6GHz as external input to a Hewlett Packard 8133A 3GHz Pulse Generator. # **Parameter Measurement Information** **LVPECL Output Load AC Test Circuit** Part-to-Part Skew **Output Skew** **Output Rise/Fall Time** **Propagation Delay** # **Applications Information** ## Wiring the Differential Input to Accept Single-Ended Levels Figure 1 shows how a differential input can be wired to accept single ended levels. The reference voltage $V_1 = V_{CC}/2$ is generated by the bias resistors R1 and R2. The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of R1 and R2 might need to be adjusted to position the $V_1$ in the center of the input voltage swing. For example, if the input clock swing is 2.5V and $V_{CC} = 3.3V$ , R1 and R2 value should be adjusted to set $V_1$ at 1.25V. The values below are for when both the single ended swing and $V_{CC}$ are at the same voltage. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First, R3 and R4 in parallel should equal the transmission line impedance. For most $50\Omega$ applications, R3 and R4 can be $100\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver. When using single-ended signaling, the noise rejection benefits of differential signaling are reduced. Even though the differential input can handle full rail LVCMOS signaling, it is recommended that the amplitude be reduced. The datasheet specifies a lower differential amplitude, however this only applies to differential signals. For single-ended applications, the swing can be larger, however V<sub>IL</sub> cannot be less than -0.3V and V<sub>IH</sub> cannot be more than V<sub>CC</sub> + 0.3V. Though some of the recommended components might not be used, the pads should be placed in the layout. They can be utilized for debugging purposes. The datasheet specifications are characterized and guaranteed by using a differential signal. Figure 1. Recommended Schematic for Wiring a Differential Input to Accept Single-ended Levels ### Wiring the Differential Input to Accept Single-ended LVPECL Levels Figure 2 shows an example of the differential input that can be wired to accept single-ended LVPECL levels. The reference voltage level $V_{BB}$ generated from the device is connected to the negative input. The C1 capacitor should be located as close as possible to the input pin. Figure 2. Single-Ended LVPECL Signal Driving Differential Input ## **LVPECL Clock Input Interface** The PCLK /nPCLK accepts LVPECL, LVDS, CML, SSTL and other differential signals. Both differential signals must meet the $V_{PP}$ and $V_{CMR}$ input requirements. *Figures 3A to 3F* show interface examples for the PCLK/nPCLK input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 3A. PCLK/nPCLK Input Driven by an SSTL Driver Figure 3B. PCLK/nPCLK Input Driven by a 3.3V LVDS Driver Figure 3C. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver Figure 3D. PCLK/nPCLK Input Driven by a 3.3V LVPECL Driver with AC Couple Figure 3E. PCLK/nPCLK Input Driven by a CML Driver Figure 3F. PCLK/nPCLK Input Driven by a Built-In Pullup CML Driver ## **Recommendations for Unused Output Pins** ## Inputs: #### **PCLK/nPCLK Inputs** For applications not requiring the use of a differential input, both the PCLK and nPCLK pins can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from PCLK to ground. ### **Outputs:** #### **LVPECL Outputs** All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ## **Termination for 3.3V LVPECL Outputs** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 4A and 4B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 4A. 3.3V LVPECL Output Termination Figure 4B. 3.3V LVPECL Output Termination ## **Termination for 2.5V LVPECL Outputs** Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{CCO}$ – 2V. For $V_{CCO}$ = 2.5V, the $V_{CCO}$ – 2V is very close to ground level. The R3 in Figure 5B can be eliminated and the termination is shown in *Figure 5C*. Figure 5A. 2.5V LVPECL Driver Termination Example Figure 5B. 2.5V LVPECL Driver Termination Example Figure 5C. 2.5V LVPECL Driver Termination Example #### ePad Thermal Release Path In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 6*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/Electrically Enhance Leadframe Base Package, Amkor Technology. Figure 6. P.C. Assembly for Exposed Pad Thermal Release Path - Side View (Drawing not to Scale) ## **Schematic Example** This application note provides a general design guide using 853S111B LVPECL buffer. *Figure 8* shows a schematic example of the 853S111B LVPECL clock buffer. In this example, the input is driven by an LVPECL driver. CLK\_SEL is set at logic high to select PCLK0, nPCLK0 input. Figure 8. 853S111B Example LVPECL Clock Output Buffer Schematic ## **Power Considerations** This section provides information on power dissipation and junction temperature for the 853S111B. Equations and example calculations are also provided. ### 1. Power Dissipation. The total power dissipation for the 853S111B is the sum of the core power plus the power dissipated into the load. The following is the power dissipation for $V_{CC}$ = 3.8V, which gives worst case results. NOTE: Please refer to Section 3 for details on calculating power dissipated into the load. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.8V \* 124mA = 471.2mW - Power (outputs)<sub>MAX</sub> = 30.78mW/Loaded Output pair If all outputs are loaded, the total power is 10 \* 30.78mW = 307.8mW Total Power\_MAX (3.8V, with all outputs switching) = 471.2mW + 307.8mW = 779mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 42.7°C/W per Table 6B below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: 85°C + 0.779W \* 42.7°C/W = 118.3°C. This is well below the limit of 125°C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 6A. Thermal Resistance for 32-TQFP, E-Pad Convection | Thermal Parameters by Velocity <sup>1</sup> | | | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--|--|--| | Meters per Second | 0 m/s | 1 m/s | 2.5 m/s | | | | | | | θ <sub>JA</sub> (Junction to Ambient) | 36.2°C/W | 30.6°C/W | 29.2°C/W | | | | | | | $\theta_{JB}$ (Junction to Board) | 1.5°C/W | | | | | | | | | $\theta_{JC}$ (Junction to Case) | 29.5°C/W | | | | | | | | <sup>1.</sup> Multi-Layer PCB, JEDEC Standard Test Boards ## Table 6B. Thermal Resistance for 32-VFQFN, Forced Convection | Thermal Parameters by Velocity <sup>1</sup> | | | | | | | | | |---------------------------------------------|----------|----------|----------|--|--|--|--|--| | Meters per Second 0 m/s 1 m/s 2.5 m/s | | | | | | | | | | $\theta_{JA}$ (Junction to Ambient) | 42.7°C/W | 37.3°C/W | 33.5°C/W | | | | | | | $\theta_{JB}$ (Junction to Board) | 1.5°C/W | | | | | | | | | $\theta_{JC}$ (Junction to Case) | 28.4°C/W | | | | | | | | <sup>1.</sup> Multi-Layer PCB, JEDEC Standard Test Boards #### 3. Calculations and Equations. The purpose of this section is to calculate the power dissipation for the LVPECL output pair. LVPECL output driver circuit and termination are shown in Figure 9. Figure 9. LVPECL Driver Circuit and Termination To calculate power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CCO} - 2V$ . - For logic high, V<sub>OUT</sub> = V<sub>OH\_MAX</sub> = V<sub>CCO\_MAX</sub> 0.89V (V<sub>CCO\_MAX</sub> - V<sub>OH\_MAX</sub>) = 0.89V - For logic low, V<sub>OUT</sub> = V<sub>OL\_MAX</sub> = V<sub>CCO\_MAX</sub> 1.67V (V<sub>CCO\_MAX</sub> V<sub>OL\_MAX</sub>) = 1.67V Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CCO\_MAX} - 2V))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CCO\_MAX} - V_{OH\_MAX}) = [(2V - 0.89V)/50\Omega] * 0.89V = \textbf{19.76mW}$$ $$Pd_{L} = [(V_{OL\_MAX} - (V_{CCO\_MAX} - 2V))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CCO\_MAX} - V_{OL\_MAX}))/R_{L}] * (V_{CCO\_MAX} - V_{OL\_MAX}) = [(2V - 1.67V)/50\Omega] * 1.67V = 11.02mW$$ Total Power Dissipation per output pair = Pd H + Pd L = 30.78mW #### **Transistor Count** The transistor count for 853S111B is: 448 This device is pin and functional compatible with and is the suggested replacement for the 853S111B. Pin compatible with MC100EP111, MC100LVEP111 and 853S111B. ## **Case Temperature Considerations** This device supports applications in a natural convection environment which does not have any thermal conductivity through ambient air. The printed circuit board (PCB) is typically in a sealed enclosure without any natural or forced air flow and is kept at or below a specific temperature. The device package design incorporates an exposed pad (ePad) with enhanced thermal parameters which is soldered to the PCB where most of the heat escapes from the bottom exposed pad. For this type of application, it is recommended to use the junction-to-board thermal characterization parameter $\Psi_{JB}$ (Psi-JB) to calculate the junction temperature ( $T_{J}$ ) and ensure it does not exceed the maximum allowed junction temperature in the Absolute Maximum Rating table. The junction-to-board thermal characterization parameter, $\Psi_{JB}$ , is calculated using the following equation: - $T_J = T_B + \Psi_{JB} \times P_d$ , where - T<sub>J</sub> = Junction temperature at steady state condition in (°C). - T<sub>B</sub> = Board or case temperature (Bottom) at steady state condition in (°C). - Ψ<sub>JB</sub> = Thermal characterization parameter to report the difference between junction temperature and the temperature of the board measured at the top surface of the board. - P<sub>d</sub> = power dissipation (W) in desired operating configuration. The ePad provides a low thermal resistance path for heat transfer to the PCB and represents the key pathway to transfer heat away from the IC to the PCB. It's critical that the connection of the exposed pad to the PCB is properly constructed to maintain the desired IC bottom case temperature ( $T_{CB}$ ). A good connection ensures that temperature at the exposed pad ( $T_{CB}$ ) and the board temperature ( $T_{CB}$ ) are relatively the same. An improper connection can lead to increased junction temperature, increased power consumption and decreased electrical performance. In addition, there could be long-term reliability issues and increased failure rate. Example Calculation for Junction Temperature (T<sub>J</sub>): T<sub>J</sub> = T<sub>B</sub> + $\Psi$ <sub>JB</sub> x P<sub>d</sub> | Package type: | 32-VFQFN | 32-TQFP | |----------------|---------------------|---------------------| | Body size: | 5 × 5mm | 7 × 7mm | | ePad size: | $3.3 \times 3.3$ mm | $3.5 \times 3.5$ mm | | Thermal via: | 3 × 3 matrix | 3 × 3 matrix | | $\Psi_{JB}$ | 1.5C/W | 1.5C/W | | T <sub>B</sub> | 105°C | 105°C | | P <sub>d</sub> | 0.779W | 0.779W | For the variables above, the junction temperature is equal to 106.2°C. Since this is below the maximum junction temperature of 125°C, there are no long term reliability concerns. In addition, since the junction temperature at which the device was characterized using forced convection is 118.3°C, this device can function without the degradation of the specified AC or DC parameters. # Package Outline Drawings (TQFP) - Sheet 1 # Package Outline Drawings (TQFP) - Sheet 2 | | | | | | REV | | REVISIONS DESCRIPTION | DATE | APPROVED | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|-----------------|------|--------|----------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------| | | | | | | 00 | | INITIAL RELEASE | 01/2/10 | R.T | | | | | | | 10 | COMBIL | COMBINE POD & LAND PATTERN | 7/9/13 | KS | | | | | | | | | | | | | | | | | | | | | | | | | | ω≻: | JEDE | JEDEC VARIATION | NOI | | | | | | | | ΣΜι | | BBC | | NOTE | | | | | | | | N<br>W | MOM | MAX | | | | | | | | A | ı | ı | 1.20 | | | | | | | | <b>A1</b> | .05 | .10 | .15 | | | | | | | | A2 | 0.95 | 1.00 | 1.05 | | | | | | | | | | 9.00 BSC | | 4 | | | | | | | 5 | | 7.00 BSC | U | 5,2 | | | | | | | ш | | 9.00 BSC | U | 4 | | | | | | C | 딥 | | 7.00 BSC | O | 5,2 | | | | | | NOTES: | Z | | 32 | | | | | | | - | ALL DIMENSIONING AND TOLEFANCING CONFORM TO ANSI Y14.5M-1982 | Φ | | .80 BSC | | | | | | | $\triangleleft$ | TOP PACKAGE MAY BE SMALLER THAN BOTTOM PACKAGE BY .15 mm | E2 | | 3.5 | | | | | | | € | DATUMS A-B AND -D- TO BE DETERMINED AT DATUM PLANE -H- | D2 | | 3.5 | | | | | | | ∢ | DIMENSIONS D AND E ARE TO BE DETERMINED AT SEATING PLANE [-C-] | q | .30 | .37 | .45 | 7 | | | | | € | | p1 | .30 | .35 | .40 | | | | | | | MOLD PROTRUSION IS .25 mm PER SIDE. D1 AND E1 ARE MAXIMUM BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH | ၁၁၁ | 1 | ı | 1.0 | | | | | | • | DETAILS OF PIN 1 IDENTIFIER IS OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED | ppp | 1 | | .20 | | | | | | $\triangleleft$ | DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION IS. 08 mm IN EXCESS OF THE 6 DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. | | | | | | | | | | € | EXACT SHAPE OF EACH CORNER IS OPTIONAL | | | | | | TO EDANCE | | | | € | THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN .10 AND .25 mm FROM THE LEAD TIP | | | | | | S SPECIFIED | | 6024 Silver Creek Valley Rd<br>San Jose, CA 95138<br>PHONE: (408) 284-8200<br>FAX: (408) 284-3572 | | 10 | all dimensions are in millimeters | | | | | | ĮĘ. | Š. | E OUTLINE | | = | THIS OUTLINE CONFORMS TO JEDEC PUBLICATION 95 REGISTRATION MS-026, VARIATIONS BBA & BBC. | | | | | | SIZE | 7.0 X 7.0 X 1.0 mm luft<br>1.00/.10 FORM<br>DRAWING No. | I GFP | | | | | | | | | C PSC | PSC-43 | SHEET 2 | | | | | | | | | | | | # Package Outline Drawings (TQFP) - Sheet 3 # Package Outline Drawings (VFQFN) - Sheet 1 # Package Outline Drawings (VFQFN) - Sheet 2 # **Ordering Information** **Table 10. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|--------------|---------------------|---------------------------------------------------------|---------------| | 853S111BYILF | ICS53S111BIL | 32-Lead TQFP, E-Pad | Tray | -40°C to 85°C | | 853S111BYILFT | ICS53S111BIL | 32-Lead TQFP, E-Pad | Tape & Reel | -40°C to 85°C | | 853S111BKILF | ICS3S111BIL | 32-Lead VFQFN | Tray | -40°C to 85°C | | 853S111BKILFT | ICS3S111BIL | 32-Lead VFQFN | Tape & Reel, pin 1 orientation: EIA-481-C -40°C to 85°C | | | 853S111BKILF/W | ICS3S111BIL | 32-Lead VFQFN | Tape & Reel, pin 1 orientation EIA-481-D | -40°C to 85°C | Table 11. Pin 1 Orientation in Tape and Reel Packaging | Part Number Suffix | Pin 1 Orientation | Illustration | |--------------------|------------------------|-------------------------------------------------------------------------------------------------| | Т | Quadrant 1 (EIA-481-C) | Correct PIN 1 ORIENTATION CARRIER TAPE TOPSDE (Round Sprocker Holes) USER DIRECTION OF FEED | | /W | Quadrant 2 (EIA-481-D) | Correct PIN, 1 ORIENTATION CARRIER TAPE TOPSIDE (Round Sprocket Holes) USER DIRECTION OF FEED | # **Revision History** | Revision Date | Description of Change | | | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | July 28, 2025 | Updated Table 4B and Table 4C. | | | | November 9, 2017 | Replaced operating temperature with junction temperature in Absolute Maximum Ratings; also removed the package thermal information Changed the T <sub>A</sub> and T <sub>B</sub> temperature ranges to indicate "or" in all electrical table titles | | | | September 8, 2017 | Added a new bullet to Features about board temperature. Added "T <sub>B</sub> = -40°C to 105°C" to Table 4A, 4B, 4C, 4D, and 5. Added Case Temperature Considerations | | | | August 3, 2017 | Updated Tables 6A and 6B with $\theta_{JB}$ and $\theta_{JC}$ values. Updated the package outline drawings; however, there are no mechanical differences. | | | | January 14, 2016 | Applications Information Section - added Wiring the Differential Input to Accept single-ended LVPECL Levels. Updated datasheet header/footer. | | | | June 30, 2015 | Added P1 orientation for Tape and Reel table. Ordering information Table - Added W part number. | | | | June 15, 2015 | LVPECL DC Characteristics Table - added V <sub>CMR1</sub> and V <sub>CMR2</sub> specs. Change Note 4, and added Note 5. LVPECL DC Characteristics Table - added V <sub>CMR1</sub> and V <sub>CMR2</sub> specs. Change Note 4, and added Note 5. Deleted "ICS" prefix from part number throughout the datasheet. | | | | January 10, 2014 | Added V <sub>BB,</sub> Output Reference row to table 4C. | | | | June 12, 2013 | Updated Wiring the Differential Inputs to Accept Single-ended Levels application note. Corrected diagrams in application note, Termination for 2.5V LVPECL Outputs, Corrected 32-Lead VFQFN Package Outline Ordering Information Table - corrected 32-Lead TQFP packaging column from Tube to Tray. | | | | October 29, 2012 | Added CML to 3rd bullet. Added figures 3E and 3F. Deleted quantity from tape and reel. | | | | March 5, 2012 | Added 0.13 value to Max columns for tjit Buffer Additive Phase Jitter, RMS. | | | | November 18, 2011 | Added 32-Lead VFQFN Pin Assignment and all references throughout the datasheet. Thermal Resistance Table, updated theta ja numbers. Thermal Resistance, updated theta ja numbers. Ordering Information Table - added 32-Lead VFQFN ordering information. | | | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) #### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.