# **RENESAS** Low Voltage, Low Skew, 1.244GHz PLL Clock Synthesizer

843S06

## DATA SHEET

## **GENERAL DESCRIPTION**

The 843S06 is a low voltage, low skew 3.3V LVPECL Clock Synthesizer. The device targets clock distribution in SDH/SONET telecommunication systems but is well suited for a wide range of applications requiring high performance high-speed clock synthesis.

The device implements a fully integrated multiplying PLL including:

- An on-chip analog voltage controlled oscillator (VCO)
- Phase-frequency detector
- Programmable frequency dividers (prescalers)

The loop filter is external in order to optimize the PLL for different applications.

As an option, the 843S06 may be operated with an external voltage controlled crystal oscillator for applications demanding a high-Q oscillator.

## **F**EATURES

- Six differential 3.3V LVPECL outputs
  - 1,244.16/622.08MHz; 1,244.16/622.08MHz 622.08/311.04MHz; 311.04/155.52MHz 155.52/77.76MHz; 77.76/38.88MHz
- Three selectable differential reference clock inputs Clock frequency range: 19MHz to 622MHz
- REF\_CLKx, nREF\_CLKx pairs can accept the following differential input level: LVPECL
- Intrinsic jitter: 0.017mUI @ 622MHz
- Output skew: 200ps (maximum)
- Optional external VCXO possible
- Simple external loop filter
- Lock detect output signal
- Full 3.3V operating supply
- Low power operation 0.6W (typical)
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) packaging



## FEATURES

The 843S06 comprises:

- a low-noise analog VCO
- a Phase-Frequency Detector
- frequency dividers (prescalers)
- a charge pump

into an integrated PLL frequency synthesizer. Careful design and layout matching ensures short delay and minimum skew between input reference clocks and outputs.

#### **JITTER PERFORMANCE**

The frequency of the input reference clock may range between 19.44MHz and 622.08MHz. Since changing the reference frequency alters the loop-gain within the PLL it may be necessary to adjust the loop-filter components when switching to a different reference frequency in order to achieve ITU-T recommended performance.

### PLL PROPAGATION DELAY

When the PLL is in lock, the Phase Frequency Detector aligns the positive (low to high transition) flanks of the reference clock and divided VCO clock on it's inputs. These inputs are marked R and V on *Figure 1*. This means the positive transition of any FOUTx output clock is aligned with the positive transition of the reference clock under the condition of equal reference clock frequency and FOUTx output frequency, please refer to *Figure 3*. Figure 3 defines the PLL propagation delay parameter ( $D_{out}$ ). Note that  $D_{out}$  will change with leakage currents drawn from the loop-filter, hence  $D_{out}$  is loop-filter dependant.

Figure 3 is an example for  $D_{out}$  phase relationships. The REF\_CLK[1:3] input signals shown are in reference to FOUT2 output signals, both running at Fx MHz with the PLL locked using the recommended loop-filter and no excessive leakage current drawn from the charge pump output. A skew of 200ps maximum is expected, (see Figure 4). Skew over supply and temperature definitions are at any combination of extremes. The expected skew values are only valid with the PLL locked when using the recommended loop-filter. The Total Output Uncertainty is  $D_{out} + t_{skew}$ , (see Figures 3 and 4).

## OUTPUT CLOCKS

The 843S06 is equipped with six LVPECL compatible output buffers. Each of the output buffers is equipped with an LVTTL enable pin that may be used to disable clock signals not in use for noise reduction. Clock outputs are synchronized by the falling edge. The phases of the clock output signals are aligned with less than 200ps skew peak-to-peak between any two clock signals. Available clock signals from the PLL are divide by 1 (signal FOUTA and by FOUTB), divide by 2 (FOUT2), divide by 4 (FOUT4), divide by 8 (FOUT8) and divide by 16 (FOUT16).

#### LOCK DETECT

The device outputs a signal NLDET that may be used to signal whether or not the PLL is locked thus allowing fault diagnostics. The NLDET outputs the result of an XOR operation of the signals input to the phase-frequency detector. To be useful, this signal must be filtered by a capacitor. The recommended value of this capacitor is 10nF. The filtered lock-detect signal is output as an LVTTL compatible signal on the output NLOCK via a comparator.

## PLL LOOP-FILTER

It has been chosen to locate the passive loop-filter components externally to the device. This allows for easy optimization of the loop-filter to different applications. The recommended loop-filter is a simple first-order RC-Circuit as shown on *Figure 1*, resulting in a second order, type 2 loop.

The values of R<sub>s</sub>, C<sub>s</sub> and C<sub>p</sub> depend on the application. With respect to ITU-T recommended jitter performance, appropriate values for R<sub>s</sub>C<sub>s</sub> and C<sub>p</sub> have been determined to be R<sub>s</sub> = 3.92k\Omega, C<sub>s</sub> = 0.22µF, and C<sub>p</sub> = 1pF for input frequency of 155.52MHz; and R<sub>s</sub> = 9.09k\Omega, C<sub>s</sub> = 0.01µF, and C<sub>p</sub> = 0 for input frequency of 19.44MHz.

Note that the loop-filter should be terminated to the negative VCO supply. An external VCXO might require a different termination point for lowest point.

### CHARGE PUMP POLARITY

When the PLL increases the VCO frequency, the charge pump pin OCHP sinks current. That is, the voltage on the loop-filter capacitor drops to increase the oscillator frequency. So be aware, that an external VCO must have a negative VCO constant in order to achieve a stable lock.

## **ON-CHIP VCO POWER DOWN**

When operated with an external VCXO the on-chip VCO should be powered down for noise reduction. This is done by leaving V \_ \_ \_ \_ \_ \_ \_ \_ open. See V \_ \_ \_ \_ \_ \_ \_ \_ pin description.



FIGURE 1. APPLICATION DIAGRAM

| VCO Source and Corre-<br>sponding<br>VCOSEL[1:2] Settings |                      | FOUTA |             | Inpu    |         | ce Frequen<br>ponding S |         |         | ) and      |          |
|-----------------------------------------------------------|----------------------|-------|-------------|---------|---------|-------------------------|---------|---------|------------|----------|
|                                                           |                      | MHz   | 0, 0, 0     | 0, 0, 1 | 0, 1, 0 | 0, 1, 1                 | 1, 0, 0 | 1, 0, 1 | 1, 1, 0    | 1, 1, 1  |
| Internal VCO<br>Ext. VCO: 1244MHz<br>Ext. VCO: 622MHz     | 0, 1<br>0, 0<br>1, 1 | 622   | 622         | 311     | 155     | 78                      | 39      | 19      | N/A<br>9.7 | Disable  |
| Internal VCO<br>Ext. VCO: 2488MHz<br>Ext. VCO: 1244MHz    | 1, 0<br>0, 0<br>1, 1 | 1244  | N/A<br>1244 | 622     | 311     | 155                     | 78      | 39      | 19         | Feedback |

TABLE 1. INPUT REFERENCE FREQUENCIES AS FUNCTION OF SEL[3:5] SETTINGS

## **PRESCALER SETTINGS**

For the PLL to achieve lock a proper relation must exist between the input reference frequency and the setting of the on-chip prescalers. The prescalers are set by signals: VCOSEL1, VCOSEL2, SEL3, SEL4, and SEL5 (refer to Table 1).

First, determine the desired master output frequency. This is the frequency of output clock FOUTA (FOUTA is mirrored by FOUTB). Next, select whether the oscillator is external or internal. The VCO source can be external (622, 1244 or 2488MHz) or internal (2488MHz). Table 1 gives the value of VCOSEL1/2. Finally, the proper relation between the reference clock frequency and the setting of SEL3, SEL4, SEL5 is read from Table 1.

## **DUTY CYCLE CALIBRATION**

When operated with an external oscillator, the differential LVPECL inputs (VCXO and DCCAL) are to be used. In single-ended operation the duty cycle of the outputs FOUTA and FOUTB may be adjusted by tuning the voltage on DCCAL.

# RENESAS

## TABLE 2. PIN DESCRIPTIONS

| Number                         | Name                                      | Туре       |                 | Description                                                                                                                                                     |
|--------------------------------|-------------------------------------------|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 12,<br>25, 36               | V <sub>EE</sub>                           | Power      |                 | Negative supply pins.                                                                                                                                           |
| 2                              | REF_CLK1                                  | LVPECL IN  |                 | Non-inverting differential reference clock input.<br>$R_{_{T}} = 50\Omega$ termination to $V_{_{T1}}$ .<br>See Figure 2, Termination of REF_CLKx. See Table 6.  |
| 3                              | nREF_CLK1                                 | LVPECL IN  |                 | Inverting differential reference clock input.<br>$R_{\tau} = 50\Omega$ termination to $V_{\tau_1}$ .<br>See Figure 2, Termination of REF_CLKx. See Table 6.     |
| 4                              | V <sub>T1</sub>                           | Bias       |                 | Termination input. Common termination point of 2 x 50 $\Omega$ resistors, internally biased to 2V. $Z_{_{IN,VT1}} = 1k\Omega$ .                                 |
| 5                              | V <sub>T2</sub>                           | Bias       |                 | Termination input. Common termination point of 2 x 50 $\Omega$ resistors, internally biased to 2V. $Z_{IN,VT2} = 1k\Omega$ .                                    |
| 6                              | REF_CLK2                                  | LVPECL IN  |                 | Non-inverting differential reference clock input.<br>$R_{T} = 50\Omega$ termination to V <sub>T2</sub> .<br>See Figure 2, Termination of REF_CLKx. See Table 6. |
| 7                              | nREF_CLK2                                 | LVPECL IN  |                 | Inverting differential reference clock input.<br>$R_{T} = 50\Omega$ termination to V <sub>T2</sub> .<br>See Figure 2, Termination of REF_CLKx. See Table 6.     |
| 8, 14                          | SEL1, SEL2                                | LVT IN     | Pullup<br>Note1 | Reference clock select inputs. See Table 3A. LVTTL interface levels.                                                                                            |
| 9                              | V <sub>T3</sub>                           | Bias       |                 | Termination input. Common termination point of 2 x 50 $\Omega$ resistors, internally biased to 2V. $Z_{IN,VT3} = 1k\Omega$ .                                    |
| 10                             | REF_CLK3                                  | LVPECL IN  |                 | Non-inverting differential reference clock input.<br>$R_{T} = 50\Omega$ termination to $V_{T_3}$ .<br>See Figure 2, Termination of REF_CLKx. See Table 6.       |
| 11                             | nREF_CLK3                                 | LVPECL IN  |                 | Inverting differential reference clock input.<br>$R_{_{T}} = 50\Omega$ termination to V $_{_{T3}}$ .<br>See Figure 2, Termination of REF_CLKx. See Table 6.     |
| 13, 24, 37                     | V <sub>cc</sub>                           | Power      |                 | Core supply pins.                                                                                                                                               |
| 15,<br>18, 21<br>26, 29,<br>32 | OEA16, OEA8,<br>OEA4, OEA2,<br>OEAB, OEAA | LVT IN     | Pullup<br>Note1 | Output enable pins. When HIGH (default), the FOUTx output is enabled. When LOW, the FOUTx output is disabled. $16k\Omega$ resistor. LVTTL interface levels.     |
| 16,<br>17                      | nFOUT16,<br>FOUT16                        | LVPECL OUT |                 | Differential clock output pair (÷16). LVPECL interface levels.                                                                                                  |
| 19,<br>20                      | nFOUT8,<br>FOUT8                          | LVPECL OUT |                 | Differential clock output pair (÷8). LVPECL interface levels.                                                                                                   |
| 22,<br>23                      | nFOUT4,<br>FOUT4                          | LVPECL OUT |                 | Differential clock output pair (÷4). LVPECL interface levels.                                                                                                   |
| 27,<br>28                      | nFOUT2,<br>FOUT2                          | LVPECL OUT |                 | Differential clock output pair (÷2). LVPECL interface levels.                                                                                                   |
| 30,<br>31                      | nFOUTB,<br>FOUTB                          | LVPECL OUT |                 | Differential clock output pair (÷1). LVPECL interface levels.                                                                                                   |
| 33,<br>34                      | nFOUTA,<br>FOUTA                          | LVPECL OUT |                 | Differential clock output pair (÷1). LVPECL interface levels.                                                                                                   |
| 35,<br>38                      | VCOSEL1,<br>VCOSEL2                       | LVT IN     | Pullup<br>Note1 | Select pins for internal or external oscillator and prescale. See Table 4B. 16k $\Omega$ resistor. LVTTL interface levels.                                      |

NOTE 1: Pullup refers to internal pullup resistors. See Table 2, Pin Characteristics Table, for typical values. Continued on next page.

#### TABLE 2. PIN DESCRIPTIONS, CONTINUED

| Number        | Name                | Туре       |                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------|---------------------|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 39,<br>40     | DCCAL, VCXO         | LVT IN     |                 | Differential external clock input, $F_{MAX} = 2.7$ GHz/1.35GHz. The input can<br>be used differentially or the DCCAL input may be used as a VCXO<br>duty cycle control. When selecting external VCXO (divide by 1) the duty<br>cycle of the FOUTA/B, nFOUTA/B outputs can be controlled by DCCAL.<br>Adjust range: 40/60 to 60/40 assuming sinusoidal input at VCXO. DC-<br>CAL is connected to the inverted input.<br>NOTE: Pins DCCAL (pin 39) and VCXO (pin 40) can handle ESD, HBM<br>of maximum value: 500V. |
| 41, 44,<br>45 | SEL3, SEL4,<br>SEL5 | LVT IN     | Pullup<br>Note1 | Prescaler select inputs. See Table 4C. LVTTL interface levels.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 42            | NLOCK               | LVT OUT    |                 | Lock detect buffered. When 10nF is connected to NLDET, then NLOCK<br>= 0 signals PLL in-lock; NLOCK = 1 signals PLL out-of-lock.<br>See Note 2.                                                                                                                                                                                                                                                                                                                                                                   |
| 43            | NLDET               | Analog OUT |                 | Lock detect unfiltered. Connect pin to a 10nF capacitor to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 46            | OCHP                | Analog OUT |                 | Charge pump output to be connected to the loop filter. The pin will sink current to increase the oscillator frequency and source current to decrease the oscillator frequency. Refer to Figure 1.                                                                                                                                                                                                                                                                                                                 |
| 47            | VCTL                | Analog IN  |                 | Voltage control pin for internal VCO. To be connected to the loop filter.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 48            | V <sub>cca</sub>    | Power      |                 | Internal VCO analog supply pin.<br>Leave open when using external VCO.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|               | Heat sink           | Power      |                 | Heatsink is electrically isolated from the internal device and is attached facing down.                                                                                                                                                                                                                                                                                                                                                                                                                           |

NOTE 1: *Pullup* refers to internal pullup resistors. See Table 2, Pin Characteristics Table, for typical values. NOTE 2: Refer to the Application Note on page 15.

#### TABLE 3. PIN CHARACTERISTICS

| Symbol | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|--------|-----------------------|-----------------|---------|---------|---------|-------|
| C      | Input Capacitance     |                 |         | 4       |         | pF    |
| R      | Input Pullup Resistor |                 |         | 16      |         | kΩ    |

# RENESAS

#### TABLE 4A. CONTROL INPUT FUNCTION TABLE

| Input     | Select |                                     |
|-----------|--------|-------------------------------------|
| SEL1 SEL2 |        | Input Clock                         |
| 0         | 0      | REF_CLK1                            |
| 0         | 1      | REF_CLK2                            |
| 1         | 0      | REF_CLK3                            |
| 1         | 1      | No input reference to PLL (default) |

## TABLE 4B. VCOSEL INPUT FUNCTION TABLE

| Input   | Select  |                                                           |
|---------|---------|-----------------------------------------------------------|
| VCOSEL1 | VCOSEL2 |                                                           |
| 0       | 0       | External VCXO, ÷2, (F <sub>MAX</sub> = 2.7GHz)            |
| 0       | 1       | Internal VCO, F <sub>NOM</sub> = 622MHz                   |
| 1       | 0       | Internal VCO, F <sub>NOM</sub> = 1.244MHz                 |
| 1       | 1       | External VCXO, ÷1, (F <sub>MAX</sub> = 1.35GHz) (default) |

TABLE 4C. OUTPUT DIVIDER SELECT FUNCTION TABLE

| Input Select |      |      |                                       | V               |  |  |
|--------------|------|------|---------------------------------------|-----------------|--|--|
| SEL3         | SEL4 | SEL5 | Input Divider                         | Frequency (MHz) |  |  |
| 0            | 0    | 0    | ÷1                                    | 622             |  |  |
| 0            | 0    | 1    | ÷2                                    | 622 - 311       |  |  |
| 0            | 1    | 0    | ÷4                                    | 311 - 155       |  |  |
| 0            | 1    | 1    | ÷8                                    | 155 - 78        |  |  |
| 1            | 0    | 0    | ÷16                                   | 78 - 39         |  |  |
| 1            | 0    | 1    | ÷32                                   | 39 -19          |  |  |
| 1            | 1    | 0    | ÷64                                   | 19              |  |  |
| 1            | 1    | 1    | No feedback to PLL from VCO (default) |                 |  |  |



FIGURE 2. TERMINATION OF REF\_CLKx INPUTS

#### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage, $V_{_{CC}}V_{_{CCA}}$                                                                                  | -0.5V to 4.0V                 |
|------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| Input Voltage, V                                                                                                       | -0.5V to V $_{\rm cc}$ + 0.5V |
| Input Current, I                                                                                                       | -1.0mA to 1.0mA               |
| Output Voltage, $V_{_{ m o}}$                                                                                          | -0.5V to $V_{\rm cc}$         |
| Output Current, I <sub>o</sub>                                                                                         |                               |
| Continuous Current                                                                                                     | 50mA                          |
| Surge Current                                                                                                          | 100mA                         |
| Package Thermal Impedance, $\boldsymbol{\theta}_{_{\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$ | 5°C/W                         |
| Operating Temperature, $T_{j}$                                                                                         | -40°C to 125°C                |
| Storage Temperature, $T_{_{STG}}$                                                                                      | -65°C to 125°C                |
| Electrostatic Discharge Voltage, ESD<br>HBM (Note1, 2)<br>CDM (Note 3)                                                 | 1000V max.<br>50V max.        |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

NOTE 1: Human Body Model tested to JESD22-A114-D

NOTE 2: Pins DCCAL (pin 39) and VCXO (pin 40) can handle ESD, HBM of maximum value: 500V

NOTE 3: Charge Device Model tested to JESD2-C101

| TABLE 5A. POWER SUPPLY DC CHARACTERISTICS, | , $V_{cc} = 3.3V \pm 5\%$ , $V_{FF} = 0V$ , $TA = -40^{\circ}C$ T | го <b>85°С</b> |
|--------------------------------------------|-------------------------------------------------------------------|----------------|
|--------------------------------------------|-------------------------------------------------------------------|----------------|

| Symbol          | Parameter             | Test Conditions           | Minimum                | Typical | Maximum         | Units |
|-----------------|-----------------------|---------------------------|------------------------|---------|-----------------|-------|
| V <sub>cc</sub> | Power Supply Voltage  |                           | 3.135                  | 3.3     | 3.465           | V     |
| V               | Analog Supply Voltage |                           | V <sub>cc</sub> – 0.08 | 3.3     | V <sub>cc</sub> | V     |
| I               | Power Supply Current  | Outputs Unloaded (Note 1) |                        | 165     | 206.5           | mA    |
|                 | Analog Supply Current |                           |                        |         | 8               | mA    |

NOTE 1: Refer to Power Considerations on page 16.

## TABLE 5B. LVCMOS/LVTTL DC CHARACTERISTICS, $V_{cc} = 3.3V \pm 5\%$ , $V_{FE} = 0V$ , TA = -40°C to 85°C

| Symbol              | Parameter                        |                                                                            | Test Conditions                                | Minimum | Typical | Maximum               | Units |
|---------------------|----------------------------------|----------------------------------------------------------------------------|------------------------------------------------|---------|---------|-----------------------|-------|
| V                   | Input High Voltag                | ge                                                                         |                                                | 2       |         | V <sub>cc</sub> + 0.3 | V     |
| V                   | Input Low Voltag                 | je                                                                         |                                                | -0.3    |         | 0.8                   | V     |
| Т <sub>и</sub>      | Input<br>High Current;<br>NOTE 1 | SEL1:SEL5, VCOSEL1,<br>VCOSEL2,<br>OEAA, OEAB, OEA2,<br>OEA4, OENA8, OEA16 | V <sub>cc</sub> = V <sub>IN</sub> = 3.465V     |         |         | 200                   | μA    |
| <br>.L              | Input<br>Low Current;<br>NOTE 1  | SEL1:SEL5, VCOSEL1,<br>VCOSEL2,<br>OEAA, OEAB, OEA2,<br>OEA4, OENA8, OEA16 | V <sub>cc</sub> = 3.465V, V <sub>IN</sub> = 0V | -500    |         |                       | μA    |
| V                   | Output Low Volta                 | age                                                                        | l <sub>oi</sub> = -1mA                         | 0       |         | 0.4                   | V     |
| V <sub>OH</sub>     | Output High Volt                 | age                                                                        | I <sub>0H</sub> = 3mA                          | 2.1     |         | V <sub>cc</sub>       | V     |
| V                   | Internal LVT Ref                 | erence                                                                     |                                                | 1.33    | 1.4     | 1.54                  | V     |
| I OCHP              | Charge Pump O                    | utput Current; NOTE 1                                                      |                                                | -155    |         | 155                   | μA    |
| V <sup>°</sup> OCHЬ | Charge Pump O                    | utput Voltage; NOTE 1, 2                                                   |                                                | 0.3     |         | V <sub>cc</sub> - 0.3 | V     |

NOTE 1: Under the condition of typical supply voltage.

NOTE 2: Assuming a purely capacitive load.

| Symbol           | Parameter                             | Test Conditions                                | Minimum               | Typical | Maximum                | Units |
|------------------|---------------------------------------|------------------------------------------------|-----------------------|---------|------------------------|-------|
| I <sub>II</sub>  | Input High Current                    | V <sub>cc</sub> = V <sub>IN</sub> = 3.465V     |                       |         | 150                    | μA    |
| I                | Input Low Current                     | V <sub>cc</sub> = 3.465V, V <sub>IN</sub> = 0V | -150                  |         |                        | μA    |
| V <sub>PP</sub>  | Peak-to-Peak Input Voltage; NOTE 1, 2 |                                                | 0.15                  |         | 1.3                    | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage; NOTE 2, 3  |                                                | V <sub>EE</sub> + 0.5 |         | V <sub>cc</sub> - 0.85 | V     |
| R                | Internal Termination Resistor         |                                                |                       | 50      |                        | Ω     |

#### TABLE 5C. DIFFERENTIAL DC CHARACTERISTICS, $V_{cc} = 3.3V \pm 5\%$ , $V_{cc} = 0V$ , TA = -40°C to 85°C

NOTE 1: V<sub>pp</sub> = VREF\_CLK[1:3] - VnREF\_CLK[1:3]. NOTE 2: V<sup>L</sup> should not be less than -0.3V.

NOTE 3: Common mode voltage is defined as  $V_{\mu}$ . Refer to parameter measurement information, *Differential Input Level* Diagram on page 10.

| TABLE 5D. LVPECL DC CHARACTERISTICS | , $V_{cc} = 3.3V \pm 5\%$ , | $V_{_{EE}} = 0V, TA = -40^{\circ}C \text{ to } 85^{\circ}C$ |
|-------------------------------------|-----------------------------|-------------------------------------------------------------|
|-------------------------------------|-----------------------------|-------------------------------------------------------------|

| Symbol          | Parameter                                   | Test Conditions | Minimum               | Typical | Maximum               | Units |
|-----------------|---------------------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>oh</sub> | Output Voltage High; NOTE 1                 |                 | V <sub>cc</sub> - 1.2 |         | V <sub>cc</sub> - 0.9 | V     |
| V               | Output Voltage Low; NOTE 1                  |                 | V <sub>cc</sub> - 2.0 |         | V <sub>cc</sub> - 1.6 | V     |
|                 | Peak-to-Peak Output Voltage Swing           |                 | 0.6                   |         | 1.0                   | V     |
| V               | Internal LVPECL Reference for<br>VCXO Input |                 | 1.8                   | 2.0     | 2.2                   | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to V<sub>cc</sub> - 2V. Refer to Parameter Measurement information, *Output Load AC Test Circuit* Drawing on page 10.

| Symbol                          | Parameter                                                                                                |                         | Test Conditions                  | Minimum | Typical | Maximum | Units              |
|---------------------------------|----------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------|---------|---------|---------|--------------------|
| f <sub>vco</sub>                | VCO Tuning Range; NO                                                                                     | ГЕ 1                    |                                  | 560     |         | 662     | MHz                |
| f <sub>IN</sub>                 | Maximum Input Frequen                                                                                    | су                      |                                  | 19      | 622.08  | 662     | MHz                |
| K <sub>vco</sub>                | VCO Gain Constant                                                                                        |                         | @ 622MHz                         |         | 187     |         | MHz/V              |
|                                 | Intrinsic Jitter; NOTE 2                                                                                 |                         | @ 622MHz<br>Ref. Clock Frequency |         | 0.17    |         | mUI <sub>RMS</sub> |
|                                 | Jitter Transfer Function; I                                                                              | NOTE 3                  | F <sub>JITTER</sub> < 2MHz       |         |         | 0       | dB                 |
| J                               | As an example, refer to Figure 5, pg                                                                     |                         | F <sub>JITTER</sub> > 2MHz       |         |         | -20     | dB/dec             |
| D                               | Output Delay from Ref.<br>Clock (REF_CLKx) to                                                            | FOUTA,<br>FOUTB         |                                  | -75     | 75      | 225     | ps                 |
| D <sub>out</sub>                | Clock Output (FOUTx);<br>NOTE 6, 8                                                                       | FOUT2,4,8,16;<br>NOTE 4 |                                  | 25      | 175     | 325     | ps                 |
| Duty<br>Cycle                   | Output Duty Cycle; NOT<br>Refer to Parameter Meas<br>mation (Rise/Fall Time),<br>See page 10 for drawing | surement Infor-         |                                  | 48      | 50      | 52      | %                  |
| t <sub>R</sub> / t <sub>F</sub> | LVPECL Output Rise/Fall Time;<br>See page 10 for drawing                                                 |                         | 20% to 80% differential          |         |         | 300     | ps                 |
| <i>t</i> sk(o)                  | Output Skew; NOTE 7, 8                                                                                   | 1                       |                                  |         |         | 200     | ps                 |

## Table 6. AC Characteristics, $V_{_{CC}} = 3.3V \pm 5\%$ , $V_{_{EE}} = 0V$ , Ta = -40°C to 85°C

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: VCOSEL set to divide by 4.

NOTE 2: Measurement range 12kHz to 20MHz.

NOTE 3: The loop filter is dependent on the frequency of the reference clock signal in order to exceed ITU-T jitter masks. NOTE 4: Parameter D<sub>out</sub> is leakage current depent and only defined when the PLL is locked using the recommended loop filter; D<sub>out</sub> is only defined for input and output signals of equal frequency.

NOTE 5: When external, the VCXO (divide by 1) is selected,

DCCAL can be used to obtain the duty cycle requirements.

NOTE 6: Reference Figure 3 on page 10.

NOTE 7: Output Skew measured from falling edge to falling edge. Refer to page 10.

NOTE 8: See Figure 4 to understand Total Output Uncertainty.



# **PARAMETER MEASUREMENT INFORMATION**

(EXAMPLE FOR REF\_CLK TO FOUT2)



FIGURE 4. TOTAL OUTPUT UNCERTAINTY

# PARAMETER MEASUREMENT INFORMATION



# RENESAS



FIGURE 5. EXAMPLE OF JITTER TRANSFER BANDWIDTH VS. REFERENCE CLOCK FREQUENCY

## **APPLICATION** INFORMATION

## POWER SUPPLY FILTERING TECHNIQUES

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 843S06 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{cc}$  and  $V_{ccA}$  should be individually connected to the power supply plane through vias, and  $0.01\mu$ F bypass capacitors should be used for each pin. *Figure 6* illustrates this for a generic  $V_{cc}$  pin and also shows that  $V_{ccA}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu$ F bypass capacitor be connected to the  $V_{ccA}$  pin. The  $10\Omega$  resistor can also be replaced by a ferrite bead.



FIGURE 6. POWER SUPPLY FILTERING

#### 3.3V Differential Input with Built-In 50 $\Omega$ Termination Unused Input Handling

To prevent oscillation and to reduce noise, it is recommended to have pullup and pulldown connect to true and complement of the unused input as shown in *Figure 7.* 



FIGURE 7. UNUSED INPUT HANDLING

## **RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS**

#### INPUTS:

#### REF\_CLK/nREF\_CLK INPUTS

For applications not requiring the use of the differential input, both REF\_CLK and nREF\_CLK can be left floating. Though not required, but for additional protection, a  $1k\Omega$  resistor can be tied from REF\_CLK to ground. See Figure 7.

#### LVCMOS/LVTTL CONTROL PINS

All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  pull-up resistor can be used.

## **O**UTPUTS:

#### LVPECL OUTPUTS

All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated.

### **TERMINATION FOR LVPECL OUTPUTS**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

FOUT and nFOUT are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$  transmission

lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 8A and 8B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 8A. LVPECL OUTPUT TERMINATION



FIGURE 8B. LVPECL OUTPUT TERMINATION

## **PRACTICAL CONSIDERATIONS**

When designing the PCB it is important to consider noise issues. Decoupling capacitors should be applied to each supply pin. Output clock lines must be routed as transmission lines.

The reference clock inputs are terminated on-chip by  $50\Omega$  to the positive supply. The termination pins REF\_CLK[1:3] are biased on-chip to 2V. The input impedance seen into REF\_CLK[1:3] equals 1k $\Omega$ .

The LVPECL clock outputs are terminated according to *Figures 9B and 9C.* 

# **NOTE:** See page 13, *Recommendations for Unused Input and Output Pins.*

LVTTL select pins are terminated on-chip with a 16k $\Omega$  pull-up resistor giving a logic "1" when not connected.



FIGURE 9A. LVTTL SELECT PIN



FIGURE 9B. LVPECL OUTPUT TERMINATION, AC-COUPLED



FIGURE 9C. LVPECL OUTPUT TERMINATION, DC-COUPLED

**Application Note:** IDT will provide an application note to allow the end-user to approximate the maximum time delay for NLock to be triggered when:

Within VCXO tuning range, the 843S06 will track VCXO rate of change according to bandwidth curve of PLL.

Outside of VCXO tuning range, the 843S06 will trigger NLOCK with a maximum time delay based on rate of change of input and time delay of NLOCK trigger mechanism (including noise immunity mechanism).

## EPAD THERMAL RELEASE PATH

In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 10*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/ shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts.

While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, refer to the Application Note on the *Surface Mount Assembly* of Amkor's Thermally/Electrically Enhance Leadfame Base Package, Amkor Technology.



FIGURE 10. ASSEMBLY FOR EXPOSED PAD THERMAL RELEASE PATH -SIDE VIEW (DRAWING NOT TO SCALE)

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the 843S06. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the 843S06 is the sum of the core power plus the analog power, plus the power dissipated in the load(s). The following is the power dissipation for  $V_{cc} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC,MAX</sub> \* (I<sub>CC,MAX</sub> + I<sub>CCA,MAX</sub>) = 3.465V \* (206.5mA + 8mA) = 743.2mW
- Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair
   If all outputs are loaded, the total power is 6 \* 30mW = 180mW

Total Power (3.465V, with all outputs switching) = 743.2mW + 180mW = 923.2mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA} * Pd_{total} + T_A$ 

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{A}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 42.5°C/W per Table 7A below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:  $85^{\circ}C + 0.923W * 42.5^{\circ}C/W = 124.2^{\circ}C$ . This is below the limit of 125°C.

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

#### TABLE 7A. THERMAL RESISTANCE $\theta_{JA}$ FOR 48-PIN LQFP, EDQUAD FORCED CONVECTION

| $\theta_{JA}$ by Velocity (Linear Feet per Minute) |                      |  |  |
|----------------------------------------------------|----------------------|--|--|
| Multi-Layer PCB, JEDEC Standard Test Boards        | <b>0</b><br>42.5°C/W |  |  |

#### TABLE 7B. THERMAL RESISTANCE $\theta_{JA}$ FOR PROPOSED 48-PIN TQFP, E-PAD FORCED CONVECTION

| $\theta_{JA}$ by Velocity (Meters per Second) |          |          |          |  |
|-----------------------------------------------|----------|----------|----------|--|
|                                               | 0        | 1        | 2.5      |  |
| Multi-Layer PCB, JEDEC Standard Test Boards   | 41.0°C/W | 35.9°C/W | 33.6°C/W |  |



#### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in Figure 11.



FIGURE 11. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a 50 $\Omega$  load, and a termination voltage of V<sub>cc</sub> – 2V.

• For logic high,  $V_{OUT} = V_{OH\_MAX} = V_{cc\_MAX} - 0.9V$ 

$$(V_{CC_MAX} - V_{OH_MAX}) = 0.9V$$

• For logic low,  $V_{\text{out}} = V_{\text{ol_Max}} = V_{\text{cc_Max}} - 1.7V$ 

$$(V_{CC_{MAX}} - V_{OL_{MAX}}) = 1.7V$$

Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low.

 $\begin{aligned} \mathsf{Pd}_{-}\mathsf{H} = [(\mathsf{V}_{_{\mathsf{OH}\_MAX}} - (\mathsf{V}_{_{\mathsf{CC}\_MAX}} - 2\mathsf{V}))/\mathsf{R}_{_{L}}] * (\mathsf{V}_{_{\mathsf{CC}\_MAX}} - \mathsf{V}_{_{\mathsf{OH}\_MAX}}) = [(2\mathsf{V} - (\mathsf{V}_{_{\mathsf{CC}}} - \mathsf{V}_{_{\mathsf{OH}\_MAX}}))/\mathsf{R}_{_{L}}] * (\mathsf{V}_{_{\mathsf{CC}}} - \mathsf{V}_{_{\mathsf{OH}\_MAX}}) = [(2\mathsf{V} - 0.9\mathsf{V})/50\Omega] * 0.9\mathsf{V} = \mathbf{19.8mW} \end{aligned}$ 

 $Pd_{L} = [(V_{oL_{MAX}} - (V_{cC_{MAX}} - 2V))/R_{L}] * (V_{cC_{MAX}} - V_{oL_{MAX}}) = [(2V - (V_{cC} - V_{oL_{MAX}}))/R_{L}] * (V_{cC} - V_{oL_{MAX}}) = [(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW$ 

Total Power Dissipation per output pair = Pd\_H + Pd\_L = **30mW** 

# **R**ELIABILITY INFORMATION

## TABLE 8A. $\boldsymbol{\theta}_{_{JA}} \text{vs.}$ Air Flow Table for 48 Lead LQFP, EQUAD

| θ <sub>JA</sub> by Velocity                 | y (Linear Feet per Minute) |
|---------------------------------------------|----------------------------|
| Multi-Layer PCB, JEDEC Standard Test Boards | <b>0</b><br>42.5°C/W       |

## TABLE 8B. $\boldsymbol{\theta}_{_{JA}} \text{vs.}$ Air Flow Table for Proposed 48 Lead TQFP, E-Pad

| $\theta_{JA}$ by Velocity (Meters per Second) |                      |                      |                        |  |
|-----------------------------------------------|----------------------|----------------------|------------------------|--|
| Multi-Layer PCB, JEDEC Standard Test Boards   | <b>0</b><br>41.0°C/W | <b>1</b><br>35.9°C/W | <b>2.5</b><br>33.6°C/W |  |

## **TRANSISTOR COUNT**

The transistor count for 843S06 is: 10,264

## MTBF

25,470 years @ 60%  $C_{\scriptscriptstyle L}$ , 10,135 years @ 90%  $C_{\scriptscriptstyle L}$ 

FIT will be closed after Rev. 1

PACKAGE OUTLINE - Y SUFFIX FOR 48 LEAD TQFP, E-PAD



TABLE 9B. PACKAGE DIMENSIONS

| JEDEC VARIATION<br>ALL DIMENSIONS IN MILLIMETERS |          |            |         |  |  |
|--------------------------------------------------|----------|------------|---------|--|--|
| CYMDOL                                           | ABC - HD |            |         |  |  |
| SYMBOL                                           | MINIMUM  | NOMINAL    | MAXIMUM |  |  |
| N                                                |          | 48         |         |  |  |
| Α                                                |          |            | 1.20    |  |  |
| A1                                               | 0.05     |            | 0.15    |  |  |
| A2                                               | 0.95     | 1.00       | 1.05    |  |  |
| b                                                | 0.17     | 0.22       | 0.27    |  |  |
| с                                                | 0.09     | 0.09 0.20  |         |  |  |
| D                                                |          | 9.00 BASIC |         |  |  |
| D1                                               |          | 7.00 BASIC |         |  |  |
| D2                                               |          | 5.50 BASIC |         |  |  |
| Е                                                |          | 9.00 BASIC |         |  |  |
| E1                                               |          | 7.00 BASIC |         |  |  |
| E2                                               |          | 5.50 BASIC |         |  |  |
| е                                                |          | 0.5 BASIC  |         |  |  |
| L                                                | 0.45     | 0.60       | 0.75    |  |  |
| θ                                                | 0°       |            | 7°      |  |  |
| ccc                                              | 0.08     |            |         |  |  |
| D3 & E3                                          |          | 2.95       |         |  |  |

Reference Document: JEDEC Publication 95, MS-026

# RENESAS

#### TABLE 10. ORDERING INFORMATION

| Part/Order Number | Marking      | Package                                  | Shipping Packaging | Temperature   |
|-------------------|--------------|------------------------------------------|--------------------|---------------|
| 843S06FYLF        | ICS843S06FYL | Proposed 48 Lead "Lead-Free" TQFP, E-Pad | Tray               | -40°C to 85°C |
| 843S06FYLFT       | ICS843S06FYL | Proposed 48 Lead "Lead-Free" TQFP, E-Pad | Tape & Reel        | -40°C to 85°C |

#### TOP MARK INFORMATION



|     | REVISION HISTORY SHEET |                             |                                                                                                                                                                                                                                            |          |  |  |
|-----|------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|
| Rev | Table                  | Page                        | Description of Change                                                                                                                                                                                                                      | Date     |  |  |
| 10  | T8B<br>T9B<br>T10      | 1<br>19<br>21<br>22         | Added 48 TQFP, E-Pad package and information.<br>Added 48 TQFP, E-Pad Thermal information.<br>Added 48 Lead TQFP, E-Pad package outline and dimensions.<br>Ordering Information Table - added 48 Lead TQFP, E-Pad part number and marking. | 1/7/09   |  |  |
| 11  | T7B<br>T9B<br>10       | 17<br>21<br>22              | Thermal Resistance Table - updated thermal numbers for new TQFP package.<br>TQFP Package Dimensions - updated D3 & E3 dimension.<br>Ordering Information Table - changed TQFP revision from "E" to "F".                                    | 4/22/09  |  |  |
| 11  | 7B, 8B, 9B             | 1<br>17, 19, 21<br>17<br>22 | Deleted HiPerClockS references. Deleted "Proposed" from Pin Assignment.<br>Deleted "Proposed"<br>Deleted HiPerClockS references.<br>Deleted "Proposed" from 2nd top mark info box                                                          | 4/29/13  |  |  |
| 11  | T10                    | 1, 20<br>21                 | Removed 48 Lead LQFP EDQUAD package information.<br>Ordering Information - removed 48 lead EDQUAD orderable part number and Top<br>Mark information.<br>Updated data sheet format.                                                         | 10/23/15 |  |  |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.