

**GENERAL DESCRIPTION**

The 843031I-01 is an 10Gb Ethernet Clock Generator. The 843031I-01 uses an 18pF parallel resonant crystal. The 843031I-01 has excellent <1ps phase jitter performance, over the 1.875MHz - 20MHz integration range. The 843031I-01 is packaged in a small 8-pin TSSOP, making it ideal for use in systems with limited board space.

**FEATURES**

- One differential 3.3V or 2.5V LVPECL output
- Crystal oscillator interface designed for 25MHz, 18pF parallel resonant crystal
- Output frequencies: 280MHz – 340MHz
- VCO range: 560MHz - 680MHz
- RMS phase jitter @ 312.5MHz, using a 25MHz crystal (1.875MHz - 20MHz): 0.46ps (typical)
- Full 3.3V or 2.5V operating supply
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) package

**COMMON CONFIGURATION TABLE**

| Inputs                  |    |   |                          | Output Frequency (MHz) |
|-------------------------|----|---|--------------------------|------------------------|
| Crystal Frequency (MHz) | M  | N | Multiplication Value M/N |                        |
| 25                      | 25 | 2 | 12.5                     | 312.5                  |

**BLOCK DIAGRAM****PIN ASSIGNMENT**

**843031I-01**  
8-Lead TSSOP  
4.40mm x 3.0mm x 0.925mm  
package body  
**G Package**  
Top View

**TABLE 1. PIN DESCRIPTIONS**

| Number | Name                 | Type   |        | Description                                                                    |
|--------|----------------------|--------|--------|--------------------------------------------------------------------------------|
| 1      | $V_{CCA}$            | Power  |        | Analog supply pin.                                                             |
| 2      | $V_{EE}$             | Power  |        | Negative supply pin.                                                           |
| 3, 4   | XTAL_OUT,<br>XTAL_IN | Input  |        | Crystal oscillator interface. XTAL_IN is the input,<br>XTAL_OUT is the output. |
| 5      | OE                   | Input  | Pullup | Output Enable pin. LVCMOS/LVTTL interface levels.                              |
| 6, 7   | nQ, Q                | Output |        | Differential clock outputs. LVPECL interface levels.                           |
| 8      | $V_{CC}$             | Power  |        | Power supply pin.                                                              |

NOTE: *Pullup* refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

**TABLE 2. PIN CHARACTERISTICS**

| Symbol         | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units      |
|----------------|-----------------------|-----------------|---------|---------|---------|------------|
| $C_{IN}$       | Input Capacitance     |                 |         | 4       |         | pF         |
| $R_{PULLDOWN}$ | Input Pullup Resistor |                 |         | 51      |         | k $\Omega$ |

**TABLE 3. OE FUNCTION TABLE**

| Input | Outputs |
|-------|---------|
| OE    | Q/nQ    |
| 0     | Hi-Z    |
| 1     | Enabled |

## ABSOLUTE MAXIMUM RATINGS

|                                          |                          |
|------------------------------------------|--------------------------|
| Supply Voltage, $V_{cc}$                 | 4.6V                     |
| Inputs, $V_i$                            | -0.5V to $V_{cc}$ + 0.5V |
| Outputs, $I_o$                           |                          |
| Continuous Current                       | 50mA                     |
| Surge Current                            | 100mA                    |
| Package Thermal Impedance, $\theta_{JA}$ | 101.7°C/W (0 mps)        |
| Storage Temperature, $T_{STG}$           | -65°C to 150°C           |

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

TABLE 4A. POWER SUPPLY DC CHARACTERISTICS,  $V_{cc} = 3.3V \pm 5\%$ ,  $T_A = -40^\circ\text{C}$  TO  $85^\circ\text{C}$ 

| Symbol    | Parameter             | Test Conditions | Minimum         | Typical | Maximum | Units |
|-----------|-----------------------|-----------------|-----------------|---------|---------|-------|
| $V_{cc}$  | Power Supply Voltage  |                 | 3.135           | 3.3     | 3.465   | V     |
| $V_{CCA}$ | Analog Supply Voltage |                 | $V_{cc} - 0.12$ | 3.3     | 3.465   | V     |
| $I_{CCA}$ | Analog Supply Current |                 |                 |         | 12      | mA    |
| $I_{EE}$  | Power Supply Current  |                 |                 |         | 105     | mA    |

TABLE 4B. POWER SUPPLY DC CHARACTERISTICS,  $V_{cc} = 2.5V \pm 5\%$ ,  $T_A = -40^\circ\text{C}$  TO  $85^\circ\text{C}$ 

| Symbol    | Parameter             | Test Conditions | Minimum         | Typical | Maximum | Units |
|-----------|-----------------------|-----------------|-----------------|---------|---------|-------|
| $V_{cc}$  | Power Supply Voltage  |                 | 2.375           | 2.5     | 2.625   | V     |
| $V_{CCA}$ | Analog Supply Voltage |                 | $V_{cc} - 0.12$ | 2.5     | 2.625   | V     |
| $I_{CCA}$ | Analog Supply Current |                 |                 |         | 12      | mA    |
| $I_{EE}$  | Power Supply Current  |                 |                 |         | 90      | mA    |

TABLE 4C. LVCMOS/LVTTL DC CHARACTERISTICS,  $V_{cc} = 3.3V \pm 5\%$  OR  $2.5V \pm 5\%$ ,  $T_A = -40^\circ\text{C}$  TO  $85^\circ\text{C}$ 

| Symbol   | Parameter          | Test Conditions                               | Minimum | Typical | Maximum        | Units         |
|----------|--------------------|-----------------------------------------------|---------|---------|----------------|---------------|
| $V_{IH}$ | Input High Voltage | $V_{cc} = 3.3V$                               | 2       |         | $V_{cc} + 0.3$ | V             |
|          |                    | $V_{cc} = 2.5V$                               | 1.7     |         | $V_{cc} + 0.3$ | V             |
| $V_{IL}$ | Input Low Voltage  | $V_{cc} = 3.3V$                               | -0.3    |         | 0.8            | V             |
|          |                    | $V_{cc} = 2.5V$                               | -0.3    |         | 0.7            | V             |
| $I_{IH}$ | Input High Current | $V_{cc} = V_{IN} = 3.465V$ or $2.625V$        |         |         | 5              | $\mu\text{A}$ |
| $I_{IL}$ | Input Low Current  | $V_{cc} = 3.465V$ or $2.625V$ , $V_{IN} = 0V$ | -150    |         |                | $\mu\text{A}$ |

**TABLE 4D. LVPECL DC CHARACTERISTICS,  $V_{cc} = 3.3V \pm 5\%$  OR  $2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$** 

| Symbol      | Parameter                         | Test Conditions | Minimum        | Typical | Maximum        | Units |
|-------------|-----------------------------------|-----------------|----------------|---------|----------------|-------|
| $V_{OH}$    | Output High Voltage; NOTE 1       |                 | $V_{cc} - 1.4$ |         | $V_{cc} - 0.9$ | V     |
| $V_{OL}$    | Output Low Voltage; NOTE 1        |                 | $V_{cc} - 2.0$ |         | $V_{cc} - 1.7$ | V     |
| $V_{SWING}$ | Peak-to-Peak Output Voltage Swing |                 | 0.6            |         | 1.0            | V     |

NOTE 1: Outputs terminated with  $50\Omega$  to  $V_{cc} - 2V$ .

**TABLE 5. CRYSTAL CHARACTERISTICS**

| Parameter                          | Test Conditions | Minimum | Typical     | Maximum | Units    |
|------------------------------------|-----------------|---------|-------------|---------|----------|
| Mode of Oscillation                |                 |         | Fundamental |         |          |
| Frequency                          |                 | 22.4    | 25          | 27.2    | MHz      |
| Equivalent Series Resistance (ESR) |                 |         |             | 40      | $\Omega$ |
| Shunt Capacitance                  |                 |         |             | 7       | pF       |
| Drive Level                        |                 |         |             | 300     | mW       |

NOTE: It is not recommended to overdrive the crystal input with an external clock.

**TABLE 6A. AC CHARACTERISTICS,  $V_{cc} = 3.3V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$** 

| Symbol                  | Parameter                          | Test Conditions                                | Minimum | Typical | Maximum | Units |
|-------------------------|------------------------------------|------------------------------------------------|---------|---------|---------|-------|
| $f_{out}$               | Output Frequency                   |                                                | 280     | 312.5   | 340     | MHz   |
| $t_{jitter}(\emptyset)$ | RMS Phase Jitter ( Random); NOTE 1 | 312.5MHz @ Integration Range: 1.875MHz - 20MHz |         | 0.46    |         | ps    |
| $t_r / t_f$             | Output Rise/Fall Time              | 20% to 80%                                     | 150     |         | 500     | ps    |
| odc                     | Output Duty Cycle                  |                                                | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Please refer to the Phase Noise Plots following this section.

**TABLE 6B. AC CHARACTERISTICS,  $V_{cc} = 2.5V \pm 5\%$ ,  $T_A = -40^\circ C$  TO  $85^\circ C$** 

| Symbol                  | Parameter                          | Test Conditions                                | Minimum | Typical | Maximum | Units |
|-------------------------|------------------------------------|------------------------------------------------|---------|---------|---------|-------|
| $f_{out}$               | Output Frequency                   |                                                | 280     | 312.5   | 340     | MHz   |
| $t_{jitter}(\emptyset)$ | RMS Phase Jitter ( Random); NOTE 1 | 312.5MHz @ Integration Range: 1.875MHz - 20MHz |         | 0.48    |         | ps    |
| $t_r / t_f$             | Output Rise/Fall Time              | 20% to 80%                                     | 150     |         | 500     | ps    |
| odc                     | Output Duty Cycle                  |                                                | 48      |         | 52      | %     |

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: Please refer to the Phase Noise Plots following this section.

## TYPICAL PHASE NOISE AT 312.5MHz AT 3.3V



## PARAMETER MEASUREMENT INFORMATION



**3.3V OUTPUT LOAD AC TEST CIRCUIT**



**2.5V OUTPUT LOAD AC TEST CIRCUIT**



**OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD**



**RMS PHASE JITTER**



**OUTPUT RISE/FALL TIME**

## APPLICATION INFORMATION

### POWER SUPPLY FILTERING TECHNIQUES

As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. To achieve optimum jitter performance, power supply isolation is required. The 843031I-01 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL.  $V_{cc}$  and  $V_{cca}$  should be individually connected to the power supply plane through vias, and  $0.01\mu F$  bypass capacitors should be used for each pin. *Figure 1* illustrates this for a generic  $V_{cc}$  pin and also shows that  $V_{cca}$  requires that an additional  $10\Omega$  resistor along with a  $10\mu F$  bypass capacitor be connected to the  $V_{cca}$  pin.



FIGURE 1. POWER SUPPLY FILTERING

### CRYSTAL INPUT INTERFACE

The 843031I-01 has been characterized with  $18pF$  parallel resonant crystals. The capacitor values,  $C1$  and  $C2$ , shown in *Figure 2* below were determined using a  $25MHz$ ,  $18pF$  parallel

resonant crystal and were chosen to minimize the ppm error. The optimum  $C1$  and  $C2$  values can be slightly adjusted for different board layouts.



FIGURE 2. CRYSTAL INPUT INTERFACE

## TERMINATION FOR 3.3V LVPECL OUTPUTS

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

F<sub>OUT</sub> and nF<sub>OUT</sub> are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive 50Ω transmission

lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. Figures 4A and 4B show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



FIGURE 4A. LVPECL OUTPUT TERMINATION



FIGURE 4B. LVPECL OUTPUT TERMINATION

## TERMINATION FOR 2.5V LVPECL OUTPUTS

Figure 5A and Figure 5B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating  $50\Omega$  to  $V_{cc} - 2V$ . For  $V_{cc} = 2.5V$ , the  $V_{cc} - 2V$  is very close to ground



FIGURE 5A. 2.5V LVPECL DRIVER TERMINATION EXAMPLE

level. The R3 in Figure 5B can be eliminated and the termination is shown in Figure 5C.



FIGURE 5B. 2.5V LVPECL DRIVER TERMINATION EXAMPLE



FIGURE 5C. 2.5V LVPECL TERMINATION EXAMPLE

## POWER CONSIDERATIONS

This section provides information on power dissipation and junction temperature for the 843031I-01. Equations and example calculations are also provided.

### 1. Power Dissipation.

The total power dissipation for the 843031I-01 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

**NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load.

- Power (core)<sub>MAX</sub> =  $V_{CC,MAX} * I_{EE,MAX} = 3.465V * 105mA = 363.8mW$
- Power (outputs)<sub>MAX</sub> = **30mW/Loaded Output pair**

**Total Power<sub>MAX</sub>** (3.465V, with all outputs switching) =  $363.8mW + 30mW = 393.8mW$

### 2. Junction Temperature.

Junction temperature,  $T_J$ , is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature  $125^\circ C$ .

The equation for  $T_J$  is as follows:  $T_J = \theta_{JA} * P_{d\_total} + T_A$

$T_J$  = Junction Temperature

$\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

$P_{d\_total}$  = Total Device Power Dissipation (example calculation is in section 1 above)

$T_A$  = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming a moderate air flow of 1 meter per second and a multi-layer board, the appropriate value is  $90.5^\circ C/W$  per Table 7 below.

Therefore,  $T_J$  for an ambient temperature of  $85^\circ C$  with all outputs switching is:

$85^\circ C + 0.394W * 90.5^\circ C/W = 120.6^\circ C$ . This is below the limit of  $125^\circ C$ .

This calculation is only an example.  $T_J$  will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer).

**TABLE 7. THERMAL RESISTANCE  $\theta_{JA}$  FOR 8-PIN TSSOP, FORCED CONVECTION**

| <b><math>\theta_{JA}</math> by Velocity (Meters per Second)</b> |           |          |            |
|-----------------------------------------------------------------|-----------|----------|------------|
|                                                                 | <b>0</b>  | <b>1</b> | <b>2.5</b> |
| Multi-Layer PCB, JEDEC Standard Test Boards                     | 101.7°C/W | 90.5°C/W | 89.8°C/W   |

### 3. Calculations and Equations.

The purpose of this section is to derive the power dissipated into the load.

LVPECL output driver circuit and termination are shown in *Figure 6*.



FIGURE 6. LVPECL DRIVER CIRCUIT AND TERMINATION

To calculate worst case power dissipation into the load, use the following equations which assume a 50Ω load, and a termination voltage of V<sub>cc</sub> – 2V.

- For logic high, V<sub>out</sub> = V<sub>oh,max</sub> = V<sub>cc,max</sub> – 0.9V

$$(V_{cc,max} - V_{oh,max}) = 0.9V$$

- For logic low, V<sub>out</sub> = V<sub>ol,max</sub> = V<sub>cc,max</sub> – 1.7V

$$(V_{cc,max} - V_{ol,max}) = 1.7V$$

Pd\_H is power dissipation when the output drives high.

Pd\_L is the power dissipation when the output drives low.

$$\begin{aligned} Pd_H &= [(V_{oh,max} - (V_{cc,max} - 2V))/R_L] * (V_{cc,max} - V_{oh,max}) = [(2V - (V_{cc,max} - V_{oh,max}))/R_L] * (V_{cc,max} - V_{oh,max}) = \\ &[(2V - 0.9V)/50\Omega] * 0.9V = 19.8mW \end{aligned}$$

$$\begin{aligned} Pd_L &= [(V_{ol,max} - (V_{cc,max} - 2V))/R_L] * (V_{cc,max} - V_{ol,max}) = [(2V - (V_{cc,max} - V_{ol,max}))/R_L] * (V_{cc,max} - V_{ol,max}) = \\ &[(2V - 1.7V)/50\Omega] * 1.7V = 10.2mW \end{aligned}$$

Total Power Dissipation per output pair = Pd\_H + Pd\_L = 30mW

## RELIABILITY INFORMATION

TABLE 8.  $\theta_{JA}$  VS. AIR FLOW TABLE FOR 8 LEAD TSSOP

| <b><math>\theta_{JA}</math> by Velocity (Meters per Second)</b> |           |          |            |
|-----------------------------------------------------------------|-----------|----------|------------|
|                                                                 | <b>0</b>  | <b>1</b> | <b>2.5</b> |
| Multi-Layer PCB, JEDEC Standard Test Boards                     | 101.7°C/W | 90.5°C/W | 89.8°C/W   |

### TRANSISTOR COUNT

The transistor count for 843031I-01 is: 2377

## PACKAGE OUTLINE - G SUFFIX FOR 8 LEAD TSSOP



TABLE 9. PACKAGE DIMENSIONS

| SYMBOL | Millimeters |         |
|--------|-------------|---------|
|        | Minimum     | Maximum |
| N      | 8           |         |
| A      | --          | 1.20    |
| A1     | 0.05        | 0.15    |
| A2     | 0.80        | 1.05    |
| b      | 0.19        | 0.30    |
| c      | 0.09        | 0.20    |
| D      | 2.90        | 3.10    |
| E      | 6.40 BASIC  |         |
| E1     | 4.30        | 4.50    |
| e      | 0.65 BASIC  |         |
| L      | 0.45        | 0.75    |
| alpha  | 0°          | 8°      |
| aaa    | --          | 0.10    |

Reference Document: JEDEC Publication 95, MO-153

**TABLE 10. ORDERING INFORMATION**

| Part/Order Number | Marking | Package                  | Shipping Packaging | Temperature   |
|-------------------|---------|--------------------------|--------------------|---------------|
| 843031AGI-01LF    | AI01L   | 8 Lead "Lead-Free" TSSOP | tube               | -40°C to 85°C |
| 843031AGI-01LFT   | AI01L   | 8 Lead "Lead-Free" TSSOP | tape & reel        | -40°C to 85°C |

NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

## REVISION HISTORY SHEET

| Rev | Table     | Page              | Description of Change                                                                                                                                                          | Date     |
|-----|-----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| A   | T3        | 2                 | Added OE Function Table.                                                                                                                                                       | 1/23/07  |
| A   | T10       | 1<br>14           | Common Configuration Table - corrected typo in Multiplication Value M/N column from 25 to 12.5.<br>Ordering Information Table - added lead-free marking.                       | 11/11/08 |
| A   | T5<br>T10 | 1<br>4<br>8<br>14 | Deleted HiPerClockS references.<br>Crystal Characteristics Table - added note.<br>Deleted application note, LVC MOS to XTAL Interface.<br>Deleted quantity from tape and reel. | 10/22/12 |
| A   | T10       | 14                | Ordering Information - removed leaded devices.<br>Updated data sheet format.                                                                                                   | 10/15/15 |



## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).