## GENERAL DESCRIPTION

The 83947I is a low skew, 1-to-9 LVCMOS Fanout Buffer. The low impedance LVCMOS/LVTTL outputs are designed to drive  $50\Omega$  series or parallel terminated transmission lines. The effective fanout can be increased from 9 to 18 byutilizing the ability of the outputs to drive two series terminated lines.

Guaranteed output and part-to-part skew characteristics make the 83947I ideal for high performance, single ended applications that also require a limited output voltage.

## **F**EATURES

- 9 LVCMOS/LVTTL outputs
- Selectable CLK0 and CLK1 can accept the following input levels: LVCMOS and LVTTL
- Maximum output frequency: 110MHz
- Output skew: 500ps (maximum)
- Part-to-part skew: 2ns (maximum)
- 3.3V operating supply
- -40°C to 85°C ambient operating temperature
- · Lead-Free package available

## **BLOCK DIAGRAM**



## PIN ASSIGNMENT



32-Lead LQFP
7mm x 7mm x 1.4mm package body
Y Package
Top View



TABLE 1. PIN DESCRIPTIONS

| Number                                     | Name                                  | Туре   |        | Description                                                                                           |
|--------------------------------------------|---------------------------------------|--------|--------|-------------------------------------------------------------------------------------------------------|
| 1, 8, 9, 12, 16, 17, 20,<br>24, 25, 29, 32 | GND                                   | Power  |        | Power supply ground.                                                                                  |
| 2                                          | CLK_SEL                               | Input  | Pullup | Clock select input. When HIGH, selects CLK1. When LOW, selects CLK0. LVCMOS / LVTTL interface levels. |
| 3, 4                                       | CLK0, CLK1                            | Input  | Pullup | Reference clock inputs. LVCMOS / LVTTL interface levels.                                              |
| 5                                          | CLK_EN                                | Input  | Pullup | Clock enable. LVCMOS / LVTTL interface levels.                                                        |
| 6                                          | OE                                    | Input  | Pullup | Output enable. LVCMOS / LVTTL interface levels.                                                       |
| 7                                          | V <sub>DD</sub>                       | Power  |        | Coree supply pin.                                                                                     |
| 10, 14, 18, 22, 27, 31                     | $V_{_{\mathrm{DDO}}}$                 | Power  |        | Output supply pins.                                                                                   |
| 11, 13, 15, 19, 21, 23,<br>26, 28, 30      | Q8, Q7, Q6, Q5, Q4,<br>Q3, Q2, Q1, Q0 | Output |        | Q0 thru Q8 clock outputs.<br>LVCMOS / LVTTL interface levels.                                         |

NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.

Table 2. Pin Characteristics

| Symbol                | Parameter                                  | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|--------------------------------------------|-----------------|---------|---------|---------|-------|
| C <sub>IN</sub>       | Input Capacitance                          |                 |         | 4       |         | pF    |
| C <sub>PD</sub>       | Power Dissipation Capacitance (per output) |                 |         | 25      |         | pF    |
| R <sub>PULLUP</sub>   | Input Pullup Resistor                      |                 |         | 51      |         | ΚΩ    |
| R <sub>PULLDOWN</sub> | Input Pulldown Resistor                    |                 |         | 51      |         | ΚΩ    |
| R <sub>OUT</sub>      | Output Impedance                           |                 | 5       | 7       | 12      | Ω     |

TABLE 3. OUTPUT ENABLE AND CLOCK ENABLE FUNCTION TABLE

| Contro | Output |                   |
|--------|--------|-------------------|
| OE     | CLK_EN | Q0:Q8             |
| 0      | X      | Hi-Z              |
| 1      | 0      | LOW               |
| 1      | 1      | Follows CLK input |



### ABSOLUTE MAXIMUM RATINGS

Supply Voltage,  $V_{DD}$  4.6V

Inputs,  $V_I$  -0.5 V to  $V_{DD}$  + 0.5 V

Outputs,  $V_{O}$  -0.5V to  $V_{DDO}$  + 0.5V

Package Thermal Impedance,  $\theta_{JA}$  47.9°C/W (0 Ifpm)

Storage Temperature,  $T_{STG}$  -65°C to 150°C

NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

Table 4A. Power Supply DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C

| Symbol           | Parameter             | Test Conditions | Minimum | Typical | Maximum | Units |
|------------------|-----------------------|-----------------|---------|---------|---------|-------|
| V <sub>DD</sub>  | Coret Supply Voltage  |                 | 3.0     | 3.3     | 3.6     | V     |
| V <sub>DDO</sub> | Output Supply Voltage |                 | 3.0     | 3.3     | 3.6     | V     |
| I <sub>DD</sub>  | Input Supply Current  |                 |         | 33      | 50      | mA    |

Table 4B. LVCMOS/LVTTL DC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C

| Symbol          | Parameter           |                                    | Test Conditions         | Minimum | Typical | Maximum | Units |
|-----------------|---------------------|------------------------------------|-------------------------|---------|---------|---------|-------|
| V <sub>IH</sub> | Input High Volta    | age                                |                         | 2       |         | 3.6     | V     |
| V <sub>IL</sub> | Input Low Volta     | ge                                 |                         |         |         | 0.8     | V     |
| I <sub>IN</sub> | Input Current       | CLK0, CLK1, CLK_SEL,<br>OE, CLK_EN |                         | -100    |         |         | μΑ    |
| V <sub>OH</sub> | Output High Voltage |                                    | I <sub>OH</sub> = -20mA | 2.5     |         |         | ٧     |
| V <sub>OL</sub> | Output Low Voltage  |                                    | I <sub>OL</sub> = 20mA  |         |         | 0.4     | V     |



Table 5. AC Characteristics,  $V_{DD} = V_{DDO} = 3.3V \pm 0.3V$ , Ta = -40°C to 85°C

| Symbol           | Parameter                       | Test Conditions                              | Minimum         | Typical | Maximum         | Units |
|------------------|---------------------------------|----------------------------------------------|-----------------|---------|-----------------|-------|
| f <sub>MAX</sub> | Output Frequency                |                                              | 110             |         |                 | MHz   |
| t <sub>PD</sub>  | Propagation Delay, NOTE 1       | CLK to Q                                     | 1.8             |         | 4.5             | ns    |
| tsk(o)           | Output Skew; NOTE 2, 5          | Measured on rising edge @V <sub>DDO</sub> /2 |                 |         | 500             | ps    |
| tsk(pp)          | Part-to-Part Skew; NOTE 3, 5    | Measured on rising edge @V <sub>DDO</sub> /2 |                 |         | 2               | ns    |
| t <sub>PW</sub>  | Output Pulse Width              |                                              | tPeriod/2 - 800 |         | tPeriod/2 + 800 | ps    |
| t <sub>s</sub>   | Clock Enable Setup Time; NOTE 6 | CLK_EN to CLK                                | 0               |         |                 | ns    |
| t <sub>H</sub>   | Clock Enable Hold Time; NOTE 6  | CLK_EN to CLK                                | 1               |         |                 | ns    |
| $t_{ZL}, t_{ZH}$ | Output Enable Time; NOTE 4      |                                              |                 |         | 11              | ns    |
| $t_{LZ}, t_{HZ}$ | Output Disable Time; NOTE 4     |                                              |                 |         | 11              | ns    |
| t <sub>R</sub>   | Output Rise Time                | 0.8V to 2.0V                                 | 0.2             |         | 1               | ns    |
| t <sub>F</sub>   | Output Fall Time                | 0.8V to 2.0V                                 | 0.2             |         | 1               | ns    |

All parameters measured at  $f_{MAX}$  unless noted otherwise. NOTE 1: Measured from  $V_{DD}/2$  of the input to  $V_{DDO}/2$  of the output. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions.

Measured at V<sub>DDO</sub>/2.

NOTE 3: Defined as skew between outputs on different devices operating at the same supply voltages and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at  $V_{ppq}/2$ .

NOTE 4: These parameters are guaranteed by characterization. Not tested in production.

NOTE 5: This parameter is defined in accordance with JEDEC Standard 65.

NOTE 6: Setup and Hold times are relative to the rising edge of the input clock.



# PARAMETER MEASUREMENT INFORMATION





## 3.3V OUTPUT LOAD AC TEST CIRCUIT

## OUTPUT SKEW





## PART-TO-PART SKEW

## PROPAGATION DELAY





## OUTPUT RISE/FALL TIME

## OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD



# RELIABILITY INFORMATION

## Table 6. $\theta_{\rm JA}{\rm vs.}$ Air Flow Table for 32 Lead LQFP

## θJA by Velocity (Linear Feet per Minute)

 O
 200
 500

 Single-Layer PCB, JEDEC Standard Test Boards
 67.8°C/W
 55.9°C/W
 50.1°C/W

 Multi-Layer PCB, JEDEC Standard Test Boards
 47.9°C/W
 42.1°C/W
 39.4°C/W

**NOTE:** Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs.

### **TRANSISTOR COUNT**

The transistor count for 83947l is: 1040



## PACKAGE OUTLINE - Y SUFFIX FOR 32 LEAD LQFP



TABLE 7. PACKAGE DIMENSIONS

| JEDEC VARIATION ALL DIMENSIONS IN MILLIMETERS |           |            |         |  |  |  |  |
|-----------------------------------------------|-----------|------------|---------|--|--|--|--|
| OVMBOL                                        | ВВА       |            |         |  |  |  |  |
| SYMBOL                                        | МІМІМИМ   | NOMINAL    | MAXIMUM |  |  |  |  |
| N                                             |           | 32         |         |  |  |  |  |
| Α                                             |           |            | 1.60    |  |  |  |  |
| A1                                            | 0.05      |            | 0.15    |  |  |  |  |
| A2                                            | 1.35      | 1.40       | 1.45    |  |  |  |  |
| b                                             | 0.30      | 0.37       | 0.45    |  |  |  |  |
| С                                             | 0.09 0.20 |            |         |  |  |  |  |
| D                                             |           | 9.00 BASIC |         |  |  |  |  |
| D1                                            |           | 7.00 BASIC |         |  |  |  |  |
| D2                                            |           | 5.60 Ref.  |         |  |  |  |  |
| E                                             |           | 9.00 BASIC |         |  |  |  |  |
| E1                                            |           | 7.00 BASIC |         |  |  |  |  |
| E2                                            |           | 5.60 Ref.  |         |  |  |  |  |
| е                                             |           | 0.80 BASIC |         |  |  |  |  |
| L                                             | 0.45      | 0.60       | 0.75    |  |  |  |  |
| θ                                             | 0°        | 0° 7°      |         |  |  |  |  |
| ccc                                           |           |            | 0.10    |  |  |  |  |

Reference Document: JEDEC Publication 95, MS-026



## Table 8. Ordering Information

| Part/Order Number | Marking     | Package                              | Shipping Packaging | Temperature   |
|-------------------|-------------|--------------------------------------|--------------------|---------------|
| 83947AYILN        | ICS3947AYIN | 32 Lead "Lead-Free/Annealed"<br>LQFP | tray               | -40°C to 85°C |
| 83947AYILNT       | ICS3947AYIN | 32 Lead "Lead-Free/Annealed"<br>LQFP | Tape & Reel        | -40°C to 85°C |



| REVISION HISTORY SHEET |       |         |                                                                                                                                            |          |  |
|------------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
| Rev                    | Table | Page    | Description of Change                                                                                                                      | Date     |  |
| Α                      | T5    | 4       | AC Characterisitics Table, $\rm t_s$ and $\rm t_H$ rows- revised Test Conditions to read CLK_EN to CLK.                                    | 6/21/02  |  |
|                        |       | 1       | Added Lead Free bullet in Features section.                                                                                                |          |  |
| В                      | T2    | 2       | Pin Characteristics Table - changed C $_{\text{IN}}$ from 4pF max. to 4pF min. R $_{\text{OUT}}$ added 5 $\Omega$ min and 12 $\Omega$ max. | 10/11/04 |  |
|                        | T8    | 8       | Ordering Information Table - add Lead-Free part. Updated format throughout data sheet.                                                     |          |  |
| В                      | Т8    | 8<br>10 | Updated datasheet's header/footer with IDT from ICS. Removed ICS prefix from Part/Order Number column. Added Contact Page.                 | 8/9/10   |  |
| В                      | T8    | 8       | Updated datasheet format Ordering information - removed leaded part numbers - PDN CQ-13-02 expired                                         | 11/10/14 |  |
| В                      |       |         | Removed ICS from part number where needed. Updated header and footer.                                                                      | 3/17/16  |  |





### **Corporate Headquarters**

6024 Silver Creek Valley Road San Jose, CA 95138 USA www.IDT.com

#### Sales

1-800-345-7015 or 408-284-8200 Fax: 408-284-2775 www.IDT.com/go/sales **Tech Support** 

www.idt.com/go/support

DISCLAIMER Integrated Device Technology, Inc. (IDT) reserves the right to modify the products and/or specifications described herein at any time, without notice, at IDT's sole discretion. Performance specifications and operating parameters of the described products are determined in an independent state and are not guaranteed to perform the same way when installed in customer products. The information contained herein is provided without representation or warranty of any kind, whether express or implied, including, but not limited to, the suitability of IDT's products for any particular purpose, an implied warranty of merchantability, or non-infringement of the intellectual property rights of others. This document is presented only as a guide and does not convey any license under intellectual property rights of IDT or any third parties.

IDT's products are not intended for use in applications involving extreme environmental conditions or in life support systems or similar devices where the failure or malfunction of an IDT product can be reasonably expected to significantly affect the health or safety of users. Anyone using an IDT product in such a manner does so at their own risk, absent an express, written agreement by IDT.

Integrated Device Technology, IDT and the IDT logo are trademarks or registered trademarks of IDT and its subsidiaries in the United States and other countries. Other trademarks used herein are the property of IDT or their respective third party owners.

For datasheet type definitions and a glossary of common terms, visit www.idt.com/go/glossary.

Copyright ©2016 Integrated Device Technology, Inc. All rights reserved

### **IMPORTANT NOTICE AND DISCLAIMER**

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01 Jan 2024)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.