# GENERAL DESCRIPTION The 83054I-01 is a 4-bit, 2:1, Single-ended Multiplexer and a member of the family of High Performance Clock Solutions from IDT. The 83054I-01 has two selectable single-ended clock inputs and four single-ended clock outputs. The output has a $V_{\tiny ppo}$ pin which may be set at 3.3V, 2.5V, or 1.8V, making the device ideal for use in voltage translation applications. An output enable pin places the output in a high impedance state which may be useful for testing or debug. Possible applications include systems with up to four transceivers which need to be independently set for different rates. For example, a board may have four transceivers, each of which need to be independently configured for 1 Gigabit Ethernet or 1 Gigabit Fibre Channel rates. Another possible application may require the ports to be independently set for FEC (Forward Error Correction) or non-FEC rates. The device operates up to 250MHz and is packaged in a 16 TSSOP. # **FEATURES** - Four-bit, 2:1 single-ended multiplexer - Nominal output impedance: $15\Omega (V_{ppo} = 3.3V)$ - · Maximum output frequency: 250MHz - Propagation delay: 3.2ns (maximum), V<sub>DD</sub> = V<sub>DDO</sub> = 3.3V - Input skew: 170ps (maximum), $V_{pp} = V_{ppo} = 3.3V$ - Output skew: 90ps (maximum), $V_{DD} = V_{DDD} = 3.3V$ - Part-to-part skew: 800ps (maximum), V<sub>DD</sub> = V<sub>DDD</sub> = 3.3V - Additive phase jitter, RMS at 155.52MHz, (12kHz 20MHz): 0.18ps (typical) - · Operating supply modes: 3.3V/3.3V 3.3V/2.5V 3.3V/1.8V 2.5V/2.5V 2.5V/1.8V - -40°C to 85°C ambient operating temperature - Available in lead-free (RoHS 6) package # **BLOCK DIAGRAM** # PIN ASSIGNMENT ## 83054I-01 16-Lead TSSOP 4.4mm x 5.0mm x 0.92mm package body **G** Package Top View TABLE 1. PIN DESCRIPTIONS | Number | Name | Туре | | Description | |----------------|---------------------------|--------|----------|-------------------------------------------------------------------------------------------------------------------------------| | 1, 6<br>11, 16 | SEL3, SEL2,<br>SEL1, SEL0 | Input | Pulldown | Clock select inputs. See Control Input Function Table.<br>LVCMOS / LVTTL interface levels. | | 2, 5, 12, 15 | Q3, Q2, Q1, Q0 | Output | | Single-ended clock output. LVCMOS/LVTTL interface levels. | | 3, 14 | V <sub>DDO</sub> | Power | | Output supply pins. | | 4, 13 | GND | Power | | Power supply ground. | | 7, 10 | CLK1, CLK0 | Input | Pulldown | Single-ended clock inputs. LVCMOS/LVTTL interface levels. | | 8 | V | Power | | Positive supply pin. | | 9 | OE | Input | | Output enable. When LOW, outputs are in HIGH impedance state. When HIGH, outputs are active. LVCMOS / LVTTL interface levels. | NOTE: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|--------------------------------------------|----------------------------------------|---------|---------|---------|-------| | C | Input Capacitance | | | 4 | | pF | | R | Input Pullup Resistor | | | 51 | | kΩ | | R | Input Pulldown Resistor | | | 51 | | kΩ | | | | $V_{_{DDO}} = 3.465V$ | | 18 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (per output) | $V_{_{DDO}} = 2.625V$ | | 19 | | pF | | | (por catpaty | $V_{\text{\tiny DDO}} = 2.0 V$ | | 19 | | pF | | | | $V_{_{DDO}} = 3.465V$ | | 15 | | Ω | | R <sub>out</sub> | Output Impedance | $V_{_{DDO}} = 2.625V$ | | 17 | | Ω | | | | $V_{_{\mathrm{DDO}}} = 2.0 \mathrm{V}$ | | 25 | | Ω | TABLE 3. CONTROL INPUT FUNCTION TABLE | Control Inputs | Outputs | |----------------|---------| | SELx | Qx | | 0 | CLK0 | | 1 | CLK1 | #### **ABSOLUTE MAXIMUM RATINGS** Supply Voltage, V<sub>22</sub> 4.6V Inputs, $V_{DD} + 0.5 \text{ V}$ Outputs, $V_{o}$ -0.5V to $V_{ppo}$ + 0.5V Package Thermal Impedance, θ 100.3°C/W (0 mps) Storage Temperature, $T_{stg}$ -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. $\textbf{TABLE 4A. Power Supply DC Characteristics, } V_{\text{dd}} = 3.3 \text{V} \pm 5\%, \ V_{\text{ddo}} = 3.3 \text{V} \pm 5\%, \ \text{or } 2.5 \text{V} \pm 5\%, \ \text{or } 1.8 \text{V} \pm 0.2 \text{V}, \ \text{Ta} = -40 ^{\circ} \text{C} \ \text{to } 85 ^{\circ} \text{C}$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Power Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | | | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | | | | 1.6 | 1.8 | 2.0 | V | | I <sub>DD</sub> | Power Supply Current | | | | 45 | mA | | DDO | Output Supply Current | No Load | | | 5 | mA | Table 4B. Power Supply DC Characteristics, $V_{DD} = 2.5V \pm 5\%$ , $V_{DDD} = 2.5V \pm 5\%$ , or $1.8V \pm 0.2V$ , Ta = -40°C to $85^{\circ}$ C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | \/ | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 1.6 | 1.8 | 2.0 | V | | I <sub>DD</sub> | Power Supply Current | | | | 40 | mA | | DDO | Output Supply Current | No Load | | | 5 | mA | TABLE 4C. LVCMOS/LVTTL DC CHARACTERISTICS, TA = -40°C TO 85°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|--------------------------|--------------------------------------------------|-----------------------|---------|-----------------------|-------| | V | Input High Voltage | | $V_{_{DD}} = 3.3V \pm 5\%$ | 2 | | V <sub>DD</sub> + 0.3 | V | | V <sub>IH</sub> | Input High Voltage | | $V_{_{DD}} = 2.5V \pm 5\%$ | 1.7 | | V <sub>DD</sub> + 0.3 | V | | \/ | Input Low Voltage | | $V_{_{DD}} = 3.3V \pm 5\%$ | -0.3 | | 1.3 | V | | V | Input Low Voltage | | $V_{DD} = 2.5V \pm 5\%$ | -0.3 | | 0.7 | V | | I <sub>II</sub> | Input High Current | CLK0, CLK1,<br>SEL0:SEL3 | $V_{DD} = 3.3V \text{ or } 2.5V \pm 5\%$ | | | 150 | μΑ | | IH IH | | OE | $V_{DD} = 3.3 \text{V or } 2.5 \text{V} \pm 5\%$ | | | 5 | μΑ | | ı | Input Low Current | CLK0, CLK1,<br>SEL0:SEL3 | $V_{DD} = 3.3V \text{ or } 2.5V \pm 5\%$ | -5 | | | μΑ | | Î.IF | | OE | $V_{DD} = 3.3 \text{V or } 2.5 \text{V} \pm 5\%$ | -150 | | | μA | | | | | $V_{_{\rm DDO}} = 3.3 \text{V} \pm 5\%$ | 2.6 | | | V | | V <sub>OH</sub> | Output HighVoltage | ; NOTE 1 | $V_{DDO} = 2.5V \pm 5\%$ | 1.8 | | | V | | | | | $V_{DDO} = 1.8V \pm 0.2V$ | V <sub>DD</sub> - 0.3 | | | V | | | | | $V_{DDO} = 3.3V \pm 5\%$ | | | 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | ; NOTE 1 | $V_{DDO} = 2.5V \pm 5\%$ | | | 0.45 | V | | | | | $V_{_{\rm DDO}} = 1.8V \pm 0.2V$ | | | 0.35 | V | NOTE 1: Outputs terminated with $50\Omega$ to $V_{_{DDO}}/2$ . See Parameter Measurement section, "Load Test Circuit" diagrams. **Table 5A. AC Characteristics,** $V_{dd} = V_{ddo} = 3.3V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 250 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 1 | | 1.8 | 2.5 | 3.2 | ns | | tp <sub>HL</sub> | Propagation Delay, High to Low;<br>NOTE 1 | | 2.0 | 2.6 | 3.2 | ns | | tsk(o) | Output Skew; NOTE 2, 3 | | | 30 | 90 | ps | | tsk(i) | Input Skew; NOTE 2 | | | 40 | 170 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 2, 4 | | | | 800 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz | | 0.18 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 300 | | 800 | ps | | odc | Output Duty Cycle | fout ≤ 175MHz | 40 | | 60 | % | | MUX | MUX Isolation | @100MHz | | 45 | | dB | NOTE 1: Measured from $V_{\tiny DD}/2$ of the input to $V_{\tiny DD}/2$ of the output. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V<sub>npo</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{ppo}/2$ . NOTE 5: Driving only one input clock. Table 5B. AC Characteristics, $V_{_{DD}} = 3.3V \pm 5\%$ , $V_{_{DDO}} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 250 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 1 | | 2.1 | 2.6 | 3.1 | ns | | tp <sub>HL</sub> | Propagation Delay, High to Low;<br>NOTE 1 | | 2.3 | 2.7 | 3.1 | ns | | tsk(o) | Output Skew; NOTE 2, 3 | | | 40 | 125 | ps | | tsk(i) | Input Skew; NOTE 2 | | | 35 | 190 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 2, 4 | | | | 800 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz | | 0.14 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 300 | | 800 | ps | | odc | Output Duty Cycle | | 40 | | 60 | % | | MUX | MUX Isolation | @100MHz | | 45 | | dB | NOTE 1: Measured from $V_{_{\rm DD}}/2$ of the input to $V_{_{\rm DDO}}/2$ of the output. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V<sub>200</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{ppo}/2$ . NOTE 5: Driving only one input clock. Table 5C. AC Characteristics, $V_{dd} = 3.3V \pm 5\%$ , $V_{ddd} = 1.8V \pm 0.2V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 250 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 1 | | 2.6 | 3.1 | 3.6 | ns | | tp <sub>HL</sub> | Propagation Delay, High to Low;<br>NOTE 1 | | 2.7 | 3.2 | 3.7 | ns | | tsk(o) | Output Skew; NOTE 2, 3 | | | 40 | 125 | ps | | tsk(i) | Input Skew; NOTE 2 | | | 35 | 195 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 2, 4 | | | | 800 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz | | 0.16 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 450 | | 850 | ps | | odc | Output Duty Cycle | | 40 | | 60 | % | | MUX | MUX Isolation | @100MHz | | 45 | | dB | NOTE 1: Measured from $V_{\tiny DD}/2$ of the input to $V_{\tiny DDO}/2$ of the output. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V<sub>ppo</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{ppo}/2$ . NOTE 5: Driving only one input clock. **Table 5D. AC Characteristics,** $V_{dd} = V_{ddo} = 2.5V \pm 5\%$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 250 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 1 | | 1.5 | 3.0 | 4.5 | ns | | tp <sub>HL</sub> | Propagation Delay, High to Low;<br>NOTE 1 | | 2.2 | 2.8 | 3.4 | ns | | tsk(o) | Output Skew; NOTE 2, 3 | | | 30 | 90 | ps | | tsk(i) | Input Skew; NOTE 2 | | | 45 | 190 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 2, 4 | | | | 800 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz | | 0.22 | | ps | | t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time | 20% to 80% | 300 | | 700 | ps | | odc | Output Duty Cycle | fout ≤175MHz | 40 | | 60 | % | | MUX | MUX Isolation | @100MHz | | 45 | | dB | NOTE 1: Measured from $V_{DD}/2$ of the input to $V_{DD}/2$ of the output. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V<sub>200</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and with equal load conditions. Using the same type of input on each device, the output is measured at $V_{ppo}/2$ . NOTE 5: Driving only one input clock. **Table 5E. AC Characteristics,** $V_{dd} = 2.5V \pm 5\%$ , $V_{ddd} = 1.8V \pm 0.2V$ , Ta = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |---------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 250 | MHz | | tp <sub>LH</sub> | Propagation Delay, Low to High;<br>NOTE 1 | | 2.2 | 3.2 | 4.2 | ns | | tp <sub>HL</sub> | Propagation Delay, High to Low;<br>NOTE 1 | | 2.5 | 3.2 | 4.0 | ns | | tsk(o) | Output Skew; NOTE 2, 3 | | | 40 | 125 | ps | | tsk(i) | Input Skew; NOTE 2 | | | 30 | 145 | ps | | tsk(pp) | Part-to-Part Skew; NOTE 2, 4 | | | | 800 | ps | | <i>t</i> jit | Buffer Additive Phase Jitter, RMS;<br>refer to Additive Phase Jitter section,<br>NOTE 5 | 155.52, Integration Range:<br>12kHz – 20MHz | | 0.19 | | ps | | t <sub>r</sub> / t <sub>r</sub> | Output Rise/Fall Time | 20% to 80% | 450 | | 850 | ps | | odc | Output Duty Cycle | fout ≤ 200MHz | 40 | | 60 | % | | MUX | MUX Isolation | @100MHz | | 45 | | dB | NOTE 1: Measured from $V_{\tiny DD}/2$ of the input to $V_{\tiny DDO}/2$ of the output. NOTE 2: This parameter is defined in accordance with JEDEC Standard 65. NOTE 3: Defined as skew between outputs at the same voltage and with equal load conditions. Measured at V<sub>mod</sub>/2. NOTE 4: Defined as skew between outputs on different devices operating a the same supply voltags and with equal load conditions. Using the same type of input on each device, the output is measured at V 200/2. NOTE 5: Driving only one input clock. # **ADDITIVE PHASE JITTER** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. OFFSET FROM CARRIER FREQUENCY (Hz) As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. # PARAMETER MEASUREMENT INFORMATION ## 3.3V CORE/3.3V OUTPUT LOAD AC TEST CIRCUIT ## 2.5V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT # 3.3V CORE/2.5V OUTPUT LOAD AC TEST CIRCUIT 3.3V Core/1.8V OUTPUT LOAD AC TEST CIRCUIT 2.5 CORE/1.8V OUTPUT LOAD AC TEST CIRCUIT PART-TO-PART SKEW # PROPAGATION DELAY # $Qx \xrightarrow{V_{DDO}} 2$ $Qy \xrightarrow{V_{DDO}} 2$ $t \leftarrow t sk(o)$ # OUTPUT SKEW # OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD # OUTPUT RISE/FALL TIME INPUT SKEW # **APPLICATION INFORMATION** ## RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS #### INPUTS: #### **CLK INPUTS** For applications not requiring the use of a clock input, it can be left floating. Though not required, but for additional protection, a $1k\Omega$ resistor can be tied from the CLK input to ground. #### LVCMOS CONTROL PINS All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A $1k\Omega$ resistor can be used. #### **O**UTPUTS: # **LVCMOS O**UTPUTS All unused LVCMOS output can be left floating. There should be no trace attached. # RELIABILITY INFORMATION # Table 5. $\theta_{,_{IA}}$ vs. Air Flow Table for 16 Lead TSSOP $\theta_{JA}$ by Velocity (Meters per Second) U U 2.5 Multi-Layer PCB, JEDEC Standard Test Boards 100.3°C/W 96.0°C/W 93.9°C/W ## TRANSISTOR COUNT The transistor count for 83054I-01 is: 967 # PACKAGE OUTLINE - G SUFFIX FOR 16 LEAD TSSOP TABLE 6. PACKAGE DIMENSIONS | SYMBOL | Millim | neters | | |---------|---------|---------|--| | STWIDOL | Minimum | Maximum | | | N | 16 | | | | Α | | 1.20 | | | A1 | 0.05 | 0.15 | | | A2 | 0.80 | 1.05 | | | b | 0.19 | 0.30 | | | С | 0.09 | 0.20 | | | D | 4.90 | 5.10 | | | E | 6.40 E | BASIC | | | E1 | 4.30 | 4.50 | | | е | 0.65 E | BASIC | | | L | 0.45 | 0.75 | | | α | 0° 8° | | | | aaa | | 0.10 | | Reference Document: JEDEC Publication 95, MO-153 # Table 7. Ordering Information | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|----------|---------------------------|--------------------|----------------| | 83054AGI-01LF | 054AI01L | 16 lead "Lead Free" TSSOP | Tray | -40°C to +85°C | | 83054AGI-01LFT | 054AI01L | 16 lead "Lead Free" TSSOP | Tape and Reel | -40°C to +85°C | 12 # REVISION HISTORY SHEET | Re | ev | Table | Page | Description of Change | | |----|----|-------|---------------------------------------------------------------------------------------------------------------------|-----------------------|----------| | A | Ą | Т7 | 1 General Description - removed ICS chip and HiPerClocks. 1 Features Section - removed reference to leaded package. | | 12-15-15 | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.