

**FEATURES:**

- 0.5 MICRON CMOS Technology
- Typical  $t_{SR(O)}$  (Output Skew) < 250ps
- ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0)
- $V_{CC} = 3.3V \pm 0.3V$ , Normal Range
- $V_{CC} = 2.7V$  to  $3.6V$ , Extended Range
- $V_{CC} = 2.5V \pm 0.2V$
- CMOS power levels (0.4 $\mu$  W typ. static)
- Rail-to-Rail output swing for increased noise margin
- Available in 96-ball LFBGA package

**DRIVE FEATURES:**

- High Output Drivers:  $\pm 24mA$
- Suitable for Heavy Loads

**APPLICATIONS:**

- 3.3V high speed systems
- 3.3V and lower voltage computing systems

**DESCRIPTION:**

This 32-bit edge-triggered D-type flip-flop is built using advanced dual metal CMOS technology. This high-speed, low-power register is ideal for use as a buffer register for data synchronization and storage. The Output Enable ( $\overline{OE}$ ) and clock (CLK) controls are organized to operate the device as four 8-bit registers, two 16-bit registers, or one 32-bit register with common clock. Flow-through organization of signal pins simplifies layout. All inputs are designed with hysteresis for improved noise margin.

The ALVCH32374 has been designed with a  $\pm 24mA$  output driver. This driver is capable of driving a moderate to heavy load while maintaining speed performance.

The ALVCH32374 has "bus-hold" which retains the inputs' last state whenever the input goes to a high impedance. This prevents floating inputs and eliminates the need for pull-up/down resistor.

**FUNCTIONAL BLOCK DIAGRAM**

The IDT logo is a registered trademark of Integrated Device Technology, Inc.

**INDUSTRIAL TEMPERATURE RANGE**

**AUGUST 2009**

## PIN CONFIGURATION

|   |      |     |     |     |     |     |     |      |      |     |     |     |     |     |     |      |
|---|------|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|-----|-----|------|
| 6 | 1D2  | 1D4 | 1D6 | 1D8 | 2D2 | 2D4 | 2D6 | 2D7  | 3D2  | 3D4 | 3D6 | 3D8 | 4D2 | 4D4 | 4D6 | 4D7  |
| 5 | 1D1  | 1D3 | 1D5 | 1D7 | 2D1 | 2D3 | 2D5 | 2D8  | 3D1  | 3D3 | 3D5 | 3D7 | 4D1 | 4D3 | 4D5 | 4D8  |
| 4 | 1CLK | GND | VCC | GND | GND | VCC | GND | 2CLK | 3CLK | GND | VCC | GND | GND | VCC | GND | 4CLK |
| 3 | 1OE  | GND | VCC | GND | GND | VCC | GND | 2OE  | 3OE  | GND | VCC | GND | GND | VCC | GND | 4OE  |
| 2 | 1Q1  | 1Q3 | 1Q5 | 1Q7 | 2Q1 | 2Q3 | 2Q5 | 2Q8  | 3Q1  | 3Q3 | 3Q5 | 3Q7 | 4Q1 | 4Q3 | 4Q5 | 4Q8  |
| 1 | 1Q2  | 1Q4 | 1Q6 | 1Q8 | 2Q2 | 2Q4 | 2Q6 | 2Q7  | 3Q2  | 3Q4 | 3Q6 | 3Q8 | 4Q2 | 4Q4 | 4Q6 | 4Q7  |
|   | A    | B   | C   | D   | E   | F   | G   | H    | J    | K   | L   | M   | N   | P   | R   | T    |

LFBGA  
TOPVIEW

## 96 BALL LFBGA PACKAGE ATTRIBUTES



## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol               | Description                                     | Max             | Unit |
|----------------------|-------------------------------------------------|-----------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND            | -0.5 to +4.6    | V    |
| VTERM <sup>(3)</sup> | Terminal Voltage with Respect to GND            | -0.5 to Vcc+0.5 | V    |
| TSTG                 | Storage Temperature                             | -65 to +150     | °C   |
| IOUT                 | DC Output Current                               | -50 to +50      | mA   |
| IIK                  | Continuous Clamp Current,<br>Vi < 0 or Vi > Vcc | ±50             | mA   |
| Iok                  | Continuous Clamp Current, Vo < 0                | -50             | mA   |
| Icc                  | Continuous Current through each<br>Vcc or GND   | ±100            | mA   |
| Iss                  |                                                 |                 |      |

### NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. Vcc terminals.
3. All terminals except Vcc.

## PIN DESCRIPTION

| Pin Names        | Description                               |
|------------------|-------------------------------------------|
| xDx              | Data Inputs <sup>(1)</sup>                |
| xCLK             | Clock Inputs                              |
| xQx              | 3-State Outputs                           |
| $\overline{xOE}$ | 3-State Output Enable Inputs (Active LOW) |

### NOTE:

1. These pins have "Bus-Hold". All other pins are standard inputs, outputs, or I/Os.

## CAPACITANCE (TA = +25°C, F = 1.0MHz)

| Symbol | Parameter <sup>(1)</sup> | Conditions            | Typ. | Max. | Unit |
|--------|--------------------------|-----------------------|------|------|------|
| CIN    | Input Capacitance        | V <sub>IN</sub> = 0V  | 5    | 7    | pF   |
| COUT   | Output Capacitance       | V <sub>OUT</sub> = 0V | 7    | 9    | pF   |
| CI/O   | I/O Port Capacitance     | V <sub>IN</sub> = 0V  | 7    | 9    | pF   |

### NOTE:

1. As applicable to the device type.

## FUNCTION TABLE (EACH FLIP-FLOP)<sup>(1)</sup>

| Inputs           |        | Outputs |                  |
|------------------|--------|---------|------------------|
| $\overline{xOE}$ | xCLK   | xDx     | xQx              |
| L                | ↑      | H       | H                |
| L                | ↑      | L       | L                |
| L                | H or L | X       | Q <sup>(2)</sup> |
| H                | X      | X       | Z                |

### NOTES:

1. H = HIGH Voltage Level  
L = LOW Voltage Level  
X = Don't Care  
Z = High Impedance  
↑ = LOW-to-HIGH Transition
2. Output level of Q before the indicated steady-state conditions were established.

## DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE

Following Conditions Apply Unless Otherwise Specified:

Operating Condition:  $TA = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$

| Symbol                                                   | Parameter                                              | Test Conditions                                     |          | Min. | Typ. <sup>(1)</sup> | Max.     | Unit          |
|----------------------------------------------------------|--------------------------------------------------------|-----------------------------------------------------|----------|------|---------------------|----------|---------------|
| VIH                                                      | Input HIGH Voltage Level                               | VCC = 2.3V to 2.7V                                  |          | 1.7  | —                   | —        | V             |
|                                                          |                                                        | VCC = 2.7V to 3.6V                                  |          | 2    | —                   | —        |               |
| VIL                                                      | Input LOW Voltage Level                                | VCC = 2.3V to 2.7V                                  |          | —    | —                   | 0.7      | V             |
|                                                          |                                                        | VCC = 2.7V to 3.6V                                  |          | —    | —                   | 0.8      |               |
| IIH                                                      | Input HIGH Current                                     | VCC = 3.6V                                          | VI = VCC | —    | —                   | $\pm 5$  | $\mu\text{A}$ |
| IIL                                                      | Input LOW Current                                      | VCC = 3.6V                                          | VI = GND | —    | —                   | $\pm 5$  | $\mu\text{A}$ |
| I <sub>OZH</sub>                                         | High Impedance Output Current<br>(3-State Output pins) | VCC = 3.6V                                          | VO = VCC | —    | —                   | $\pm 10$ | $\mu\text{A}$ |
|                                                          |                                                        |                                                     | VO = GND | —    | —                   | $\pm 10$ |               |
| VIK                                                      | Clamp Diode Voltage                                    | VCC = 2.3V, I <sub>IN</sub> = $-18\text{mA}$        |          | —    | -0.7                | -1.2     | V             |
| V <sub>H</sub>                                           | Input Hysteresis                                       | VCC = 3.3V                                          |          | —    | 100                 | —        | mV            |
| I <sub>CCL</sub><br>I <sub>CCH</sub><br>I <sub>CZZ</sub> | Quiescent Power Supply Current                         | VCC = 3.6V<br>VIN = GND or VCC                      |          | —    | 0.1                 | 40       | $\mu\text{A}$ |
| $\Delta I_{CC}$                                          | Quiescent Power Supply Current Variation               | One input at VCC - 0.6V, other inputs at VCC or GND |          | —    | —                   | 750      | $\mu\text{A}$ |

NOTE:

1. Typical values are at  $VCC = 3.3\text{V}$ ,  $+25^{\circ}\text{C}$  ambient.

## BUS-HOLD CHARACTERISTICS

| Symbol            | Parameter <sup>(1)</sup>         | Test Conditions |                | Min. | Typ. <sup>(2)</sup> | Max.      | Unit          |
|-------------------|----------------------------------|-----------------|----------------|------|---------------------|-----------|---------------|
| I <sub>BHH</sub>  | Bus-Hold Input Sustain Current   | VCC = 3V        | VI = 2V        | -75  | —                   | —         | $\mu\text{A}$ |
|                   |                                  |                 | VI = 0.8V      | 75   | —                   | —         |               |
| I <sub>BHH</sub>  | Bus-Hold Input Sustain Current   | VCC = 2.3V      | VI = 1.7V      | -45  | —                   | —         | $\mu\text{A}$ |
|                   |                                  |                 | VI = 0.7V      | 45   | —                   | —         |               |
| I <sub>BHHO</sub> | Bus-Hold Input Overdrive Current | VCC = 3.6V      | VI = 0 to 3.6V | —    | —                   | $\pm 500$ | $\mu\text{A}$ |
|                   |                                  |                 |                |      |                     |           |               |

NOTES:

1. Pins with Bus-Hold are identified in the pin description.

2. Typical values are at  $VCC = 3.3\text{V}$ ,  $+25^{\circ}\text{C}$  ambient.

## OUTPUT DRIVE CHARACTERISTICS

| Symbol | Parameter           | Test Conditions <sup>(1)</sup> |               | Min.      | Max. | Unit |
|--------|---------------------|--------------------------------|---------------|-----------|------|------|
| VOH    | Output HIGH Voltage | VCC = 2.3V to 3.6V             | IOH = - 0.1mA | VCC - 0.2 | —    | V    |
|        |                     | VCC = 2.3V                     | IOH = - 6mA   | 2         | —    |      |
|        |                     | VCC = 2.3V                     | IOH = - 12mA  | 1.7       | —    |      |
|        |                     | VCC = 2.7V                     |               | 2.2       | —    |      |
|        |                     | VCC = 3V                       |               | 2.4       | —    |      |
|        |                     | VCC = 3V                       | IOH = - 24mA  | 2         | —    |      |
| VOL    | Output LOW Voltage  | VCC = 2.3V to 3.6V             | IOL = 0.1mA   | —         | 0.2  | V    |
|        |                     | VCC = 2.3V                     | IOL = 6mA     | —         | 0.4  |      |
|        |                     |                                | IOL = 12mA    | —         | 0.7  |      |
|        |                     | VCC = 2.7V                     | IOL = 12mA    | —         | 0.4  |      |
|        |                     | VCC = 3V                       | IOL = 24mA    | —         | 0.55 |      |

NOTE:

1. VIH and Vil must be within the min. or max. range shown in the DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE table for the appropriate Vcc range. TA = - 40°C to + 85°C.

## OPERATING CHARACTERISTICS, TA = 25°C

| Symbol | Parameter                                      | Test Conditions     | VCC = 2.5V ± 0.2V | VCC = 3.3V ± 0.3V | Unit |
|--------|------------------------------------------------|---------------------|-------------------|-------------------|------|
|        |                                                |                     | Typical           | Typical           |      |
| CPD    | Power Dissipation Capacitance Outputs enabled  | CL = 0pF, f = 10Mhz | 62                | 60                | pF   |
|        | Power Dissipation Capacitance Outputs disabled |                     | 32                | 36                |      |

## SWITCHING CHARACTERISTICS<sup>(1)</sup>

| Symbol | Parameter                         | VCC = 2.5V ± 0.2V |      | VCC = 2.7V |      | VCC = 3.3V ± 0.3V |      | Unit |
|--------|-----------------------------------|-------------------|------|------------|------|-------------------|------|------|
|        |                                   | Min.              | Max. | Min.       | Max. | Min.              | Max. |      |
| fMAX   |                                   | 150               | —    | 150        | —    | 150               | —    | MHz  |
| tPLH   | Propagation Delay<br>xCLK to xQx  | 1                 | 5.3  | —          | 4.9  | 1                 | 4.2  | ns   |
| tPZH   | Output Enable Time<br>xOE to xQx  | 1                 | 6.2  | —          | 5.9  | 1                 | 4.8  | ns   |
| tPZL   | Output Disable Time<br>xOE to xQx | 1                 | 5.3  | —          | 4.7  | 1.2               | 4.3  | ns   |
| tsu    | Setup Time, data before CLK↑      | 2.1               | —    | 2.2        | —    | 1.9               | —    | ns   |
| th     | Hold Time, data after CLK↑        | 0.6               | —    | 0.5        | —    | 0.5               | —    | ns   |
| tw     | Pulse Duration, CLK HIGH or LOW   | 3.3               | —    | 3.3        | —    | 3.3               | —    | ns   |
| tsk(0) | Output Skew <sup>(2)</sup>        | —                 | —    | —          | —    | —                 | 500  | ps   |

NOTES:

1. See TEST CIRCUITS AND WAVEFORMS. TA = - 40°C to + 85°C.
2. Skew between any two outputs of the same package and switching in the same direction.

## TEST CIRCUITS AND WAVEFORMS

### TEST CONDITIONS

| Symbol     | $V_{CC}^{(1)} = 3.3V \pm 0.3V$ | $V_{CC}^{(1)} = 2.7V$ | $V_{CC}^{(2)} = 2.5V \pm 0.2V$ | Unit |
|------------|--------------------------------|-----------------------|--------------------------------|------|
| $V_{LOAD}$ | 6                              | 6                     | $2 \times V_{CC}$              | V    |
| $V_{IH}$   | 2.7                            | 2.7                   | $V_{CC}$                       | V    |
| $V_T$      | 1.5                            | 1.5                   | $V_{CC} / 2$                   | V    |
| $V_{LZ}$   | 300                            | 300                   | 150                            | mV   |
| $V_{HZ}$   | 300                            | 300                   | 150                            | mV   |
| $C_L$      | 50                             | 50                    | 30                             | pF   |



### DEFINITIONS:

$C_L$  = Load capacitance: includes jig and probe capacitance.

$R_T$  = Termination resistance: should be equal to  $Z_{OUT}$  of the Pulse Generator.

### NOTES:

1. Pulse Generator for All Pulses: Rate  $\leq 1.0\text{MHz}$ ;  $t_f \leq 2.5\text{ns}$ ;  $t_r \leq 2.5\text{ns}$ .
2. Pulse Generator for All Pulses: Rate  $\leq 1.0\text{MHz}$ ;  $t_f \leq 2\text{ns}$ ;  $t_r \leq 2\text{ns}$ .

### SWITCH POSITION

| Test            | Switch     |
|-----------------|------------|
| Open Drain      | $V_{LOAD}$ |
| Disable Low     |            |
| Enable Low      |            |
| Disable High    | GND        |
| Enable High     |            |
| All Other Tests | Open       |



### NOTES:

1. For  $tsk(o)$  OUTPUT1 and OUTPUT2 are any two outputs.
2. For  $tsk(b)$  OUTPUT1 and OUTPUT2 are in the same bank.



### NOTE:

1. Diagram shown for input Control Enable-LOW and input Control Disable-HIGH.



## ORDERING INFORMATION

| XX          | ALVC     | X | XX     | XXXX        | XX                                                             |
|-------------|----------|---|--------|-------------|----------------------------------------------------------------|
| Temp. Range | Bus-Hold |   | Family | Device Type | Package                                                        |
|             |          |   |        |             | BF                                                             |
|             |          |   |        |             | BFG                                                            |
|             |          |   |        | 374         | Low-Profile Fine Pitch Ball Grid Array<br>LFBGA - Green        |
|             |          |   |        | 32          | 32-Bit Edge Triggered D-Type Flip-Flop<br>with 3-State Outputs |
|             |          |   |        | H           | 32-Bit Bus Density, $\pm 24\text{mA}$                          |
|             |          |   |        | 74          | Bus-Hold                                                       |
|             |          |   |        |             | -40°C to +85°C                                                 |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).