

**FEATURES:**

- 128 x 128 channel non-blocking switch
- Serial Telecom Bus Compatible (ST-BUS®)
- 4 RX inputs—32 channels at 64 Kbit/s per serial line
- 4 TX output—32 channels at 64 Kbit/s per serial line
- Three-state serial outputs
- Microprocessor Interface (8-bit data bus)
- 5V Power Supply
- Available in 44-pin Plastic Leaded Chip Carrier (PLCC), 40-pin Plastic Dip (P-DIP) and 44-pin Plastic Quad Flatpack (PQFP)
- Operating Temperature Range -40°C to +85°C

**DESCRIPTION:**

The IDT728981 is a ST-BUS® compatible digital switch controlled by a microprocessor. The IDT728981 can handle as many as 128, 64 Kbit/s input and output channels. Those 128 channels are divided into 4 serial inputs and

outputs, each of which consists of 32 channels (64 Kbit/s per channel) to form a multiplexed 2.048 Mb/s stream.

**FUNCTIONAL DESCRIPTION**

A functional block diagram of the IDT728981 device is shown below. The serial streams operate continuously at 2.048 Mb/s and are arranged in 125µs wide frames each containing 32, 8-bit channels. Four input (RX0-3) and four output (TX0-3) serial streams are provided in the IDT728981 device allowing a complete 128 x 128 channel non-blocking switch matrix to be constructed. The serial interface ( $\bar{C}4i$ ) clock for the device is 4.096 MHz.

The received serial data is internally converted to a parallel format by the on chip serial-to-parallel converters and stored sequentially in a 128-position Data Memory. By using an internal counter that is reset by the input 8 KHz frame pulse,  $\bar{F}0i$ , the incoming serial data streams can be framed and sequentially addressed.

**FUNCTIONAL BLOCK DIAGRAM**

## PIN CONFIGURATION



PLCC: 0.05in. pitch, 0.65in. x 0.65in.  
(J44-1, order code: J)  
TOP VIEW



PLASTIC DIP: 0.10in. pitch, 2.05in. x 0.60in.  
(P40-1, order code: P)  
TOP VIEW



PQFP: 0.80mm pitch, 10mm x 10mm  
(DB44-1, order code: DB)  
TOP VIEW

## NOTE:

1. DNC - Do Not Connect

## PIN DESCRIPTIONS

| SYMBOL | NAME                                    | I/O | DESCRIPTION                                                                                                                                                                                    |
|--------|-----------------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GND    | Ground.                                 |     | Ground Rail.                                                                                                                                                                                   |
| VCC    | Vcc                                     |     | +5.0 Volt Power Supply.                                                                                                                                                                        |
| DTA    | Data Acknowledgment (Open Drain)        | O   | This active LOW output indicates that a data bus transfer is complete. A pull-up resistor is required at this output.                                                                          |
| RX0-3  | RX Input 0 to 3                         | I   | Serial data input streams. These streams have 32 channels at data rates of 2.048 Mb/s.                                                                                                         |
| F0i    | Frame Pulse                             | I   | This input identifies frame synchronization signals formatted to ST-BUS® specifications.                                                                                                       |
| C4i    | Clock                                   | I   | 4.096 MHz serial clock for shifting data in and out of the data streams.                                                                                                                       |
| A0-A5  | Address 0 to 5                          | I   | These lines provide the address to IDT728981 internal registers.                                                                                                                               |
| DS     | Data Strobe                             | I   | This is the input for the active HIGH data strobe on the microprocessor interface. This input operates with CS to enable the internal read and write generation.                               |
| R/W    | Read/Write                              | I   | This input controls the direction of the data bus lines (D0-D7) during a microprocessor access.                                                                                                |
| CS     | Chip Select                             | I   | Active LOW input enabling a microprocessor read or write of control register or internal memories.                                                                                             |
| D0-D7  | Data Bus 0 to 7                         | I/O | These pins provide microprocessor access to data in the internal control register. Connection Memory HIGH, Connection Memory LOW and data memory.                                              |
| TX0-3  | TX Outputs 0 to 3 (Three-state Outputs) | O   | Serial data output streams. These streams are composed of 32, 64 Kbit/s channels at data rates of 2.048 Mb/s.                                                                                  |
| ODE    | Output Drive Enable                     | I   | This is an output enable for the TX0-3 serial outputs. If this input is LOW, TX0-3 are high-impedance. If this is HIGH, each channel may still be put into high-impedance by software control. |

## FUNCTIONAL DESCRIPTION (Cont'd)

Data to be output on the serial streams may come from two sources: Data Memory or Connection Memory. The Connection Memory is 16 bits wide and is split into two 8-bit blocks—Connection Memory HIGH and Connection Memory LOW. Each location in Connection Memory is associated with a particular channel in an output stream so as to provide a one-to-one correspondence between Connection and Data Memories. This correspondence allows for per channel control for each TX output stream.

In Processor Mode, data output on the TX is taken from the Connection Memory Low and originates from the microprocessor (Figure 2). Where as in Connection Mode (Figure 1), data is read from Data Memory using the address in Connection Memory. Data destined for a particular channel on the serial output stream is read during the previous channel time slot to allow time for memory access and internal parallel-to-serial conversion.

### CONNECTION MODE

In Connection Mode, the addresses of input source for all output channels are stored in the Connection Memory Low. The Connection Memory Low locations are mapped to corresponding 8-bit x 32-channel output. The contents of the Data Memory at the selected address are then transferred to the parallel-to-serial converters. By having the output channel to specify the input channel through the Connection Memory, input channels can be broadcast to several output channels.

### PROCESSOR MODE

In Processor Mode the CPU writes data to specific Connection Memory Low locations which are to be output on the TX streams. The contents of the Connection Memory Low are transferred to the parallel-to-serial converter one channel before it is to be output and are transmitted each frame to the output until it is changed by the CPU.

### CONTROL

The Connection Memory High bits (Table 4) control the per-channel functions available in the IDT728981. Output channels are selected into specific



Figure 1. Connection Mode



Figure 2. Processor Mode

modes such as: Processor mode or Connection mode and Output Drivers Enabled or in three-state condition.

### OUTPUT DRIVE ENABLE (ODE)

The ODE pin is the master three-state output control pin. If the ODE input is held LOW all TX outputs will be placed in high impedance regardless Connection Memory High programming. However, if ODE is HIGH, the contents of Connection Memory High control the output state on a per-channel basis.

### DELAY THROUGH THE IDT728981

The transfer of information from the input serial streams to the output serial streams results in a delay through the device. The delay through the IDT728981 device varies according to the combination of input and output streams and the movement within the stream from channel to channel. Data received on an input stream must first be stored in Data Memory before it is sent out.

As information enters the IDT728981 it must first pass through an internal serial-to-parallel converter. Likewise, before data leaves the device, it must pass through the internal parallel-to-serial converter. This data preparation has an effect on the channel positioning in the frame immediately following the incoming frame—mainly, data cannot leave in the same time slot. Therefore, information that is to be output in the same channel position as the information is input, relative to the frame pulse, will be output in the following frame.

Whether information can be output during a following timeslot after the information entered the IDT728981 depends on which RX stream the channel information enters on and which TX stream the information leaves on. This is caused by the order in which input stream information is placed into Data Memory and the order in which stream information is queued for output. Table 1 shows the allowable input/output stream combinations for the minimum two channel delay.

| Input | Output Stream |
|-------|---------------|
| 0     | 1,2,3         |
| 1     | 3             |

Table 1. Input Stream to Output Stream Combinations that can Provide the Minimum 2-Channel Delay

| A5 | A4 | A3 | A2 | A1 | A0 | HEX ADDRESS | LOCATION                        |
|----|----|----|----|----|----|-------------|---------------------------------|
| 0  | X  | X  | X  | 0  | 0  | 00-1F       | Control Register <sup>(1)</sup> |
| 1  | 0  | 0  | 0  | 0  | 0  | 20          | Channel 0 <sup>(2)</sup>        |
| 1  | 0  | 0  | 0  | 0  | 1  | 21          | Channel 1 <sup>(2)</sup>        |
| 1  | .  | .  | .  | .  | .  | .           | .                               |
| .  | .  | .  | .  | .  | .  | .           | .                               |
| 1  | .  | .  | .  | .  | .  | .           | .                               |
| 1  | 1  | 1  | 1  | 1  | 1  | 3F          | Channel 31 <sup>(2)</sup>       |

NOTES:

1. Writing to the Control Register is the only fast transaction.

2. Memory and stream are specified by the contents of the Control Register.

Table 2. Address Mapping

## SOFTWARE CONTROL

If the A5 address line input is LOW then the IDT728981 Internal Control Register is addressed. If A5 input line is high, then the remaining address input lines are used to select the 32 possible channels per input or output stream. The address input lines and the Stream Address bits (STA) of the Control register give the user the capability of selecting all positions of IDT728981 Data and Connection memories. The IDT728981 memory mapping is illustrated in Table 2 and Figure 3.

The data in the control register (Table 3) consists of Memory Select and Stream Address bits, Split Memory and Processor Mode bits. In Split Memory mode (Bit 7 of the Control register) reads are from the Data Memory and writes are to the Connection Memory as specified by the Memory Select Bits (Bits 4 and 3 of the Control Register). The Memory Select bits allow the Connection Memory HIGH or LOW or the Data Memory to be chosen, and the Stream Address bits define internal memory subsections corresponding to input or output streams.

The Processor Enable bit (bit 6) places EVERY output channel on every output stream in Processor mode; i.e., the contents of the Connection Memory LOW (CML, see Table 5) are output on the TX output streams once every frame unless the ODE input pin is LOW. If PE bit is HIGH, then the IDT728981 behaves as if bits 2 (Channel Source) and 0 (Output Enable) of every Connection Memory High (CMH) locations were set to HIGH, regardless of the actual value.

If PE is LOW, then bit 2 and 0 of each Connection Memory High location operates normally. In this case, if bit 2 of the CMH is HIGH, the associated TX output channel is in Processor Mode. If bit 2 of the CMH is LOW, then the contents of the CML define the source information (stream and channel) of the time slot that is to be switched to an output.

If the ODE input pin is LOW, then all the serial outputs are high-impedance. If ODE is HIGH, then bit 0 (Output Enable) of the CMH location enables (if HIGH) or disables (if LOW) the output stream and channel.

## INITIALIZATION OF THE IDT728981

On initialization or power up, the contents of the Connection Memory High can be in any state. This is a potentially hazardous condition when multiple TX outputs are tied together to form matrices. The ODE pin should be held low on power up to keep all outputs in the high impedance condition until the contents of the CMH are programmed.

During the microprocessor initialization routine, the microprocessor should program the desired active paths through the matrices, and put all other channels into the high impedance state. Care should be taken that no two connected TX outputs drive the bus simultaneously. With the CMH setup, the microprocessor controlling the matrices can bring the ODE signal high to relinquish high impedance state control to the Connection Memory High bits outputs.



Figure 3. Address Mapping

| Control Register Configuration |                                 |                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|--------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit                            | Name                            | Description                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 7                              | SM (Split Memory)               | When 1, all subsequent reads are from the Data Memory and writes are to the Connection Memory LOW, except when the Control Register is accessed again. When 0, the Memory Select bits specify the memory for the operations. In either case, the Stream Address Bits select the subsection of the memory which is made available. |  |  |  |  |  |
| 6                              | PE (Processor Mode)             | When 1, the contents of the Connection Memory LOW are output on the Serial Output streams except when the ODE pin is LOW. When 0, the Connection Memory bits for each channel determine what is output.                                                                                                                           |  |  |  |  |  |
| 5                              |                                 | unused                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 4-3                            | MS1-MS0<br>(Memory Select Bits) | 0-0 - Not to be used.<br>0-1 - Data Memory (read only from the microprocessor port)<br>1-0 - Connection Memory LOW<br>1-1 - Connection Memory is HIGH                                                                                                                                                                             |  |  |  |  |  |
| 2                              |                                 | unused                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 1-0                            | STA1-0<br>(Stream Address Bits) | The number expressed in binary notation on these bits refers to the input or output stream which corresponds to the subsection of memory made accessible for subsequent operations.                                                                                                                                               |  |  |  |  |  |

Table 3. Control Register Configuration

| Connection Memory High Register |                     |                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|---------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit                             | Name                | Description                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| 2                               | CS (Channel Source) | When 1, the contents of the corresponding location in Connection Memory LOW are output on the location's channel and stream. When 0, the contents of the corresponding location in Connection Memory LOW act as an address for the Data Memory and determine the source of the connection to the location's channel and stream. |  |  |  |  |  |
| 1                               |                     | unused                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 0                               | OE (Output Enable)  | If the ODE pin is HIGH and bit 6 of the Control Register is 0, then this bit enables the output driver for the location's channel and stream. This allows individuals channels on individuals streams to be made high-impedance, allowing switching matrices to be constructed. A 1 enables the driver and a 0 disables it.     |  |  |  |  |  |

Table 4. Connection Memory High Register

| Connection Memory Low Register |                      |                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|--------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit                            | Name                 | Description                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| 7                              |                      | unused                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 6-5 <sup>(1)</sup>             | Stream Address Bits  | The number expressed in binary notation on these 2 bits are the number of the stream for the source of the connection. Bit 6 is the most significant bit, e.g., If bit 6 is 1, bit 5 is 0 then the source of the connection is a channel on RX2.                                                                                                          |  |  |  |  |  |
| 4-0 <sup>(1)</sup>             | Channel Address Bits | The number expressed in binary notation on these 5 bits is the number of the channel which is the source of the connection (the stream where the channel lies is defined by bits 7, 6 and 5). Bit 4 is the most significant bit, e.g., if bit 4 is 1, bit 3 is 0, bit 2 is 0, bit 1 is 1 and bit 0 is 1, then the source of the connection is channel 19. |  |  |  |  |  |

## NOTE:

- If bit 2 of the corresponding Connection HIGH location is 1 or bit 6 of the Control Register is 1, then these entire 8 bits are output on the channel and stream associated with this location. Otherwise, the bits are used as indicated to define the source of the connection which is output on the channel and stream associated with this location.

Table 5. Connection Memory Low Register

## ABSOLUTE MAXIMUM RATINGS <sup>(1)</sup>

| Symbol         | Parameter                  | Min.      | Max.                 | Unit |
|----------------|----------------------------|-----------|----------------------|------|
|                | V <sub>CC</sub> - GND      | -0.3      | 7                    | V    |
| V <sub>I</sub> | Voltage on Digital Inputs  | GND - 0.3 | V <sub>CC</sub> +0.3 | V    |
| V <sub>O</sub> | Voltage on Digital Outputs | GND - 0.3 | V <sub>CC</sub> +0.3 | V    |
| I <sub>O</sub> | Current at Digital Outputs |           | 40                   | mA   |
| T <sub>S</sub> | Storage Temperature        | -65       | +150                 | °C   |
| P <sub>D</sub> | Package Power Dissipation  |           | 2                    | W    |

NOTE:

1. Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

## RECOMMENDED OPERATING CONDITIONS

| Symbol          | Parameter                        | Min. | Typ. <sup>(1)</sup> | Max.            | Unit |
|-----------------|----------------------------------|------|---------------------|-----------------|------|
| V <sub>CC</sub> | Positive Supply                  | 4.75 | —                   | 5.25            | V    |
| V <sub>I</sub>  | Input Voltage                    | 0    | —                   | V <sub>CC</sub> | V    |
| T <sub>OP</sub> | Operating Temperature Commercial | -40  | —                   | +85             | °C   |

NOTE:

1. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.

## DC ELECTRICAL CHARACTERISTICS

| Symbol          | Parameter              | Min. | Typ. <sup>(1)</sup> | Max. | Units | Test Conditions                                |
|-----------------|------------------------|------|---------------------|------|-------|------------------------------------------------|
| I <sub>CC</sub> | Supply Current         | —    | 7                   | 10   | mA    | Outputs Unloaded                               |
| V <sub>IH</sub> | Input High Voltage     | 2.0  | —                   | —    | V     |                                                |
| V <sub>IL</sub> | Input Low Voltage      | —    | —                   | 0.8  | V     |                                                |
| I <sub>IL</sub> | Input Leakage          | —    | —                   | 5    | µA    | V <sub>I</sub> between GND and V <sub>CC</sub> |
| C <sub>I</sub>  | Input Capacitance      | —    | 8                   | —    | pF    |                                                |
| V <sub>OH</sub> | Output High Voltage    | 2.4  | —                   | —    | V     | I <sub>OH</sub> = 10mA                         |
| I <sub>OH</sub> | Output High Current    | 10   | 15                  | —    | mA    | Sourcing, V <sub>OH</sub> = 2.4V               |
| V <sub>OL</sub> | Output Low Voltage     | —    | —                   | 0.4  | V     | I <sub>OL</sub> = 5mA                          |
| I <sub>OL</sub> | Output Low Current     | 5    | 10                  | —    | mA    | Sinking, V <sub>OL</sub> = 0.4V                |
| I <sub>OZ</sub> | High Impedance Leakage | —    | —                   | 5    | µA    | V <sub>O</sub> between GND and V <sub>CC</sub> |
| C <sub>O</sub>  | Output Pin Capacitance | —    | 8                   | —    | pF    |                                                |

NOTE:

1. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.



S1 is open circuit except when testing output levels or high impedance states.

S2 is switched to V<sub>CC</sub> or GND when testing output levels or high impedance states.

Figure 4. Output Load

### AC ELECTRICAL CHARACTERISTICS <sup>(1)</sup>—CLOCK TIMING

| Symbol | Characteristics             | Min.  | Typ. <sup>(2)</sup> | Max. | Unit |
|--------|-----------------------------|-------|---------------------|------|------|
| tCLK   | Clock Period <sup>(3)</sup> | 220   | 244                 | 300  | ns   |
| tCH    | Clock Width High            | 95    | 122                 | 150  | ns   |
| tCL    | Clock Width Low             | 110   | 122                 | 150  | ns   |
| tCTT   | Clock Transition Time       | —     | 20                  | —    | ns   |
| tFPS   | Frame Pulse Setup Time      | 20    | —                   | 200  | ns   |
| tFPH   | Frame Pulse Hold Time       | 0.020 | —                   | 50   | μs   |
| tFPW   | Frame Pulse Width           | —     | 244                 | —    | ns   |

NOTE:

1. Timing is over recommended temperature and power supply voltages.
2. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
3. Contents of Connection Memory are not lost if the clock stops, however, TX outputs go into the high impedance state.



Figure 5. Frame Alignment



Figure 6. Clock Timing

AC ELECTRICAL CHARACTERISTICS <sup>(1)</sup>—SERIAL STREAM TIMING

| Symbol    | Characteristics                | Min. | Typ. <sup>(2)</sup> | Max. | Unit | Test Conditions                        |
|-----------|--------------------------------|------|---------------------|------|------|----------------------------------------|
| $t_{TAZ}$ | TX0-3 Delay - Active to High Z | 20   | 30                  | 60   | ns   | $R_L = 1K\Omega^{(3)}$ , $C_L = 150pF$ |
| $t_{TZA}$ | TX0-3 Delay - High Z to Active | 25   | 45                  | 70   | ns   | $C_L = 150pF$                          |
| $t_{TAA}$ | TX0-3 Delay - Active to Active | 30   | 45                  | 70   | ns   | $C_L = 150pF$                          |
| $t_{TOH}$ | TX0-3 Hold Time                | 25   | —                   | —    | ns   | $C_L = 150pF$                          |
| $t_{OED}$ | Output Driver Enable Delay     | —    | 45                  | 70   | ns   | $R_L = 1K\Omega^{(3)}$ , $C_L = 150pF$ |
| $t_{SIS}$ | Serial Input Setup Time        | —    | -40                 | -20  | ns   |                                        |
| $t_{SIH}$ | Serial Input Hold Time         | 90   | —                   | —    | ns   |                                        |

NOTE:

1. Timing is over recommended temperature and power supply voltages.
2. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
3. High Impedance is measured by pulling to the appropriate rail with  $R_L$ , with timing corrected to cancel time taken to discharge  $C_L$ .



Figure 7. Serial Outputs and External Control



Figure 8. Output Driver Enable



Figure 9. Serial Inputs

## AC ELECTRICAL CHARACTERISTICS<sup>(1)</sup>—PROCESSOR BUS

| Symbol | Characteristics             | Min. | Typ. <sup>(2)</sup> | Max. | Unit   | Test Conditions                                      |
|--------|-----------------------------|------|---------------------|------|--------|------------------------------------------------------|
| tcss   | Chip Select Setup Time      | 10   | 0                   | —    | ns     |                                                      |
| trws   | Read/Write Setup Time       | 10   | —                   | —    | ns     |                                                      |
| tads   | Address Setup Time          | 10   | —                   | —    | ns     |                                                      |
| tAKD   | Acknowledgment Delay Fast   | —    | 30                  | 60   | ns     | $C_L = 150\text{pF}$                                 |
| tAKD   | Acknowledgment Delay Slow   | 2.7  | —                   | 7.2  | cycles | $\overline{C4i}$ cycles <sup>(4)</sup>               |
| tfws   | Fast Write Data Setup Time  | 20   | —                   | —    | ns     |                                                      |
| tswd   | Slow Write Data Delay       | —    | 2.0                 | 1.7  | cycles | $\overline{C4i}$ cycles                              |
| trds   | Read Data Setup Time        | —    | —                   | 0.5  | cycles | $\overline{C4i}$ cycles, $C_L = 150\text{pF}$        |
| tdht   | Data Hold Time Read         | 20   | —                   | —    | ns     | $R_L = 1\text{K}\Omega^{(3)}$ , $C_L = 150\text{pF}$ |
| tdht   | Data Hold Time Write        | 20   | 10                  | —    | ns     |                                                      |
| trdz   | Read Data to High Impedance | —    | 30                  | 60   | ns     | $R_L = 1\text{K}\Omega^{(3)}$ , $C_L = 150\text{pF}$ |
| tcsht  | Chip Select Hold Time       | 0    | —                   | —    | ns     |                                                      |
| trwh   | Read/Write Hold Time        | 0    | —                   | —    | ns     |                                                      |
| tadht  | Address Hold Time           | 0    | —                   | —    | ns     |                                                      |
| takh   | Acknowledgment Hold Time    | 10   | 20                  | 40   | ns     | $R_L = 1\text{K}\Omega^{(3)}$ , $C_L = 150\text{pF}$ |

### NOTE:

1. Timing is over recommended temperature and power supply voltages.
2. Typical figures are at 25°C and are for design aid only; not guaranteed and not subject to production testing.
3. High Impedance is measured by pulling to the appropriate rail with  $R_L$ , with timing corrected to cancel time taken to discharge  $C_L$ .
4. Processor accesses are dependent on the  $\overline{C4i}$  clock, and so some things are expressed as multiples of the  $\overline{C4i}$ .



Figure 10. Processor Bus

## ORDERING INFORMATION

| IDT         | XXXXX   | XX      | X                                                       |                             |
|-------------|---------|---------|---------------------------------------------------------|-----------------------------|
| Device Type | Package | Process |                                                         |                             |
|             |         |         | Blank                                                   | -40°C to +85°C (Commercial) |
|             |         | JG      | Green Plastic Leaded Chip Carrier – Green (PLCC, J44-1) |                             |
|             |         | PG      | Green Plastic Dip – Green (P40-1)                       |                             |
|             |         | DBG     | Green Plastic Quad Flatpack – Green (PQFP, DB44-1)      |                             |
|             |         | 728981  | 128 x 128 – Time Slot Interchange Digital Switch        |                             |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).