## FEATURES:

- $16 \times 16$ parallel multiplier-accumulator with selectable accumulation and subtraction
- High-speed: 20ns multiply-accumulate time
- IDT7210 features selectable accumulation, subtraction, rounding and preloading with 35-bit result
- IDT7210 is pin and function compatible with the TRW TDC1010J, TMC2210, Cypress CY7C510, and AMD AM29510
- Performs subtraction and double precision addition and multiplication
- Produced using advanced CMOS high-performance technology
- TTL-compatible
- Available in topbraze DIP, PLCC, Flatpack and Pin Grid Array
- Military product compliant to MIL-STD-883, Class B
- Standard Military Drawing \#5962-88733 is listed on this function
- Speeds available:

Commercial: L20/25/35/45/55/65
Military: L25/30/40/55/65/75

## DESCRIPTION:

The IDT7210 is a high-speed, low-power $16 \times 16$-bit parallel multiplier-accumulator that is ideally suited for real-time digital signal processing applications. Fabricated using CMOS silicon gate technology, this device offers a very low-power alternative to existing bipolar and NMOS counterparts, with only $1 / 7$ to $1 / 10$ the power dissipation and exceptional speed (25ns maximum) performance.

A pin and functional replacement for TRW's TDC1010J the IDT7210 operates from a single 5 volt supply and is compatible with standard TTL logic levels. The architecture of the IDT7210 is fairly straightforward, featuring individual input and output registers with clocked D-type flip-flop, a preload capability which enables input data to be preloaded into the output registers, individual three-state output ports for the Extended Product (XTP) and Most Significant Product (MSP) and a Least Significant Product output (LSP) which is multiplexed with the Y input.

The XIN and YIN data input registers may be specified through the use of the Two's Complement input (TC) as either a two's complement or an unsigned magnitude, yielding a fullprecision 32-bit result that may be accumulated to a full 35-bit result. The three output registers - Extended Product (XTP), Most Most Significant Product (MSP) and Least Significant Product (LSP) - are controlled by the respective TSX, TSM and TSL input lines. The LSP output can be routed through Yin ports.

## FUNCTIONAL BLOCK DIAGRAM



## DESCRIPTION (Continued)

The Accumulate input (ACC) enables the device to perform either a multiply or a multiply-accumulate function. In the multiply-accumulate mode, output data can be added to or subtracted from previous results. When the Subtraction (SUB) input is active simultaneously with an active ACC, a subtraction can be performed. The double precision accumulated result is rounded down to either a single precision or single precision plus 3-bit extended result. In the multiply mode, the Extended

Product output (XTP) is sign extended in the two's complement mode or set to zero in the unsigned mode. The Round (RND) control rounds up the Most Significant Product (MSP) and the 3-bit Extended Product (XTP) outputs. When Preload input (PREL) is active, all the output buffers are forced into a highimpedance state (see Preload truth table) and external data can be loaded into the output register by using the TSX, TSL and TSM signals as input controls.

## PIN CONFIGURATIONS





FLATPACK
TOP VIEW


## PIN DESCRIPTIONS

| Pin Name | I/O | Description |
| :---: | :---: | :---: |
| X0-15 | I | Data Inputs |
| Y0-15/ P0-15 | I/O | Multiplexed I/O port. Yo-15 are data inputs and can be used to preload LSP register on PREL = 1. P0-15 are LSP register outputs - enabled by TSL. |
| P16-31 | I/O | MSP register outputs - enabled by TSM. MSP register can be preloaded when PREL $=1$. |
| P32-34 | I/O | XTP register outputs - enabled by TSX. XTP register can be preloaded through these inputs when PREL = 1 . |
| CLKX | 1 | Input data $\mathrm{X}_{0-15}$ loaded in X input register on CLKX rising edge. |
| CLKY | I | Input data Yo-15 loaded in Y input register on CLKY rising edge. |
| CLKP | 1 | Output data loaded into output register on rising edge of CLKP. |
| TSX | 1 | TSX $=0$ enables XTP outputs, TSX $=1$ tristates P32-34 lines. |
| TSM | 1 | TSM $=0$ enables MSP outputs, TSM = 1 tristates $\mathrm{P}^{\text {16- }} 31$ lines. |
| TSL | 1 | TSL $=0$ enables LSP outputs, TSL = 1 tristates $\mathrm{P}_{0}-15$ lines. |
| PREL | 1 | When PREL= 1 data is input on P0-15 lines. When PREL = 0, inputs on these lines are ignored. |
| ACC | I | This input is loaded into the control register on the rising edge of (CLKX + CLKY). When $A C C=1$ and $S U B=0$ an accumulate operation is performed. When $A C C=1$ and $\operatorname{SUB}=1$, $a$ subtract operation is performed. When $A C C=0$, the SUB input is a don't care and the device acts as a simple multipler with no accumulation |
| SUB | I | This input is loaded into the control register on the rising edge of (CLKX + CLKY). <br> This input is active only when $A C C=1$. When SUB $=1$ the contents of the output register are subtracted from the result and stored back in the output register. When SUB $=0$ the contents of the output register are added to the result and stored back in the output register |
| TC | I | This input is loaded into the control register on the rising edge of (CLKX + CLKY). When TC = 1, the X and Y input are assumed to be in two's complement form. When $T C=0, X$ and $Y$ inputs are assumed to be in unsigned magnitude form |
| RND | 1 | This input is loaded into the control register on the rising edge of (CLKX + CLKY). <br> RND is inactive when low. RND = 1, adds a " 1 " to the most significant bit of the LSP, to round MSP and XTP data |

## PRELOAD TRUTH TABLE

| PREL | TSX | TSM | TSL | XTP | MSP | LSP |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 | Q | Q | Q |
| 0 | 0 | 0 | 1 | Q | Q | $\mathrm{Hi} Z$ |
| 0 | 0 | 1 | 0 | Q | $\mathrm{Hi} Z$ | Q |
| 0 | 0 | 1 | 1 | Q | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ |
| 0 | 1 | 0 | 0 | $\mathrm{Hi} Z$ | Q | Q |
| 0 | 1 | 0 | 1 | $\mathrm{Hi} Z$ | Q | $\mathrm{Hi} Z$ |
| 0 | 1 | 1 | 0 | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ | Q |
| 0 | 1 | 1 | 1 | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ |
| 1 | 0 | 0 | 0 | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ |
| 1 | 0 | 0 | 1 | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ | PL |
| 1 | 0 | 1 | 0 | $\mathrm{Hi} Z$ | PL | $\mathrm{Hi} Z$ |
| 1 | 0 | 1 | 1 | $\mathrm{Hi} Z$ | PL | PL |
| 1 | 1 | 0 | 0 | PL | $\mathrm{Hi} Z$ | $\mathrm{Hi} Z$ |
| 1 | 1 | 0 | 1 | PL | $\mathrm{Hi} Z$ | PL |
| 1 | 1 | 1 | 0 | PL | PL | $\mathrm{Hi} Z$ |
| 1 | 1 | 1 | 1 | PL | PL | PL |

NOTES:
Hi Z = Output buffers at high impedance (output disabled)
Q = Output buffers at low impedance. Contents of output register will be transferred to output pins.
PL = Output buffers at high impedance or output disabled. Preload data supplied externally at output pins will be loaded into the output register at the rising edge of CLKP.

## NOTES ON TWO'S COMPLEMENT FORMATS

1. In two's complement notation, the location of the binary point that signifies the separation of the fractional and integer fileds is just after the sign, between the sign bit $\left(-2^{\circ}\right)$ and the next significant bit for the multiplier inputs. This same format is carried over to the output format, except that the extended significance of the integer filed is provided to extend the utility of the accumulator. In the case of the output rotation, the output binary point is located between the $2^{\circ}$ and $2^{1}$ bit positions. The location of the binary point is arbitrary, as long as there is consistency with both the input and output formats. The number filed can be considered entirely integer with the binary point just to the right of the least significant bit for the input, product and the accumulated sum.
2. When in the non-accumulating mode, the first four bits ( $\mathrm{P}^{34}$ to ${ }^{{ }^{31}}$ ) will all indicate the sign of the product. Additionally, the $P^{30}$ term will also indicate the sign with one exception, when multiplying $-1 \times-1$. With the additional bits that are available in this multiplier, the $-1 x-1$ is a valid operation that yields a +1 product.
3. In operations that require the accumulation of single products or sum of products, there is no change in format. To allow for a valid summation beyond that available for a single multiplication product, three additional significant bits (guard bits) are provided. This is the same as if the product was accumulated off-chip in a separate 35 -bit wide adder. Taking the sign at the most significant bit position will guarantee that the largest number field will be used. When the accumulated sum only occupies the right hand portion of the accumulator, the sign will be extended into the lesser significant bit positions.

CAPACITANCE ( $\mathrm{TA}=+25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ )

| Symbol | Parameter $^{(1)}$ | Conditions | Max. | Unit |
| :--- | :--- | :---: | :---: | :---: |
| CIN | Input Capacitance | VIN $=0 \mathrm{~V}$ | 10 | pF |
| Cout | Output Capacitance | Vout $=0 \mathrm{~V}$ | 12 | pF |

NOTE:

1. This parameter is measured at characterization and not $100 \%$ tested.

## DC ELECTRICAL CHARACTERISTICS

(Commercial: VCC $=5.0 \mathrm{~V} \pm 10 \%, \mathrm{TA}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$; Military: $\mathrm{VCC}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{TA}=-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ )

| Symbol | Parameter | Test Conditions ${ }^{(5)}$ | Commercial |  |  | Military |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min. | Typ. ${ }^{(1)}$ | Max. | Min. | Typ. ${ }^{(1)}$ | Max. |  |
| VIH | Input High Voltage | Guaranteed Logic HIGH Level | 2.0 | - | - | 2.0 | - | - | V |
| VIL | Input Low Voltage | Guaranteed Logic LOW Level | - | - | 0.8 | - | - | 0.8 | V |
| \|ILI| | Input Leakage Current | Vcc = Max., VIN = OV to Vcc | - | - | 10 | - | - | 10 | $\mu \mathrm{A}$ |
| \|ILO| | Output Leakage Current | Vcc = Max., Outputs Disabled Vout = 0 to Vcc | - | - | 10 | - | - | 10 | $\mu \mathrm{A}$ |
| VoH | Output HIGH Voltage | $\mathrm{Vcc}=$ Min., $\mathrm{IOH}=-2.0 \mathrm{~mA}$ | 2.4 | - | - | 2.4 | - | - | V |
| VoL ${ }^{(4)}$ | Output LOW Voltage | $\mathrm{VCC}=$ Min., $\mathrm{IOL}=4 \mathrm{~mA}$ | - | - | 0.4 | - | - | 0.4 | V |
| Ios | Output Short Circuit Current | Vcc = Max., Vo GND | -20 | - | -100 | -20 | - | -100 | mA |
| ICC ${ }^{(2)}$ | Operating Power Supply Current | $\begin{aligned} & \text { Vcc }=\text { Max., Outputs Enabled } \\ & \mathrm{f}=10 \mathrm{MHz}^{(2)} \\ & \mathrm{CL}=50 \mathrm{pF} \\ & \hline \end{aligned}$ | - | 45 | 90 | - | 45 | 110 | mA |
| ICCQ1 | Quiescent Power Supply Current | VIN $\geq$ VIH, $\mathrm{VIN} \leq$ VIL | - | 20 | 30 | - | 20 | 30 | mA |
| ICCQ2 | Quiescent Power Supply Current | VIn $\geq \mathrm{Vcc}-0.2 \mathrm{~V}, \mathrm{~V}$ in $\leq 0.2 \mathrm{~V}$ | - | 4 | 10 | - | 4 | 12 | mA |
| Icc/f ${ }^{(2,3)}$ | Increase in Power Supply Current MHz | Vcc = Max., Outputs Disabled | - | - | 6 | - | - | 8 | $\begin{aligned} & \mathrm{mA} / \\ & \mathrm{MHz} \\ & \hline \end{aligned}$ |

## NOTES:

1. Typical implies $\mathrm{Vcc}=5 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.
2. Icc is measured at 10 MHz and $\mathrm{VIN}=0$ to 3 V . For frequencies greater than 10 MHz , the following equation is used for the commercial range:
$\mathrm{ICC}=90+6(\mathrm{f}-10) \mathrm{mA}$, where $\mathrm{f}=$ operating frequency in MHz . For the military range, Icc $=110+8(\mathrm{f}-10) . \mathrm{f}=$ operating frequency in $\mathrm{MHz}, \mathrm{f}=1 / \mathrm{tmA}$.
3. For frequencies greater than 10 MHz , guaranteed by design, not production tested.
4. $\mathrm{IoL}=4 \mathrm{~mA}$ for $\mathrm{mA}>55 \mathrm{~ns}$.
5. For conditions shown as Max. or Min., use appropriate value specified under electrical characteristics.

AC ELECTRICAL CHARACTERISTICS COMMERCIAL ( $\mathrm{Vcc}=5 \mathrm{~V} \pm 10 \%, \mathrm{TA}_{\mathrm{A}}=0^{\circ}$ to $+70^{\circ} \mathrm{C}$ )

| Symbol | Parameter | 7210L20 |  | 7210L25 |  | 7210L35 |  | 7210L45 |  | 7210L55 |  | 7210L65 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\mathrm{MA}}$ | Multiply-Accumulate Time ${ }^{(2)}$ | 2.0 | 20 | 2.0 | 25 | 2.0 | 35 | 2.0 | 45 | 2.0 | 55 | 2.0 | 65 | ns |
| $\mathrm{t}_{\mathrm{D}}$ | Output Delay ${ }^{(2)}$ | 2.0 | 18 | 2.0 | 20 | 2.0 | 25 | 2.0 | 25 | 2.0 | 30 | 2.0 | 35 | ns |
| $\mathrm{t}_{\text {ENA }}$ | 3-State Enable Time | - | 18 | - | 20 | - | 25 | - | 25 | - | 30 | - | 30 | ns |
| $\mathrm{t}_{\text {DIS }}$ | 3-State Disable Time(1) | - | 18 | - | 20 | - | 25 | - | 25 | - | 30 | - | 30 | ns |
| ts | Input Register Set-up Time | 10 | - | 12 | - | 12 | - | 15 | - | 20 | - | 25 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Input Register Hold Time | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| $\mathrm{t}_{\text {PW }}$ | Clock Pulse Width | 9 | - | 10 | - | 10 | - | 15 | - | 20 | - | 25 | - | ns |
| $\mathrm{t}_{\mathrm{HCL}}$ | Relative Hold Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage.
2. Minimum delays guaranteed but not tested

AC ELECTRICAL CHARACTERISTICS MILITARY (Vcc $=5 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-55^{\circ}$ to $+125^{\circ} \mathrm{C}$ )

| Symbol | Parameter | 7210L25 |  | 7210L30 |  | 7210L40 |  | 7210L55 |  | 7210L65 |  | 7210 L 75 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| $\mathrm{t}_{\mathrm{MA}}$ | Multiply-Accumulate Time ${ }^{(2)}$ | 2.0 | 25 | 2.0 | 30 | 2.0 | 40 | 2.0 | 55 | 2.0 | 65 | 2.0 | 75 | ns |
| $\mathrm{t}_{\mathrm{D}}$ | Output Delay ${ }^{(2)}$ | 2.0 | 20 | 2.0 | 20 | 2.0 | 25 | 2.0 | 30 | 2.0 | 35 | 2.0 | 35 | ns |
| $\mathrm{t}_{\text {ENA }}$ | 3-State Enable Time | - | 20 | - | 20 | - | 25 | - | 30 | - | 30 | - | 35 | ns |
| $\mathrm{t}_{\text {DIS }}$ | 3-State Disable Time(1) | - | 20 | - | 20 | - | 25 | - | 25 | - | 30 | - | 30 | ns |
| ts | Input Register Set-up Time | 12 | - | 12 | - | 15 | - | 20 | - | 25 | - | 25 | - | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Input Register Hold Time | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | 3 | - | ns |
| $\mathrm{t}_{\text {PW }}$ | Clock Pulse Width | 10 | - | 10 | - | 15 | - | 20 | - | 25 | - | 25 | - | ns |
| $\mathrm{t}_{\mathrm{HCL}}$ | Relative Hold Time | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns |

## NOTES:

1. Transition is measured $\pm 500 \mathrm{mV}$ from steady state voltage.
2. Minimum delays guaranteed but not tested


Figure 1. Timing Diagram



Figure 3. Fractional Unsigned Mgnitude Notation

| BINARY POINT |
| :--- |



## TEST CIRCUITS AND WAVEFORMS TEST CIRCUITS FOR ALL OUTPUTS



2577 drw 06

## SET-UP, HOLD AND RELEASE TIMES



PROPAGATION DELAY


## SWITCH POSITION

| Test | Switch |
| :---: | :---: |
| Open Drain <br> Disable Low <br> Enable Low | Closed |
| All Other Tests | Open |

DEFINITIONS:
$C_{L}=$ Load capacitance: includes jig and probe capacitance.
$R \mathrm{~T}=$ Termination resistance: should be equal to Zout of the Pulse Generator.

## PULSE WIDTH



2577 drw 08

## ENABLE AND DISABLE TIMES



NOTES:

1. Diagram shown for input Control Enable-LOW and input Control DisableHIGH
2. Pulse Generator for All Pulses: Rate $\leq 1.0 \mathrm{MHz}$; $\mathrm{tF} \leq 2.5 \mathrm{~ns} ; \mathrm{tR} \leq 2.5 \mathrm{~ns}$

## ORDERING INFORMATION



2577 drw 11

This datasheet has been downloaded from: www.DatasheetCatalog.com

Datasheets for electronic components.

# IMPORTANT NOTICE AND DISCLAIMER 

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

## Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan
www.renesas.com

## Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit www.renesas.com/contact-us/.

## Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

