

**Features**

- ◆ 64K x 16 advanced high-speed CMOS Static RAM
- ◆ Equal access and cycle times
  - Commercial: 12/15/20ns
  - Industrial: 15/20ns
- ◆ One Chip Select plus one Output Enable pin
- ◆ Bidirectional data inputs and outputs directly TTL-compatible
- ◆ Low power consumption via chip deselect
- ◆ Upper and Lower Byte Enable Pins
- ◆ Commercial and industrial product available in 44-pin Plastic SOJ package and 44-pin TSOP package

**Description**

The IDT71016 is a 1,048,576-bit high-speed Static RAM organized as 64Kx16. It is fabricated using high-performance, high-reliability CMOS technology. This state-of-the-art technology, combined with innovative circuit design techniques, provides a cost-effective solution for high-speed memory needs.

The IDT71016 has an output enable pin which operates as fast as 7ns, with address access times as fast as 12ns. All bidirectional inputs and outputs of the IDT71016 are TTL-compatible and operation is from a single 5V supply. Fully static asynchronous circuitry is used, requiring no clocks or refresh for operation.

The IDT71016 is packaged in a JEDEC standard 44-pin Plastic SOJ and 44-pin TSOP Type II.

**Functional Block Diagram**

## Pin Configurations<sup>(1)</sup>



SOJ/TSOP  
Top View

NOTE:

1. This text does not indicate orientation of actual part-marking.

## Truth Table<sup>(1)</sup>

| <b>CS</b> | <b>OE</b> | <b>WE</b> | <b>BLE</b> | <b>BHE</b> | <b>I/O<sub>0</sub> - I/O<sub>7</sub></b> | <b>I/O<sub>8</sub> - I/O<sub>15</sub></b> | <b>Function</b>      |
|-----------|-----------|-----------|------------|------------|------------------------------------------|-------------------------------------------|----------------------|
| H         | X         | X         | X          | X          | High-Z                                   | High-Z                                    | Deselected - Standby |
| L         | L         | H         | L          | H          | DATAOUT                                  | High-Z                                    | Low Byte Read        |
| L         | L         | H         | H          | L          | High-Z                                   | DATAOUT                                   | High Byte Read       |
| L         | L         | H         | L          | L          | DATAOUT                                  | DATAOUT                                   | Word Read            |
| L         | X         | L         | L          | L          | DATAIN                                   | DATAIN                                    | Word Write           |
| L         | X         | L         | L          | H          | DATAIN                                   | High-Z                                    | Low Byte Write       |
| L         | X         | L         | H          | L          | High-Z                                   | DATAIN                                    | High Byte Write      |
| L         | H         | H         | X          | X          | High-Z                                   | High-Z                                    | Outputs Disabled     |
| L         | X         | X         | H          | H          | High-Z                                   | High-Z                                    | Outputs Disabled     |

NOTE:

1. H = V<sub>IH</sub>, L = V<sub>IL</sub>, X = Don't care.

## Pin Descriptions

|                                      |                   |       |
|--------------------------------------|-------------------|-------|
| A0 - A15                             | Address Inputs    | Input |
| CS                                   | Chip Select       | Input |
| WE                                   | Write Enable      | Input |
| OE                                   | Output Enable     | Input |
| BHE                                  | High Byte Enable  | Input |
| BLE                                  | Low Byte Enable   | Input |
| I/O <sub>0</sub> - I/O <sub>15</sub> | Data Input/Output | I/O   |
| Vcc                                  | 5.0V Power        | Pwr   |
| Vss                                  | Ground            | Gnd   |

3210 tbl 01

## Absolute Maximum Ratings<sup>(1)</sup>

| Symbol               | Rating                               | Value        | Unit |
|----------------------|--------------------------------------|--------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | V    |
| TBIAS                | Temperature Under Bias               | -55 to +125  | °C   |
| TSTG                 | Storage Temperature                  | -55 to +125  | °C   |
| PT                   | Power Dissipation                    | 1.25         | W    |
| IOUT                 | DC Output Current                    | 50           | mA   |

NOTES:

1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
2. VTERM must not exceed Vcc + 0.5V.

3210 tbl 03a

## Recommended Operating Temperature and Supply Voltage

| Grade      | Temperature    | GND | Vcc        |
|------------|----------------|-----|------------|
| Commercial | 0°C to +70°C   | 0V  | 5.0V ± 10% |
| Industrial | -40°C to +85°C | 0V  | 5.0V ± 10% |

3210 tbl 04

## Recommended DC Operating Conditions

| Symbol | Parameter          | Min.                | Typ. | Max.      | Unit |
|--------|--------------------|---------------------|------|-----------|------|
| Vcc    | Supply Voltage     | 4.5                 | 5.0  | 5.5       | V    |
| GND    | Ground             | 0                   | 0    | 0         | V    |
| VIH    | Input High Voltage | 2.2                 | —    | VDD + 0.5 | V    |
| VIL    | Input Low Voltage  | -0.5 <sup>(1)</sup> | —    | 0.8       | V    |

3210 tbl 05

1. VIL (min.) = -1.5V for pulse width less than tRC/2, once per cycle.

## Capacitance

(TA = +25°C, f = 1.0MHz, SOJ/TSOP Package)

| Symbol | Parameter <sup>(1)</sup> | Conditions | Max. | Unit |
|--------|--------------------------|------------|------|------|
| CIN    | Input Capacitance        | VIN = 3dV  | 6    | pF   |
| CIO    | I/O Capacitance          | VOUT = 3dV | 7    | pF   |

3210 tbl 06

1. This parameter is guaranteed by device characterization, but not production tested.

## DC Electrical Characteristics

(VCC = 5.0V ± 10%, Commercial and Industrial Temperature Range)

| Symbol | Parameter              | Test Conditions                         | Min. | Max. | Unit |
|--------|------------------------|-----------------------------------------|------|------|------|
|        |                        |                                         | —    | —    | —    |
| IIL    | Input Leakage Current  | VCC = Max., VIN = GND to VCC            | —    | 5    | µA   |
| IOL    | Output Leakage Current | VCC = Max., CS = VIH, VOUT = GND to VCC | —    | 5    | µA   |
| VOH    | Output Low Voltage     | IOL = 8mA, VCC = Min.                   | —    | 0.4  | V    |
| VOL    | Output High Voltage    | IOL = -4mA, VCC = Min.                  | 2.4  | —    | V    |

3210 tbl 07

## DC Electrical Characteristics<sup>(1)</sup>

(VCC = 5.0V ± 10%, VLC = 0.2V, VHC = VCC-0.2V)

| Symbol | Parameter                                                                                                                       | 71016S12 | 71016S15 |      | 71016S20 |      | Unit |
|--------|---------------------------------------------------------------------------------------------------------------------------------|----------|----------|------|----------|------|------|
|        |                                                                                                                                 | Com'l.   | Com'l.   | Ind. | Com'l.   | Ind. |      |
| Icc    | Dynamic Operating Current<br>CS ≤ VIL, Outputs Open, VCC = Max., f = fMAX <sup>(2)</sup>                                        | 210      | 180      | 180  | 170      | 170  | mA   |
| ISB    | Standby Power Supply Current (TTL Level)<br>CS ≥ VIH, Outputs Open, VCC = Max., F = fMAX <sup>(2)</sup>                         | 60       | 50       | 50   | 45       | 45   | mA   |
| ISB1   | Standby Power Supply Current (CMOS Level)<br>CS ≥ VHC, Outputs Open, VCC = Max., f = 0 <sup>(2)</sup><br>VIN ≤ VLC or VIN ≥ VHC | 10       | 10       | 10   | 10       | 10   | mA   |

NOTES:

1. All values are maximum guaranteed values.
2. fMAX = 1/tRC (all address inputs are cycling at fMAX); f = 0 means no address input lines are changing.

3210 tbl 08

## AC Test Conditions

|                               |                       |
|-------------------------------|-----------------------|
| Input Pulse Levels            | GND to 3.0V           |
| Input Rise/Fall Times         | 1.5ns                 |
| Input Timing Reference Levels | 1.5V                  |
| Output Reference Levels       | 1.5V                  |
| AC Test Load                  | See Figure 1, 2 and 3 |

3210 tbl 09

## AC Test Loads



\*Including jig and scope capacitance.

Figure 1. AC Test Load

Figure 2. AC Test Load  
(for tCLZ, tOLZ, tCHZ, tOHZ, tOW, and tWHZ)



Figure 3. Output Capacitive Derating

AC Electrical Characteristics (V<sub>CC</sub> = 5.0V ± 10%, Commercial and Industrial Range)

| Symbol                                     | Parameter                              | 71016S12 <sup>(2)</sup> |      | 71016S15 |      | 71016S20 |      | Unit |
|--------------------------------------------|----------------------------------------|-------------------------|------|----------|------|----------|------|------|
|                                            |                                        | Min.                    | Max. | Min.     | Max. | Min.     | Max. |      |
| <b>READ CYCLE</b>                          |                                        |                         |      |          |      |          |      |      |
| t <sub>RC</sub>                            | Read Cycle Time                        | 12                      | —    | 15       | —    | 20       | —    | ns   |
| t <sub>AA</sub>                            | Address Access Time                    | —                       | 12   | —        | 15   | —        | 20   | ns   |
| t <sub>ACS</sub>                           | Chip Select Access Time                | —                       | 12   | —        | 15   | —        | 20   | ns   |
| t <sub>CLZ</sub> <sup>(1)</sup>            | Chip Select Low to Output in Low-Z     | 4                       | —    | 5        | —    | 5        | —    | ns   |
| t <sub>CHZ</sub> <sup>(1)</sup>            | Chip Select High to Output in High-Z   | —                       | 6    | —        | 6    | —        | 8    | ns   |
| t <sub>OE</sub>                            | Output Enable Low to Output Valid      | —                       | 7    | —        | 8    | —        | 10   | ns   |
| t <sub>OLZ</sub> <sup>(1)</sup>            | Output Enable Low to Output in Low-Z   | 0                       | —    | 0        | —    | 0        | —    | ns   |
| t <sub>OHZ</sub> <sup>(1)</sup>            | Output Enable High to Output in High-Z | —                       | 6    | —        | 6    | —        | 8    | ns   |
| t <sub>OH</sub>                            | Output Hold from Address Change        | 4                       | —    | 4        | —    | 5        | —    | ns   |
| t <sub>B<sub>E</sub></sub>                 | Byte Enable Low to Output Valid        | —                       | 7    | —        | 8    | —        | 10   | ns   |
| t <sub>B<sub>LZ</sub></sub> <sup>(1)</sup> | Byte Enable Low to Output in Low-Z     | 0                       | —    | 0        | —    | 0        | —    | ns   |
| t <sub>B<sub>HZ</sub></sub> <sup>(1)</sup> | Byte Enable High to Output in High-Z   | —                       | 6    | —        | 6    | —        | 8    | ns   |
| <b>WRITE CYCLE</b>                         |                                        |                         |      |          |      |          |      |      |
| t <sub>WC</sub>                            | Write Cycle Time                       | 12                      | —    | 15       | —    | 20       | —    | ns   |
| t <sub>AW</sub>                            | Address Valid to End of Write          | 9                       | —    | 10       | —    | 12       | —    | ns   |
| t <sub>CW</sub>                            | Chip Select Low to End of Write        | 9                       | —    | 10       | —    | 12       | —    | ns   |
| t <sub>BW</sub>                            | Byte Enable Low to End of Write        | 9                       | —    | 10       | —    | 12       | —    | ns   |
| t <sub>AS</sub>                            | Address Set-up Time                    | 0                       | —    | 0        | —    | 0        | —    | ns   |
| t <sub>WR</sub>                            | Address Hold from End of Write         | 0                       | —    | 0        | —    | 0        | —    | ns   |
| t <sub>WP</sub>                            | Write Pulse Width                      | 9                       | —    | 10       | —    | 12       | —    | ns   |
| t <sub>DW</sub>                            | Data Valid to End of Write             | 7                       | —    | 8        | —    | 10       | —    | ns   |
| t <sub>DH</sub>                            | Data Hold Time                         | 0                       | —    | 0        | —    | 0        | —    | ns   |
| t <sub>OW</sub> <sup>(1)</sup>             | Write Enable High to Output in Low-Z   | 1                       | —    | 1        | —    | 1        | —    | ns   |
| t <sub>WHZ</sub> <sup>(1)</sup>            | Write Enable Low to Output in High-Z   | —                       | 6    | —        | 6    | —        | 8    | ns   |

NOTE:

1. This parameter is guaranteed with the AC Load (Figure 2) by device characterization, but is not production tested.
2. 12ns commercial only.

3210 tbl 10

Timing Waveform of Read Cycle No. 1<sup>(1,2,3)</sup>



NOTES:

1.  $\overline{WE}$  is HIGH for Read Cycle.
2. Device is continuously selected,  $\overline{CS}$  is LOW.
3.  $\overline{OE}$ ,  $\overline{BHE}$ , and  $\overline{BLE}$  are LOW.

3210 drw 06

### Timing Waveform of Read Cycle No. 2<sup>(1)</sup>



#### NOTES:

1.  $\overline{WE}$  is HIGH for Read Cycle.
2. Address must be valid prior to or coincident with the later of  $\overline{CS}$ ,  $\overline{BHE}$ , or  $\overline{BLE}$  transition LOW; otherwise tAA is the limiting parameter.
3. Transition is measured  $\pm 200\text{mV}$  from steady state.

3210 drw 07

### Timing Waveform of Write Cycle No. 1 ( $\overline{WE}$ Controlled Timing)<sup>(1,2,4)</sup>



3210 drw 08

#### NOTES:

1. A write occurs during the overlap of a LOW  $\overline{CS}$ , LOW  $\overline{BHE}$  or  $\overline{BLE}$ , and a LOW  $\overline{WE}$ .
2.  $\overline{OE}$  is continuously HIGH. If during a  $\overline{WE}$  controlled write cycle  $\overline{OE}$  is LOW, t<sub>WP</sub> must be greater than or equal to t<sub>WHz</sub> + t<sub>OW</sub> to allow the I/O drivers to turn off and data to be placed on the bus for the required t<sub>OW</sub>. If  $\overline{OE}$  is HIGH during a  $\overline{WE}$  controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified t<sub>WP</sub>.
3. During this period, I/O pins are in the output state, and input signals must not be applied.
4. If the  $\overline{CS}$  LOW or  $\overline{BHE}$  and  $\overline{BLE}$  LOW transition occurs simultaneously with or after the  $\overline{WE}$  LOW transition, the outputs remain in a high-impedance state.
5. Transition is measured  $\pm 200\text{mV}$  from steady state.

Timing Waveform of Write Cycle No. 2 (**CS** Controlled Timing)<sup>(1,4)</sup>



Timing Waveform of Write Cycle No. 3 (**BHE**, **BLE** Controlled Timing)<sup>(1,4)</sup>



NOTES:

1. A write occurs during the overlap of a LOW CS, LOW BHE or BLE, and a LOW WE.
2. OE is continuously HIGH. If during a WE controlled write cycle OE is LOW, tWP must be greater than or equal to tWHZ + tDW to allow the I/O drivers to turn off and data to be placed on the bus for the required tWP. If OE is HIGH during a WE controlled write cycle, this requirement does not apply and the minimum write pulse is as short as the specified tWP.
3. During this period, I/O pins are in the output state, and input signals must not be applied.
4. If the CS LOW or BHE and BLE LOW transition occurs simultaneously with or after the WE LOW transition, the outputs remain in a high-impedance state.
5. Transition is measured  $\pm 200\text{mV}$  from steady state.

## Ordering Information



3210 drw 11

NOTE:

1. Contact your local sales office for industrial temp range for other speeds, packages and powers.

\*Commercial temperature range only

## Orderable Part Information

| Speed (ns) | Orderable Part ID | Pkg. Code | Pkg. Type | Temp. Grade |
|------------|-------------------|-----------|-----------|-------------|
| 12         | 71016S12PHG       | PHG44     | TSOP      | C           |
|            | 71016S12PHG8      | PHG44     | TSOP      | C           |
|            | 71016S12YG        | PBG44     | SOJ       | C           |
|            | 71016S12YG8       | PBG44     | SOJ       | C           |
| 15         | 71016S15PHG       | PHG44     | TSOP      | C           |
|            | 71016S15PHG8      | PHG44     | TSOP      | C           |
|            | 71016S15PHGI      | PHG44     | TSOP      | I           |
|            | 71016S15PHG8I     | PHG44     | TSOP      | I           |
|            | 71016S15YG        | PBG44     | SOJ       | C           |
|            | 71016S15YG8       | PBG44     | SOJ       | C           |
|            | 71016S15YGI       | PBG44     | SOJ       | I           |
| 20         | 71016S20PHG       | PHG44     | TSOP      | C           |
|            | 71016S20PHG8      | PHG44     | TSOP      | C           |
|            | 71016S20PHGI      | PHG44     | TSOP      | I           |
|            | 71016S20PHG8I     | PHG44     | TSOP      | I           |
|            | 71016S20YG        | PBG44     | SOJ       | C           |
|            | 71016S20YG8       | PBG44     | SOJ       | C           |
|            | 71016S20YGI       | PBG44     | SOJ       | I           |
|            | 71016S20YG8I      | PBG44     | SOJ       | I           |

## Datasheet Document History

|           |             |                                                                                                                                                                                                                    |
|-----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 07/30/99: |             | Updated to new format                                                                                                                                                                                              |
| 080/5/99: | Pg. 3       | Expressed commercial and industrial ranges on DC Electrical table<br>Removed Icc, IsB, and IsB1 values for S12 industrial speed                                                                                    |
|           | Pg. 5       | Expressed commercial and industrial ranges on AC Electrical table<br>Changed footnote #2 to commercial temperature only                                                                                            |
|           | Pg. 6       | Revised footnotes on Write Cycle No.1 diagram                                                                                                                                                                      |
|           | Pg. 7       | Revised footnotes on Write Cycle No.2 and No.3 diagrams                                                                                                                                                            |
|           | Pg. 8       | Removed SCD 2752 footnote<br>Added commercial only for 12ns speed                                                                                                                                                  |
| 08/13/99: | Pg. 9       | Added Datasheet Document History                                                                                                                                                                                   |
| 09/30/99: | Pg. 3, 5, 8 | Added 12ns industrial temperature speed grade offering<br>Not recommended for new designs                                                                                                                          |
| 08/09/00: |             | Removed "Not recommended for new designs"                                                                                                                                                                          |
| 02/01/01: |             | Added "Restricted hazardous substance device" to order information                                                                                                                                                 |
| 01/30/04: | Pg. 8       | Updated Capacitance table to include TSOP                                                                                                                                                                          |
| 01/30/06: | Pg. 3       | Added N generation die step to data sheet ordering information                                                                                                                                                     |
| 02/13/07: | Pg. 8       | Removed "IDT" from orderable part number                                                                                                                                                                           |
| 10/13/08: | Pg. 8       | Updated Commercial and Industrial speed grade offerings                                                                                                                                                            |
| 09/25/13: | Pg. 1       | Removed IDT reference to fabrication                                                                                                                                                                               |
|           | Pg. 3       | Removed Commercial TA information from the Absolute Maximum Ratings table<br>Removed Ind. temp values for the 12ns speed grade from the DC Elec Chars table                                                        |
|           | Pg. 5       | Added the footnote annotation to the AC Elec Chars table and the footnote for 12ns commercial only                                                                                                                 |
|           | Pg. 8       | Added T & R to, updated Restricted Hazardous Substance Device wording to "Green", added annotation indicating "Commercial temperature range only" and removed Die Stepping indicator from the ordering information |
| 06/02/20: | Pg. 1 - 10  | Rebranded as Renesas datasheet                                                                                                                                                                                     |
|           | Pg. 2 & 8   | Updated package codes                                                                                                                                                                                              |
|           | Pg. 8       | Added Industrial temp footnote to Ordering Information                                                                                                                                                             |
|           | Pg. 8       | Added Orderable Part Information table                                                                                                                                                                             |

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).