# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

# 4556 Group SINGLE-CHIP 4-BIT CMOS MICROCOMPUTER

#### DESCRIPTION

The 4556 Group is a 4-bit single-chip microcomputer designed with CMOS technology. Its CPU is that of the 4500 series using a simple, high-speed instruction set. The computer is equipped with two 8-bit timers (each timer has one or two reload registers), a 16-bit timer for clock count, interrupts, and oscillation circuit switch function.

The various microcomputers in the 4556 Group include variations of the built-in memory size as shown in the table below.

## FEATURES

#### Timers

| Timer 1                                                       | 8-bit timer with a reload register |
|---------------------------------------------------------------|------------------------------------|
| Timer 2 8-b                                                   | it timer with two reload registers |
| Timer 3 16-bi                                                 | t timer (fixed dividing frequency) |
| ●Interrupt                                                    | 4 sources                          |
| •Key-on wakeup function pins                                  |                                    |
| <ul> <li>LCD control circuit</li> </ul>                       |                                    |
| Segment output                                                |                                    |
| Common output                                                 |                                    |
| Voltage drop detection circuit (or                            | nly H version)                     |
| Reset occurrence                                              | Typ. 1.8 V (Ta = 25 °C)            |
| Reset release                                                 | Typ. 1.9 V (Ta = 25 °C)            |
| <ul> <li>Watchdog timer</li> </ul>                            |                                    |
| Clock generating circuit                                      |                                    |
| Built-in clock                                                |                                    |
| (on-chip oscillator)                                          |                                    |
| Main clock                                                    |                                    |
| (ceramic resonator/R <mark>C</mark> oscill <mark>at</mark> io | n)                                 |
| Sub-clock                                                     |                                    |
| (quartz-crystal oscillation)                                  |                                    |
| ●LED drive directly enabled (port                             | D)                                 |
|                                                               |                                    |

## **APPLICATION**

Remote control transmitter

|     | Part number        | ROM (PROM) size<br>(X 10 bits) | RAM size<br>(X 4 bits) | Package | ROM type      |
|-----|--------------------|--------------------------------|------------------------|---------|---------------|
|     | M34556M4-XXXFP     | 4096 words                     | 288 words              | 42P2R-A | Mask ROM      |
| dno | M34556M8-XXXFP     | 8192 words                     | 288 words              | 42P2R-A | Mask ROM      |
| Gro | M34556G8FP (Note)  | 8192 words                     | 288 words              | 42P2R-A | One Time PROM |
| 56  | M34556M4H-XXXFP    | 4096 words                     | 288 words              | 42P2R-A | Mask ROM      |
| 45  | M34556M8H-XXXFP    | 8192 words                     | 288 words              | 42P2R-A | Mask ROM      |
|     | M34556G8HFP (Note) | 8192 words                     | 288 words              | 42P2R-A | One Time PROM |

Note: Shipped in blank.



## **PIN CONFIGURATION**



Pin configuration (top view) (4556 Group)



Block diagram (4556 Group)

## PERFORMANCE OVERVIEW

| Parameter                   |                       |             | Function                             |                                                                                                                                                                          |  |  |  |  |
|-----------------------------|-----------------------|-------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Number of basic             |                       |             |                                      | 123                                                                                                                                                                      |  |  |  |  |
| instructions                |                       |             | 4H/M8H/G8H                           | 124                                                                                                                                                                      |  |  |  |  |
| Minimum                     |                       |             |                                      |                                                                                                                                                                          |  |  |  |  |
| instruction                 | Mask ROM version      |             | VI version                           | 0.5 $\mu$ s (at 6 MHz oscillation frequency, in through mode)                                                                                                            |  |  |  |  |
| execution time              | One Time PROM version |             | PROM version                         | 0.68 $\mu$ s (at 4.4 MHz oscillation frequency, in through mode)                                                                                                         |  |  |  |  |
| Memory sizes                | ROM M34556M4          |             | 1556M4                               | 4096 words X 10 bits                                                                                                                                                     |  |  |  |  |
|                             |                       | M34         | 1556M4H                              |                                                                                                                                                                          |  |  |  |  |
|                             |                       | M34         | 1556M8/G8                            | 8192 words X 10 bits                                                                                                                                                     |  |  |  |  |
|                             |                       | M34         | 1556M8H/G8H                          |                                                                                                                                                                          |  |  |  |  |
|                             | RAM                   | M34         | 1556M4/M8/G8                         | 288 words X 4 bits (including LCD display RAM 23 words X 4 bits)                                                                                                         |  |  |  |  |
|                             |                       | M34         | 556M4H/M8H/G8H                       |                                                                                                                                                                          |  |  |  |  |
| Input/Output<br>ports       | Do-D                  | 5           | I/O                                  | Six independent I/O ports.<br>Input is examined by skip decision.<br>The output structure can be switched by software.<br>Port D5 is also used as INT pin.               |  |  |  |  |
|                             | D6, D <sup>.</sup>    | 7           | Output                               | Two independent output ports.<br>Ports D6 and D7 are also used as XCIN and XCOUT, respectively.                                                                          |  |  |  |  |
|                             | P00-F                 | P03         | I/O                                  | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software. Ports P00–P03 are also used as SEG21–SEG24, respectively. |  |  |  |  |
|                             | P10-F                 | <b>P</b> 13 | I/O                                  | 4-bit I/O port; A pull-up function, a key-on wakeup function and output structure can be switched by software. Ports P10–P13 are also used as SEG25–SEG28, respectively. |  |  |  |  |
|                             | P20-F                 | <b>2</b> 3  | I/O                                  | 4-bit I/O port; The output structure can be switched by software. Ports P20–P23 are also used as SEG17–SEG20, respectively.                                              |  |  |  |  |
|                             | C Output              |             | Output                               | 1-bit output; Port C is also used as CNTR pin.                                                                                                                           |  |  |  |  |
| Timers                      | Timer                 | 1           |                                      | 8-bit programmable timer with a reload register and has an event counter.                                                                                                |  |  |  |  |
|                             | Timer                 | 2           |                                      | 8-bit programmable timer with two reload registers and PWM output function.                                                                                              |  |  |  |  |
|                             | Timer                 | -           |                                      | 16-bit timer, fixed dividing frequency (timer for clock count)                                                                                                           |  |  |  |  |
|                             | Timer                 | -           |                                      | 4-bit timer with a reload register (for LCD clock)                                                                                                                       |  |  |  |  |
|                             | Watch                 |             |                                      | 16-bit timer (fixed dividing frequency) (for watchdog)                                                                                                                   |  |  |  |  |
| LCD control                 |                       |             | pias value                           | 1/2, 1/3 bias                                                                                                                                                            |  |  |  |  |
| circuit                     |                       |             | duty value                           | 2, 3, 4 duty                                                                                                                                                             |  |  |  |  |
|                             |                       |             | output                               | 4                                                                                                                                                                        |  |  |  |  |
|                             | Segm                  |             |                                      | 23                                                                                                                                                                       |  |  |  |  |
|                             | Intern<br>powei       |             | sistor for<br>ply                    | 2r × 3, 2r × 2, r × 3, r × 2 (r = 80 kΩ, (Ta = 25 °C, Typical value))                                                                                                    |  |  |  |  |
| Interrupt                   | Sourc                 | es          |                                      | 4 (one for external, three for timer)                                                                                                                                    |  |  |  |  |
|                             | Nestir                | ng          |                                      | 1 level                                                                                                                                                                  |  |  |  |  |
| Subroutine ne               | •                     |             | · · · · ·                            | 8 levels                                                                                                                                                                 |  |  |  |  |
| Device structu              | re                    |             |                                      | CMOS silicon gate                                                                                                                                                        |  |  |  |  |
| Package                     |                       |             | 42-pin plastic molded SSOP (42P2R-A) |                                                                                                                                                                          |  |  |  |  |
| Operating temperature range |                       | •           | -20 °C to 85 °C                      |                                                                                                                                                                          |  |  |  |  |
|                             | Mask ROM version      |             |                                      | 1.8 to 5.5 V (It depends on operation source clock, oscillation frequency and operation mode)                                                                            |  |  |  |  |
| voltage                     | One Time PROM version |             |                                      | 1.8 to 3.6 V (It depends on operation source clock, oscillation frequency and operation mode)                                                                            |  |  |  |  |
| Power<br>dissipation        | `                     | RO          | M version)                           | 2.2 mA (at room temperature, $VDD = 5 V$ , $f(XIN) = 6 MHz$ , $f(XCIN) = stop$ , $f(RING) = stop$ , $f(STCK) = f(XIN)/1$                                                 |  |  |  |  |
| (Typ.value)                 | (Mask                 | RO          | perating mode<br>M version)          | 6 $\mu$ A (at room temperature, VDD = 5 V, f(XCIN) = 32 kHz)                                                                                                             |  |  |  |  |
|                             |                       |             | ack-up<br>M version)                 | 0.1 $\mu$ A (at room temperature, VDD = 5 V, output transistor is cut-off state)                                                                                         |  |  |  |  |

#### **PIN DESCRIPTION**

| Pin                                 | Name                                                 | Input/Output | Function                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------------------------|------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd                                 | Power supply                                         | _            | Connected to a plus power supply.                                                                                                                                                                                                                                                                                                                                                      |
| Vss                                 | Ground                                               | _            | Connected to a 0 V power supply.                                                                                                                                                                                                                                                                                                                                                       |
| CNVss                               | CNVss                                                | —            | Connect CNVss to Vss and apply "L" (0V) to CNVss certainly.                                                                                                                                                                                                                                                                                                                            |
| RESET                               | Reset input/output                                   | I/O          | An N-channel open-drain I/O pin for a system reset. When the SRST instruction, watchdog timer, the built-in power-on reset or the voltage drop detection circuit causes the system to be reset, the RESET pin outputs "L" level.                                                                                                                                                       |
| Xin                                 | Main clock input                                     | Input        | I/O pins of the main clock generating circuit. When using a ceramic resonator, connect it between pins XIN and XOUT. A feedback resistor is built-in between them.                                                                                                                                                                                                                     |
| Хоит                                | Main clock output                                    | Output       | When using the RC oscillation, connect a resistor and a capacitor to XIN, and leave XOUT pin open.                                                                                                                                                                                                                                                                                     |
| XCIN                                | Sub-clock input                                      | Input        | I/O pins of the sub-clock generating circuit. Connect a 32.768 kHz quartz-crystal oscilla-<br>tor between pins XCIN and XCOUT. A feedback resistor is built-in between them. XCIN and                                                                                                                                                                                                  |
| Хсоит                               | Sub-clock output                                     | Output       | XCOUT pins are also used as ports D6 and D7, respectively.                                                                                                                                                                                                                                                                                                                             |
| D0D5                                | I/O port D<br>Input is examined by<br>skip decision. | I/O          | Each pin of port D has an independent 1-bit wide I/O function. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port D5 is also used as INT pin.                                                                                                        |
| D6, D7                              | Output port D                                        | Output       | Each pin of port D has an independent 1-bit wide output function. The output struc-<br>ture is N-channel open-drain. Ports D6 and D7 are also used as XCIN pin and XCOUT<br>pin, respectively.                                                                                                                                                                                         |
| P00–P03                             | I/O port P0                                          | I/O          | Port P0 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P0 has a key-on wakeup function and a pull-up function. Both functions can be switched by software. Ports P00–P03 are also used as SEG21–SEG24, respectively. |
| P10–P13                             | I/O port P1                                          | I/O          | Port P1 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain. Port P1 has a key-on wakeup function and a pull-up function. Both functions can be switched by software. Ports P10–P13 are also used as SEG25–SEG28, respectively. |
| P20-P23                             | I/O port P2                                          | I/O          | Port P2 serves as a 4-bit I/O port. The output structure can be switched to N-channel open-drain or CMOS by software. For input use, set the latch of the specified bit to "1" and select the N-channel open-drain.<br>Ports P20–P23 are also used as SEG17–SEG20, respectively.                                                                                                       |
| Port C                              | Output port C                                        | Output       | 1-bit output port. The output structure is CMOS. Port C is also used as CNTR pin.                                                                                                                                                                                                                                                                                                      |
| COM0–<br>COM3                       | Common output                                        | Output       | LCD common output pins. Pins COM <sub>0</sub> and COM <sub>1</sub> are used at 1/2 duty, pins COM <sub>0</sub> –<br>COM <sub>2</sub> are used at 1/3 duty and pins COM <sub>0</sub> –COM <sub>3</sub> are used at 1/4 duty.                                                                                                                                                            |
| SEG0-SEG10<br>SEG17-SEG28<br>(Note) | Segment output                                       | Output       | LCD segment output pins. SEG0–SEG2 pins are used as VLC3–VLC1 pins, respec-<br>tively. SEG17–SEG28 pins are used as Ports P20–P23, Ports P00–P03 and Ports<br>P10–P13, respectively.                                                                                                                                                                                                   |
| CNTR                                | Timer input/output                                   | I/O          | CNTR pin has the function to input the clock for the timer 1 event counter and to out-<br>put the PWM signal generated by timer 2.CNTR pin is also used as Port C.                                                                                                                                                                                                                     |
| INT                                 | Interrupt input                                      | Input        | INT pin accepts external interrupts. They have the key-on wakeup function which can be switched by software. INT pin is also used as Port D5.                                                                                                                                                                                                                                          |

Note: SEG11 to SEG16 pins are not existed in the 4556 Group.

## **MULTIFUNCTION**

| Pin   | Multifunction | Pin   | Multifunction | Pin  | Multifunction | Pin   | Multifunction |
|-------|---------------|-------|---------------|------|---------------|-------|---------------|
| XCIN  | D6            | D6    | XCIN          | P20  | SEG17         | SEG17 | P20           |
| Хсоит | D7            | D7    | Хсоит         | P21  | SEG18         | SEG18 | P21           |
| P00   | SEG21         | SEG21 | P00           | P22  | SEG19         | SEG19 | P22           |
| P01   | SEG22         | SEG22 | P01           | P23  | SEG20         | SEG20 | P23           |
| P02   | SEG23         | SEG23 | P02           | D5   | INT           | INT   | D5            |
| P03   | SEG24         | SEG24 | P03           | l c  | CNTR          | CNTR  | С             |
| P10   | SEG25         | SEG25 | P10           | SEG0 | VLC3          | VLC3  | SEG0          |
| P11   | SEG26         | SEG26 | P11           | SEG1 | VLC2          | VLC2  | SEG1          |
| P12   | SEG27         | SEG27 | P12           | SEG2 | VLC1          | VLC1  | SEG2          |
| P13   | SEG28         | SEG28 | P13           |      |               |       |               |

Notes 1: Pins except above have just single function.

Phile except above have just single function.
 The input/output of D5 can be used even when INT is selected. The threshold value is different between port D5 and INT. Accordingly, be careful when the input of both is used.
 The port C "H" output function can be used even when CNTR (output) is selected.



## DEFINITION OF CLOCK AND CYCLE

- Operation source clock
  - The operation source clock is the source clock to operate this product. In this product, the following clocks are used.
  - Clock (f(XIN)) by the external ceramic resonator
  - Clock (f(XIN)) by the external RC oscillation
  - Clock (f(XIN)) by the external input
  - Clock (f(RING)) of the on-chip oscillator which is the internal oscillator
  - Clock (f(XCIN)) by the external quartz-crystal resonator

• System clock (STCK)

The system clock is the basic clock for controlling this product. The system clock is selected by the clock control register MR shown as the table below.

Instruction clock (INSTCK)

The instruction clock is the basic clock for controlling CPU. The instruction clock (INSTCK) is a signal derived by dividing the system clock (STCK) by 3. The one instruction clock cycle generates the one machine cycle.

#### Machine cycle

The machine cycle is the standard cycle required to execute the instruction.

|     | Registe | er MR |     | System clock                                      | Operation mode                         |  |  |
|-----|---------|-------|-----|---------------------------------------------------|----------------------------------------|--|--|
| MRз | MR2     | MR1   | MR0 |                                                   |                                        |  |  |
| 1   | 1       | 0     | 0   | f(STCK) = f(RING)/8                               | Internal frequency divided by 8 mode   |  |  |
| 1   | 0       | 0     | 0   | f(STCK) = f(RING)/4                               | Internal frequency divided by 4 mode   |  |  |
| 0   | 1       | 0     | 0   | f(STCK) = f(RING)/2                               | Internal frequency divided by 2 mode   |  |  |
| 0   | 0       | 0     | 0   | f(STCK) = f(RING)                                 | Internal frequency through mode        |  |  |
| 1   | 1       | 0     | 1   | f(STCK) = f(XIN)/8 High-speed frequency divided b |                                        |  |  |
| 1   | 0       | 0     | 1   | f(STCK) = f(XIN)/4                                | High-speed frequency divided by 4 mode |  |  |
| 0   | 1       | 0     | 1   | f(STCK) = f(XIN)/2                                | High-speed frequency divided by 2 mode |  |  |
| 0   | 0       | 0     | 1   | f(STCK) = f(XIN)                                  | High-speed through mode                |  |  |
| 1   | 1       | 1     | 0   | f(STCK) = f(Xcin)/8                               | Low-speed frequency divided by 8 mode  |  |  |
| 1   | 0       | 1     | 0   | f(STCK) = f(Xcin)/4                               | Low-speed frequency divided by 4 mode  |  |  |
| 0   | 1       | 1     | 0   | f(STCK) = f(Xcin)/2                               | Low-speed frequency divided by 2 mode  |  |  |
| 0   | 0       | 1     | 0   | f(STCK) = f(XCIN)                                 | Low-speed through mode                 |  |  |

Note: The f(RING)/8 is selected after system is released from reset.

## PORT FUNCTION

| Port    | Pin                 | Input  | Output structure      | I/O  | Control      | Control   | Remark                             |
|---------|---------------------|--------|-----------------------|------|--------------|-----------|------------------------------------|
|         |                     | Output |                       | unit | instructions | registers | . tomant                           |
| Port D  | D0-D4, D5/INT       | I/O    | N-channel open-drain/ | 1    | SD, RD       | FR1, FR2  | Output structure selection         |
|         |                     | (6)    | CMOS                  |      | SZD          | l1, K2    | function (programmable)            |
|         |                     |        |                       |      | CLD          |           |                                    |
|         | XCIN/D6, XCOUT/D7   | Output | N-channel open-drain  |      |              | RG        |                                    |
|         |                     | (2)    |                       |      |              |           |                                    |
| Port P0 | P00/SEG21-P03/SEG24 | I/O    | N-channel open-drain/ | 4    | OP0A         | FR0, PU0  | Built-in pull-up functions, key-on |
|         |                     | (4)    | CMOS                  |      | IAP0         | K0        | wakeup functions and output        |
|         |                     |        |                       |      |              | C1        | structure selection function       |
|         |                     |        |                       |      |              |           | (programmable)                     |
| Port P1 | P10/SEG25-P13/SEG28 | I/O    | N-channel open-drain/ | 4    | OP1A         | FR0, PU1  | Built-in pull-up functions, key-on |
|         |                     | (4)    | CMOS                  |      | IAP1         | K0, K1    | wakeup functions and output        |
|         |                     |        |                       |      |              | C2        | structure selection function       |
|         |                     |        |                       |      |              |           | (programmable)                     |
| Port P2 | P20/SEG17-P23/SEG20 | I/O    | N-channel open-drain/ | 4    | OP2A         | FR2       | Output structure selection func    |
|         |                     | (4)    | CMOS                  |      | IAP2         | L3        | tion (programmable)                |
| Port C  | C/CNTR              | Output | CMOS                  | 1    | RCP          | W1        |                                    |
|         |                     | (1)    |                       |      | SCP          |           |                                    |



## **CONNECTIONS OF UNUSED PINS**

| Pin        | Connection      | Usage condition                                            |
|------------|-----------------|------------------------------------------------------------|
| Xin        | Connect to Vss. | RC oscillator is not selected                              |
| Хоит       | Open.           |                                                            |
| XCIN/D6    | Connect to Vss. |                                                            |
| XCOUT/D7   | Open.           |                                                            |
| D0D4       | Open.           |                                                            |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure. |
| D5/INT     | Open.           | INT pin input is disabled.                                 |
|            | Connect to Vss. | N-channel open-drain is selected for the output structure. |
| C/CNTR     | Open.           | CNTR input is not selected for timer 1 count source.       |
| P00/SEG21- | Open.           | The key-on wakeup function is invalid.                     |
| P03/SEG24  | Connect to Vss. | Segment output is not selected.                            |
|            |                 | N-channel open-drain is selected for the output structure. |
|            |                 | Pull-up transistor is OFF.                                 |
|            |                 | The key-on wakeup function is invalid.                     |
| P10/SEG25- | Open.           | The key-on wakeup function is invalid.                     |
| P13/SEG28  | Connect to Vss. | Segment output is not selected.                            |
|            |                 | N-channel open-drain is selected for the output structure. |
|            |                 | Pull-up transistor is OFF.                                 |
|            |                 | The key-on wakeup function is invalid.                     |
| P20/SEG17- | Open.           |                                                            |
| P23/SEG20  | Connect to Vss. | Segment output is not selected.                            |
|            |                 | N-channel open-drain is selected for the output structure. |
| COM0-COM3  | Open.           |                                                            |
| SEG0/VLC3  | Open.           | SEGo pin is selected.                                      |
| SEG1/VLC2  | Open.           | SEG1 pin is selected.                                      |
| SEG2/VLC1  | Open.           | SEG2 pin is selected.                                      |
| SEG3-SEG10 | Open.           |                                                            |
| (Note)     |                 |                                                            |

Note: SEG11 to SEG16 pins are not existed in the 4556 Group.

(Note when connecting to Vss and VDD) • Connect the unused pins to Vss and VDD using the thickest wire at the shortest distance against noise.



#### PORT BLOCK DIAGRAMS



Port block diagram (1)











Port block diagram (5)



Port block diagram (6)





Port block diagram (7)



Block diagram of external interrupt



# FUNCTION BLOCK OPERATIONS CPU

#### (1) Arithmetic logic unit (ALU)

The arithmetic logic unit ALU performs 4-bit arithmetic such as 4bit data addition, comparison, AND operation, OR operation, and bit manipulation.

#### (2) Register A and carry flag

Register A is a 4-bit register used for arithmetic, transfer, exchange, and I/O operation.

Carry flag CY is a 1-bit flag that is set to "1" when there is a carry with the AMC instruction (Figure 1).

It is unchanged with both A n instruction and AM instruction. The value of A<sub>0</sub> is stored in carry flag CY with the RAR instruction (Figure 2).

Carry flag CY can be set to "1" with the SC instruction and cleared to "0" with the RC instruction.

#### (3) Registers B and E

Register B is a 4-bit register used for temporary storage of 4-bit data, and for 8-bit data transfer together with register A.

Register E is an 8-bit register. It can be used for 8-bit data transfer with register B used as the high-order 4 bits and register A as the low-order 4 bits (Figure 3).

Register E is undefined after system is released from reset and returned from the power down mode. Accordingly, set the initial value.

#### (4) Register D

Register D is a 3-bit register.

It is used to store a 7-bit ROM address together with register A and is used as a pointer within the specified page when the TABP p, BLA p, or BMLA p instruction is executed (Figure 4).

Also, when the TABP p instruction is executed at UPTF flag = "1", the high-order 2 bits of ROM reference data is stored to the low-order 2 bits of register D, the high-order 1 bit of register D is "0". When the TABP p instruction is executed at UPTF flag = "0", the contents of register D remains unchanged. The UPTF flag is set to "1" with the SUPT instruction and cleared to "0" with the RUPT instruction. The initial value of UPTF flag is "0".

Register D is undefined after system is released from reset and returned from the power down mode. Accordingly, set the initial value.



Fig. 1 AMC instruction execution example



Fig. 2 RAR instruction execution example



Fig. 3 Registers A, B and register E



## (5) Stack registers (SKs) and stack pointer (SP)

Stack registers (SKs) are used to temporarily store the contents of program counter (PC) just before branching until returning to the original routine when;

- branching to an interrupt service routine (referred to as an interrupt service routine),
- performing a subroutine call, or
- executing the table reference instruction (TABP p).

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together. The contents of registers SKs are destroyed when 8 levels are exceeded.

The register SK nesting level is pointed automatically by 3-bit stack pointer (SP). The contents of the stack pointer (SP) can be transferred to register A with the TASP instruction.

Figure 5 shows the stack registers (SKs) structure.

Figure 6 shows the example of operation at subroutine call.

#### (6) Interrupt stack register (SDP)

Interrupt stack register (SDP) is a 1-stage register. When an interrupt occurs, this register (SDP) is used to temporarily store the contents of data pointer, carry flag, skip flag, register A, and register B just before an interrupt until returning to the original routine. Unlike the stack registers (SKs), this register (SDP) is not used when executing the subroutine call instruction and the table reference instruction.

## (7) Skip flag

Skip flag controls skip decision for the conditional skip instructions and continuous described skip instructions. When an interrupt occurs, the contents of skip flag is stored automatically in the interrupt stack register (SDP) and the skip condition is retained.

| Program o                                                                                                    | counter (PC)                                                                                                                                                                                                                                                                                                                                             |          |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
| Executing <b>BM</b><br>instruction                                                                           | Executing F<br>instructior                                                                                                                                                                                                                                                                                                                               |          |  |  |  |  |
| S                                                                                                            | SKo                                                                                                                                                                                                                                                                                                                                                      | (SP) = 0 |  |  |  |  |
| S                                                                                                            | SK1                                                                                                                                                                                                                                                                                                                                                      | (SP) = 1 |  |  |  |  |
| S                                                                                                            | SK2                                                                                                                                                                                                                                                                                                                                                      | (SP) = 2 |  |  |  |  |
| S                                                                                                            | δКз                                                                                                                                                                                                                                                                                                                                                      | (SP) = 3 |  |  |  |  |
| S                                                                                                            | SK4                                                                                                                                                                                                                                                                                                                                                      | (SP) = 4 |  |  |  |  |
| S                                                                                                            | SK5                                                                                                                                                                                                                                                                                                                                                      | (SP) = 5 |  |  |  |  |
| S                                                                                                            | SK6                                                                                                                                                                                                                                                                                                                                                      | (SP) = 6 |  |  |  |  |
| S                                                                                                            | SK7                                                                                                                                                                                                                                                                                                                                                      | (SP) = 7 |  |  |  |  |
| returning from po<br>by executing the<br>contents of progra<br>When the <b>BM</b> inst<br>stack registers ar | Stack pointer (SP) points "7" at reset or<br>returning from power down mode. It points "0"<br>by executing the first <b>BM</b> instruction, and the<br>contents of program counter is stored in SKo.<br>When the <b>BM</b> instruction is executed after eight<br>stack registers are used ((SP) = 7), (SP) = 0<br>and the contents of SKo is destroyed. |          |  |  |  |  |





Fig. 6 Example of operation at subroutine call



## (8) Program counter (PC)

Program counter (PC) is used to specify a ROM address (page and address). It determines a sequence in which instructions stored in ROM are read. It is a binary counter that increments the number of instruction bytes each time an instruction is executed. However, the value changes to a specified address when branch instructions, subroutine call instructions, return instructions, or the table reference instruction (TABP p) is executed.

Program counter consists of PCH (most significant bit to bit 7) which specifies to a ROM page and PCL (bits 6 to 0) which specifies an address within a page. After it reaches the last address (address 127) of a page, it specifies address 0 of the next page (Figure 7).

Make sure that the  $\mathsf{PCH}$  does not specify after the last page of the built-in ROM.

## (9) Data pointer (DP)

Data pointer (DP) is used to specify a RAM address and consists of registers Z, X, and Y. Register Z specifies a RAM file group, register X specifies a file, and register Y specifies a RAM digit (Figure 8).

Register Y is also used to specify the port D bit position.

When using port D, set the port D bit position to register Y certainly and execute the SD, RD, or SZD instruction (Figure 9).

#### Note

Register Z of data pointer is undefined after system is released from reset.

Also, registers Z, X and Y are undefined in the power down mode. After system is returned from the power down mode, set these registers.



Fig. 7 Program counter (PC) structure



Fig. 8 Data pointer (DP) structure



Fig. 9 SD instruction execution example

#### **PROGRAM MEMORY (ROM)**

The program memory is a mask ROM. 1 word of ROM is composed of 10 bits. ROM is separated every 128 words by the unit of page (addresses 0 to 127). Table 1 shows the ROM size and pages. Figure 10 shows the ROM map of M34556ED.

| Table | 1 | ROM | size | and | pages |
|-------|---|-----|------|-----|-------|
|-------|---|-----|------|-----|-------|

| Part number | ROM (PROM) size<br>(X 10 bits) | Pages        |
|-------------|--------------------------------|--------------|
| M34556M4    | 4096 words                     | 32 (0 to 31) |
| M34556M4H   |                                |              |
| M34556M8    | 8192 words                     | 64 (0 to 63) |
| M34556M8H   |                                |              |
| M34556G8    | 1                              |              |
| M34556G8H   |                                |              |

A part of page 1 (addresses 008016 to 00FF16) is reserved for interrupt addresses (Figure 11). When an interrupt occurs, the address (interrupt address) corresponding to each interrupt is set in the program counter, and the instruction at the interrupt address is executed. When using an interrupt service routine, write the instruction generating the branch to that routine at an interrupt address.

Page 2 (addresses 010016 to 017F16) is the special page for subroutine calls. Subroutines written in this page can be called from any page with the 1-word instruction (BM). Subroutines extending from page 2 to another page can also be called with the BM instruction when it starts on page 2.

ROM pattern (bits 7 to 0) of all addresses can be used as data areas with the TABP p instruction.



Fig. 10 ROM map of M34556M8/M8H/G8/G8H



Fig. 11 Page 1 (addresses 008016 to 00FF16) structure



## DATA MEMORY (RAM)

1 word of RAM is composed of 4 bits, but 1-bit manipulation (with the SB j, RB j, and SZB j instructions) is enabled for the entire memory area. A RAM address is specified by a data pointer. The data pointer consists of registers Z, X, and Y. Set a value to the data pointer certainly when executing an instruction to access RAM (also, set a value after system returns from power down mode).

RAM includes the area for LCD.

When writing "1" to a bit corresponding to displayed segment, the segment is turned on.

Table 2 shows the RAM size. Figure 12 shows the RAM map.

#### Note

Register Z of data pointer is undefined after system is released from reset.

Also, registers Z, X and Y are undefined in the RAM back-up. After system is returned from the power down mode, set these registers.

#### Table 2 RAM size

| Part number  | RAM size                       |
|--------------|--------------------------------|
| M34556M4/M4H | 288 words X 4 bits (1152 bits) |
| M34556M8/M8H |                                |
| M34556G8/G8H |                                |



#### Fig. 12 RAM map

#### **INTERRUPT FUNCTION**

The interrupt type is a vectored interrupt branching to an individual address (interrupt address) according to each interrupt source. An interrupt occurs when the following 3 conditions are satisfied.

• An interrupt activated condition is satisfied (request flag = "1")

- Interrupt enable bit is enabled ("1")
- Interrupt enable flag is enabled (INTE = "1")

Table 3 shows interrupt sources. (Refer to each interrupt request flag for details of activated conditions.)

## (1) Interrupt enable flag (INTE)

The interrupt enable flag (INTE) controls whether the every interrupt enable/disable. Interrupts are enabled when INTE flag is set to "1" with the EI instruction and disabled when INTE flag is cleared to "0" with the DI instruction. When any interrupt occurs, the INTE flag is automatically cleared to "0," so that other interrupts are disabled until the EI instruction is executed.

#### (2) Interrupt enable bit

Use an interrupt enable bit of interrupt control registers V1 and V2 to select the corresponding interrupt or skip instruction.

Table 4 shows the interrupt request flag, interrupt enable bit and skip instruction.

Table 5 shows the interrupt enable bit function.

#### (3) Interrupt request flag

When the activated condition for each interrupt is satisfied, the corresponding interrupt request flag is set to "1." Each interrupt request flag is cleared to "0" when either;

• an interrupt occurs, or

• the next instruction is skipped with a skip instruction.

Each interrupt request flag is set when the activated condition is satisfied even if the interrupt is disabled by the INTE flag or its interrupt enable bit. Once set, the interrupt request flag retains set until a clear condition is satisfied.

Accordingly, an interrupt occurs when the interrupt disable state is released while the interrupt request flag is set.

If more than one interrupt request flag is set when the interrupt disable state is released, the interrupt priority level is as follows shown in Table 3.

#### Table 3 Interrupt sources

| Priority<br>level | Interrupt name       | Activated condition     | Interrupt<br>address   |  |  |  |  |
|-------------------|----------------------|-------------------------|------------------------|--|--|--|--|
| 1                 | External 0 interrupt | Level change of INT pin | Address 0<br>in page 1 |  |  |  |  |
| 2                 | Timer 1 interrupt    | Timer 1 underflow       | Address 4<br>in page 1 |  |  |  |  |
| 3                 | Timer 2 interrupt    | Timer 2 underflow       | Address 6<br>in page 1 |  |  |  |  |
| 4                 | Timer 3 interrupt    | Timer 3 underflow       | Address 8<br>in page 1 |  |  |  |  |

## Table 4 Interrupt request flag, interrupt enable bit and skip in-

| 311 4011011          |                               |       |            |
|----------------------|-------------------------------|-------|------------|
| Interrupt name       | Request flag Skip instruction |       | Enable bit |
| External 0 interrupt | EXF0                          | SNZ0  | V10        |
| Timer 1 interrupt    | T1F                           | SNZT1 | V12        |
| Timer 2 interrupt    | T2F                           | SNZT2 | V13        |
| Timer 3 interrupt    | T3F                           | SNZT3 | V20        |

#### Table 5 Interrupt enable bit function

| Interrupt enable bit | Occurrence of interrupt | Skip instruction |
|----------------------|-------------------------|------------------|
| 1                    | Enabled                 | Invalid          |
| 0                    | Disabled                | Valid            |



#### (4) Internal state during an interrupt

The internal state of the microcomputer during an interrupt is as follows (Figure 14).

• Program counter (PC)

An interrupt address is set in program counter. The address to be executed when returning to the main routine is automatically stored in the stack register (SK).

- Interrupt enable flag (INTE)
- INTE flag is cleared to "0" so that interrupts are disabled.
- Interrupt request flag
   Only the request flag for the current interrupt source is cleared to "0."
- Data pointer, carry flag, skip flag, registers A and B
- The contents of these registers and flags are stored automatically in the interrupt stack register (SDP).

## (5) Interrupt processing

When an interrupt occurs, a program at an interrupt address is executed after branching a data store sequence to stack register. Write the branch instruction to an interrupt service routine at an interrupt address.

Use the RTI instruction to return from an interrupt service routine. Interrupt enabled by executing the EI instruction is performed after executing 1 instruction (just after the next instruction is executed). Accordingly, when the EI instruction is executed just before the RTI instruction, interrupts are enabled after returning the main routine. (Refer to Figure 13)



Fig. 13 Program example of interrupt processing









#### (6) Interrupt control registers

Interrupt control register V1

Interrupt enable bits of external 0, timer 1 and timer 2 are assigned to register V1. Set the contents of this register through register A with the TV1A instruction. The TAV1 instruction can be used to transfer the contents of register V1 to register A.

#### Table 6 Interrupt control registers

Interrupt control register V2

The timer 3 interrupt enable bit is assigned to register V2. Set the contents of this register through register A with the TV2A instruction. The TAV2 instruction can be used to transfer the contents of register V2 to register A.

|      | Interrupt control register V1   | at | reset : 00002                                        | at power down : 00002                            | R/W<br>TAV1/TV1A |  |
|------|---------------------------------|----|------------------------------------------------------|--------------------------------------------------|------------------|--|
| V13  | Timer 2 interrupt enable bit    | 0  | Interrupt disabled                                   | (SNZT2 instruction is valid)                     |                  |  |
| V13  |                                 | 1  | Interrupt enabled (                                  | Interrupt enabled (SNZT2 instruction is invalid) |                  |  |
| V12  | Timer 1 interrupt enable bit    | 0  | Interrupt disabled                                   | (SNZT1 instruction is valid)                     |                  |  |
| V12  |                                 | 1  | Interrupt enabled (                                  | SNZT1 instruction is invalid)                    |                  |  |
| V11  | Not used                        | 0  | This hit has no function, but read/units is enabled  |                                                  |                  |  |
| VII  |                                 | 1  | This bit has no function, but read/write is enabled. |                                                  |                  |  |
| V10  | External 0 interrupt enable bit | 0  | Interrupt disabled                                   | (SNZ0 in <mark>s</mark> truction is valid)       |                  |  |
| V 10 |                                 | 1  | Interrupt enabled (                                  | SNZ0 in <mark>struction</mark> is invalid)       |                  |  |

|      | Interrupt control register V2 |   | reset : 00002                                    | at power down : 00002             | R/W<br>TAV2/TV2A |
|------|-------------------------------|---|--------------------------------------------------|-----------------------------------|------------------|
| V23  | Not used                      | 0 | This bit has no fun                              | ction, but read/write is enabled. |                  |
| V25  |                               | 1 |                                                  |                                   |                  |
| V22  | Not used                      | 0 | This hit has no fun                              | ction, but read/write is enabled. |                  |
| V22  |                               | 1 |                                                  |                                   |                  |
| Vo   | Not used                      | 0 | This bit has no function, but read/write is enal |                                   |                  |
| V21  | V21 Not used                  |   |                                                  | clion, but read/while is enabled. |                  |
| 1/20 | Timer 3 interrupt enable bit  | 0 | Interrupt disabled (                             | SNZT3 instruction is valid)       |                  |
| V20  |                               | 1 | Interrupt enabled (                              | SNZT3 instruction is invalid)     |                  |

Note: "R" represents read enabled, and "W" represents write enabled.



#### (7) Interrupt sequence

Interrupts only occur when the respective INTE flag, interrupt enable bits (V10, V12, V13, V20), and interrupt request flag are "1." The interrupt actually occurs 2 to 3 machine cycles after the cycle in which all three conditions are satisfied. The interrupt occurs after 3 machine cycles only when the three interrupt conditions are satisfied on execution of other than one-cycle instructions (Refer to Figure 16).



Fig. 16 Interrupt sequence



## **EXTERNAL INTERRUPTS**

The 4556 Group has the external 0 interrupt.

An external interrupt request occurs when a valid waveform is input to an interrupt input pin (edge detection).

The external interrupt can be controlled with the interrupt control register I1.

#### Table 7 External interrupt activated conditions

| Name                 | Input pin | Activated condition                                   | Valid waveform<br>selection bit |
|----------------------|-----------|-------------------------------------------------------|---------------------------------|
| External 0 interrupt | D5/INT    | When the next waveform is input to D5/INT pin         | <b>I1</b> 1                     |
|                      |           | <ul> <li>Falling waveform ("H"→"L")</li> </ul>        | l12                             |
|                      |           | <ul> <li>Rising waveform ("L"→"H")</li> </ul>         |                                 |
|                      |           | <ul> <li>Both rising and falling waveforms</li> </ul> |                                 |



Fig. 17 External interrupt circuit structure



## (1) External 0 interrupt request flag (EXF0)

External 0 interrupt request flag (EXF0) is set to "1" when a valid waveform is input to D5/INT pin.

The valid waveforms causing the interrupt must be retained at their level for 4 clock cycles or more of the system clock (Refer to Figure 16). The state of EXF0 flag can be examined with the skip instruction (SNZ0). Use the interrupt control register V1 to select the interrupt or the skip instruction. The EXF0 flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with the skip instruction.

• External 0 interrupt activated condition

External 0 interrupt activated condition is satisfied when a valid waveform is input to D5/INT pin.

The valid waveform can be selected from rising waveform, falling waveform or both rising and falling waveforms. An example of how to use the external 0 interrupt is as follows.

- ① Set the bit 3 of register I1 to "1" for the INT pin to be in the input enabled state.
- $\ensuremath{\textcircled{O}}$  Select the valid waveform with the bits 1 and 2 of register I1.
- $\ensuremath{\textcircled{3}}$  Clear the EXF0 flag to "0" with the SNZ0 instruction.
- ④ Set the NOP instruction for the case when a skip is performed with the SNZ0 instruction.
- Set both the external 0 interrupt enable bit (V10) and the INTE flag to "1."

The external 0 interrupt is now enabled. Now when a valid waveform is input to the D5/INT pin, the EXF0 flag is set to "1" and the external 0 interrupt occurs.

#### Table 8 External interrupt control register

#### R/W at reset : 00002 Interrupt control register I1 at power down : state retained TAI1/TI1A 0 INT pin input disabled I13 INT pin input control bit (Note 2) 1 INT pin input enabled Falling waveform/"L" level ("L" level is recognized with the SNZIO 0 Interrupt valid waveform for INT pin/ instruction) I12 return level selection bit (Note 2) Rising waveform/"H" level ("H" level is recognized with the SNZI0 1 instruction) 0 One-sided edge detected 111 INT pin edge detection circuit control bit 1 Both edges detected INT pin Timer 1 count start synchronous 0 Timer 1 count start synchronous circuit not selected 110 circuit selection bit 1 Timer 1 count start synchronous circuit selected

(2) External interrupt control registers

Register I1 controls the valid waveform for the external 0 inter-

rupt. Set the contents of this register through register A with the

TI1A instruction. The TAI1 instruction can be used to transfer the

• Interrupt control register I1

contents of register I1 to register A.

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When the contents of these bits (I12, I13) are changed, the external interrupt request flag (EXF0) may be set.

#### (3) Notes on External 0 interrupts

① Note [1] on bit 3 of register I1
 When the input of the INT pin is controlled with the bit 3 of register I1 in software, be careful about the following notes.

Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 18<sup>(1)</sup>) and then, change the bit 3 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 18<sup>(2)</sup>). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 18<sup>(3)</sup>).

| :          |                                   |                                         |  |  |  |  |  |  |
|------------|-----------------------------------|-----------------------------------------|--|--|--|--|--|--|
| LA         | 4                                 | ; (XXX02)                               |  |  |  |  |  |  |
| TV1A       |                                   | ; The SNZ0 instruction is valid ${f I}$ |  |  |  |  |  |  |
| LA         | 8                                 | ; (1 <b>XXX</b> 2)                      |  |  |  |  |  |  |
| TI1A       |                                   | ; Control of INT pin input is changed   |  |  |  |  |  |  |
| NOP        |                                   |                                         |  |  |  |  |  |  |
| SNZ0       |                                   | ; The SNZ0 instruction is executed      |  |  |  |  |  |  |
|            |                                   | (EXF0 flag cleared)                     |  |  |  |  |  |  |
| NOP        |                                   | 3                                       |  |  |  |  |  |  |
| :          |                                   |                                         |  |  |  |  |  |  |
| <b>x</b> : | X : these bits are not used here. |                                         |  |  |  |  |  |  |

Fig. 18 External 0 interrupt program example-1

2 Note [2] on bit 3 of register I1

When the bit 3 of register I1 is cleared to "0", the RAM back-up mode is selected and the input of INT pin is disabled, be careful about the following notes.

• When the key-on wakeup function of INT pin is not used (register K20 = "0"), clear bits 2 and 3 of register [1 before system enters to the power down mode. (refer to Figure 19①).

| :        |                           |
|----------|---------------------------|
| LA 0     | ; (00 <b>XX</b> 2)        |
| TI1A     | ; Input of INT disabled①  |
| DI       |                           |
| EPOF     |                           |
| POF2     | ; power down mode         |
| :        |                           |
| X : thes | e bits are not used here. |
|          |                           |

Fig. 19 External 0 interrupt program example-2

#### 3 Note on bit 2 of register I1

When the interrupt valid waveform of the D5/INT pin is changed with the bit 2 of register 11 in software, be careful about the following notes.

Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 20<sup>(1)</sup>) and then, change the bit 2 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 20<sup>(2)</sup>). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 20<sup>(3)</sup>).







#### TIMERS

The 4556 Group has the following timers.

• Programmable timer

The programmable timer has a reload register and enables the frequency dividing ratio to be set. It is decremented from a setting value n. When it underflows (count to n + 1), a timer interrupt request flag is set to "1," new data is loaded from the reload register, and count continues (auto-reload function).

• Fixed dividing frequency timer

The fixed dividing frequency timer has the fixed frequency dividing ratio (n). An interrupt request flag is set to "1" after every n count of a count pulse.

## FF16 n : Counter initial value Count starts Reload Reload n The contents of counter 1st underflow 2nd underflow 0016 Time n+1 count n+1 count Timer interrupt "೧ request flag An interrupt occurs or a skip instruction is executed.

Fig. 21 Auto-reload function

The 4556 Group timer consists of the following circuits.

- Prescaler : 8-bit programmable timer
- Timer 1 : 8-bit programmable timer
- Timer 2 : 8-bit programmable timer
- Timer 3 : 16-bit fixed dividing frequency timer
- Timer LC : 4-bit programmable timer
- Watchdog timer : 16-bit fixed dividing frequency timer (Timers 1, 2, and 3 have the interrupt function, respectively)

Prescaler and timers 1, 2, 3 and LC can be controlled with the timer control registers PA, W1 to W4. The watchdog timer is a free counter which is not controlled with the control register. Each function is described below.



#### Table 9 Function related timers

| Circuit                                                                  | Structure                                                                    | Count source                                                                                                                         | Frequency dividing ratio        | Use of output signal                                                 | Control<br>register |
|--------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------|---------------------|
| Prescaler                                                                | Prescaler 8-bit programmable • Instruction clock (INSTCK binary down counter |                                                                                                                                      | 1 to 256                        | • Timer 1, 2, and 3 count sources                                    | PA                  |
| Timer 1 8-bit programmable<br>binary down counter<br>(link to INT input) |                                                                              | <ul> <li>PWM output (PWMOUT)</li> <li>Prescaler output (ORCLK)</li> <li>Timer 3 underflow<br/>(T3UDF)</li> <li>CNTR input</li> </ul> | 1 to 256                        | CNTR output control     Timer 1 interrupt                            | W1                  |
| Timer 2                                                                  | 8-bit programmable<br>binary down counter<br>(PWM output function)           | XIN input     Prescaler output (ORCLK)     divided by 2                                                                              | 1 to 256                        | Timer 1 count source     CNTR output     Timer 2 interrupt           | W2                  |
| Timer 3                                                                  | 16-bit fixed dividing frequency                                              | XCIN input     ORCLK                                                                                                                 | 8192<br>16384<br>32768<br>65536 | Timer 1 count source     Timer 3 interrupt     Timer LC count source | W3                  |
| Timer LC                                                                 | 4-bit programmable binary down counter                                       | Bit 4 of timer 3     System clock (STCK)                                                                                             | 1 to 16                         | LCD clock                                                            | W4                  |
| Watchdog<br>timer                                                        | 16-bit fixed dividing frequency                                              | Instruction clock (INSTCK)                                                                                                           | 65534                           | System reset (count twice)     WDF flag decision                     |                     |







Fig. 23 Timer structure (2)

#### Table 10 Timer related registers

| Timer control register PA |                       | at reset : 02 |                     | at power down : 02 | W<br>TPAA |
|---------------------------|-----------------------|---------------|---------------------|--------------------|-----------|
| PAo                       | Prescaler control bit | 0             | Stop (state retaine | d)                 |           |
| FAU                       |                       | 1             | Operating           |                    |           |

|       | Timer control register W1                       |     | at reset : 00002      |                          | at power down : state retained | R/W<br>TAW1/TW1A    |    |  |
|-------|-------------------------------------------------|-----|-----------------------|--------------------------|--------------------------------|---------------------|----|--|
| W13   | Timer 1 count auto-stop circuit selection       | (   | C                     | Timer 1 count auto       | -stop circuit not selected     |                     |    |  |
| 1110  | bit (Note 2)                                    |     | 1                     | Timer 1 count auto       | -stop circuit selected         |                     |    |  |
| W12   | W12 Transformer to the life                     |     | Time and a sector bit |                          | )                              | Stop (state retaine | d) |  |
| VV 12 | Timer 1 control bit                             |     | 1                     | Operating                |                                |                     |    |  |
|       |                                                 | W11 | W10                   |                          | Count source                   |                     |    |  |
| W11   |                                                 | 0   | 0                     | PWM signal (PWM          | OUT)                           |                     |    |  |
|       | Timer 1 count source selection bits<br>(Note 3) | 0   | 1                     | Prescaler output (ORCLK) |                                |                     |    |  |
| W10   |                                                 | 1   | 0                     | Timer 3 underflow        | signal (T3UDF)                 |                     |    |  |
|       |                                                 | 1   | 1                     | CNTR input               |                                |                     |    |  |

|      | Timer control register W2                                          |   | reset : 00002                                      | at power down : 00002 | R/W<br>TAW2/TW2A |
|------|--------------------------------------------------------------------|---|----------------------------------------------------|-----------------------|------------------|
| W23  | CNTR pin output control bit                                        | 0 | CNTR pin output invalid                            |                       |                  |
| 1125 |                                                                    | 1 | CNTR pin output valid                              |                       |                  |
| W22  | PWM signal interrupt valid waveform/<br>return level selection bit | 0 | PWM signal "H" interval expansion function invalid |                       |                  |
| ***  |                                                                    | 1 | PWM signal "H" interval expansion function valid   |                       |                  |
| W21  | Timer 2 control bit                                                | 0 | Stop (state retained)                              |                       |                  |
| VVZ1 |                                                                    | 1 | Operating                                          |                       |                  |
| W20  | Timer 2 count soruce selection bit                                 | 0 | XIN input                                          |                       |                  |
| VV20 |                                                                    | 1 | Prescaler output (ORCLK)/2 signal output           |                       |                  |

| Timer control register W3 |                                               | at reset : 00002 |     | reset : 00002                       | at power down : state retained | R/W<br>TAW3/TW3A |
|---------------------------|-----------------------------------------------|------------------|-----|-------------------------------------|--------------------------------|------------------|
| W33                       | Timer 3 count auto-stop circuit selection bit | (                | )   | XCIN input                          |                                |                  |
|                           |                                               | 1                | 1   | Prescaler output (ORCLK)            |                                |                  |
| W32                       | Timer 3 control bit                           | 0                |     | Stop (Initial state)                |                                |                  |
|                           |                                               | 1                | 1   | Operating                           |                                |                  |
|                           | Timer 3 count value selection bits            | W31              | W30 | Count value                         |                                |                  |
| W31                       |                                               | 0                | 0   | Underflow occurs every 8192 counts  |                                |                  |
|                           |                                               | 0                | 1   | Underflow occurs every 16384 counts |                                |                  |
| W30                       |                                               | 1                | 0   | Underflow occurs every 32768 counts |                                |                  |
|                           |                                               | 1                | 1   | Underflow occurs e                  | every 65536 counts             |                  |

| Timer control register W4 |                                         | at reset : 00002 |                                               | at power down : state retained | R/W<br>TAW4/TW4A |
|---------------------------|-----------------------------------------|------------------|-----------------------------------------------|--------------------------------|------------------|
| W43                       | Timer LC control bit                    | 0                | Stop (state retained)                         |                                |                  |
|                           |                                         | 1                | Operating                                     |                                |                  |
| W42                       | Timer LC count source selection bit     | 0                | Bit 4 (T34) of timer 3                        |                                |                  |
|                           |                                         | 1                | System clock (STCK)                           |                                |                  |
| W41                       | CNTR output auto-control circuit        | 0                | CNTR output auto-control circuit not selected |                                |                  |
|                           | selection bit                           | 1                | CNTR output auto-control circuit selected     |                                |                  |
| W40                       | CNTR pin input count edge selection bit | 0                | Falling edge                                  |                                |                  |
|                           |                                         | 1                | Rising edge                                   |                                |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

This function is valid only when the timer 1 count start synchronous circuit is selected (I10="1").
 Port C output is invalid when CNTR input is selected for the timer 1 count source.



#### (1) Timer control registers

#### Timer control register PA

Register PA controls the count operation of prescaler. Set the contents of this register through register A with the TPAA instruction.

Timer control register W1

Register W1 controls the selection of timer 1 count auto-stop circuit, and the count operation and count source of timer 1. Set the contents of this register through register A with the TW1A instruction. The TAW1 instruction can be used to transfer the contents of register W1 to register A.

• Timer control register W2

Register W2 controls the CNTR output, the expansion of "H" interval of PWM output, and the count operation and count source of timer 2. Set the contents of this register through register A with the TW2A instruction. The TAW2 instruction can be used to transfer the contents of register W2 to register A.

• Timer control register W3

Register W3 controls the count operation and count source of timer 3. Set the contents of this register through register A with the TW5A instruction. The TAW3 instruction can be used to transfer the contents of register W3 to register A.

• Timer control register W4

Register W4 controls the operation and count source of timer LC, the selection of CNTR output auto-control circuit and the count edge of CNTR input. Set the contents of this register through register A with the TW4A instruction. The TAW4 instruction can be used to transfer the contents of register W4 to register A...

#### (2) Prescaler (interrupt function)

Prescaler is an 8-bit binary down counter with the prescaler reload register RPS. Data can be set simultaneously in prescaler and the reload register RPS with the TPSAB instruction. Data can be read from reload register RPS with the TABPS instruction.

Stop counting and then execute the TPSAB or TABPS instruction to read or set prescaler data.

Prescaler starts counting after the following process;

① set data in prescaler, and

2 set the bit 0 of register PA to "1."

When a value set in reload register RPS is n, prescaler divides the count source signal by n + 1 (n = 0 to 255).

Count source for prescaler is the instruction clock (INSTCK).

Once count is started, when prescaler underflows (the next count pulse is input after the contents of prescaler becomes "0"), new data is loaded from reload register RPS, and count continues (auto-reload function).

The output signal (ORCLK) of prescaler can be used for timer 1, 2, and 3 count sources.

## (3) Timer 1 (interrupt function)

Timer 1 is an 8-bit binary down counter with the timer 1 reload register (R1). Data can be set simultaneously in timer 1 and the reload register (R1) with the T1AB instruction. Data can be written to reload register (R1) with the TR1AB instruction. Data can be read from timer 1 with the TAB1 instruction.

Stop counting and then execute the T1AB or TAB1 instruction to read or set timer 1 data.

When executing the TR1AB instruction to set data to reload register R1 while timer 1 is operating, avoid a timing when timer 1 underflows.

Timer 1 starts counting after the following process;

- ① set data in timer 1
- 2 set count source by bits 0 and 1 of register W1, and
- 3 set the bit 2 of register W1 to "1."

When a value set in reload register R1 is n, timer 1 divides the count source signal by n + 1 (n = 0 to 255).

Once count is started, when timer 1 underflows (the next count pulse is input after the contents of timer 1 becomes "0"), the timer 1 interrupt request flag (T1F) is set to "1," new data is loaded from reload register R1, and count continues (auto-reload function).

INT pin input can be used as the start trigger for timer 1 count operation by setting the bit 0 of register I1 to "1."

Also, in this time, the auto-stop function by timer 1 underflow can be performed by setting the bit 3 of register W1 to "1."



#### (4) Timer 2 (interrupt function)

Timer 2 is an 8-bit binary down counter with two timer 2 reload registers (R2L, R2H). Data can be set simultaneously in timer 2 and the reload register R2L with the T2AB instruction. Data can be set in the reload register R2H with the T2HAB instruction. The contents of reload register R2L set with the T2AB instruction can be set to timer 2 again with the T2R2L instruction. Data can be read from timer 2 with the TAB2 instruction.

Stop counting and then execute the T2AB or TAB2 instruction to read or set timer 2 data.

When executing the T2HAB instruction to set data to reload register R2H while timer 2 is operating, avoid a timing when timer 2 underflows.

Timer 2 starts counting after the following process;

① set data in timer 2

2 set count source by bit 0 of register W2, and

③ set the bit 1 of register W2 to "1."

When a value set in reload register R2L is n, timer 2 divides the count source signal by n + 1 (n = 0 to 255).

Once count is started, when timer 2 underflows (the next count pulse is input after the contents of timer 2 becomes "0"), the timer 2 interrupt request flag (T2F) is set to "1," new data is loaded from reload register R2L, and count continues (auto-reload function). When bit 3 of register W2 is set to "1", timer 2 reloads data from re-

load register R2L and R2H alternately each underflow.

Timer 2 generates the PWM signal (PWMOUT) of the "L" interval set as reload register R2L, and the "H" interval set as reload register R2H. The PWM signal (PWMOUT) is output from CNTR pin.

When bit 2 of register W2 is set to "1" at this time, the interval (PWM signal "H" interval) set to reload register R2H for the counter of timer 2 is extended for a half period of count source.

In this case, when a value set in reload register R2H is n, timer 2 divides the count source signal by  $n + \frac{1.5}{1.5}$  (n = 1 to 255).

When this function is used, set "1" or more to reload register R2H. When bit 1 of register W4 is set to "1", the PWM signal output to CNTR pin is switched to valid/invalid each timer 1 underflow. However, when timer 1 is stopped (bit 2 of register W1 is cleared to "0"), this function is canceled.

Even when bit 1 of a register W2 is cleared to "0" in the "H" interval of PWM signal, timer 2 does not stop until it next timer 2 underflow. When clearing bit 1 of register W2 to "0" to stop timer 2, avoid a timing when timer 2 underflows.

#### (5) Timer 3 (interrupt function)

Timer 3 is a 16-bit binary down counter.

Timer 3 starts counting after the following process;

0 set count value by bits 0 and 1 of register W3,

 $\ensuremath{\textcircled{}^{2}}$  set count source by bit 3 of register W3, and

3 set the bit 2 of register W3 to "1."

Once count is started, when timer 3 underflows (the set count value is counted), the timer 3 interrupt request flag (T3F) is set to "1," and count continues.

Bit 4 of timer 3 can be used as the timer LC count source for the LCD clock generating.

When bit 2 of register W3 is cleared to "0", timer 3 is initialized to "FFFF16" and count is stopped.

Timer 3 can be used as the counter for clock because it can be operated at clock operating mode (POF instruction execution). When timer 3 underflow occurs at clock operating mode, system returns from the power down state.

When operating timer 3 during clock operating mode, set 1 cycle or more of count source to the following period; from setting bit 2 of register W3 to "1" till executing the POF instruction.

## (6) Timer LC

Timer LC is a 4-bit binary down counter with the timer LC reload register (RLC). Data can be set simultaneously in timer LC and the reload register (RLC) with the TLCA instruction. Data cannot be read from timer LC. Stop counting and then execute the TLCA instruction to set timer LC data.

Timer LC starts counting after the following process;

① set data in timer LC,

② select the count source with the bit 2 of register W4, and

 $\ensuremath{\textcircled{3}}$  set the bit 3 of register W4 to "1."

When a value set in reload register RLC is n, timer LC divides the count source signal by n + 1 (n = 0 to 15).

Once count is started, when timer LC underflows (the next count pulse is input after the contents of timer LC becomes "0"), new data is loaded from reload register RLC, and count continues (auto-reload function).

Timer LC underflow signal divided by 2 can be used for the LCD clock.

## (7) Timer input/output pin (C/CNTR pin)

CNTR pin is used to input the timer 1 count source and output the PWM signal generated by timer 2. When the PWM signal is output from C/CNTR pin, set "0" to the output latch of port C.

The selection of CNTR output signal can be controlled by bit 3 of register W2.

When the CNTR input is selected for timer 1 count source, timer 1 counts the waveform of CNTR input selected by bit 0 of register W4. Also, when the CNTR input is selected, the output of port C is invalid (high-impedance state).

## (8) Timer interrupt request flags (T1F, T2F, T3F)

Each timer interrupt request flag is set to "1" when each timer underflows. The state of these flags can be examined with the skip instructions (SNZT1, SNZT2, SNZT3).

Use the interrupt control register V1, V2 to select an interrupt or a skip instruction.

An interrupt request flag is cleared to "0" when an interrupt occurs or when the next instruction is skipped with a skip instruction.

## (9) Count start synchronization circuit (timer 1)

Timer 1 has the count start synchronous circuit which synchronizes the input of INT pin, and can start the timer count operation.

Timer 1 count start synchronous circuit function is selected by setting the bit 0 of register I1 to "1" and the control by INT pin input can be performed.

When timer 1 count start synchronous circuit is used, the count start synchronous circuit is set, the count source is input to each timer by inputting valid waveform to INT pin.

The valid waveform of INT pin to set the count start synchronous circuit is the same as the external interrupt activated condition.

Once set, the count start synchronous circuit is cleared by clearing the bit I10 to "0" or reset.

However, when the count auto-stop circuit is selected, the count start synchronous circuit is cleared (auto-stop) at the timer 1 underflow.

## (10) Count auto-stop circuit (timer 1)

Timer 1 has the count auto-stop circuit which is used to stop timer 1 automatically by the timer 1 underflow when the count start synchronous circuit is used.

The count auto-stop cicuit is valid by setting the bit 3 of register W1 to "1". It is cleared by the timer 1 underflow and the count source to timer 1 is stopped.

This function is valid only when the timer 1 count start synchronous circuit is selected.

## (11) Precautions

Note the following for the use of timers.

• Prescaler

Stop counting and then execute the TABPS instruction to read from prescaler data.

Stop counting and then execute the TPSAB instruction to set prescaler data.

- Timer count source Stop timer 1, 2, and LC counting to change its count source.
- Reading the count value

Stop timer 1 or 2 counting and then execute the data read instruction (TAB1, TAB2) to read its data.

Writing to the timer

Stop timer 1, 2 or LC counting and then execute the data write instruction (T1AB, T2AB, TLCA) to write its data.

- Writing to reload register R1, R2H When writing data to reload register R1 or reload regiser R2H while timer 1 or timer 2 is operating, avoid a timing when timer 1 or timer 2 underflows.
- Timer 2

Avoid a timing when timer 2 underflows to stop timer 2 at PWM output function used.

When "H" interval extension function of the PWM signal is set to be "valid", set "1" or more to reload register R2H.

- Timer 3 Stop timer 3 counting to change its count source.
- Timer input/output pin Set the port C output latch to "0" to output the PWM signal from C/CNTR pin.



• Prescaler and Timer 1 count start timing and count time when operation starts

Count starts from the first rising edge of the count source (2) after Prescaler and Timer 1 operations start (1).

Time to first underflow (3) is shorter (for up to 1 period of the count source) than time among next underflow (4) by the timing to start the timer and count source operations after count starts. When selecting CNTR input as the count source of Timer 1,

Timer 1 operates synchronizing with the falling edge of CNTR input.



Fig. 24 Timer count start timing and count time when operation starts (Prescaler and Timer 1)

Timer 2 and Timer LC count start timing and count time when operation starts

Count starts from the rising edge (2) after the first falling edge of the count source, after Timer 2 and Timer LC operations start (1). Time to first underflow (3) is different from time among next underflow (4) by the timing to start the timer and count source operations after count starts.



Fig. 25 Timer count start timing and count time when operation starts (Timer 2 and Timer LC)

| Timer 2 count source<br>Timer 2 count value<br>(Reload<br>register)             | (R2L)                                  |                      |                        |                                |                    |                      |
|---------------------------------------------------------------------------------|----------------------------------------|----------------------|------------------------|--------------------------------|--------------------|----------------------|
| (Reload<br>register)                                                            | (R2L)                                  | 0316021601160        |                        |                                |                    |                      |
| register)                                                                       |                                        |                      | 016,0316,0216,0116     | 0016031602160                  | 116,001,0316,0216  | 0110 0016            |
|                                                                                 | I I I                                  | <b>†</b><br>R2L)     | <b>†</b><br>(R2L)      | <b>†</b><br>(R2L)              | <b>†</b><br>(R2L)  |                      |
| Timer 2 underflow signal                                                        |                                        |                      |                        |                                |                    |                      |
| PWM signal (output invalid)                                                     |                                        |                      |                        |                                |                    |                      |
|                                                                                 | t<br>Timer 2 start                     |                      |                        |                                | PWM si<br>fixed    | gnal "L"             |
| <ul> <li>CNTR output: valid (W23 = "<br/>PWM signal "H" interval ext</li> </ul> |                                        | 2 = "0")             |                        |                                |                    |                      |
| Timer 2 count source                                                            | ļuuų                                   | ιιιί                 | uuu                    | uur                            | บบบบุ              |                      |
| Timer 2 count value                                                             | 0316 0216 0116 0016                    | 0212011600160        | 3160216011             | 0216 01 16 00 16 0             | 316021601160016    | 0216 0116            |
| (Reload<br>register)                                                            | (R2L)                                  | <b>†</b><br>(R2H) (F | R2L)                   | (R2H) (F                       | R2L)               | <b>†</b><br>(R2H)    |
| Timer 2 underflow signal                                                        | T                                      |                      |                        |                                | 1                  |                      |
| PWM                                                                             |                                        | —3 clock —►          |                        | <a>→ 3 clock→</a>              |                    |                      |
| signal                                                                          | Timer 2 start                          | PWM perio            | od 7 clock             | PWM perio                      | od 7 clock         |                      |
| ● CNTR output: valid (W23 =<br>PWM signal "H" interval e                        | = "1")<br>xtension function: valid (W2 | 2 = "1") (Note)      |                        |                                |                    |                      |
| Timer 2 count source                                                            | huui                                   |                      | ىىتىت                  | ηπι                            | цили               | 11                   |
| Timer 2 count value                                                             |                                        | 0216 0116 0016       | 03160216011600         | 0216 01160                     | 016 0316 0216 0116 | 0016 0216            |
| (Reload<br>register)                                                            | (R2L)                                  | (R2H)                | i <b>1</b><br>¦(R2L)   | i <b>1</b><br>¦(R2H)           | <b>↑</b><br>(R2L)  | i <b>1</b><br>¦(R2H) |
| Timer 2 underflow signal                                                        |                                        |                      | Γ                      | _T                             |                    |                      |
| PWM                                                                             |                                        |                      | 4                      | <ul> <li>≼3.5 clock</li> </ul> | <b>→</b>           |                      |
| signal                                                                          | t<br>Timer 2 start                     | PWM per              | iod 7.5 clock          | PWM                            | period 7.5 clock   | →                    |
| Note: At PWM signal "H" inter                                                   | val extension function: valid          | , set "0116" or mor  | e to reload register F | R2H.                           |                    |                      |

Fig. 26 Timer 2 operation (reload register R2L: "0316", R2H: "0216")



Fig. 27 CNTR output auto-control function by timer 1



|                                                                                                                                                                   | int start timin | g           |                     |                                              |                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------------|---------------------|----------------------------------------------|-------------------------------|
|                                                                                                                                                                   |                 |             |                     |                                              |                               |
| Machine cycle                                                                                                                                                     | Mi              |             | Mi+1                |                                              | Mi+2                          |
| -                                                                                                                                                                 |                 | TW2A instru | uction execution of | cvcle (W21) ← 1                              | <u></u>                       |
| System clock <sup>—</sup><br>f(STCK)=f(XıN)/4                                                                                                                     |                 |             |                     |                                              |                               |
| XIN input<br>(count source selected)                                                                                                                              |                 |             |                     | huu                                          | mm                            |
| Register W21                                                                                                                                                      |                 |             |                     |                                              |                               |
| <ul> <li>Timer 2 count value</li> <li>(Reload register)</li> </ul>                                                                                                |                 |             | 0316                | X0216X0116X0016                              | 021601160016031602160116      |
| (Reload register) -                                                                                                                                               |                 | (           | (R2L)               |                                              | <b>↑</b> (R2H) <b>↑</b> (R2L) |
| Timer 2<br>underflow signal                                                                                                                                       |                 |             | _                   |                                              | ΓΓ                            |
| PWM signal                                                                                                                                                        |                 |             |                     |                                              |                               |
| -                                                                                                                                                                 |                 |             |                     |                                              |                               |
|                                                                                                                                                                   | I               |             | 20                  | Timer 2 count st                             | tart timing                   |
|                                                                                                                                                                   |                 |             | 6,                  | Timer 2 count st                             | tart timing                   |
| —Timer 2 count st                                                                                                                                                 |                 |             | Med                 | Timer 2 count st                             |                               |
| —Timer 2 count st<br>Machine cycle                                                                                                                                | Mi              |             | Mi+1                |                                              | tart timing                   |
| _                                                                                                                                                                 | Mi              | TW2A instru | Mi+1                |                                              |                               |
| Machine cycle                                                                                                                                                     | Mi              |             |                     |                                              |                               |
| Machine cycle<br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input                                                                                                    | Mi              | TW2A instru |                     |                                              |                               |
| Machine cycle<br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input<br>(count source selected)<br>Register W21<br>Timer 2 count value                                  |                 |             |                     | ycle (W21) ← 0                               |                               |
| Machine cycle<br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input<br>(count source selected)-<br>Register W21                                                        | Mi              |             |                     | ycle (W21) ← 0                               |                               |
| Machine cycle<br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input<br>(count source selected)<br>Register W21<br>Timer 2 count value                                  | Mi              |             |                     | $\frac{\text{ycle}(W21)}{0216} \leftarrow 0$ |                               |
| Machine cycle<br>System clock<br>f(STCK)=f(XIN)/4<br>XIN input<br>(count source selected)-<br>Register W21<br>Timer 2 count value<br>(Reload register)<br>Timer 2 | Mi              |             |                     | $\frac{\text{ycle}(W21)}{0} \leftarrow 0$    |                               |

## WATCHDOG TIMER

Watchdog timer provides a method to reset the system when a program run-away occurs. Watchdog timer consists of timer WDT(16-bit binary counter), watchdog timer enable flag (WEF), and watchdog timer flags (WDF1, WDF2).

The timer WDT downcounts the instruction clocks as the count source from "FFFF16" after system is released from reset.

After the count is started, when the timer WDT underflow occurs (after the count value of timer WDT reaches "000016," the next count pulse is input), the WDF1 flag is set to "1."

If the WRST instruction is never executed until the timer WDT underflow occurs (until timer WDT counts 65534), WDF2 flag is set to "1," and the  $\overrightarrow{\text{RESET}}$  pin outputs "L" level to reset the microcomputer.

Execute the WRST instruction at each period of 65534 machine cycle or less by software when using watchdog timer to keep the microcomputer operating normally.

When the WEF flag is set to "1" after system is released from reset, the watchdog timer function is valid.

When the DWDT instruction and the WRST instruction are executed continuously, the WEF flag is cleared to "0" and the watchdog timer function is invalid.

The WEF flag is set to "1" at system reset or RAM back-up mode.

The WRST instruction has the skip function. When the WRST instruction is executed while the WDF1 flag is "1", the WDF1 flag is cleared to "0" and the next instruction is skipped.

When the WRST instruction is executed while the WDF1 flag is "0", the next instruction is not skipped.

The skip function of the WRST instruction can be used even when the watchdog timer function is invalid.



- When the WRST instruction is executed, WDF1 flag is cleared to "0," the next instruction is skipped.
- When timer WDT underflow occurs while WDF1 flag is "1," WDF2 flag is set to "1" and the watchdog reset signal is output.
- ⑤ The output transistor of RESET pin is turned "ON" by the watchdog reset signal and system reset is executed.
- Note: The number of count is equal to the number of cycle because the count source of watchdog timer is the instruction clock.

Fig. 29 Watchdog timer function

When the watchdog timer is used, clear the WDF1 flag at the period of 65534 machine cycles or less with the WRST instruction. When the watchdog timer is not used, execute the DWDT instruction and the WRST instruction continuously (refer to Figure 30).

The watchdog timer is not stopped with only the DWDT instruction. The contents of WDF1 flag and timer WDT are initialized at the power down mode.

When using the watchdog timer and the power down mode, initialize the WDF1 flag with the WRST instruction just before the microcomputer enters the power down state (refer to Figure 31).

The watchdog timer function is valid after system is returned from the power down. When not using the watchdog timer function, execute the DWDT instruction and the WRST instruction continuously every system is returned from the power down, and stop the watchdog timer function.

| WRST               | ; WDF1 flag cleared                                                        |
|--------------------|----------------------------------------------------------------------------|
| DI<br>DWDT<br>WRST | ; Watchdog timer function enabled/disabled<br>; WEF and WDF1 flags cleared |

Fig. 30 Program example to start/stop watchdog timer







## LCD FUNCTION

The 4556 Group has an LCD (Liquid Crystal Display) controller/ driver. When the proper voltage is applied to LCD power supply input pins (VLC1–VLC3) and data are set in timer control register (W4), timer LC, LCD control registers (L1, L2, L3, C1, C2), and LCD RAM, the LCD controller/driver automatically reads the display data and controls the LCD display by setting duty and bias.

4 common signal output pins and 23 segment signal output pins can be used to drive the LCD. By using these pins, up to 92 segments (when 1/4 duty and 1/3 bias are selected) can be controlled to display. The LCD power input pins (VLC1–VLC3) are also used as pins SEG0–SEG2. When SEG0–SEG2 are selected, the internal power (VDD) is used for the LCD power.

## (1) Duty and bias

There are 3 combinations of duty and bias for displaying data on the LCD. Use bits 0 and 1 of LCD control register (L1) to select the proper display method for the LCD panel being used.

- 1/2 duty, 1/2 bias
- 1/3 duty, 1/3 bias
- 1/4 duty, 1/3 bias

#### Table 11 Duty and maximum number of displayed pixels

| Duty | Maximum number of displayed pixels | Used COM pins     |
|------|------------------------------------|-------------------|
| 1/2  | 46 segments                        | COM0, COM1 (Note) |
| 1/3  | 69 segments                        | COM0-COM2 (Note)  |
| 1/4  | 92 segments                        | COM0-COM3         |

Note: Leave unused COM pins open.

## (2) LCD clock control

The LCD clock is determined by the timer LC count source selection bit (W42), timer LC control bit (W43), and timer LC. Accordingly, the frequency (F) of the LCD clock is obtained by the following formula. Numbers (① to ③) shown below the formula correspond to numbers in Figure 32, respectively.

 When using the prescaler output (ORCLK) as timer LC count source (W42="1")

$$F = ORCLK \times \frac{1}{||C| + 1||} \times \frac{1}{2}$$

• When using the bit 4 of timer 3 as timer LC count source (W42="0")

$$F = \begin{array}{ccc} T34 & X & \frac{1}{LC+1} & X & \frac{1}{2} \\ \hline 0 & 2 & 3 \end{array}$$

[LC: 0 to 15]

The frame frequency and frame period for each display method can be obtained by the following formula:

Frame frequency = 
$$\frac{F}{n}$$
 (Hz)  
Frame period =  $\frac{n}{F}$  (s)  
[F: LCD clock frequency]  
 $1/n:$  Duty



Fig. 32 LCD clock control circuit structure



Fig. 33 LCD controller/driver

## (3) LCD RAM

RAM contains areas corresponding to the liquid crystal display. When "1" is written to this LCD RAM, the display pixel corresponding to the bit is automatically displayed.

## (4) LCD drive waveform

When "1" is written to a bit in the LCD RAM data, the voltage difference between common pin and segment pin which correspond to the bit automatically becomes IVLC3I and the display pixel at the cross section turns on.

When returning from reset, and in the RAM back-up mode, a display pixel turns off because every segment output pin and common output pin becomes VLC3 level.

| Z                                                        |      |      |      |      |          |       |       |       |       | •     |       |       |       | •     |       |       |
|----------------------------------------------------------|------|------|------|------|----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| X                                                        |      | 1    | 0    |      |          |       | 1     |       | 2     |       |       |       |       |       | 3     |       |
| Y Bits                                                   | 3    | 2    | 1    | 0    | 3        | 2     | 1     | 0     | 3     | 2     | 1     | 0     | 3     | 2     | 1     | 0     |
| 8                                                        | SEG0 | SEG0 | SEG0 | SEG0 | SEG8     | SEG8  | SEG8  | SEG8  |       |       |       |       | SEG24 | SEG24 | SEG24 | SEG24 |
| 9                                                        | SEG1 | SEG1 | SEG1 | SEG1 | SEG9     | SEG9  | SEG9  | SEG9  | SEG17 | SEG17 | SEG17 | SEG17 | SEG25 | SEG25 | SEG25 | SEG2  |
| 10                                                       | SEG2 | SEG2 | SEG2 | SEG2 | SEG10    | SEG10 | SEG10 | SEG10 | SEG18 | SEG18 | SEG18 | SEG18 | SEG26 | SEG26 | SEG26 | SEG26 |
| 11                                                       | SEG3 | SEG3 | SEG3 | SEG3 |          |       |       |       | SEG19 | SEG19 | SEG19 | SEG19 | SEG27 | SEG27 | SEG27 | SEG2  |
| 12                                                       | SEG4 | SEG4 | SEG4 | SEG4 |          |       |       |       | SEG20 | SEG20 | SEG20 | SEG20 | SEG28 | SEG28 | SEG28 | SEG28 |
| 13                                                       | SEG5 | SEG5 | SEG5 | SEG5 |          |       |       |       | SEG21 | SEG21 | SEG21 | SEG21 |       |       |       |       |
| 14                                                       | SEG6 | SEG6 | SEG6 | SEG6 |          |       |       |       | SEG22 | SEG22 | SEG22 | SEG22 |       |       |       |       |
| 15                                                       | SEG7 | SEG7 | SEG7 | SEG7 | <u> </u> |       |       |       | SEG23 | SEG23 | SEG23 | SEG23 |       |       |       |       |
| COM                                                      | COM3 | COM2 | COM1 | COM0 | COM3     | COM2  | COM1  | COM0  | COM3  | COM2  | COM1  | COM0  | COM3  | COM2  | COM1  | COM   |
| Note: The area marked " —— " is not the LCD display RAM. |      |      |      |      |          |       |       |       |       |       |       |       |       |       |       |       |



#### Table 12 LCD control registers (1)

|     | LCD control register L1                  |     | LCD control register L1 |                | at      | reset : 00002 | at power dow | n : state retained | R/W<br>TAL1/TL1A |
|-----|------------------------------------------|-----|-------------------------|----------------|---------|---------------|--------------|--------------------|------------------|
|     | Internal dividing resistor for LCD power | 0   |                         | 2r X 3, 2r X 2 | 1       |               |              |                    |                  |
| L13 | supply selection bit (Note 2)            | 1   |                         | r X 3, r X 2   |         |               |              |                    |                  |
| L12 |                                          |     | )                       | Stop           |         |               |              |                    |                  |
|     | LCD control bit                          |     | 1                       | Operating      |         |               |              |                    |                  |
|     |                                          | L11 | L10                     | Duty           |         | Bias          |              |                    |                  |
| L11 |                                          | 0   | 0                       |                | Not ava | ailable       |              |                    |                  |
|     | LCD duty and bias selection bits         | 0   | 1                       | 1/2            |         | 1/2           |              |                    |                  |
| L10 |                                          | 1   | 0                       | 1/3            |         | 1/3           |              |                    |                  |
|     |                                          | 1   | 1                       | 1/4            |         | 1/3           |              |                    |                  |

|     | LCD control register L2                     |   | t reset : 00002       | at power down : state retained | W<br>TL2A |
|-----|---------------------------------------------|---|-----------------------|--------------------------------|-----------|
| L23 | SEG0/VLC3 pin function switch bit (Note 3)  | 0 | SEG0                  |                                |           |
| L23 | SEG0/VEC3 pin function switch bit (Note 3)  | 1 | VLC3                  |                                |           |
| L22 | SEG1/VLC2 pin function switch bit (Note 4)  | 0 | SEG1                  |                                |           |
|     | SEGI/VEC2 pill function switch bit (Note 4) | 1 | VLC2                  |                                |           |
| L21 | SECo(4) of his function switch hit (Note 4) | 0 | SEG2                  |                                |           |
| LZ1 | SEG2/VLC1 pin function switch bit (Note 4)  | 1 | VLC1                  |                                |           |
| L20 | Internal dividing resistor for LCD power    |   | Internal dividing rea | sistor valid                   |           |
| L20 | supply control bit                          | 1 | Internal dividing res | sistor invalid                 |           |

|      | LCD control register L3               |          | at | reset : 11112 | at power down : state retained | W<br>TL3A |
|------|---------------------------------------|----------|----|---------------|--------------------------------|-----------|
| 1.20 | L33 P23/SEG20 pin function switch bit |          | /  | SEG20         |                                |           |
| L33  |                                       |          |    | P23           |                                |           |
| L32  | P22/SEG19 pin function switch bit     | 0        | •  | SEG19         |                                |           |
| L32  | 1 22/3E G is pin function switch bit  | <u> </u> |    | P22           |                                |           |
| 1.24 | P21/SEG18 pin function switch bit     | 0        |    | SEG18         |                                |           |
| L31  | L31 P21/SEG18 pin function switch bit |          |    | P21           |                                |           |
| L30  | P20/SEG17 pin function switch bit     | 0        |    | SEG17         |                                |           |
| L30  |                                       | 1        |    | P20           |                                |           |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: "r (resistor) multiplied by 3" is used at 1/3 bias, and "r multiplied by 2" is used at 1/2 bias.

3: VLC3 is connected to VDD internally when SEG0 pin is selected.

4: Use internal dividing resistor when SEG1 and SEG2 pins are selected.



## Table 12 LCD control registers (2)

|     | LCD control register C1            |   | t reset : 11112 | at power down : state retained | W<br>TC1A |
|-----|------------------------------------|---|-----------------|--------------------------------|-----------|
| C13 | P03/SEG24 pin function switch bit  | 0 | SEG24           |                                |           |
| 013 | 1 03/3E024 pin function switch bit | 1 | P03             |                                |           |
| C12 | P02/SEG23 pin function switch bit  | 0 | SEG23           |                                |           |
|     |                                    | 1 | P02             |                                |           |
| 011 | P01/SEG22 pin function switch bit  | 0 | SEG22           |                                |           |
| C11 | F01/SEG22 pin function switch bit  | 1 | P01             |                                |           |
| C10 | P00/SEG21 pin function switch bit  | 0 | SEG21           |                                |           |
| C10 |                                    | 1 | P00             |                                |           |

|     | LCD control register C2           |   | t reset : 11112 | at power down : state retained | W<br>TC2A |
|-----|-----------------------------------|---|-----------------|--------------------------------|-----------|
| C23 | P13/SEG28 pin function switch bit | 0 | SEG28           |                                |           |
| 023 |                                   | 1 | P13             |                                |           |
| C22 | P12/SEG27 pin function switch bit | 0 | SEG27           |                                |           |
| 022 |                                   | 1 | P12             |                                |           |
| C21 | P11/SEG26 pin function switch bit | 0 | SEG26           |                                |           |
| 021 |                                   | 1 | P11             |                                |           |
| C20 | P10/SEG25 pin function switch bit | 0 | SEG25           |                                |           |
| 020 |                                   | 1 | P10             |                                |           |

Note: "R" represents read enabled, and "W" represents write enabled.

-C





Fig. 35 LCD controller/driver structure

## (5) LCD power supply circuit

Select the LCD power supply circuit suitable for the using LCD panel.

The LCD power supply circuit is fixed by the followings;

- The internal dividing resistor is controlled by bit 0 of register L2.
- The internal dividing resistor is selected by bit 3 of register L1.
- The bias condition is selected by bits 0 and 1 of register L1.

#### Internal dividing resistor

The 4556 Group has the internal dividing resistor for LCD power supply

When bit 0 of register L2 is set to "0", the internal dividing resistor is valid. However, when the LCD is turned off by setting bit 2 of register L1 to "0", the internal dividing resistor is turned off. The same six resistor (r) is prepared for the internal dividing resistor. According to the setting value of bit 3 of register L1 and

- using bias condition, the resistor is prepared as follows;
- L13 = "0", 1/3 bias used: 2r X 3 = 6r
- L13 = "0", 1/2 bias used: 2r X 2 = 4r • L13 = "1", 1/3 bias used: r X 3 = 3r
- L13 = "1", 1/2 bias used: r X 2 = 2r

#### ●VLC3/SEG0 pin

The selection of VLC3/SEG0 pin function is controlled with the bit 3 of register L2.

When the VLC3 pin function is selected, apply voltage of VLC3 < VDD to the pin externally.

When the SEG0 pin function is selected, VLC3 is connected to VDD internally.

#### • VLC2/SEG1, VLC1/SEG2 pin

The selection of VLC2/SEG1 pin function is controlled with the bit 2 of register L2.

The selection of VLC1/SEG2 pin function is controlled with the bit 1 of register L2.

When the VLC2 pin and VLC1 pin functions are selected and the internal dividing resistor is not used, apply voltage of 0<VLC1<VLC2<VLC3 to these pins. Short the VLC2 pin and VLC1 pin at 1/2 bias.

When the VLC2 pin and VLC1 pin functions are selected and the internal dividing resistor is used, the dividing voltage value generated internally is output from the VLC1 pin and VLC2 pin. The VLC2 pin and VLC1 pin have the same electric potential at 1/2 bias. When SEG1 and SEG2 pin functions are selected, use the internal dividing resistor. In this time, VLC2 and VLC1 are connected to the generated dividingg voltage.



Fig. 36 LCD power supply circuit example (1/3 bias condition selected)

## **RESET FUNCTION**

System reset is performed by applying "L" level to RESET pin for 1 machine cycle or more when the following condition is satisfied; the value of supply voltage is the minimum value or more of the recommended operating conditions.

Then when "H" level is applied to RESET pin, software starts from address 0 in page 0.









## (1) Power-on reset

Reset can be automatically performed at power on (power-on reset) by the built-in power-on reset circuit. When the built-in power-on reset circuit is used, set the time for the supply voltage to rise from 0 V to the minimum voltage of recommended operating conditions to 100  $\mu$ s or less.

If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.



Fig. 39 Structure of reset pin and its peripherals,, and power-on reset operation

#### Table 13 Port state at reset

| Name                | Function    | State                          |
|---------------------|-------------|--------------------------------|
| D0–D4               | D0-D4       | High-impedance (Notes 1, 2)    |
| D5/INT              | D5          | High-impedance (Notes 1, 2)    |
| XCIN/D6, XCOUT/D7   | XCIN, XCOUT | Sub-clock input                |
| P00/SEG21-P03/SEG24 | P00-P03     | High-impedance (Notes 1, 2, 3) |
| P10/SEG25-P13/SEG28 | P10-P13     | High-impedance (Notes 1, 2, 3) |
| P20/SEG17-P23/SEG20 | P20–P23     | High-impedance (Notes 1, 2, 3) |
| SEG0/VLC3-SEG2/VLC1 | SEG0-SEG2   | VLC3 (VDD) level               |
| SEG3-SEG10          | SEG3–SEG10  | VLC3 (VDD) level               |
| СОМ0-СОМ3           | COM0–COM3   | VLC3 (VDD) level               |
| C/CNTR              | С           | "L" (Vss) level                |

Notes 1: Output latch is set to "1."

2: Output structure is N-channel open-drain.

3: Pull-up transistor is turned OFF.



## (2) Internal state at reset

Figure 40 shows internal state at reset (they are the same after system is released from reset). The contents of timers, registers, flags and RAM except shown in Figure 40 are undefined, so set the initial value to them.

| Program counter (PC)                           |                           |
|------------------------------------------------|---------------------------|
| Address 0 in page 0 is set to program counter. |                           |
| Interrupt enable flag (INTE)                   | 0 (Interrupt disabled)    |
| • Power down flag (P)                          |                           |
| External 0 interrupt request flag (EXF0)       |                           |
| Interrupt control register V1                  |                           |
| Interrupt control register V                   |                           |
| Interrupt control register 12                  |                           |
|                                                |                           |
| Timer 1 interrupt request flag (T1F)           |                           |
| Timer 2 interrupt request flag (T2F)           |                           |
| Timer 3 interrupt request flag (T3F)           |                           |
| Watchdog timer flags (WDF1, WDF2)              |                           |
| Watchdog timer enable flag (WEF)               |                           |
| Timer control register PA                      |                           |
| Timer control register W1                      |                           |
| Timer control register W2                      |                           |
| Timer control register W3                      |                           |
| Timer control register W4                      |                           |
| Clock control register MR                      |                           |
| Clock control register RG                      |                           |
| LCD control register L1                        |                           |
| LCD control register L2                        | 0000                      |
| LCD control register L3                        |                           |
| LCD control register C1                        | 1 1 1 1                   |
| LCD control register C2                        |                           |
| Key-on wakeup control register K0              | 0000                      |
| Key-on wakeup control register K1              | 0000                      |
| Key-on wakeup control register K2              | 0000                      |
| Pull-up control register PU0                   |                           |
| Pull-up control register PU1                   |                           |
| Port output structure control register FR0     |                           |
| Port output structure control register FR1     |                           |
| Port output structure control register FR2     |                           |
| Carry flag (CY)                                | 0                         |
| High-order bit reference enable flag (UPTF)    | 0                         |
| Register A                                     |                           |
| • Register B                                   |                           |
| Register D                                     |                           |
| Register E                                     |                           |
| Register X                                     |                           |
| Register Y                                     |                           |
| Register Z                                     |                           |
| Stack pointer (SP)                             |                           |
| Operation source clock                         |                           |
| Ceramic resonator circuit                      |                           |
| RC oscillation circuit                         |                           |
| Quartz-crystal oscillator                      |                           |
|                                                |                           |
|                                                | "X" represents undefined. |

Fig. 40 Internal state at reset



## VOLTAGE DROP DETECTION CIRCUIT (only for H version)

The built-in voltage drop detection circuit is designed to detect a drop in voltage and to reset the microcomputer if the supply voltage drops below a set value.

(1) SVDE instruction

When the SVDE instruction is executed, the voltage drop detection circuit is valid even after system enters into the power down mode. The SVDE instruction can be executed only once.

In order to release the execution of the SVDE instruction, the system reset is required.





Note: Detection voltage hysteresis of voltage drop detection circuit is 0.1 V (Typ).

#### Fig. 42 Voltage drop detection circuit operation waveform

#### (2) Note on voltage drop detection circuit

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and regoes up (ex. battery exchange of an application product), depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 43);

supply voltage does not fall below to VRST-, and

its voltage re-goes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to VRST<sup>-</sup> and re-goes up after that.





## POWER DOWN FUNCTION

The 4556 Group has 2-type power down functions. System enters into each power down state by executing the following instructions.

- Clock operating mode ..... EPOF and POF instructions
- RAM back-up mode ..... EPOF and POF2 instructions

When the EPOF instruction is not executed before the POF or POF2 instruction is executed, these instructions are equivalent to the NOP instruction.

## (1) Clock operating mode

The following functions and states are retained.

- RAM
- Reset circuit
- XCIN-XCOUT oscillation
- LCD display
- Timer 3

## (2) RAM back-up mode

- The following functions and states are retained.
- RAM
- Reset circuit

## (3) Warm start condition

- The system returns from the power down state when;
- External wakeup signal is input
- Timer 3 underflow occurs
- in the power down mode.
- In either case, the CPU starts executing the software from address 0 in page 0. In this case, the P flag is "1."

## (4) Cold start condition

The CPU starts executing the software from address 0 in page 0 when;

• reset pulse is input to RESET pin,

- reset by watchdog timer is performed, or
- reset by the voltage drop detection circuit is performed.

In this case, the P flag is "0."

## (5) Identification of the start condition

Warm start or cold start can be identified by examining the state of the power down flag (P) with the SNZP instruction. The warm start condition from the clock operating mode can be identified by examining the state of T3F flag.

#### Table 15 Functions and states retained at power down mode

|                                              | Power do   | wn mode    |
|----------------------------------------------|------------|------------|
| Function                                     | Clock      | RAM        |
|                                              | operating  | back-up    |
| Program counter (PC), registers A, B,        | x          | x          |
| carry flag (CY), stack pointer (SP) (Note 2) |            |            |
| Contents of RAM                              | 0          | 0          |
| Interrupt control registers V1, V2           | X          | X          |
| Interrupt control register I1                | 0          | 0          |
| Selected oscillation circuit                 | 0          | 0          |
| Clock control register MR, RG                | 0          | 0          |
| Timer 1 to timer 2 functions                 | (Note 3)   | (Note 3)   |
| Timer 3 function                             | 0          | (Note 3)   |
| Timer LC function                            | 0          | (Note 3)   |
| Watchdog timer function                      | X (Note 4) | X (Note 4) |
| Timer control registers PA                   | Х          | X          |
| Timer control registers W1 to W4             | 0          | 0          |
| LCD display function                         | 0          | (Note 5)   |
| LCD control registers L1 to L3, C1, C2       | 0          | 0          |
| Voltage drop detection circuit               | (Note 6)   | (Note 6)   |
| Port level                                   | (Note 7)   | (Note 7)   |
| Pull-up control registers PU0, PU1           | 0          | 0          |
| Key-on wakeup control registers K0 to K2     | 0          | 0          |
| Port output structure control registers      | 0          | 0          |
| FR0 to FR2                                   |            |            |
| External interrupt request flag              | Х          | х          |
| (EXF0)                                       |            |            |
| Timer interrupt request flags (T1F, T2F)     | (Note 3)   | (Note 3)   |
| Timer interrupt request flag (T3F)           | 0          | (Note 3)   |
| Interrupt enable flag (INTE)                 | X          | X          |
| Watchdog timer flags (WDF1, WDF2)            | X (Note 4) | X (Note 4) |
| Watchdog timer enable flag (WEF)             | X (Note 4) | X (Note 4) |

Notes 1:"O" represents that the function can be retained, and "X" represents that the function is initialized.

- Registers and flags other than the above are undefined at RAM back-up, and set an initial value after returning.
- 2: The stack pointer (SP) points the level of the stack register and is initialized to "7" at RAM back-up.
- 3: The state of the timer is undefined.
- 4: Initialize the watchdog timer with the WRST instruction, and then go into the power down state.
- 5: LCD is turned off.
- 6: When the SVDE instruction is executed, this function is valid at power down.
- 7: In the RAM back-up mode, C/CNTR pin outputs "L" level. However, when the CNTR input is selected (W11, W10="11"), C/ CNTR pin is in an input enabled state (output = high-impedance). Other ports retain their respective output levels.

## (6) Return signal

An external wakeup signal or timer 3 interrupt request flag (T3F) is used to return from the clock operating mode.

An external wakeup signal is used to return from the RAM back-up mode because the oscillation is stopped.

Table 16 shows the return condition for each return source.

## (7) Control registers

• Key-on wakeup control register K0

Register K0 controls the ports P0 and P1 key-on wakeup function. Set the contents of this register through register A with the TK0A instruction. In addition, the TAK0 instruction can be used to transfer the contents of register K0 to register A.

Key-on wakeup control register K1

Register K1 controls the return condition and the selection of valid waveform/level of port P1. Set the contents of this register through register A with the TK1A instruction. In addition, the TAK1 instruction can be used to transfer the contents of register K0 to register A.

• Key-on wakeup control register K2

Register K2 controls the INT pin key-on wakeup function and the selection of return codition. Set the contents of this register through register A with the TK2A instruction. In addition, the TAK2 instruction can be used to transfer the contents of register K2 to register A.

• Pull-up control register PU0

Register PU0 controls the ON/OFF of the port P0 pull-up transistor. Set the contents of this register through register A with the TPU0A instruction. In addition, the TAPU0 instruction can be used to transfer the contents of register PU0 to register A.

• Pull-up control register PU1

Register PU1 controls the ON/OFF of the port P1 pull-up transistor. Set the contents of this register through register A with the TPU1A instruction. In addition, the TAPU1 instruction can be used to transfer the contents of register PU1 to register A.

• External interrupt control register I1

Register I1 controls the valid waveform of the external 0 interrupt, the input control of INT pin and the return input level. Set the contents of this register through register A with the TI1A instruction. In addition, the TAI1 instruction can be used to transfer the contents of register I1 to register A.

| F               | Return source                       | Return condition                                                                                                                                                                    | Remarks                                                                                                                                                                                                                                                          |
|-----------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Ports P00–P03                       | Return by an external falling edge<br>("H"→"L").                                                                                                                                    | The key-on wakeup function can be selected by two port unit.                                                                                                                                                                                                     |
| S               | Ports P10–P13                       | Return by an external "H" level or "L"<br>level input, or rising edge ("L" $\rightarrow$ "H")<br>or falling edge ("H" $\rightarrow$ "L").<br>Return by an external "L" level input. | The key-on wakeup function can be selected by two port unit. Select the re-<br>turn level ("L" level or "H" level) and return condition (return by level or<br>edge) with register K1 according to the external state before going into the<br>power down state. |
| External wakeup | INT pin                             | Return by an external "H" level or "L"<br>level input, or rising edge ("L" $\rightarrow$ "H")<br>or falling edge ("H" $\rightarrow$ "L").                                           | Select the return level ("L" level or "H" level) with register I1 and return con-<br>dition (return by level or edge) with register K2 according to the external<br>state before going into the power down state.                                                |
| Ê               |                                     | When the return level is input, the in-<br>terrupt request flag (EXF0) is not set.                                                                                                  |                                                                                                                                                                                                                                                                  |
|                 | er 3 interrupt<br>est flag (T3F)    | Return by timer 3 underflow or by setting T3F to "1".                                                                                                                               | Clear T3F with the SNZT3 instruction before system enters into the power down state.                                                                                                                                                                             |
|                 | It can be used in the cloc<br>mode. |                                                                                                                                                                                     | When system enters into the power down state while T3F is "1", system re-<br>turns from the state immediately because it is recognized as return<br>condition.                                                                                                   |

#### Table 16 Return source and return condition









| Key-on wakeup control register K0 at |                             | reset : 00002            | at power down : state retained | R/W<br>TAK0/<br>TK0A |  |
|--------------------------------------|-----------------------------|--------------------------|--------------------------------|----------------------|--|
| K03                                  | Port P12, P13 key-on wakeup | 0                        | Key-on wakeup not              | used                 |  |
| KU3                                  | control bit (Note 3)        | 1 Key-on wakeup use      |                                | ed                   |  |
| 1/00                                 | Port P10, P11 key-on wakeup | 0 Key-on wakeup not used |                                |                      |  |
| K02                                  | K02 control bit (Note 2)    |                          | Key-on wakeup used             |                      |  |
| KO                                   | Port P02, P03 key-on wakeup | 0 Key-on wakeup not used |                                |                      |  |
| K01                                  | control bit                 | 1                        | Key-on wakeup use              | ed                   |  |
| KOo                                  | Port P00, P01 key-on wakeup | 0 Key-on wakeup not used |                                | used                 |  |
| K00                                  | control bit                 | 1 Key-on wakeup use      |                                | ed                   |  |

#### Table 17 Key-on wakeup control register, pull-up control register and interrupt control register

|                                     | Key-on wakeup control register K1             |                              | reset : 00002       | at power down : state retained | R/W<br>TAK1/<br>TK1A |
|-------------------------------------|-----------------------------------------------|------------------------------|---------------------|--------------------------------|----------------------|
| K10                                 | Ports P12, P13 return condition selection bit | 0                            | Returned by edge    |                                |                      |
| <b>N</b> 13                         | K13 (Note 3)                                  |                              | Returned by level   |                                |                      |
| K10                                 | Ports P12, P13 valid waveform/level           | 0 Falling waveform/"L" level |                     |                                |                      |
| <b>K</b> 12                         | K12 selection bit (Note 3)                    |                              | Rising waveform/"H  | l" level                       |                      |
| 1/14                                | Ports P10, P11 return condition selection bit | 0                            | Returned by edge    |                                |                      |
| K11                                 | (Note 2)                                      | 1                            | Returned by level   |                                |                      |
| Ports P10, P11 valid waveform/level |                                               | 0                            | Falling waveform/"L | " level                        |                      |
| K10                                 | selection bit (Note 2)                        | 1                            | Rising waveform/"H  | " level                        |                      |

|     | Key-on wakeup control register K2          |                           | reset : 00002         | at power down : state retained     | R/W<br>TAK2/<br>TK2A |
|-----|--------------------------------------------|---------------------------|-----------------------|------------------------------------|----------------------|
| K23 | Not used                                   | 0<br>This bit has no func |                       | action, but read/write is enabled. |                      |
| K22 | Not used                                   | 0                         | This bit has no func  | action, but read/write is enabled. |                      |
| K24 | K21 INT pin return condition selection bit |                           | Returned by level     |                                    |                      |
| N21 |                                            |                           | Returned by edge      |                                    |                      |
| K20 | INT pip key op wakeup control bit          | 0                         | Key-on wakeup invalid |                                    |                      |
|     | INT pin key-on wakeup control bit          | 1                         | Key-on wakeup valid   |                                    |                      |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

To be invalid (K02 = "0") key-on wakeup of ports P10 and P11, set the registers K10 and K11 to "0".
 To be invalid (K03 = "0") key-on wakeup of ports P12 and P13, set the registers K12 and K13 to "0".

| Pull-up control register PU0 |                             | at reset : 00002        |                      | at power down : state retained | R/W<br>TAPU0/<br>TPU0A |
|------------------------------|-----------------------------|-------------------------|----------------------|--------------------------------|------------------------|
| PU03                         | Port P03 pull-up transistor | 0                       | Pull-up transistor O | FF                             |                        |
| P003                         | control bit                 | 1 Pull-up transistor (  |                      | Ν                              |                        |
| DUOs                         | Port P02 pull-up transistor | 0 Pull-up transistor OF |                      | OFF                            |                        |
| P002                         | PU02 control bit            |                         | Pull-up transistor O | Ν                              |                        |
| DUO.                         | Port P01 pull-up transistor | 0                       | Pull-up transistor O | FF                             |                        |
| P001                         | PU01 control bit            |                         | Pull-up transistor O | N                              |                        |
| DUOs                         | Port P00 pull-up transistor | 0                       | Pull-up transistor O | FF                             |                        |
| P000                         | PU00 control bit            |                         | Pull-up transistor O | Ν                              |                        |

|       | Pull-up control register PU1 | at                       | reset : 00002        | at power down : state retained                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R/W<br>TAPU1/<br>TPU1A |
|-------|------------------------------|--------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| DUIAs | Port P13 pull-up transistor  | 0                        | Pull-up transistor O | FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |
| PU13  | control bit                  | 1                        | Pull-up transistor O | N State Sta |                        |
| DUA   | Port P12 pull-up transistor  | 0 Pull-up transistor OFF |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                        |
| P012  | PU12 control bit             |                          | Pull-up transistor O | N N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                        |
| DU 4  | Port P11 pull-up transistor  | 0                        | Pull-up transistor O | FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |
| P011  | PU11 control bit             |                          | Pull-up transistor O | N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |
| DUIA  | Port P10 pull-up transistor  | 0                        | Pull-up transistor O | FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                        |
| PU10  | control bit                  | 1                        | Pull-up transistor O | N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                        |

| Interrupt control register I1 |                                             | at reset : 00002      |                                                  | at power down : state retained         | R/W<br>TAI1/TI1A |
|-------------------------------|---------------------------------------------|-----------------------|--------------------------------------------------|----------------------------------------|------------------|
| 113                           | INT pin input control bit (Note 2)          | 0                     | INT pin input disab                              | led                                    | •                |
| 115                           |                                             | 1                     | INT pin input enab                               | led                                    |                  |
| 110                           | Interrupt valid waveform for INT pin/       |                       | Falling waveform/" instruction)                  | L" level ("L" level is recognized with | the SNZI0        |
| 112                           | return level selection bit (Note 2)         | 1                     | Rising waveform/"I instruction)                  | H" level ("H" level is recognized with | the SNZI0        |
| <b>I1</b> 1                   | INT pin edge detection circuit control bit  | 0                     | One-sided edge de                                | etected                                |                  |
| 11.1                          | INT pill edge detection circuit control bit | 1 Both edges detected |                                                  | ed                                     |                  |
| 110                           | INT pin Timer 1 count start synchronous     |                       | Timer 1 count start                              | t synchronous circuit not selected     |                  |
| 110                           | circuit selection bit                       | 1                     | Timer 1 count start synchronous circuit selected |                                        |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled. 2: When the contents of I12 and I13 are changed, the external interrupt request flag (EXF0) may be set.



## **CLOCK CONTROL**

- The clock control circuit consists of the following circuits.
- On-chip oscillator (internal oscillator)
- Ceramic resonator
- RC oscillation circuit
- Quartz-crystal oscillation circuit
- Multi-plexer (clock selection circuit)
- Frequency divider
- Internal clock generating circuit

The system clock and the instruction clock are generated as the source clock for operation by these circuits.

Figure 47 shows the structure of the clock control circuit.

The 4556 Group operates by the on-chip oscillator clock (f(RING)) which is the internal oscillator after system is released from reset. Also, the ceramic resonator or the RC oscillation can be used for the main clock (f(XIN)) of the 4556 Group.

The quartz-crystal oscillator can be used for sub-clock (f(XCIN)).



Fig. 47 Clock control circuit structure

## (1) On-chip oscillator operation

After system is released from reset, the MCU starts operation by the clock output from the on-chip oscillator which is the internal oscillator.

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that variable frequencies when designing application products.

## (2) Main clock generating circuit (f(XIN))

When the MCU operates by the ceramic resonator or the RC oscillator as the main clock (f(XIN)).

After system is released from reset, the ceramic oscillation is valid for main clock.

The ceramic oscillation is invalid and the RC oscillation circuit is valid with the CRCK instruction.

The CRCK instruction can be executed only once.

Execute the CRCK instruction in the initial setting routine (executing it in address 0 in page 0 is recommended).

When the main clock (f(XIN)) is not used, connect XIN pin to VSS and leave XOUT pin open, and do not execute the CRCK instruction (Figure 49).

## (3) Ceramic resonator

When the ceramic resonator is used as the main clock (f(XIN)), connect the ceramic resonator and the external circuit to pins XIN and XOUT at the shortest distance. A feedback resistor is built in between pins XIN and XOUT (Figure 50). Do not execute the CRCK instruction in program.

## (4) RC oscillation

When the RC oscillation is used as the main clock (f(XIN)), connect the XIN pin to the external circuit of resistor R and the capacitor C at the shortest distance and leave XOUT pin open. Then, execute the CRCK instruction (Figure 51).

The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.



Fig. 48 Switch to ceramic oscillation/RC oscillation



Fig. 49 Handling of XIN and XOUT when operating on-chip oscillator







Fig. 51 External RC circuit



## (5) External clock

When the external clock signal is used as the main clock (f(XIN)), connect the XIN pin to the clock source and leave XOUT pin open. (Figure 52). Do not execute the CRCK instruction.

Be careful that the maximum value of the oscillation frequency when using the external clock differs from the value when using the ceramic resonator (refer to the recommended operating condition). Also, note that the power down mode (POF and POF2 instructions) cannot be used when using the external clock.

## (6) Sub-clock generating circuit f(XCIN)

Sub-clock signal f(XCIN) is obtained by externally connecting a quartz-crystal oscillator. Connect this external circuit and a quartzcrystal oscillator to pins XCIN and XCOUT at the shortest distance. A feedback resistor is built in between pins XCIN and XCOUT (Figure 53). XCIN pin and XCOUT pin are also used as ports D6 and D7, respectively. The sub-clock oscillation circuit is invalid and the function of ports D6 and D7 are valid by setting bit 2 of register RG to "1".

When sub-clock, ports D6 and D7 are not used, connect XCIN/D6 to Vss and leave Xcout/D7 open.

## (7) Clock control register MR

Register MR controls system clock. Set the contents of this register through register A with the TMRA instruction. In addition, the TAMR instruction can be used to transfer the contents of register MR to register A.

## (8) Clock control register RG

Register RG controls the start/stop of each oscillation circuit. Set the contents of this register through register A with the TRGA instruction.

#### **Table 18 Clock control registers**







Fig. 53 External quartz-crystal circuit

## **ROM ORDERING METHOD**

1.Mask ROM Order Confirmation Form\* 2.Mark Specification Form\* 3.Data to be written to ROM...one floppy disk.

\* For the mask ROM confirmation and the mark specifications, refer to the "Renesas Technology Corp." Homepage (http://www.renesas.com/homepage.jsp).

| MR3       MR3       MR2       Operation mode         Operation mode selection bits       0       0       Through mode         MR2       0       1       Frequency divided by 2 mode         MR2       1       0       Frequency divided by 4 mode         MR3       1       1       Frequency divided by 4 mode         MR3       MR3       MR3       MR3         MR3       MR3       MR1       MR0         MR3       MR1       MR0       System clock         MR3       0       0       f(RING)         MR4       0       f(XIN)         MR4       0       f(XIN)         MR4       1       0         MR4       0       1         MR4       0     < |     | Clock control register MR              |     | at reset : 11002 |                     | at power down : state retained | R/W<br>TAMR/<br>TMRA |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------|-----|------------------|---------------------|--------------------------------|----------------------|--|
| MR2       Operation mode selection bits       0       0       1       Frequency divided by 2 mode         MR2       1       0       Frequency divided by 4 mode         MR3       NR3       System clock selection bits (Note 3)       MR1 MR0       System clock         MR2       0       1       f(XIN)         MR2       1       0       f(XIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |                                        | MR3 | MR2              |                     | Operation mode                 |                      |  |
| MR2         1         0         Frequency divided by 4 mode           1         0         Frequency divided by 4 mode           1         1         Frequency divided by 4 mode           MR3         MR1 MR0         System clock           0         0         f(RING)           0         1         f(XIN)           1         0         f(XCIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MR3 |                                        | 0   | 0                | Through mode        |                                |                      |  |
| MR2         I         O         Prequency divided by 4 mode           I         1         1         Frequency divided by 4 mode           MR3         MR3         MR1 MR0         System clock           MR2         0         0         f(RING)           MR2         1         0         f(XIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     | ——— Operation mode selection bits      |     | 1                | Frequency divided I | by 2 mode                      |                      |  |
| MR3         MR1 MR0         System clock           System clock selection bits (Note 3)         0         f(RING)           MR2         0         f(XIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MR2 | · · · · ·                              | 1   | 0                | Frequency divided I | Frequency divided by 4 mode    |                      |  |
| MR3         System clock selection bits (Note 3)         0         0         f(RING)           MR2         0         1         f(XIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |                                        | 1   | 1                | Frequency divided I | Frequency divided by 8 mode    |                      |  |
| System clock selection bits (Note 3)         0         0         1         6         0         1         1         0         1         0         1         0         1         0         1         0         1         0         1         0         1         0         f(XIN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |                                        | MR1 | MR0              |                     | System clock                   |                      |  |
| MR2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MR3 |                                        | 0   | 0                | f(RING)             |                                |                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     | — System clock selection bits (Note 3) | 0   | 1                | f(XIN)              |                                |                      |  |
| 1 1 Not available (Note 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MR2 |                                        | 1   | 0                | f(XCIN)             |                                |                      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |                                        | 1   | 1                | Not available (Note | 2)                             |                      |  |

| Clock control register RG |                                              | at reset : 0002 |                                                    | at power down : state retained        | W<br>TRGA       |
|---------------------------|----------------------------------------------|-----------------|----------------------------------------------------|---------------------------------------|-----------------|
| RG <sub>2</sub>           | RG2 Sub-clock (f(XCIN)) control bit (Note 2) |                 | Sub-clock (f(XCIN))                                | oscillation available, ports D6 and [ | D7 not selected |
|                           |                                              |                 | Sub-clock (f(XCIN))                                | oscillation stop, ports D6 and D7 se  | lected          |
|                           | RG1 Main-clock (f(XIN)) control bit (Note 2) |                 | Main clock (f(XIN)) oscillation available          |                                       |                 |
| RG1                       |                                              |                 | Main clock (f(XIN))                                | oscillation stop                      |                 |
|                           | On-chip oscillator (f(RING)) control bit     |                 | On-chip oscillator (f(RING)) oscillation available |                                       |                 |
| RG0 (Note 2)              |                                              | 1               | On-chip oscillator (f                              | (RING)) oscillation stop              |                 |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: "11" cannot be set to the low-order 2 bits (MR1, MR0) of register MR.

## NOTES ON NOISE

Countermeasures against noise are described below.

The following countermeasures are effective against noise in theory, however, it is necessary not only to take measures as follows but to evaluate before actual use.

#### 1. Shortest wiring length

#### (1) Wiring for RESET pin

Make the length of wiring which is connected to the RESET pin as short as possible. Especially, connect a capacitor across the RESET pin and the Vss pin with the shortest possible wiring.

#### <Reason>

In order to reset a microcomputer correctly, 1 machine cycle or more of the width of a pulse input into the RESET pin is required. If noise having a shorter pulse width than this is input to the RESET input pin, the reset is released before the internal state of the microcomputer is completely initialized.

This may cause a program runaway.



Fig. 54 Wiring for the RESET pin

(2) Wiring for clock input/output pins

- Make the length of wiring which is connected to clock I/O pins as short as possible.
- Make the length of wiring across the grounding lead of a capacitor which is connected to an oscillator and the Vss pin of a microcomputer as short as possible.
- Separate the Vss pattern only for oscillation from other Vss patterns.

#### <Reason>

If noise enters clock I/O pins, clock waveforms may be deformed. This may cause a program failure or program runaway. Also, if a potential difference is caused by the noise between the Vss level of a microcomputer and the Vss level of an oscillator, the correct clock will not be input in the microcomputer.



Fig. 55 Wiring for clock I/O pins

#### (3) Wiring to CNVss pin

Connect CNVss pin to a GND pattern at the shortest distance.

The GND pattern is required to be as close as possible to the GND supplied to Vss.

In order to improve the noise reduction, to connect a 5  $k\Omega$  resistor serially to the CNVss pin - GND line may be valid.

As well as the above-mentioned, in this case, connect to a GND pattern at the shortest distance. The GND pattern is required to be as close as possible to the GND supplied to Vss.

#### <Reason>

The CNVss pin of the One Time PROM is the power source input pin for the built-in One Time PROM. When programming in the built-in One Time PROM, the impedance of the CNVss pin is low to allow the electric current for writing flow into the One Time PROM. Because of this, noise can enter easily. If noise enters the CNVss pin, abnormal instruction codes or data are read from the built-in One Time PROM, which may cause a program runaway.



Fig. 56 Wiring for the CNVss pin of the One Time PROM

# 2. Connection of bypass capacitor across Vss line and Vbb line Connect an approximately 0.1 $\mu$ F bypass capacitor across the Vss line and the Vbb line as follows:

- Connect a bypass capacitor across the VSS pin and the VDD pin at equal length.
- Connect a bypass capacitor across the VSS pin and the VDD pin with the shortest possible wiring.
- Use lines with a larger diameter than other signal lines for Vss line and VDD line.
- Connect the power source wiring via a bypass capacitor to the Vss pin and the VDD pin.



Fig. 57 Bypass capacitor across the Vss line and the VDD line



#### 3. Oscillator concerns

Take care to prevent an oscillator that generates clocks for a microcomputer operation from being affected by other signals.

#### (1) Keeping oscillator away from large current signal lines

Install a microcomputer (and especially an oscillator) as far as possible from signal lines where a current larger than the tolerance of current value flows.

#### <Reason>

In the system using a microcomputer, there are signal lines for controlling motors, LEDs, and thermal heads or others. When a large current flows through those signal lines, strong noise occurs because of mutual inductance.

(2) Installing oscillator away from signal lines where potential levels change frequently

Install an oscillator and a connecting pattern of an oscillator away from signal lines where potential levels change frequently. Also, do not cross such signal lines over the clock lines or the signal lines which are sensitive to noise.

#### <Reason>

Signal lines where potential levels change frequently (such as the CNTR pin signal line) may affect other lines at signal rising edge or falling edge. If such lines cross over a clock line, clock waveforms may be deformed, which causes a microcomputer failure or a program runaway.



Fig. 58 Wiring for a large current signal line



Fig. 59 Wiring to a signal line where potential levels change frequently

#### (3) Oscillator protection using Vss pattern

As for a two-sided printed circuit board, print a Vss pattern on the underside (soldering side) of the position (on the component side) where an oscillator is mounted.

Connect the Vss pattern to the microcomputer Vss pin with the shortest possible wiring. Besides, separate this Vss pattern from other Vss patterns.



Fig. 60 Vss pattern on the underside of an oscillator



#### 4. Setup for I/O ports

Setup I/O ports using hardware and software as follows:

<Hardware>

• Connect a resistor of 100  $\Omega$  or more to an I/O port in series.

<Software>

- As for an input port, read data several times by a program for checking whether input levels are equal or not.
- As for an output port or an I/O port, since the output data may reverse because of noise, rewrite data to its port latch at fixed periods.
- Rewrite data to pull-up control registers at fixed periods.

#### 5. Providing of watchdog timer function by software

If a microcomputer runs away because of noise or others, it can be detected by a software watchdog timer and the microcomputer can be reset to normal operation. This is equal to or more effective than program runaway detection by a hardware watchdog timer. The following shows an example of a watchdog timer provided by software.

In the following example, to reset a microcomputer to normal operation, the main routine detects errors of the interrupt processing routine and the interrupt processing routine detects errors of the main routine.

This example assumes that interrupt processing is repeated multiple times in a single main routine processing. <The main routine>

 Assigns a single word of RAM to a software watchdog timer (SWDT) and writes the initial value N in the SWDT once at each execution of the main routine. The initial value N should satisfy the following condition:

 $N+1 \ge$  (Counts of interrupt processing executed in each main routine)

As the main routine execution cycle may change because of an interrupt processing or others, the initial value N should have a margin.

- Watches the operation of the interrupt processing routine by comparing the SWDT contents with counts of interrupt processing after the initial value N has been set.
- Detects that the interrupt processing routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:

If the SWDT contents do not change after interrupt processing.

<The interrupt processing routine>

- Decrements the SWDT contents by 1 at each interrupt processing.
- Determines that the main routine operates normally when the SWDT contents are reset to the initial value N at almost fixed cycles (at the fixed interrupt processing count).
- Detects that the main routine has failed and determines to branch to the program initialization routine for recovery processing in the following case:

If the SWDT contents are not initialized to the initial value N but continued to decrement and if they reach 0 or less.



Fig. 61 Watchdog timer by software

## LIST OF PRECAUTIONS

#### ① Noise and latch-up prevention

Connect a capacitor on the following condition to prevent noise and latch-up;

- connect a bypass capacitor (approx. 0.1  $\mu F)$  between pins VDD and Vss at the shortest distance,
- equalize its wiring in width and length, and

• use relatively thick wire.

In the One Time PROM version, CNVss pin is also used as VPP pin. Accordingly, when using this pin, connect this pin to Vss through a resistor about 5 k $\Omega$  (connect this resistor to CNVss/ VPP pin as close as possible).

In addition, the MCU may be replaced with mask ROM version without the need to remove the resistor from the circuit and without any adverse effect on operation.

#### ② Register initial values 1

The initial value of the following registers are undefined after system is released from reset. After system is released from reset, set initial values.

- Register Z (2 bits)
- Register D (3 bits)
- Register E (8 bits)

#### ③Register initial values 2

The initial value of the following registers are undefined at RAM backup. After system is returned from RAM back-up, set initial values.

- Register Z (2 bits)
- Register X (4 bits)
- Register Y (4 bits)
- Register D (3 bits)
- Register E (8 bits)

#### ④ Stack registers (SKs)

Stack registers (SKs) are eight identical registers, so that subroutines can be nested up to 8 levels. However, one of stack registers is used respectively when using an interrupt service routine and when executing a table reference instruction. Accordingly, be careful not to over the stack when performing these operations together.

#### 5 Prescaler

Stop counting and then execute the TABPS instruction to read from prescaler data.

Stop counting and then execute the TPSAB instruction to set prescaler data.

#### 6 Timer count source

Stop timer 1, 2 and LC counting to change its count source.

#### ⑦ Reading the count value

Stop timer 1 or 2 counting and then execute the data read instruction (TAB1, TAB2) to read its data.

#### Writing to the timer

Stop timer 1, 2 or LC counting and then execute the data write instruction (T1AB, T2AB, TLCA) to write its data.

#### 9 Writing to reload register R1, R2H

When writing data to reload register R1, reload register R2H while timer 1 or timer 2 is operating, avoid a timing when timer 1 or timer 2 underflows.

#### 10 Timer 2

Avoid a timing when timer 2 underflows to stop timer 2 at PWM output function used.

When "H" interval extension function of the PWM signal is set to be "valid", set "1" or more to reload register R2H.

#### 10 Timer 3

Stop timer 3 counting to change its count source.

#### <sup>12</sup>Timer input/output pin

Set the port C output latch to "0" to output the PWM signal from C/CNTR pin.



Prescaler and Timer 1 count start timing and count time when operation starts

Count starts from the first rising edge of the count source (2) after Prescaler and Timer 1 operations start (1).

Time to first underflow (3) is shorter (for up to 1 period of the count source) than time among next underflow (4) by the timing to start the timer and count source operations after count starts.

When selecting CNTR input as the count source of Timer 1, Timer 1 operates synchronizing with the falling edge of CNTR input.



#### Fig. 62 Timer count start timing and count time when operation starts (Prescaler and Timer 1)

<sup>(a)</sup> Timer 2 and Timer LC count start timing and count time when operation starts

Count starts from the rising edge (2) after the first falling edge of the count source, after Timer 2 and Timer LC operations start (1). Time to first underflow (3) is different from time among next underflow (4) by the timing to start the timer and count source operations after count starts.



Fig. 63 Timer count start timing and count time when operation starts (Timer 2 and Timer LC)

#### Watchdog timer

- The watchdog timer function is valid after system is released from reset. When not using the watchdog timer function, execute the DWDT instruction and the WRST instruction continuously, and clear the WEF flag to "0" to stop the watchdog timer function.
- The watchdog timer function is valid after system is returned from the power down state. When not using the watchdog timer function, execute the DWDT instruction and the WRST instruction continuously every system is returned from the power down state, and stop the watchdog timer function.
- When the watchdog timer function and power down function are used at the same time, execute the WRST instruction before system enters into the power down state and initialize the flag WDF1.

#### <sup>®</sup>Multifunction

• Be careful that the output of port D5 can be used even when INT pin is selected.

The threshold value is different between port D<sub>5</sub> and INT. Accordingly, be careful when the input of both is used.

 Be careful that the "H" output of port C can be used even when output of CNTR pin are selected.

#### Program counter

Make sure that the PCH does not specify after the last page of the built-in ROM.



#### 18 D5/INT pin

• Note [1] on bit 3 of register I1

When the input of the INT pin is controlled with the bit 3 of register 11 in software, be careful about the following notes.

Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 3 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 64<sup>(1)</sup>) and then, change the bit 3 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 64<sup>(2)</sup>). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 64<sup>(3)</sup>).

| LA         | 4       | ; (XXX02)                             |   |
|------------|---------|---------------------------------------|---|
| TV1A       |         | ; The SNZ0 instruction is valid       | 1 |
| LA         | 8       | ; (1XXX2)                             |   |
| TI1A       |         | ; Control of INT pin input is changed |   |
| NOP        |         |                                       | 2 |
| SNZ0       |         | ; The SNZ0 instruction is executed    |   |
|            |         | (EXF0 flag cleared)                   |   |
| NOP        |         |                                       | 3 |
| :          |         |                                       |   |
| <b>X</b> : | these I | bits are not used here.               |   |

Fig. 64 External 0 interrupt program example-1

• Note [2] on bit 3 of register I1

When the bit 3 of register I1 is cleared to "0", the RAM back-up mode is selected and the input of INT pin is disabled, be careful about the following notes.

• When the key-on wakeup function of INT pin is not used (register K20 = "0"), clear bits 2 and 3 of register 11 before system enters to the power down mode. (refer to Figure 65<sup>(1)</sup>).

| :         |                             |
|-----------|-----------------------------|
| LA 0      | ; (00 <b>XX</b> 2)          |
| TI1A      | ; Input of INT disabled (1) |
| DI        |                             |
| EPOF      |                             |
| POF2      | ; Power down mode           |
| :         |                             |
| X : these | e bits are not used here.   |
|           |                             |

Fig. 65 External 0 interrupt program example-2

Note on bit 2 of register I1

When the interrupt valid waveform of the D5/INT pin is changed with the bit 2 of register I1 in software, be careful about the following notes.

Depending on the input state of the D5/INT pin, the external 0 interrupt request flag (EXF0) may be set when the bit 2 of register I1 is changed. In order to avoid the occurrence of an unexpected interrupt, clear the bit 0 of register V1 to "0" (refer to Figure 66<sup>(1)</sup>) and then, change the bit 2 of register I1.

In addition, execute the SNZ0 instruction to clear the EXF0 flag to "0" after executing at least one instruction (refer to Figure 66<sup>(2)</sup>). Also, set the NOP instruction for the case when a skip is performed with the SNZ0 instruction (refer to Figure 66<sup>(3)</sup>).







#### <sup>(9)</sup>POF and POF2 instructions

When the POF or POF2 instruction is executed continuously after the EPOF instruction, system enters the power down state.

Note that system cannot enter the power down state when executing only the POF or POF2 instruction.

Be sure to disable interrupts by executing the DI instruction before executing the EPOF instruction and the POF or POF2 instruction continuously.

#### Power-on reset

When the built-in power-on reset circuit is used, set the time for the supply voltage to rise from 0 V to the minimum voltage of recommended operating conditions to 100  $\mu$ s or less.

If the rising time exceeds 100  $\mu$ s, connect a capacitor between the RESET pin and Vss at the shortest distance, and input "L" level to RESET pin until the value of supply voltage reaches the minimum operating voltage.

#### Voltage drop detection circuit (only in H version)

The voltage drop detection circuit detection voltage of this product is set up lower than the minimum value of the supply voltage of the recommended operating conditions.

When the supply voltage of a microcomputer falls below to the minimum value of recommended operating conditions and regoes up (ex. battery exchange of an application product), depending on the capacity value of the bypass capacitor added to the power supply pin, the following case may cause program failure (Figure 67);

supply voltage does not fall below to VRST, and

its voltage re-goes up with no reset.

In such a case, please design a system which supply voltage is once reduced below to VRST<sup>-</sup> and re-goes up after that.



Fig. 67 VDD and VRST-

#### Clock control

Execute the CRCK instruction in the initial setting routine of program (executing it in address 0 in page 0 is recommended). The oscillation circuit by the CRCK instruction can be selected only once.

#### On-chip oscillator

The clock frequency of the on-chip oscillator depends on the supply voltage and the operation temperature range.

Be careful that variable frequencies when designing application products.

Also, the oscillation stabilize wait time after system is released from reset is generated by the on-chip oscillator clock. When considering the oscillation stabilize wait time after system is released from reset, be careful that the variable frequency of the on-chip oscillator clock.

#### External clock

When the external signal clock is used as the source oscillation (f(XIN)), note that the power down mode (POF and POF2 instructions) cannot be used.

#### Difference between Mask ROM version and One Time PROM version Mask ROM version and One Time PROM version have some dif-

ference of the following characteristics within the limits of an electrical property by difference of a manufacture process, builtin ROM, and a layout pattern.

- a characteristic value
- a margin of operation
- the amount of noise-proof
- noise radiation, etc.,

Accordingly, be careful of them when swithcing.

#### Note on Power Source Voltage

When the power source voltage value of a microcomputer is less than the value which is indicated as the recommended operating conditions, the microcomputer does not operate normally and may perform unstable operation.

In a system where the power source voltage drops slowly when the power source voltage drops or the power supply is turned off, reset a microcomputer when the supply voltage is less than the recommended operating conditions and design a system not to cause errors to the system by this unstable operation.



## **CONTROL REGISTERS**

|       | Interrupt control register V1   | at | reset : 00002                                    | at power down : 00002             | R/W<br>TAV1/TV1A |
|-------|---------------------------------|----|--------------------------------------------------|-----------------------------------|------------------|
| V13   | Timer 2 interrupt enable bit    | 0  | Interrupt disabled                               | (SNZT2 instruction is valid)      |                  |
| V13   |                                 | 1  | Interrupt enabled (                              | SNZT2 instruction is invalid)     |                  |
| V12   | Timer 1 interrupt enable bit    | 0  | Interrupt disabled (SNZT1 instruction is valid)  |                                   |                  |
| V I Z |                                 | 1  | Interrupt enabled (SNZT1 instruction is invalid) |                                   |                  |
| V11   | Not used                        | 0  |                                                  |                                   |                  |
| VII   |                                 | 1  | This bit has no tun                              | ction, but read/write is enabled. |                  |
| V10   | External 0 interrupt enable bit | 0  | Interrupt disabled                               | (SNZ0 instruction is valid)       |                  |
| VIU   |                                 | 1  | Interrupt enabled (                              | SNZ0 instruction is invalid)      |                  |

| Interrupt control register V2 |                              | at reset : 00002 |                                                      | at power down : 00002              | R/W<br>TAV2/TV2A |  |
|-------------------------------|------------------------------|------------------|------------------------------------------------------|------------------------------------|------------------|--|
| V23                           | V23 Not used                 |                  | This bit has no function, but read/write is enabled. |                                    |                  |  |
| VZ3                           |                              | 1                |                                                      | otion, but road, while is chabled. |                  |  |
| 1/00                          | V22 Not used                 |                  | This bit has no function, but read/write is enabled. |                                    |                  |  |
| V22                           |                              | 1                | This bit has no function, but read/write is enabled. |                                    |                  |  |
| 1/07                          | Not used                     | 0                | This bit has no fun                                  | ction, but read/write is enabled.  |                  |  |
| V21                           |                              | 1                | This bit has no full                                 | citon, but read/write is enabled.  |                  |  |
| 1/00                          | Timer 3 interrupt enable bit | 0                | Interrupt disabled                                   | (SNZT3 instruction is valid)       |                  |  |
| V20                           |                              | 1                | Interrupt enabled (                                  | SNZT3 instruction is invalid)      |                  |  |

|             | Interrupt control register I1              |   | t reset : 00002                    | at power down : state retained         | R/W<br>TAI1/TI1A |
|-------------|--------------------------------------------|---|------------------------------------|----------------------------------------|------------------|
| 13          | I13 INT pin input control bit (Note 2)     |   | INT pin input disab                | bled                                   |                  |
| 113         |                                            | 1 | INT pin input enab                 | led                                    |                  |
| 112         | Interrupt valid waveform for INT pin/      | 0 | Falling waveform/"<br>instruction) | L" level ("L" level is recognized with | the SNZI0        |
| 112         | return level selection bit (Note 3)        | 1 | Rising waveform/"I instruction)    | H" level ("H" level is recognized with | the SNZI0        |
| <b>I1</b> 1 | INT pin edge detection circuit control bit | 0 | One-sided edge de                  | etected                                |                  |
|             | INT pin edge delection circuit control bit | 1 | Both edges detect                  | ed                                     |                  |
| 110         | INT pin Timer 1 count start synchronous    | 0 | Timer 1 count star                 | t synchronous circuit not selected     |                  |
|             | circuit selection bit                      | 1 | Timer 1 count star                 | t synchronous circuit selected         |                  |

|     | Clock control register MR                |     | at reset : 11002 |                             | at power down : state retained R/W<br>TAMR/<br>TMRA |  |
|-----|------------------------------------------|-----|------------------|-----------------------------|-----------------------------------------------------|--|
|     |                                          | MR3 | MR2              |                             | Operation mode                                      |  |
| MR3 | MR3<br>——— Operation mode selection bits | 0   | 0                | Through mode                |                                                     |  |
|     |                                          | 0   | 1                | Frequency divided I         | by 2 mode                                           |  |
| MR2 |                                          | 1   | 0                | Frequency divided by 4 mode |                                                     |  |
|     |                                          | 1   | 1                | Frequency divided by 8 mode |                                                     |  |
|     |                                          | MR1 | MR0              |                             | System clock                                        |  |
| MR3 |                                          | 0   | 0                | f(RING)                     |                                                     |  |
|     | System clock selection bits (Note 3)     | 0   | 1                | f(XIN)                      |                                                     |  |
| MR2 |                                          | 1   | 0                | f(XCIN)                     |                                                     |  |
|     |                                          | 1   | 1                | Not available (Note         | 4)                                                  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: When the contents of I12 and I13 are changed, the external interrupt request flag (EXF0) may be set.

3: The stopped clock cannot be selected for system clock. 4: "11" cannot be set to the low-order 2 bits (MR1, MR0) of register MR.



| Clock control register RG                    |                                          | at reset : 0002        |                                                                  | at power down : state retained        | W<br>TRGA       |  |
|----------------------------------------------|------------------------------------------|------------------------|------------------------------------------------------------------|---------------------------------------|-----------------|--|
| RG2 Sub-clock (f(XciN)) control bit (Note 2) |                                          | 0                      | Sub-clock (f(XCIN))                                              | oscillation available, ports D6 and D | D7 not selected |  |
| 1102                                         |                                          |                        | 1 Sub-clock (f(XCIN)) oscillation stop, ports D6 and D7 selected |                                       |                 |  |
|                                              | Main-clock (f(XIN)) control bit (Note 2) | 0                      | Main clock (f(XIN)) oscillation available                        |                                       |                 |  |
| RG1                                          |                                          | 1                      | Main clock (f(XIN))                                              | oscillation stop                      |                 |  |
|                                              | On-chip oscillator (f(RING)) control bit | 0 On-chip oscillator ( |                                                                  | tor (f(RING)) oscillation available   |                 |  |
| RG0                                          | (Note 2)                                 | 1                      | On-chip oscillator (f                                            | (RING)) oscillation stop              |                 |  |

| Timer control register PA |                           |  | at reset : 02       | at power down : 02 | W<br>TPAA |
|---------------------------|---------------------------|--|---------------------|--------------------|-----------|
| PAo                       | DAg Dragoglar control hit |  | Stop (state retaine | d)                 |           |
| FAU                       | PA0 Prescaler control bit |  | Operating           |                    |           |

|       | Timer control register W1                 |     | at  | reset : 00002                            | at power down : state retained | R/W<br>TAW1/TW1A |
|-------|-------------------------------------------|-----|-----|------------------------------------------|--------------------------------|------------------|
| W13   | Timer 1 count auto-stop circuit selection | 0   |     | Timer 1 count auto                       | -stop circuit not selected     |                  |
| 1110  | bit (Note 3)                              | · · | 1   | Timer 1 count auto-stop circuit selected |                                |                  |
| W12   | Timer 4 control bit                       | 0   |     | Stop (state retaine                      | d)                             |                  |
| VV 12 | Timer 1 control bit                       | ŕ   | 1   | Operating                                |                                |                  |
|       |                                           | W11 | W10 |                                          | Count source                   |                  |
| W11   |                                           | 0   | 0   | PWM signa <mark>l (</mark> PWM           | OUT)                           |                  |
|       | Timer 1 count source selection bits       | 0   | 1   | Prescaler output (C                      | DRCLK)                         |                  |
| W10   | (Note 4)                                  | 1   | 0   | Timer 3 underflow                        | signal (T3UDF)                 |                  |
|       |                                           | 1   | 1   | CNTR input                               |                                |                  |

|      | Timer control register W2              |  | at reset : 00002                                     |                     | at power down : 00002           | R/W<br>TAW2/TW2A |
|------|----------------------------------------|--|------------------------------------------------------|---------------------|---------------------------------|------------------|
| W/23 | W23 CNTR pin output control bit        |  | 0                                                    | CNTR pin output ir  | nvalid                          |                  |
| 1125 |                                        |  | 1                                                    | CNTR pin output v   | alid                            |                  |
| W22  | PWM signal interrupt valid waveform/   |  | 0 PWM signal "H" interval expansion function invalid |                     |                                 |                  |
| VV22 | return level selection bit             |  | 1                                                    | PWM signal "H" int  | terval expansion function valid |                  |
| W21  | Times 0 control bit                    |  | 0                                                    | Stop (state retaine | d)                              |                  |
| VVZ1 | Timer 2 control bit                    |  | 1                                                    | Operating           |                                 |                  |
| W20  |                                        |  | 0                                                    | XIN input           |                                 |                  |
| VV20 | W20 Timer 2 count soruce selection bit |  | 1                                                    | Prescaler output (0 | ORCLK)/2 signal output          |                  |

|      | Timer control register W3                      |     | at reset : 00002 |                      | at power down : state retained | R/W<br>TAW3/TW3A |
|------|------------------------------------------------|-----|------------------|----------------------|--------------------------------|------------------|
| W33  | W/33 Timer 3 count auto-stop circuit selection |     | )                | XCIN input           |                                |                  |
| 1105 | bit                                            | 1   |                  | Prescaler output (C  | DRCLK)                         |                  |
| W32  | W/22 Times 0 and the hit                       |     | )                | Stop (Initial state) |                                |                  |
| 1102 | Timer 3 control bit                            |     | 1                | Operating            |                                |                  |
|      |                                                | W31 | W30              |                      | Count value                    |                  |
| W31  | Times 2 countingly a classifier hits           | 0   | 0                | Underflow occurs e   | every 8192 counts              |                  |
|      | Timer 3 count value selection bits             | 0   | 1                | Underflow occurs e   | every 16384 counts             |                  |
| W30  |                                                | 1   | 0                | Underflow occurs e   | every 32768 counts             |                  |
|      |                                                | 1   | 1                | Underflow occurs e   | every 65536 counts             |                  |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: The oscillation circuit selected for system clock cannot be stopped.

3: This function is valid only when the timer 1 count start synchronous circuit is selected (I10="1").
4: Port C output is invalid when CNTR input is selected for the timer 1 count source.



|       | Timer control register W4               |   | reset : 00002          | at power down : state retained    | R/W<br>TAW4/TW4A |  |
|-------|-----------------------------------------|---|------------------------|-----------------------------------|------------------|--|
| W/43  | W43 Timer LC control bit                |   | Stop (state retaine    | d)                                |                  |  |
| 11-13 |                                         |   | Operating              |                                   |                  |  |
| W42   | W42 Timer LC count source selection bit |   | Bit 4 (T34) of timer 3 |                                   |                  |  |
| VV42  |                                         | 1 | System clock (STCK)    |                                   |                  |  |
| W41   | CNTR output auto-control circuit        | 0 | CNTR output auto-      | auto-control circuit not selected |                  |  |
| VV-+1 | selection bit                           | 1 | CNTR output auto-      | control circuit selected          |                  |  |
| W40   |                                         | 0 | Falling edge           |                                   |                  |  |
| vv40  | CNTR pin input count edge selection bit | 1 | Rising edge            |                                   |                  |  |

|      | LCD control register L1                  |     | at reset : 00002 |                | at power dow | n : state retained | R/W<br>TAL1/TL1A |
|------|------------------------------------------|-----|------------------|----------------|--------------|--------------------|------------------|
| L13  | Internal dividing resistor for LCD power | 0   | )                | 2r X 3, 2r X 2 |              |                    |                  |
| L13  | supply selection bit (Note 2)            | 1   | 1                | r X 3, r X 2   |              |                    |                  |
| 1.10 | L12 LCD control bit                      | (   | )                | Stop           |              |                    |                  |
|      |                                          | 1   | 1                | Operating      |              |                    |                  |
|      |                                          | L11 | L10              | Duty           |              | Bias               |                  |
| L11  |                                          | 0   | 0                |                | Not av       | ailable            |                  |
|      | LCD duty and bias selection bits         | 0   | 1                | 1/2            |              | 1/2                |                  |
| L10  |                                          | 1   | 0                | 1/3            |              | 1/3                |                  |
|      |                                          | 1   | 1                | 1/4            |              | 1/3                |                  |

| LCD control register L2 |                                                             | at reset : 00002                                                                                  |                  | at power down : state retained | W<br>TL2A |  |
|-------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------|--------------------------------|-----------|--|
| L23                     | SEG0/VLC3 pin function switch bit (Note 3)                  | 0                                                                                                 | 0 SEG0<br>1 VLC3 |                                |           |  |
| L22                     | SEG1/VLC2 pin function switch bit (Note 4)                  | 0 SEG1<br>1 VLC2                                                                                  |                  |                                |           |  |
| L21                     | SEG2/VLC1 pin function switch bit (Note 4)                  | 0                                                                                                 | SEG2<br>VLC1     |                                |           |  |
| L20                     | Internal dividing resistor for LCD power supply control bit | 0         Internal dividing resistor valid           1         Internal dividing resistor invalid |                  |                                |           |  |
|                         |                                                             |                                                                                                   | -                |                                |           |  |

| LCD control register L3 |                                   | at | t reset : 11112 | at power down : state retained | W<br>TL3A |
|-------------------------|-----------------------------------|----|-----------------|--------------------------------|-----------|
| L33                     | P23/SEG20 pin function switch bit | 0  | SEG20           |                                |           |
|                         |                                   | 1  | P23             |                                |           |
| L32                     | P22/SEG19 pin function switch bit | 0  | SEG19           |                                |           |
|                         |                                   | 1  | P22             |                                |           |
| L31                     | P21/SEG18 pin function switch bit | 0  | SEG18           |                                |           |
|                         |                                   | 1  | P21             |                                |           |
| L30                     | P20/SEG17 pin function switch bit | 0  | SEG17           |                                |           |
|                         |                                   | 1  | P20             |                                |           |

Notes 1: "R" represents read enabled, and "W" represents write enabled.

2: "r (resistor) multiplied by 3" is used at 1/3 bias, and "r multiplied by 2" is used at 1/2 bias.
3: VLC3 is connected to VDD internally when SEG0 pin is selected.

4: Use internal dividing resistor when SEG1 and SEG2 pins are selected.



|     | LCD control register C1             | at reset : 11112 |         | at power down : state retained | W<br>TC1A |  |  |
|-----|-------------------------------------|------------------|---------|--------------------------------|-----------|--|--|
| C13 | P03/SEG24 pin function switch bit   | 0                | SEG24   |                                |           |  |  |
| 013 | 1 03/3E 024 pin function switch bit | 1                | P03     |                                |           |  |  |
| C12 | Des/CEC as his function switch hit  | 0                | 0 SEG23 |                                |           |  |  |
| 012 | P02/SEG23 pin function switch bit   | 1                | P02     |                                |           |  |  |
| C11 | P01/SEG22 pin function switch bit   | 0                | SEG22   |                                |           |  |  |
| CI  | F01/3EG22 pin function switch bit   | 1                | P01     |                                |           |  |  |
| C10 | P00/SEG21 pin function switch bit   | 0                | SEG21   |                                |           |  |  |
| C10 |                                     | 1                | P00     |                                |           |  |  |

|                                    | LCD control register C2               | at reset : 11112 |       | at power down : state retained | W<br>TC2A |  |  |
|------------------------------------|---------------------------------------|------------------|-------|--------------------------------|-----------|--|--|
| C23                                | P13/SEG28 pin function switch bit     | 0                | SEG28 | <b>b</b>                       |           |  |  |
| 023                                |                                       | 1                | P13   | <u> </u>                       |           |  |  |
| C22                                | C22 P12/SEG27 pin function switch bit |                  | SEG27 |                                |           |  |  |
| 022                                |                                       | 1                | P12   |                                |           |  |  |
| <u></u>                            | P11/SEG26 pin function switch bit     | 0                | SEG26 |                                |           |  |  |
| C21                                | F 11/3E G26 pin function switch bit   | 1                | 1 P11 |                                |           |  |  |
| Dis/CEC as his function switch hit |                                       | 0                | SEG25 |                                |           |  |  |
| C20                                | P10/SEG25 pin function switch bit     | 1                | P10   |                                |           |  |  |

| Pull-up control register PU0 |                             | at | reset : 00002 at power down : state retained R/W<br>TAPU0/<br>TPU0A |  |  |  |  |
|------------------------------|-----------------------------|----|---------------------------------------------------------------------|--|--|--|--|
| DUOs                         | Port P03 pull-up transistor | 0  | Pull-up transistor OFF                                              |  |  |  |  |
| PU03                         | control bit                 | 1  | Pull-up transistor ON                                               |  |  |  |  |
| DUOs                         | Port P02 pull-up transistor | 0  | Pull-up transistor OFF                                              |  |  |  |  |
| PU02                         | control bit                 | 1  | Pull-up transistor ON                                               |  |  |  |  |
| DU O.                        | Port P01 pull-up transistor | 0  | Pull-up transistor OFF                                              |  |  |  |  |
| PU01                         | control bit                 | 1  | Pull-up transistor ON                                               |  |  |  |  |
| DUIDa                        | Port P00 pull-up transistor | 0  | Pull-up transistor OFF                                              |  |  |  |  |
| PU00                         | control bit                 |    | Pull-up transistor ON                                               |  |  |  |  |

| Pull-up control register PU1 |                             | at reset : 00002        |                          | at power down : state retained | R/W<br>TAPU1/<br>TPU1A |  |
|------------------------------|-----------------------------|-------------------------|--------------------------|--------------------------------|------------------------|--|
| PU13                         | Port P13 pull-up transistor | 0 Pull-up transistor C  |                          | FF                             |                        |  |
| PU13                         | control bit                 | 1 Pull-up transistor ON |                          |                                |                        |  |
| PU12                         | Port P12 pull-up transistor | 0                       | 0 Pull-up transistor OFF |                                |                        |  |
| PUI2                         | control bit                 | 1                       | Pull-up transistor ON    |                                |                        |  |
|                              | Port P11 pull-up transistor | 0                       | Pull-up transistor OFF   |                                |                        |  |
| PU11                         | control bit                 | 1                       | Pull-up transistor ON    |                                |                        |  |
| PU10                         | Port P10 pull-up transistor | 0                       | Pull-up transistor OFF   |                                |                        |  |
| PU10                         | control bit                 | 1 Pull-up transistor ON |                          |                                |                        |  |

Note: "W" represents write enabled.



| Port output structure control register FR0 |                                           | at reset : 00002              |                             | at power down : state retained | W<br>TFR0A |  |  |
|--------------------------------------------|-------------------------------------------|-------------------------------|-----------------------------|--------------------------------|------------|--|--|
| FR03                                       | Ports P12, P13 output structure selection | 0 N-channel open-dra          |                             | ain output                     |            |  |  |
| FR03                                       | bit                                       | 1 CMOS output                 |                             |                                |            |  |  |
| ED 0a                                      | Ports P10, P11 output structure selection | 0 N-channel open-drain output |                             |                                |            |  |  |
| FR02                                       | FR02 bit                                  |                               | CMOS output                 |                                |            |  |  |
| FR01                                       | Ports P02, P03 output structure selection | 0                             | N-channel open-drain output |                                |            |  |  |
| FR01                                       | FR01 bit                                  |                               | CMOS output                 |                                |            |  |  |
| ED00                                       | Ports P00, P01 output structure selection | 0 N-channel open-drain output |                             |                                |            |  |  |
| FR00                                       | FR00 bit                                  |                               | CMOS output                 |                                |            |  |  |

| Por  | t output structure control register FR1     | at reset : 00002 |                               | at power down : state retained | W<br>TFR1A |  |  |
|------|---------------------------------------------|------------------|-------------------------------|--------------------------------|------------|--|--|
|      | Part Do output atructure calection, hit     | 0                | N-channel open-dra            | ain output                     |            |  |  |
| FR13 | FR13 Port D3 output structure selection bit | 1                | CMOS output                   | <u> </u>                       |            |  |  |
|      | FR12 Port D2 output structure selection bit | 0                | 0 N-channel open-drain output |                                |            |  |  |
| FR12 |                                             | 1                | CMOS output                   |                                |            |  |  |
|      | Part Drautaut atrusture calection bit       | 0                | N-channel open-drain output   |                                |            |  |  |
| FR11 | Port D1 output structure selection bit      | 1                | CMOS output                   |                                |            |  |  |
| FR10 | Dant Da autout atmenture calentian, bit     | 0                | N-channel open-drain output   |                                |            |  |  |
| FR10 | Port Do output structure selection bit      | 1                | CMOS output                   |                                |            |  |  |

| Por  | Port output structure control register FR2         |   | reset : 00002 at power down : state retained W<br>TFR2A |  |  |  |  |
|------|----------------------------------------------------|---|---------------------------------------------------------|--|--|--|--|
| ГРОс | FR23 Ports P22, P23 output structure selection bit |   | N-channel open-drain output                             |  |  |  |  |
| FR23 |                                                    |   | CMOS output                                             |  |  |  |  |
| FR22 |                                                    |   | N-channel open-drain output                             |  |  |  |  |
| FR22 | Ports P20, P21 output structure selection bit      | 1 | CMOS output                                             |  |  |  |  |
| FR21 | Dant Da autout atmosture calentian hit             | 0 | N-channel open-drain output                             |  |  |  |  |
|      | Port D5 output structure selection bit             | 1 | CMOS output                                             |  |  |  |  |
| FR20 |                                                    | 0 | N-channel open-drain output                             |  |  |  |  |
| FR20 | Port D4 output structure selection bit             | 1 | CMOS output                                             |  |  |  |  |

Note: "W" represents write enabled.

RENESAS

| Key-on wakeup control register K0 |                             | at reset : 00002         |                        | at power down : state retained | R/W<br>TAK0/<br>TK0A |  |  |
|-----------------------------------|-----------------------------|--------------------------|------------------------|--------------------------------|----------------------|--|--|
| K03                               | Port P12, P13 key-on wakeup | 0 Key-on wakeup not      |                        | used                           |                      |  |  |
| K03                               | control bit (Note 3)        | 1 Key-on wakeup us       |                        | ed                             |                      |  |  |
| K02                               | Port P10, P11 key-on wakeup | 0 Key-on wakeup not used |                        |                                |                      |  |  |
| K02                               | control bit (Note 2)        | 1                        | Key-on wakeup used     |                                |                      |  |  |
| KOA                               | Port P02, P03 key-on wakeup | 0                        | Key-on wakeup not used |                                |                      |  |  |
| <b>K</b> 01                       | K01 control bit             |                          | Key-on wakeup used     |                                |                      |  |  |
| K00                               | Port P00, P01 key-on wakeup | 0 Key-on wakeup not used |                        |                                |                      |  |  |
| K00                               | control bit                 | 1 Key-on wakeup used     |                        |                                |                      |  |  |

| Key-on wakeup control register K1 |                                               | at reset : 00002             |                           | at power down : state retained | R/W<br>TAK1/<br>TK1A |  |  |
|-----------------------------------|-----------------------------------------------|------------------------------|---------------------------|--------------------------------|----------------------|--|--|
| K13                               | Ports P12, P13 return condition selection bit | 0                            | Returned by edge          |                                |                      |  |  |
| K13                               | (Note 3)                                      | 1 Returned by level          |                           |                                |                      |  |  |
| K12                               | Ports P12, P13 valid waveform/level           | 0 Falling waveform/"L" level |                           |                                |                      |  |  |
| K12                               | selection bit (Note 3)                        | 1                            | Rising waveform/"H        | " level                        |                      |  |  |
| 144                               | Ports P10, P11 return condition selection bit | 0                            | Returned by edge          |                                |                      |  |  |
| <b>K</b> 11                       | K11 (Note 2)                                  |                              | Returned by level         |                                |                      |  |  |
| K10                               | Ports P10, P11 valid waveform/level           | 0 Falling waveform/"L" level |                           |                                |                      |  |  |
| K10                               | selection bit (Note 2)                        | 1                            | Rising waveform/"H" level |                                |                      |  |  |

|             | Key-on wakeup control register K2          |   | reset : 00002 at power down : state retained R/W<br>TAK2/<br>TK2A |  |  |  |  |
|-------------|--------------------------------------------|---|-------------------------------------------------------------------|--|--|--|--|
| K23         | K23 Not used                               |   | This bit has no function, but read/write is enabled.              |  |  |  |  |
| 1125        |                                            | 1 |                                                                   |  |  |  |  |
| K22         | K22 Not used                               |   | This bit has no function, but read/write is enabled.              |  |  |  |  |
| N22         | Not used                                   | 1 | This bit has no function, but read/white is chabled.              |  |  |  |  |
| K21         | INIT his return condition coloction hit    | 0 | Returned by level                                                 |  |  |  |  |
| <b>KZ</b> 1 | K21 INT pin return condition selection bit |   | Returned by edge                                                  |  |  |  |  |
| K20         | INT his key on wekeup centrel hit          | 0 | Key-on wakeup invalid                                             |  |  |  |  |
| KZ0         | INT pin key-on wakeup control bit          | 1 | Key-on wakeup valid                                               |  |  |  |  |

Notes 1: "R" represents read enabled, and "W" represents write enabled. 2: To be invalid (K02 = "0") key-on wakeup of ports P10 and P11, set the registers K10 and K11 to "0". 3: To be invalid (K03 = "0") key-on wakeup of ports P12 and P13, set the registers K12 and K13 to "0".



#### INSTRUCTIONS

The 4556 Group has the 124 (123) instructions. Each instruction is described as follows;

(1) Index list of instruction function

(2) Machine instructions (index by alphabet)

(3) Machine instructions (index by function)

(4) Instruction code table

#### SYMBOL

The symbols shown below are used in the following list of instruction function and the machine instructions.

| Symbol   | Contents                                            | Symbol            | Contents                                          |
|----------|-----------------------------------------------------|-------------------|---------------------------------------------------|
| A        | Register A (4 bits)                                 | PS                | Prescaler                                         |
| В        | Register B (4 bits)                                 | T1                | Timer 1                                           |
| DR       | Register DR (3 bits)                                | T2                | Timer 2                                           |
| E        | Register E (8 bits)                                 | Т3                | Timer 3                                           |
| V1       | Interrupt control register V1 (4 bits)              | TLC               | Timer LC                                          |
| V2       | Interrupt control register V2 (4 bits)              | T1F               | Timer 1 interrupt request flag                    |
| 11       | Interrupt control register I1 (4 bits)              | T2F               | Timer 2 interrupt request flag                    |
| MR       | Clock control register MR (4 bits)                  | T3F               | Timer 3 interrupt request flag                    |
| RG       | Clock control register RG (3 bits)                  | WDF1              | Watchdog timer flag                               |
| PA       | Timer control register PA (1 bit)                   | WEF               | Watchdog timer enable flag                        |
| W1       | Timer control register W1 (4 bits)                  | INTE              | Interrupt enable flag                             |
| W2       | Timer control register W2 (4 bits)                  | EXF0              | External 0 interrupt request flag                 |
| W3       | Timer control register W3 (4 bits)                  | P                 | Power down flag                                   |
| W4       | Timer control register W4 (4 bits)                  |                   |                                                   |
| L1       | LCD control register L1 (4 bits)                    | D                 | Port D (8 bits)                                   |
| L2       | LCD control register L2 (4 bits)                    | PO                | Port P0 (4 bits)                                  |
| L3       | LCD control register L3 (4 bits)                    | P1                | Port P1 (4 bits)                                  |
| C1       | LCD control register C1 (4 bits)                    | P2                | Port P2 (4 bits)                                  |
| C2       | LCD control register C2 (4 bits)                    | C                 | Port C (1 bit)                                    |
| PU0      | Pull-up control register PU0 (4 bits)               | U U               |                                                   |
| PU1      | Pull-up control register PU1 (4 bits)               | x                 | Hexadecimal variable                              |
| FR0      | Port output structure control register FR0 (4 bits) |                   | Hexadecimal variable                              |
| FR1      | Port output structure control register FR1 (4 bits) | y<br>z            | Hexadecimal variable                              |
| FR2      | Port output structure control register FR2 (4 bits) |                   | Hexadecimal variable                              |
| K0       | Key-on wakeup control register K0 (4 bits)          | p                 | Hexadecimal constant                              |
| KU<br>K1 |                                                     | n<br>:            |                                                   |
|          | Key-on wakeup control register K1 (4 bits)          | :                 | Hexadecimal constant                              |
| K2       | Key-on wakeup control register K2 (4 bits)          |                   | Hexadecimal constant                              |
| X        | Register X (4 bits)                                 | A3A2A1A0          | Binary notation of hexadecimal variable A         |
| Y        | Register Y (4 bits)                                 |                   | (same for others)                                 |
| Z        | Register Z (2 bits)                                 |                   | Disasting of data successful                      |
| DP       | Data pointer (10 bits)                              | $\leftarrow$      | Direction of data movement                        |
| 50       | (It consists of registers X, Y, and Z)              | $\leftrightarrow$ | Data exchange between a register and memory       |
| PC       | Program counter (14 bits)                           | ?                 | Decision of state shown before "?"                |
| РСн      | High-order 7 bits of program counter                | ( )               | Contents of registers and memories                |
| PCL      | Low-order 7 bits of program counter                 |                   | Negate, Flag unchanged after executing instructio |
| SK       | Stack register (14 bits X 8)                        | M(DP)             | RAM address pointed by the data pointer           |
| SP       | Stack pointer (3 bits)                              | а                 | Label indicating address a6 a5 a4 a3 a2 a1 a0     |
| CY       | Carry flag                                          | р, а              | Label indicating address a6 a5 a4 a3 a2 a1 a0     |
| UPTF     | High-order bit reference enable flag                |                   | in page p6 p5 p4 p3 p2 p1 p0                      |
| RPS      | Prescaler reload register (8 bits)                  | C<br>+            | Hex. C + Hex. number x                            |
| R1       | Timer 1 reload register (8 bits)                    | x                 |                                                   |
| R3       | Timer 3 reload register (8 bits)                    |                   |                                                   |
| R2L      | Timer 2 reload register (8 bits)                    |                   |                                                   |
| R2H      | Timer 2 reload register (8 bits)                    |                   |                                                   |
| RLC      | Timer LC reload register (4 bits)                   |                   |                                                   |
|          |                                                     |                   |                                                   |
|          |                                                     |                   |                                                   |
|          |                                                     |                   |                                                   |
|          |                                                     |                   |                                                   |
|          |                                                     |                   |                                                   |

Note : Some instructions of the 4556 Group has the skip function to unexecute the next described instruction. The 4556 Group just invalidates the next instruction when a skip is performed. The contents of program counter is not increased by 2. Accordingly, the number of cycles does not change even if skip is not performed. However, the cycle count becomes "1" if the TABP p, RT, or RTS instruction is skipped.



| Group-<br>ing                 | Mnemonic | Function                                          |   | Group-<br>ing            | Mnemonic | Function                                                          |
|-------------------------------|----------|---------------------------------------------------|---|--------------------------|----------|-------------------------------------------------------------------|
| -                             | ТАВ      | (A) ← (B)                                         |   |                          | XAMI j   | $(A) \leftarrow \to (M(DP))$                                      |
|                               |          |                                                   |   | sfer                     |          | $(X) \gets (X)EXOR(j)$                                            |
|                               | ТВА      | $(B) \leftarrow (A)$                              |   | rans                     |          | j = 0 to 15                                                       |
|                               |          |                                                   |   | RAM to register transfer |          | $(Y) \gets (Y) + 1$                                               |
|                               | TAY      | $(A) \leftarrow (Y)$                              |   | gist                     |          |                                                                   |
|                               |          |                                                   |   | e o                      | ТМА ј    | $(M(DP)) \leftarrow (A)$                                          |
|                               | TYA      | $(Y) \leftarrow (A)$                              |   | Mte                      |          | $(X) \gets (X)EXOR(j)$                                            |
|                               | TEAD     |                                                   |   | RA                       |          | j = 0 to 15                                                       |
| L.                            | TEAB     | $(E7-E4) \leftarrow (B)$ $(E3-E0) \leftarrow (A)$ |   |                          | 1.0      |                                                                   |
| Register to register transfer |          | $(L3-L0) \leftarrow (A)$                          |   |                          | LA n     | $(A) \leftarrow n$                                                |
| trar                          | TABE     | (B) ← (E7–E4)                                     |   |                          |          | n = 0 to 15                                                       |
| ster                          |          | $(A) \leftarrow (E3-E0)$                          |   |                          | TABP p   | (SP) ← (SP) + 1                                                   |
| egis                          |          |                                                   |   |                          |          | $(SK(SP)) \leftarrow (PC)$                                        |
| tor                           | TDA      | $(DR_2-DR_0) \leftarrow (A_2-A_0)$                |   |                          |          | $(PCH) \leftarrow p (Note)$                                       |
| iter                          |          |                                                   |   |                          |          | $(PCL) \leftarrow (DR2-DR0, A3-A0)$<br>at $(UPTF) = 0$            |
| egis                          | TAD      | $(A_2 - A_0) \leftarrow (DR_2 - DR_0)$            |   |                          |          | (B) ← (ROM(PC))7–4                                                |
| Å                             |          | $(A3) \leftarrow 0$                               |   |                          |          | (A) ← (ROM(PC))3–0<br>at (UPTF) = 1                               |
|                               |          |                                                   |   |                          |          | $(DR_2) \leftarrow (0)$                                           |
|                               | TAZ      | (A1, A0) ← (Z1, Z0)                               |   |                          |          | $(DR1, DR0) \leftarrow (ROM(PC))9, 8$                             |
|                               |          | (A3, A2) ← 0                                      |   |                          |          | $(B) \leftarrow (ROM(PC))_{7-4}$ $(A) \leftarrow (ROM(PC))_{3-0}$ |
|                               |          |                                                   | 1 |                          |          | $(PC) \leftarrow (SK(SP))$                                        |
|                               | TAX      | $(A) \leftarrow (X)$                              |   |                          |          | $(SP) \leftarrow (SP) - 1$                                        |
|                               |          |                                                   |   |                          | АМ       | $(A) \leftarrow (A) + (M(DP))$                                    |
|                               | TASP     | $(A_2-A_0) \leftarrow (SP_2-SP_0)$                |   |                          |          |                                                                   |
|                               |          | $(A3) \leftarrow 0$                               |   |                          | AMC      | $(A) \leftarrow (A) + (M(DP)) + (CY)$                             |
|                               |          |                                                   | - | atio                     |          | $(CY) \leftarrow Carry$                                           |
|                               | LXY x, y | $(X) \leftarrow x x = 0 \text{ to } 15$           |   | ber                      |          |                                                                   |
| S                             |          | $(Y) \leftarrow y y = 0 \text{ to } 15$           |   | ic o                     | An       | (A) ← (A) + n                                                     |
| SSE                           | LZ z     | $(Z) \leftarrow z z = 0 \text{ to } 3$            |   | met                      |          | n = 0 to 15                                                       |
| RAM addresses                 |          | $(z) \leftarrow z z = 0.003$                      |   | Arithmetic operation     |          |                                                                   |
| 4 ac                          | INY      | $(Y) \leftarrow (Y) + 1$                          |   | _                        | AND      | $(A) \leftarrow (A) \ AND \ (M(DP))$                              |
| RAN                           |          |                                                   |   |                          |          |                                                                   |
|                               | DEY      | $(Y) \leftarrow (Y) - 1$                          |   |                          | OR       | $(A) \leftarrow (A) \; OR \; (M(DP))$                             |
|                               |          |                                                   |   |                          |          |                                                                   |
|                               | TAM j    | $(A) \leftarrow (M(DP))$                          |   |                          | SC       | $(CY) \leftarrow 1$                                               |
|                               |          | $(X) \leftarrow (X) EXOR(j)$                      |   |                          |          | (0)()                                                             |
| <u>_</u>                      |          | j = 0 to 15                                       |   |                          | RC       | $(CY) \leftarrow 0$                                               |
| Isfe                          |          |                                                   |   |                          | 070      |                                                                   |
| trar                          | XAM j    | $(A) \leftarrow \to (M(DP))$                      |   |                          | SZC      | (CY) = 0 ?                                                        |
| ster                          |          | $(X) \leftarrow (X) EXOR(j)$                      |   |                          | CNAA     | $(A) \leftarrow (\overline{A})$                                   |
| egis                          |          | j = 0 to 15                                       |   |                          | СМА      | $(A) \leftarrow (A)$                                              |
| RAM to register transfer      |          |                                                   |   |                          | RAR      | $\rightarrow$ CY $\rightarrow$ A3A2A1A0 $\rightarrow$             |
| AM                            | XAMD j   | $(A) \leftarrow \rightarrow (M(DP))$              |   |                          |          |                                                                   |
| R                             |          | $(X) \leftarrow (X) EXOR(j)$                      |   |                          |          |                                                                   |
|                               |          | j = 0 to 15                                       |   |                          |          |                                                                   |
|                               |          | $(Y) \leftarrow (Y) - 1$                          |   |                          |          |                                                                   |

#### INDEX LIST OF INSTRUCTION FUNCTION

Note: p is 0 to 31 for M34556M4/M4H.

p is 0 to 63 for M34556M8/M8H/G8/G8H.

RENESAS

| Group-<br>ing           | Mnemonic      | Function                                                                         |  | Group-<br>ing       | Mnemonic   | Function                                                                                                                     |
|-------------------------|---------------|----------------------------------------------------------------------------------|--|---------------------|------------|------------------------------------------------------------------------------------------------------------------------------|
|                         | SB j          | $(Mj(DP)) \leftarrow 1$<br>j = 0  to  3                                          |  | 3                   | DI         | $(INTE) \leftarrow 0$                                                                                                        |
| Bit operation           | RB j          | (Mj(DP)) ← 0<br>j = 0 to 3                                                       |  |                     | EI<br>SNZ0 | (INTE) ← 1<br>V10 = 0: (EXF0) = 1 ?<br>(EXF0) ← 0                                                                            |
|                         | SZB j         | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                     |  |                     | SNZ10      | V10 = 1: SNZ0 = NOP<br>I12 = 1 : (INT) = "H" ?                                                                               |
| rison<br>tion           | SEAM          | (A) = (M(DP)) ?                                                                  |  | Interrupt operation | SINZIO     | 112 = 0 : (INT) = "L" ?                                                                                                      |
| Comparison<br>operation | SEA n         | (A) = n ?<br>n = 0 to 15                                                         |  | errupt op           | TAV1       | $(A) \leftarrow (V1)$                                                                                                        |
|                         | Ва            | (PCL) ← a6–a0                                                                    |  | Inte                | TV1A       | (V1) ← (A)                                                                                                                   |
| ation                   | BL p, a       | (РСн) ← р                                                                        |  |                     | TAV2       | $(A) \leftarrow (V2)$                                                                                                        |
| Branch operation        |               | (PCL) ← a6–a0                                                                    |  |                     | TV2A       | (V2) ← (A)                                                                                                                   |
| Branc                   | BLA p         | (PCH) ← p<br>(PCL) ← (DR2–DR0, A3–A0)                                            |  |                     | TAI1       | (A) ← (I1)                                                                                                                   |
|                         | BM a          | $(SP) \leftarrow (SP) + 1$                                                       |  |                     | TI1A       | (I1) ← (A)                                                                                                                   |
|                         |               | $(SF) \leftarrow (SF) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow 2$ |  |                     | TPAA       | $(PA) \gets (A)$                                                                                                             |
| _                       |               | $(PCL) \leftarrow a6-a0$                                                         |  |                     | TAW1       | $(A) \leftarrow (W1)$                                                                                                        |
| eration                 | BML p, a      | (SP) ← (SP) + 1<br>(SK(SP)) ← (PC)                                               |  |                     | TW1A       | (W1) ← (A)                                                                                                                   |
| Subroutine operation    |               | $(SR(3F)) \leftarrow (FC)$<br>$(PCH) \leftarrow p$<br>$(PCL) \leftarrow a6-a0$   |  |                     | TAW2       | $(A) \leftarrow (W2)$                                                                                                        |
| Subro                   | BMLA p        | (SP) ← (SP) + 1                                                                  |  |                     | TW2A       | $(W2) \leftarrow (A)$                                                                                                        |
|                         |               | $(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p$                               |  | Ľ                   | TAW3       | $(A) \leftarrow (W3)$                                                                                                        |
|                         |               | $(PCL) \leftarrow (DR2-DR0, A3-A0)$                                              |  | peratio             | TW3A       | (W3) ← (A)                                                                                                                   |
|                         | RTI           | $(PC) \leftarrow (SK(SP))$ $(SP) \leftarrow (SP) - 1$                            |  | Timer operation     | TAW4       | $(A) \leftarrow (W4)$                                                                                                        |
|                         | RT            |                                                                                  |  | F"                  | TW4A       | (W4) ← (A)                                                                                                                   |
|                         |               | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                         |  |                     | TABPS      | $  (B) \leftarrow (TPS7-TPS4) \\  (A) \leftarrow (TPS3-TPS0) $                                                               |
| Return operation        | RTS           | $(PC) \leftarrow (SK(SP))$<br>$(SP) \leftarrow (SP) - 1$                         |  |                     | TPSAB      | $(RPS7-RPS4) \leftarrow (B)$<br>$(TPS7-TPS4) \leftarrow (B)$<br>$(RPS3-RPS0) \leftarrow (A)$<br>$(TPS3-TPS0) \leftarrow (A)$ |
|                         | 0 to 31 for M | 34556M4/M4H.                                                                     |  |                     |            | $(RPS_3-RPS_0) \leftarrow (A)$                                                                                               |

Note: p is 0 to 31 for M34556M4/M4H.



| Group-<br>ing          | Mnemonic | F INSTRUCTION FUNCTION (COF<br>Function                                  |  | Group-<br>ing          | Mnemonic | Function               |
|------------------------|----------|--------------------------------------------------------------------------|--|------------------------|----------|------------------------|
|                        | TAB1     | (B) ← (T17–T14)                                                          |  |                        | CLD      | (D) ← 1                |
|                        |          | (A) ← (T13–T10)                                                          |  |                        |          |                        |
|                        |          |                                                                          |  |                        | RD       | $(D(Y)) \leftarrow 0$  |
|                        | T1AB     | $(R17-R14) \leftarrow (B)$                                               |  |                        |          | (Y) = 0  to  7         |
|                        |          | (T17–T14) ← (B)<br>(R13–R10) ← (A)                                       |  |                        | SD       | (D(Y)) ← 1             |
|                        |          | $(T13-T10) \leftarrow (A)$                                               |  |                        | 50       | (Y) = 0  to  7         |
|                        |          |                                                                          |  |                        |          |                        |
|                        | TAB2     | (B) ← (T27–T24)                                                          |  |                        | SZD      | (D(Y)) = 0?            |
|                        |          | (A) ← (T23–T20)                                                          |  |                        |          | (Y) = 0 to 5           |
|                        | T2AB     | (R27–R24) ← (B)                                                          |  |                        | RCP      | (C) ← 0                |
|                        | IZAD     | $(R^{27}-R^{24}) \leftarrow (B)$ $(T^{27}-T^{24}) \leftarrow (B)$        |  |                        | KUF      | $(C) \leftarrow 0$     |
|                        |          | $(R23-R20) \leftarrow (A)$                                               |  |                        | SCP      | (C) ← 1                |
|                        |          | (T23–T20) ← (A)                                                          |  |                        |          |                        |
|                        |          |                                                                          |  |                        | TAPU0    | (A) ← (PU0)            |
|                        | T2HAB    | $(R2H7-R2H4) \leftarrow (B)$                                             |  | c                      | TPUOA    |                        |
| ation                  |          | (R2H3–R2H0) ← (A)                                                        |  | ratio                  | IPUUA    | (PU0) ← (A)            |
| Timer operation        | TR1AB    | (R17–R14) ← (B)                                                          |  | ope                    | TAPU1    | (A) ← (PU1)            |
| er o                   |          | $(R13-R10) \leftarrow (A)$                                               |  | tput                   |          |                        |
| Lin                    |          |                                                                          |  | Input/Output operation | TPU1A    | (PU1) ← (A)            |
|                        | T2R2L    | $(T27-T24) \leftarrow (R2L7-R2L4)$<br>$(T23-T20) \leftarrow (R2L3-R2L0)$ |  | nput                   | тако     | (A) ← (K0)             |
|                        |          | $(123-120) \leftarrow (R2L3-R2L0)$                                       |  | -                      | IANU     | $(A) \leftarrow (R0)$  |
|                        | TLCA     | $(LC) \leftarrow (A)$                                                    |  |                        | ткоа     | (K0) ← (A)             |
|                        |          | $(RLC) \leftarrow (A)$                                                   |  |                        |          |                        |
|                        | 0.1774   |                                                                          |  |                        | TAK1     | (A) ← (K1)             |
|                        | SNZT1    | V12 = 0: (T1F) = 1 ?<br>(T1F) $\leftarrow 0$                             |  |                        | ΤΚ1Α     | (K1) ← (A)             |
|                        |          | V12 = 1: SNZT1 = NOP                                                     |  |                        |          |                        |
|                        |          |                                                                          |  |                        | TAK2     | (A) ← (K2)             |
|                        | SNZT2    | V13 = 0: (T2F) = 1 ?                                                     |  |                        |          |                        |
|                        |          | $(T2F) \leftarrow 0$                                                     |  |                        | TK2A     | $(K2) \leftarrow (A)$  |
|                        |          | V13 = 1: SNZT2 = NOP                                                     |  |                        | TFR0A    | (FR0) ← (A)            |
|                        | SNZT3    | V20 = 0: (T3F) = 1 ?                                                     |  |                        |          |                        |
|                        |          | (T3F) ← 0                                                                |  |                        | TFR1A    | $(FR1) \leftarrow (A)$ |
|                        |          | V20 = 1: SNZT3 = NOP                                                     |  |                        |          |                        |
|                        |          |                                                                          |  |                        | TFR2A    | $(FR2) \leftarrow (A)$ |
|                        | IAP0     | (A) ← (P0)                                                               |  |                        | CRCK     | RC oscillator selected |
| L L                    | OP0A     | (P0) ← (A)                                                               |  |                        |          |                        |
| ratic                  |          |                                                                          |  |                        | TAMR     | $(A) \leftarrow (MR)$  |
| obe                    | IAP1     | (A) ← (P1)                                                               |  | atior                  |          |                        |
| Input/Output operation |          |                                                                          |  | Clock operation        | TMRA     | $(MR) \leftarrow (A)$  |
| t/Ou                   | OP1A     | $(P1) \leftarrow (A)$ $(A) \leftarrow (P2)$                              |  |                        | TRGA     | (RG) ← (A)             |
| 'ndu                   | IAP2     |                                                                          |  |                        |          |                        |
| -                      |          |                                                                          |  |                        |          |                        |
|                        | OP2A     | $(P2) \leftarrow (A)$                                                    |  |                        |          |                        |
| L                      |          |                                                                          |  | <u> </u>               |          |                        |

#### INDEX LIST OF INSTRUCTION FUNCTION (continued)



| Group-<br>ing   | Mnemonic       | Function                                                 |
|-----------------|----------------|----------------------------------------------------------|
|                 | TAL1           | $(A) \leftarrow (L1)$                                    |
|                 | TL1A           | (L1) ← (A)                                               |
| eration         | TL2A           | (L2) ← (A)                                               |
| LCD operation   | TL3A           | (L3) ← (A)                                               |
| Ē               | TC1A           | (C1) ← (A)                                               |
|                 | TC2A           | (C2) ← (A)                                               |
|                 | NOP            | $(PC) \leftarrow (PC) + 1$                               |
|                 | POF            | Transition to clock operating mode                       |
|                 | POF2           | Transition to RAM back-up mode                           |
|                 | EPOF           | POF, POF2 instructions valid                             |
| uo              | SNZP           | (P) = 1 ?                                                |
| Other operation | DWDT           | Stop of watchdog timer function enabled                  |
| Other           | SRST           | System reset                                             |
|                 | WRST           | (WDF1) = 1 ?<br>(WDF1) ← 0                               |
|                 | RUPT           | (UPTF) ← 0                                               |
|                 | SUPT           | (UPTF) ← 1                                               |
|                 | SVDE<br>(Note) | At power down mode, voltage drop detection circuit valid |

#### **INDEX LIST OF INSTRUCTION FUNCTION (continued)**

Note: The SVDE instruction can be used only for the H version.

## MACHINE INSTRUCTIONS (INDEX BY ALPHABET)

| An (Add n        | and accumulator)                                   |                                                                                                                                                                                                                                                                                                                                            |                  |                                                                                                         |                                                          |  |  |  |
|------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|--|
| Instruction      | D9 D0                                              | Number of words                                                                                                                                                                                                                                                                                                                            | Number of cycles | Flag CY                                                                                                 | Skip condition                                           |  |  |  |
| code             | 0 0 0 1 1 0 n n n <sub>2</sub> 0 6 n <sub>16</sub> | 1                                                                                                                                                                                                                                                                                                                                          | 1                | _                                                                                                       | Overflow = 0                                             |  |  |  |
| Operation:       | $(A) \leftarrow (A) + n$                           | Grouping: Arithmetic operation                                                                                                                                                                                                                                                                                                             |                  |                                                                                                         |                                                          |  |  |  |
|                  | n = 0 to 15                                        | Description:Adds the value n in the immediate field to<br>register A, and stores a result in register A.<br>The contents of carry flag CY remains unchanged.<br>Skips the next instruction when there is no<br>overflow as the result of operation.<br>Executes the next instruction when there is<br>overflow as the result of operation. |                  |                                                                                                         |                                                          |  |  |  |
| AM (Add a        | ccumulator and Memory)                             |                                                                                                                                                                                                                                                                                                                                            |                  |                                                                                                         |                                                          |  |  |  |
| Instruction code | D9 D0 0 0 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0          | Number of<br>words                                                                                                                                                                                                                                                                                                                         | Number of cycles | Flag CY                                                                                                 | Skip condition                                           |  |  |  |
|                  |                                                    | 1                                                                                                                                                                                                                                                                                                                                          | 1                | -                                                                                                       | -                                                        |  |  |  |
| Operation:       | $(A) \leftarrow (A) + (M(DP))$                     | Grouping:                                                                                                                                                                                                                                                                                                                                  | Arithmetic       |                                                                                                         |                                                          |  |  |  |
|                  |                                                    | <b>Description:</b> Adds the contents of M(DP) to register A. Stores the result in register A. The contents                                                                                                                                                                                                                                |                  |                                                                                                         |                                                          |  |  |  |
|                  |                                                    |                                                                                                                                                                                                                                                                                                                                            | ins unchanged.   |                                                                                                         |                                                          |  |  |  |
| AMC (Add         | accumulator, Memory and Carry)                     |                                                                                                                                                                                                                                                                                                                                            |                  |                                                                                                         |                                                          |  |  |  |
| Instruction code | D9 D0 D0 0 0 0 0 1 0 1 1 0 0 0 B                   | Number of<br>words                                                                                                                                                                                                                                                                                                                         | Number of cycles | Flag CY                                                                                                 | Skip condition                                           |  |  |  |
|                  |                                                    | 1                                                                                                                                                                                                                                                                                                                                          | 1                | 0/1                                                                                                     | -                                                        |  |  |  |
| Operation:       | $(A) \leftarrow (A) + (M(DP)) + (CY)$              | Grouping:                                                                                                                                                                                                                                                                                                                                  | Arithmetic       | operation                                                                                               |                                                          |  |  |  |
|                  | (CY) ← Carry                                       | Description                                                                                                                                                                                                                                                                                                                                |                  | ster A. Sto                                                                                             | f M(DP) and carry flag<br>res the result in regis-<br>Y. |  |  |  |
| AND (logic       | al AND between accumulator and memory)             |                                                                                                                                                                                                                                                                                                                                            |                  |                                                                                                         |                                                          |  |  |  |
| Instruction code | D9 D0<br>0 0 0 0 1 1 0 0 0 0 1 8 10                | Number of words                                                                                                                                                                                                                                                                                                                            | Number of cycles | Flag CY                                                                                                 | Skip condition                                           |  |  |  |
|                  | <u> </u>                                           | 1                                                                                                                                                                                                                                                                                                                                          | 1                | _                                                                                                       | _                                                        |  |  |  |
| Operation:       | $(A) \leftarrow (A) AND (M(DP))$                   | Grouping:                                                                                                                                                                                                                                                                                                                                  | Arithmetic       | -                                                                                                       |                                                          |  |  |  |
|                  |                                                    | Descriptior                                                                                                                                                                                                                                                                                                                                | tents of r       | AND operation between the con-<br>register A and the contents of<br>nd stores the result in register A. |                                                          |  |  |  |
|                  |                                                    |                                                                                                                                                                                                                                                                                                                                            |                  |                                                                                                         |                                                          |  |  |  |

RENESAS

| B a (Branch  | 1 to a | add              | ress       | <u>; a)</u> |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
|--------------|--------|------------------|------------|-------------|----------|------|----------|--------------|-----------------|---------|----|-----------------|----------------------------------------------------------------------------------------------------|------------------|-------------------------------------|-----------------------------------------------|--|
| Instruction  | D9     |                  |            |             |          |      |          |              | D0              |         |    |                 | Number of                                                                                          | Number of        | Flag CY                             | Skip condition                                |  |
| code         | 0      | 1                | 1          | a6          | as a     | 4 a  | a a      | 2 a1         | a0              | 1       | 8  | a               | words                                                                                              | cycles           |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              | 2               |         | +a | 16              | 1                                                                                                  | 1                | -                                   | -                                             |  |
| Operation:   | (PC    | L) ←             | - a6 to    | o a0        |          |      |          |              |                 |         |    |                 | Grouping:                                                                                          | Branch op        | eration                             |                                               |  |
|              | (      | _, .             |            |             |          |      |          |              |                 |         |    |                 | Description                                                                                        |                  | within a page : Branches to address |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    | a in the ide     |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 | Note:                                                                                              |                  |                                     | ddress within the page                        |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    | including tl     | his instruct                        | ion.                                          |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
| BL p, a (Bra | anch   | n Lo             | ng t       | o ad        | dres     | s a  | in p     | age          | p)              |         |    |                 |                                                                                                    | - *              |                                     |                                               |  |
| Instruction  | D9     |                  | <u> </u>   |             |          |      |          | 0            | D0              |         |    |                 | Number of                                                                                          | Number of        | Flag CY                             | Skip condition                                |  |
| code         | 0      | 0                | 1          | 1           | 1 p      | 4 n  | з р      | 2 p1         | p0              | 0       | E  | р<br>16         | words                                                                                              | cycles           |                                     | -                                             |  |
|              |        | Ŭ                | •          | ·           | ·   P    |      |          |              | 2               |         | +p | <sup>P</sup> 16 | 2                                                                                                  | 2                | -                                   | -                                             |  |
|              | 1      | 0                | р5         | a6          | as a     | 4 a  | as a     | 2 <b>a</b> 1 | a0 2            | 2       | +a | a <sub>16</sub> | Grouping:                                                                                          | Branch op        | eration                             |                                               |  |
| Operation:   | (PC    | н) ←             | - p        |             |          |      |          |              |                 |         |    |                 | <b>Description</b>                                                                                 | : Branch out     | t of a page                         | : Branches to address                         |  |
|              | (PC    | L) ←             | - a6 t     | o a0        |          |      |          |              |                 |         |    |                 | J. J.                                                                                              | a in page p      |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 | Note:                                                                                              |                  |                                     | 556M4/M4H and p is 0                          |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    | to 63 for M      | 134556M8/                           | M8H/G8/G8H.                                   |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
| BLA p (Bra   | nch    | Lor              | na to      | ado         | dress    | (D   | ) + (    | A) in        | pag             | e p)    |    |                 |                                                                                                    |                  |                                     |                                               |  |
|              | D9     |                  | .9.0       |             |          | (-   | <u>,</u> | )            | D0              | · · · · | -  |                 | Number of                                                                                          | Number of        | Flag CY                             | Skip condition                                |  |
| code         | 0      | 0                | 0          | 0           | 0 1      | 0    | ) 0      | 0            | 0               | 0       | 1  | 0               | words                                                                                              | cycles           | l lag e l                           | emp containen                                 |  |
|              |        |                  |            |             | <u> </u> | 2    | 2        | -            | _               |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
|              | 1      | 0                | <b>p</b> 5 | p4          | 0 0      | p    | зр       | 2 p1         | p0 2            | 2       | р  | р <sub>16</sub> | Grouping:                                                                                          | Branch op        | oration                             |                                               |  |
| Operation:   | (PC    |                  | <b>n</b>   |             |          |      |          | _            |                 |         |    |                 |                                                                                                    |                  |                                     | : Branches to address                         |  |
| Operation.   | •      | ,                | •          | 2-DF        | Ro, A3-  | -A0) | -        |              |                 |         |    |                 | Description: Branch out of a page : Branches to address<br>(DR2 DR1 DR0 A3 A2 A1 A0)2 specified by |                  |                                     |                                               |  |
|              | (. 0   | -) `             | (51)       | 2 01        | 10,710   | 1.0) |          |              |                 |         |    |                 |                                                                                                    | bage p.          |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 | Note:                                                                                              | -                |                                     | 556M4/M4H and p is 0                          |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    | to 63 for M      | 34556M8/                            | M8H/G8/G8H.                                   |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
|              |        |                  |            | _           |          |      |          |              | - 1             |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
| BM a (Bran   |        | nd               | Mar        | k to        | addr     | ess  | a ir     | n pag        | . ,             |         |    |                 | 1                                                                                                  | 1                | 1                                   |                                               |  |
| Instruction  | D9     |                  |            |             |          |      |          | _            | D0              |         |    |                 | Number of<br>words                                                                                 | Number of cycles | Flag CY                             | Skip condition                                |  |
| code         | 0      | 1                | 0          | <b>a</b> 6  | as a     | 4 a  | ia a     | 2 <b>a</b> 1 | a0 2            | 1       | а  | a <sub>16</sub> | 1                                                                                                  | 1                | _                                   |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
| Operation:   | (SP)   | $) \leftarrow ($ | (SP)       | + 1         |          |      |          |              |                 |         |    |                 | Grouping:                                                                                          | Subroutine       |                                     |                                               |  |
|              | (SK    | (SP)             | ) ← (      | (PC)        |          |      |          |              |                 |         |    |                 | Description: Call the subroutine in page 2 : Calls the                                             |                  |                                     |                                               |  |
|              | (PC    |                  |            |             |          |      |          |              |                 |         |    |                 | subroutine at address a in page 2.                                                                 |                  |                                     |                                               |  |
|              | (PC    | L) ←             | - a6-a     | <b>a</b> 0  |          |      |          |              |                 |         |    |                 | Note: Subroutine extending from page 2 to an-                                                      |                  |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     | be called with the BM                         |  |
|              |        |                  |            |             |          |      |          |              | arts on page 2. |         |    |                 |                                                                                                    |                  |                                     |                                               |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    |                  |                                     | r the stack because the routine nesting is 8. |  |
|              |        |                  |            |             |          |      |          |              |                 |         |    |                 |                                                                                                    | maximum          |                                     | routine neoting is o.                         |  |



|                  |                                                                        |                             |      |            |      |      | •    |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 | •                                       | -                   |              |                         |  |
|------------------|------------------------------------------------------------------------|-----------------------------|------|------------|------|------|------|------------------------------------------------------------------------------------------|------------------------------------------------|------------|----------------------------------------------|---------------------------------------------------------------------------------------|------------------|-------------|-----------------|-----------------------------------------|---------------------|--------------|-------------------------|--|
| BML p, a (       | Bran                                                                   | ch a                        | and  | Marl       | k Lo | ong  | to a | add                                                                                      | lres                                           | s a        | in p                                         | a                                                                                     | ge p             | ))          |                 |                                         |                     |              |                         |  |
| Instruction code |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              | Number of<br>words                                                                    | Number of cycles | Flag CY     | Skip condition  |                                         |                     |              |                         |  |
| coue             | 0                                                                      | 0                           | 1    |            |      | p4   | рз   | p2                                                                                       | p1                                             | p0         | 2 [                                          | )                                                                                     | +p<br>p          | р           |                 | 2                                       | 2                   | -            | -                       |  |
|                  | 1                                                                      | 0                           | р5   | <b>a</b> 6 | as   | a4   | аз   | a2                                                                                       | a1                                             | <b>a</b> 0 | 2                                            | 2                                                                                     | +a               | а           | 16              | Grouping:                               | Subroutine          |              | ation                   |  |
| Operation:       | (SP                                                                    |                             |      | <b>⊥</b> 1 |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
| operation.       | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$               |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              | <b>Description:</b> Call the subroutine : Calls the subroutine a address a in page p. |                  |             |                 |                                         |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          | Note: p is 0 to 31 for M34556M4/M4H and p is 0 |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
|                  | $(PCH) \leftarrow p$<br>$(PCL) \leftarrow a6-a0$                       |                             |      |            |      |      |      |                                                                                          |                                                |            | to 63 for M34556M8/M8H/G8/G8H.               |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            | Be careful not to over the stack because the |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         | maximum l           | evel of sub  | routine nesting is 8.   |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
| BMLA p (B        | rand                                                                   | :h a                        | nd N | /lark      | Lor  | na   | to a | ddr                                                                                      | ess                                            | s (D)      | ) + (                                        | Ά                                                                                     | ) in             | na          | ae i            | <br>כו                                  |                     |              |                         |  |
| Instruction      | D9                                                                     | n u                         |      | nan        | 201  | 9    |      | uui                                                                                      | 000                                            | D0         |                                              | <u>, , ,</u>                                                                          | ,                | րս          | 901             | Number of                               | Number of           | Flag CY      | Skip condition          |  |
| code             |                                                                        | 0                           |      | 0          | 1    | 1    | 0    | 0                                                                                        | 0                                              |            | Γ                                            | <u> </u>                                                                              | 2                | 0           | ٦               | words                                   | cycles              | i lag e i    | emp contanion           |  |
|                  | 0 0 0 0 1 1 0 0 0 0 2 0 3 0 16<br>1 0 p5 p4 0 0 p3 p2 p1 p0 2 2 p p 16 |                             |      |            |      |      |      |                                                                                          | 2                                              | 2          | _                                            | _                                                                                     |                  |             |                 |                                         |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
|                  |                                                                        | -                           | 1    | F.         | -    | -    | 1    | F - 1                                                                                    | F.                                             | P -        | 2                                            | _                                                                                     | F                | F           | 16              | Grouping:                               | Subroutine          | e call opera | ation                   |  |
| Operation:       | (SP                                                                    | ) ←                         | (SP) | + 1        |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 | Description                             | : Call the su       | broutine :   | Calls the subroutine at |  |
|                  | $(SK(SP)) \leftarrow (PC)$                                             |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  | address (D  | R2 DR1 D        | Ro A3 A2 A1 A0)2 speci-                 |                     |              |                         |  |
|                  | (РСн) ← р                                                              |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             | nd A in page p. |                                         |                     |              |                         |  |
|                  | (PC                                                                    | ;L) ←                       | (DR  | 2–DR       | 0, A | з–А  | 0)   |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 | Note:                                   | •                   |              | 556M4/M4H and p is 0    |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  | M8H/G8/G8H. |                 |                                         |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              | the stack because the                                                                 |                  |             |                 |                                         |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         | maximum I           | evel of sub  | routine nesting is 8.   |  |
| CLD (CLea        | r po                                                                   | rt D                        | )    |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
| Instruction      | D9                                                                     |                             |      |            |      |      |      |                                                                                          |                                                | D0         |                                              |                                                                                       |                  |             |                 | Number of                               | Number of           | Flag CY      | Skip condition          |  |
| code             | 0                                                                      | 0                           | 0    | 0          | 0    | 1    | 0    | 0                                                                                        | 0                                              | 1          |                                              | )                                                                                     | 1                | 1           | ]               | words                                   | cycles              |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            | 2 _                                          |                                                                                       |                  |             | 16              | 1                                       | 1                   | _            | _                       |  |
| Operation:       | (D)                                                                    | ← 1                         |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 | Grouping:                               | Input/Outp          | ut operatio  | n                       |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 | <b>Description:</b> Sets (1) to port D. |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
| CMA (CoM         | plen                                                                   | nent                        | of A | Accu       | mul  | lato | or)  |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     | 1            |                         |  |
| Instruction code | D9                                                                     | 0                           | 0    | 0          | 0    | 1    | 1    | 1                                                                                        | 0                                              | D0<br>0    | . [                                          | 0                                                                                     | 1                | С           | 16              | Number of<br>words                      | Number of<br>cycles | Flag CY      | Skip condition          |  |
|                  |                                                                        | 1                           |      |            |      |      | 1    |                                                                                          |                                                |            | 2 L                                          |                                                                                       |                  |             | _16             | 1                                       | 1                   | -            | _                       |  |
| Operation:       | (A)                                                                    | $\leftarrow \overline{(A)}$ | ۹)   |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 | Grouping:                               | Arithmetic          | operation    |                         |  |
|                  |                                                                        |                             |      |            |      |      |      | <b>Description:</b> Stores the one's complement for register A's contents in register A. |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |
|                  |                                                                        |                             |      |            |      |      |      |                                                                                          |                                                |            |                                              |                                                                                       |                  |             |                 |                                         |                     |              |                         |  |



| CRCK (Clo        | ck select: Rc oscillation ClocK)                      |                                                                                                                     |                                             |             |                          |  |  |  |
|------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|---------------------------------------------|-------------|--------------------------|--|--|--|
| Instruction code | D9 D0<br>1 0 1 0 0 1 1 0 1 1 2 9 B 40                 | Number of<br>words                                                                                                  | Number of cycles                            | Flag CY     | Skip condition           |  |  |  |
|                  |                                                       | 1                                                                                                                   | 1                                           | -           | -                        |  |  |  |
| Operation:       | RC oscillation circuit selected                       | Grouping:                                                                                                           | Clock cont                                  | rol operati | on                       |  |  |  |
|                  |                                                       | Description                                                                                                         | : Selects the clock f(XIN                   |             | llation circuit for main |  |  |  |
| DEY (DEc         | rement register Y)                                    |                                                                                                                     |                                             |             |                          |  |  |  |
| Instruction code | D9 D0 D0 0 1 0 1 1 1 0 1 7                            | Number of<br>words                                                                                                  | Number of cycles                            | Flag CY     | Skip condition           |  |  |  |
|                  |                                                       | 1                                                                                                                   | 1                                           | -           | (Y) = 15                 |  |  |  |
| Operation:       | $(Y) \leftarrow (Y) - 1$                              | Grouping:                                                                                                           | RAM addr                                    |             |                          |  |  |  |
|                  |                                                       | Description                                                                                                         |                                             |             | contents of register Y.  |  |  |  |
|                  |                                                       | As a result of subtraction, when the con-<br>tents of register Y is 15, the next instruction                        |                                             |             |                          |  |  |  |
|                  |                                                       |                                                                                                                     | is skipped. When the contents of register Y |             |                          |  |  |  |
|                  |                                                       |                                                                                                                     | is not 15, t                                | the next in | struction is executed.   |  |  |  |
|                  |                                                       |                                                                                                                     |                                             |             |                          |  |  |  |
| DI (Disable      | e Interrupt)                                          | 1                                                                                                                   | 1                                           | 1           |                          |  |  |  |
| Instruction code | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Number of<br>words                                                                                                  | Number of cycles                            | Flag CY     | Skip condition           |  |  |  |
|                  |                                                       | 1                                                                                                                   | 1                                           | -           | _                        |  |  |  |
| Operation:       | $(INTE) \leftarrow 0$                                 | Grouping: Interrupt control operation                                                                               |                                             |             |                          |  |  |  |
|                  |                                                       | <b>Description:</b> Clears (0) to interrupt enable flag INTE, and disables the interrupt.                           |                                             |             |                          |  |  |  |
|                  |                                                       | Note:                                                                                                               | Interrupt is                                | disabled    | by executing the DI in-  |  |  |  |
|                  | *                                                     |                                                                                                                     |                                             |             |                          |  |  |  |
| DWDT (Dis        | sable WatchDog Timer)                                 |                                                                                                                     |                                             |             |                          |  |  |  |
| Instruction code | D9 D0<br>1 0 1 0 0 1 1 0 0 2 9 C                      | Number of words                                                                                                     | Number of cycles                            | Flag CY     | Skip condition           |  |  |  |
|                  |                                                       | 1                                                                                                                   | 1                                           | -           | _                        |  |  |  |
| Operation:       | Stop of watchdog timer function enabled               | Grouping:                                                                                                           | Other oper                                  |             |                          |  |  |  |
|                  |                                                       | <b>Description:</b> Stops the watchdog timer function by the WRST instruction after executing the DWDT instruction. |                                             |             |                          |  |  |  |
|                  |                                                       |                                                                                                                     |                                             |             |                          |  |  |  |



| EI (Enable       | Interrupt)                              |                                                                   |                                                                                                          |             |                         |  |  |  |
|------------------|-----------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-------------|-------------------------|--|--|--|
| Instruction code |                                         | Number of words                                                   | Number of cycles                                                                                         | Flag CY     | Skip condition          |  |  |  |
| coue             | 0 0 0 0 0 0 0 1 0 1 2 0 0 5 16          | 1                                                                 | 1                                                                                                        | -           | _                       |  |  |  |
| Operation:       | (INTE) ← 1                              | Grouping:                                                         | Interrupt c                                                                                              | ontrol oper | ation                   |  |  |  |
|                  | (                                       | <b>Description:</b> Sets (1) to interrupt enable flag INTE, and   |                                                                                                          |             |                         |  |  |  |
|                  |                                         | enables the interrupt.                                            |                                                                                                          |             |                         |  |  |  |
|                  |                                         | Note:                                                             |                                                                                                          |             | by executing the EI in- |  |  |  |
|                  |                                         |                                                                   | struction a                                                                                              | fter execut | ing 1 machine cycle.    |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
| FPOF (En         | able POF instruction)                   |                                                                   |                                                                                                          |             |                         |  |  |  |
| Instruction      | D9 D0                                   | Number of                                                         | Number of                                                                                                | Flag CY     | Skip condition          |  |  |  |
| code             |                                         | words                                                             | cycles                                                                                                   | lug o l     |                         |  |  |  |
|                  |                                         | 1                                                                 | 1                                                                                                        | -           | _                       |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             | L                       |  |  |  |
| Operation:       | POF instruction, POF2 instruction valid | Grouping:                                                         | Other ope                                                                                                |             | o ofter POE instruction |  |  |  |
|                  |                                         | Description                                                       | <b>Description:</b> Makes the immediate after POF instruction or POF2 instruction valid by executing the |             |                         |  |  |  |
|                  |                                         | EPOF instruction.                                                 |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
| IAP0 (Inpu       | t Accumulator from port P0)             |                                                                   |                                                                                                          |             |                         |  |  |  |
| Instruction      |                                         | Number of                                                         | Number of                                                                                                | Flag CY     | Skip condition          |  |  |  |
| code             | 1 0 0 1 1 0 0 0 0 0 0 0 2 2 6 0 16      | words                                                             | cycles                                                                                                   |             |                         |  |  |  |
|                  |                                         | 1                                                                 | 1                                                                                                        | -           | _                       |  |  |  |
| Operation:       | (A) ← (P0)                              | Grouping: Input/Output operation                                  |                                                                                                          |             |                         |  |  |  |
| •                |                                         | <b>Description:</b> Transfers the input of port P0 to register A. |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  | t Accumulator from port P1)             |                                                                   |                                                                                                          |             |                         |  |  |  |
| Instruction      | D9 D0                                   | Number of                                                         | Number of                                                                                                | Flag CY     | Skip condition          |  |  |  |
| code             |                                         | words                                                             | cycles                                                                                                   | i lag e i   | Chip Condition          |  |  |  |
|                  |                                         | 1                                                                 | 1                                                                                                        | _           | _                       |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
| Operation:       | $(A) \leftarrow (P1)$                   | Grouping:                                                         | Input/Outp                                                                                               |             |                         |  |  |  |
|                  |                                         | <b>Description:</b> Transfers the input of port P1 to register A. |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |
|                  |                                         |                                                                   |                                                                                                          |             |                         |  |  |  |



| IAP2 (Inpu  | t Accumulator from port P2)                                               |                                                                                 |              |              |                           |  |  |  |
|-------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------|--------------|---------------------------|--|--|--|
| Instruction | D9 D0                                                                     | Number of                                                                       | Number of    | Flag CY      | Skip condition            |  |  |  |
| code        | 1     0     0     1     1     0     0     1     0     2     2     6     2 | words<br>1                                                                      | cycles<br>1  | _            |                           |  |  |  |
|             |                                                                           |                                                                                 | •            |              |                           |  |  |  |
| Operation:  | $(A) \leftarrow (P2)$                                                     | Grouping: Input/Output operation                                                |              |              |                           |  |  |  |
|             |                                                                           | <b>Description:</b> Transfers the input of port P2 to register A.               |              |              |                           |  |  |  |
|             |                                                                           |                                                                                 |              |              |                           |  |  |  |
| INY (INcre  | nent register Y)                                                          |                                                                                 |              |              |                           |  |  |  |
| Instruction | D9 D0                                                                     | Number of                                                                       | Number of    | Flag CY      | Skip condition            |  |  |  |
| code        |                                                                           | words                                                                           | cycles       | Thay OT      | Skip condition            |  |  |  |
| coue        | 0 0 0 0 0 1 0 0 1 1 2 0 1 3 16                                            | 1                                                                               | 1            | -            | (Y) = 0                   |  |  |  |
| Operation:  | $(Y) \leftarrow (Y) + 1$                                                  | Grouping:                                                                       | RAM addre    | esses        |                           |  |  |  |
|             |                                                                           | <b>Description:</b> Adds 1 to the contents of register Y. As a re-              |              |              |                           |  |  |  |
|             |                                                                           | sult of addition, when the contents of                                          |              |              |                           |  |  |  |
|             |                                                                           | register Y is 0, the next instruction is                                        |              |              |                           |  |  |  |
|             |                                                                           |                                                                                 |              |              | ontents of register Y is  |  |  |  |
|             |                                                                           |                                                                                 | not 0, the r | next instrue | ction is executed.        |  |  |  |
|             |                                                                           |                                                                                 |              |              |                           |  |  |  |
| LA n (Load  | n in Accumulator)                                                         |                                                                                 |              |              |                           |  |  |  |
| Instruction | D9 D0                                                                     | Number of                                                                       | Number of    | Flag CY      | Skip condition            |  |  |  |
| code        | 0 0 0 1 1 1 n n n n 2 0 7 n <sub>16</sub>                                 | words                                                                           | cycles       |              |                           |  |  |  |
|             |                                                                           | 1                                                                               | 1            | -            | Continuous<br>description |  |  |  |
| Operation:  | (A) ← n                                                                   | Grouping: Arithmetic operation                                                  |              |              |                           |  |  |  |
|             | n = 0 to 15                                                               | <b>Description:</b> Loads the value n in the immediate field to                 |              |              |                           |  |  |  |
|             |                                                                           | register A.                                                                     |              |              |                           |  |  |  |
|             |                                                                           | When the LA instructions are continuously                                       |              |              |                           |  |  |  |
|             |                                                                           | coded and executed, only the first LA in-<br>struction is executed and other LA |              |              |                           |  |  |  |
|             |                                                                           |                                                                                 |              |              | d continuously are        |  |  |  |
|             |                                                                           | skipped.                                                                        |              |              |                           |  |  |  |
| LXY x, y (l | _oad register X and Y with x and y)                                       |                                                                                 |              |              |                           |  |  |  |
| Instruction | D9 D0                                                                     | Number of                                                                       | Number of    | Flag CY      | Skip condition            |  |  |  |
| code        | 1 1 x3 x2 x1 x0 y3 y2 y1 y0 2 3 x y 16                                    | words                                                                           | cycles       |              |                           |  |  |  |
|             |                                                                           | 1                                                                               | 1            | -            | Continuous<br>description |  |  |  |
| Operation:  | $(X) \leftarrow x x = 0 \text{ to } 15$                                   | Grouping:                                                                       | RAM addr     | esses        |                           |  |  |  |
|             | $(Y) \leftarrow y \ y = 0 \text{ to } 15$                                 | <b>Description:</b> Loads the value x in the immediate field to                 |              |              |                           |  |  |  |
|             |                                                                           | register X, and the value y in the immediate                                    |              |              |                           |  |  |  |
|             |                                                                           | field to register Y. When the LXY instruc-                                      |              |              |                           |  |  |  |
|             |                                                                           | tions are continuously coded and executed,                                      |              |              |                           |  |  |  |
|             |                                                                           | only the first LXY instruction is executed                                      |              |              |                           |  |  |  |
|             |                                                                           | and other LXY instructions coded contin<br>ously are skipped.                   |              |              |                           |  |  |  |
|             |                                                                           |                                                                                 | ously are s  | sкippea.     |                           |  |  |  |



| LZ z (Load               | register Z with z)                                 |                                                                                          |                      |               |                         |  |  |  |
|--------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------|----------------------|---------------|-------------------------|--|--|--|
| Instruction code         | D9 D0<br>0 0 0 1 0 0 1 0 z1 z0 0 4 8 15 16         | Number of<br>words                                                                       | Number of<br>cycles  | Flag CY       | Skip condition          |  |  |  |
|                          | 0 0 0 1 0 0 1 0 21 20 2 0 4 <u>+</u> z 16          | 1                                                                                        | 1                    | -             | -                       |  |  |  |
| Operation:               | $(Z) \leftarrow z \ z = 0 \text{ to } 3$           | Grouping:                                                                                | RAM addr             | esses         |                         |  |  |  |
|                          |                                                    | <b>Description:</b> Loads the value z in the immediate field to                          |                      |               |                         |  |  |  |
|                          |                                                    |                                                                                          | register Z.          |               |                         |  |  |  |
|                          |                                                    |                                                                                          |                      |               |                         |  |  |  |
| NOP (No C<br>Instruction |                                                    | Number of                                                                                | Number of            | Flog CV       | Skip condition          |  |  |  |
| code                     | D9 D0<br>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0       | words                                                                                    | Number of cycles     | Flag CY       | Skip condition          |  |  |  |
|                          |                                                    | 1                                                                                        | 1                    | -             | -                       |  |  |  |
| Operation:               | $(PC) \leftarrow (PC) + 1$                         | Grouping:                                                                                | Other ope            |               |                         |  |  |  |
|                          |                                                    | Description                                                                              | •                    |               | 1 to program counter    |  |  |  |
|                          |                                                    | value, and others remain unchanged.                                                      |                      |               |                         |  |  |  |
|                          |                                                    |                                                                                          |                      |               |                         |  |  |  |
|                          |                                                    |                                                                                          |                      |               |                         |  |  |  |
|                          |                                                    |                                                                                          |                      |               |                         |  |  |  |
| OP0A (Out                | tput port P0 from Accumulator)                     |                                                                                          |                      |               |                         |  |  |  |
| Instruction              | D9 D0                                              | Number of                                                                                | Number of            | Flag CY       | Skip condition          |  |  |  |
| code                     | 1 0 0 0 1 0 0 0 0 0 2 2 2 0 <sub>16</sub>          | words<br>1                                                                               | cycles<br>1          | -             | _                       |  |  |  |
| Operation:               | (P0) ← (A)                                         | Grouping:                                                                                | Input/Outr           |               | <br>מנ                  |  |  |  |
| operation                |                                                    | Grouping: Input/Output operation Description: Outputs the contents of register A to port |                      |               |                         |  |  |  |
|                          |                                                    |                                                                                          | Ρ0.                  |               |                         |  |  |  |
|                          | tput port P1 from Accumulator)                     |                                                                                          | 1                    |               |                         |  |  |  |
| Instruction code         |                                                    | Number of<br>words                                                                       | Number of cycles     | Flag CY       | Skip condition          |  |  |  |
| coue                     | 1 0 0 0 1 0 0 0 1 <sub>2</sub> 2 2 1 <sub>16</sub> | 1                                                                                        | 1                    | -             | _                       |  |  |  |
| Operation:               | (P1) ← (A)                                         | Grouping:                                                                                | Input/Outp           | out operation | ิท                      |  |  |  |
|                          |                                                    | Descriptior                                                                              | 1: Outputs th<br>P1. | he content    | s of register A to port |  |  |  |
|                          |                                                    |                                                                                          |                      |               |                         |  |  |  |



| OP2A (Out        | put port P2 from Accumulator)               |                                                                                                                    |                          |            |                                              |  |  |  |
|------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------|------------|----------------------------------------------|--|--|--|
| Instruction      | D9 D0                                       | Number of                                                                                                          | Number of                | Flag CY    | Skip condition                               |  |  |  |
| code             | 1     0     0     1     0     0     1     0 | words                                                                                                              | cycles                   |            |                                              |  |  |  |
|                  |                                             | 1                                                                                                                  | 1                        | -          | _                                            |  |  |  |
| Operation:       | $(P2) \leftarrow (A)$                       | Grouping:         Input/Output operation           Description:         Outputs the contents of register A to port |                          |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    |                          |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    | P2.                      |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    |                          |            |                                              |  |  |  |
|                  | I OR between accumulator and memory)        |                                                                                                                    |                          |            |                                              |  |  |  |
| Instruction code | D9 D0<br>0 0 0 0 0 1 1 0 0 1 2 0 1 9 16     | Number of<br>words                                                                                                 | Number of cycles         | Flag CY    | Skip condition                               |  |  |  |
|                  | 0 0 0 0 0 1 1 0 0 1 2 0 1 9 16              | 1                                                                                                                  | 1                        | -          | -                                            |  |  |  |
| Operation:       | $(A) \leftarrow (A) \text{ OR } (M(DP))$    | Grouping:                                                                                                          | Arithmetic               | operation  |                                              |  |  |  |
| •                |                                             | <b>Description:</b> Takes the OR operation between the con-                                                        |                          |            |                                              |  |  |  |
|                  |                                             | tents of register A and the contents of                                                                            |                          |            |                                              |  |  |  |
|                  |                                             | M(DP), and stores the result in register A.                                                                        |                          |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    |                          |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    |                          |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    |                          |            |                                              |  |  |  |
| POF (Pow         | er OFf)                                     |                                                                                                                    | 1                        |            | F                                            |  |  |  |
| Instruction      |                                             | Number of                                                                                                          | Number of                | Flag CY    | Skip condition                               |  |  |  |
| code             | 0 0 0 0 0 0 0 0 1 0 2 16                    | words                                                                                                              | cycles<br>1              |            |                                              |  |  |  |
|                  |                                             | ļ '                                                                                                                | I                        | _          | _                                            |  |  |  |
| Operation:       | Transition to clock operating mode          | Grouping: Other operation                                                                                          |                          |            |                                              |  |  |  |
|                  |                                             | Description                                                                                                        |                          |            | ock operating mode by                        |  |  |  |
|                  |                                             | executing the POF2 instruction after ex<br>ecuting the EPOF instruction.                                           |                          |            |                                              |  |  |  |
|                  |                                             | Note:                                                                                                              | n is not executed before |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    |                          |            | ction, this instruction is                   |  |  |  |
|                  |                                             |                                                                                                                    | equivalent               | to the NOF | instruction.                                 |  |  |  |
|                  |                                             |                                                                                                                    |                          |            |                                              |  |  |  |
| POF2 (Pov        |                                             | Number                                                                                                             | Number                   |            |                                              |  |  |  |
| Instruction code |                                             | Number of<br>words                                                                                                 | Number of cycles         | Flag CY    | Skip condition                               |  |  |  |
| coue             | 0 0 0 0 0 0 1 0 0 0 2 0 8 16                | 1                                                                                                                  | 1                        | -          | _                                            |  |  |  |
| Operation:       | Transition to RAM back-up mode              | Grouping:                                                                                                          | Other oper               | ration     | I                                            |  |  |  |
|                  |                                             | Description                                                                                                        |                          |            | RAM back-up state by                         |  |  |  |
|                  |                                             |                                                                                                                    |                          | -          | 2 instruction after ex-                      |  |  |  |
|                  |                                             | ecuting the EPC                                                                                                    |                          |            | instruction.                                 |  |  |  |
|                  |                                             | <b>Note:</b> If the EPOF instruction is not executed                                                               |                          |            |                                              |  |  |  |
|                  |                                             |                                                                                                                    | -                        |            | ction, this instruction is<br>P instruction. |  |  |  |
|                  |                                             |                                                                                                                    | oquivalont               |            |                                              |  |  |  |



| RAR (Rota        | te Accumulator Right)                                 |                                |                            |               |                                                      |  |  |  |
|------------------|-------------------------------------------------------|--------------------------------|----------------------------|---------------|------------------------------------------------------|--|--|--|
| Instruction code | D9 D0<br>0 0 0 0 0 1 1 0 1 0 1 0 1 0 1 0              | Number of<br>words             | Number of<br>cycles        | Flag CY       | Skip condition                                       |  |  |  |
|                  |                                                       | 1                              | 1                          | 0/1           | -                                                    |  |  |  |
| Operation:       | →CY → A3A2A1A0                                        | Grouping: Arithmetic operation |                            |               |                                                      |  |  |  |
|                  |                                                       | Description                    |                            |               | ontents of register A in-<br>of carry flag CY to the |  |  |  |
| DB i /Door       |                                                       |                                | -                          |               |                                                      |  |  |  |
| RB j (Rese       |                                                       |                                |                            |               |                                                      |  |  |  |
| Instruction code | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Number of<br>words             | Number of cycles           | Flag CY       | Skip condition                                       |  |  |  |
| <u> </u>         |                                                       | 1                              | 1                          | _             |                                                      |  |  |  |
| Operation:       | (Mj(DP)) ← 0<br>j = 0 to 3                            | Grouping:                      | Bit operati                |               |                                                      |  |  |  |
|                  | ] = 0.003                                             | Description                    |                            |               | nts of bit j (bit specified<br>e immediate field) of |  |  |  |
|                  |                                                       | 5                              | M(DP).                     | ···· , ··· ·· |                                                      |  |  |  |
|                  |                                                       |                                |                            |               |                                                      |  |  |  |
| RC (Reset        | Carry flag)                                           |                                |                            |               |                                                      |  |  |  |
| Instruction code | D9 D0 D0 0 0 0 0 1 1 0 0 0 6 10                       | Number of<br>words             | Number of cycles           | Flag CY       | Skip condition                                       |  |  |  |
|                  |                                                       | 1                              | 1                          | 0             | _                                                    |  |  |  |
| Operation:       | $(CY) \leftarrow 0$                                   | Grouping:                      | Arithmetic                 |               |                                                      |  |  |  |
|                  |                                                       | Description                    | : Clears (0)               | to carry ha   | y C 1.                                               |  |  |  |
| RCP (Rese        | et Port C)                                            |                                |                            |               |                                                      |  |  |  |
| Instruction code | D9 D0<br>1 0 1 0 0 1 1 0 0 2 8 C                      | Number of<br>words             | Number of cycles           | Flag CY       | Skip condition                                       |  |  |  |
|                  |                                                       | 1                              | 1                          | 0             | _                                                    |  |  |  |
| Operation:       | $(C) \leftarrow 0$                                    | Grouping:<br>Description       | Input/Outp<br>: Clears (0) |               |                                                      |  |  |  |
|                  |                                                       |                                |                            |               |                                                      |  |  |  |



| RD (Reset        | port D specified by register Y)       |                    |                                                                                   |               |                                                          |  |  |
|------------------|---------------------------------------|--------------------|-----------------------------------------------------------------------------------|---------------|----------------------------------------------------------|--|--|
| Instruction code | code 0 0 0 0 1 0 1 0 0 0 1 4          |                    |                                                                                   | Flag CY       | Skip condition                                           |  |  |
|                  | 2 16                                  | 1                  | 1                                                                                 | -             | -                                                        |  |  |
| Operation:       | $(D(Y)) \gets 0$                      | Grouping:          | Input/Outp                                                                        | ut operatio   | n                                                        |  |  |
|                  | However,                              | Description        | : Clears (0)<br>ister Y.                                                          | to a bit of p | port D specified by reg-                                 |  |  |
|                  | (Y) = 0 to 7                          |                    | ISTEL 1.                                                                          |               |                                                          |  |  |
| RT (ReTur        | n from subroutine)                    |                    |                                                                                   |               |                                                          |  |  |
| Instruction      | D9 D0                                 | Number of          | Number of                                                                         | Flag CY       | Skip condition                                           |  |  |
| code             | 0 0 0 1 0 0 1 0 0 2 0 4 4             | words              | cycles<br>2                                                                       |               |                                                          |  |  |
|                  |                                       |                    | 2                                                                                 | _             | _                                                        |  |  |
| Operation:       | $(PC) \leftarrow (SK(SP))$            | Grouping:          | Return ope                                                                        |               |                                                          |  |  |
|                  | $(SP) \leftarrow (SP) - 1$            | Descriptior        | <b>Description:</b> Returns from subroutine to the routine called the subroutine. |               |                                                          |  |  |
|                  |                                       |                    | called the                                                                        | Subroutine    |                                                          |  |  |
|                  |                                       |                    |                                                                                   |               |                                                          |  |  |
|                  |                                       |                    |                                                                                   |               |                                                          |  |  |
|                  |                                       |                    |                                                                                   |               |                                                          |  |  |
| RTI (ReTur       | n from Interrupt)                     |                    |                                                                                   |               |                                                          |  |  |
| Instruction      |                                       | Number of          | Number of                                                                         | Flag CY       | Skip condition                                           |  |  |
| code             | 0 0 0 1 0 0 0 1 1 0 2 0 4 6 16        | words<br>1         | cycles<br>1                                                                       | -             | -                                                        |  |  |
| Operation:       | $(PC) \leftarrow (SK(SP))$            | Grouping:          | Return ope                                                                        | eration       |                                                          |  |  |
|                  | $(SP) \leftarrow (SP) - 1$            | Description        | : Returns fr<br>main routir                                                       |               | upt service routine to                                   |  |  |
|                  |                                       |                    |                                                                                   |               | f data pointer (X, Y, Z),                                |  |  |
|                  |                                       |                    |                                                                                   | •             | s, NOP mode status by ption of the LA/LXY in-            |  |  |
|                  |                                       |                    |                                                                                   |               | and register B to the                                    |  |  |
|                  |                                       |                    | states just                                                                       | before inte   | errupt.                                                  |  |  |
| RTS (ReTu        | Irn from subroutine and Skip)         | 1                  | 1                                                                                 |               |                                                          |  |  |
| Instruction code | D9 D0<br>0 0 0 1 0 0 1 0 1 2 0 4 5 16 | Number of<br>words | Number of cycles                                                                  | Flag CY       | Skip condition                                           |  |  |
|                  |                                       | 1                  | 2                                                                                 | -             | Skip at uncondition                                      |  |  |
| Operation:       | $(PC) \leftarrow (SK(SP))$            | Grouping:          | Return ope                                                                        |               |                                                          |  |  |
|                  | (SP) ← (SP) – 1                       | Descriptior        |                                                                                   | subroutine    | outine to the routine<br>, and skips the next in-<br>on. |  |  |
|                  |                                       |                    |                                                                                   |               |                                                          |  |  |



| RUPT (Re    | set UPTF flag)                                                                    |                                                                                   |                  |             |                            |  |  |
|-------------|-----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|------------------|-------------|----------------------------|--|--|
| Instruction |                                                                                   | Number of words                                                                   | Number of cycles | Flag CY     | Skip condition             |  |  |
| code        | 0 0 0 1 0 1 1 0 0 0 0 1 0 1 1 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 1                                                                                 | 1                | _           | _                          |  |  |
| Operation:  | $(UPTF) \leftarrow 0$                                                             | Crownings                                                                         | Other and        | ration      |                            |  |  |
| Operation.  | $(OFTF) \leftarrow O$                                                             | Grouping: Other operation Description: Clears (0) to the high-order bit reference |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   | enable flag      |             | -                          |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
| SB j (Set E | 2;+\                                                                              |                                                                                   |                  |             |                            |  |  |
| Instruction | D9 D0                                                                             | Number of                                                                         | Number of        | Flag CY     | Skip condition             |  |  |
| code        | 0 0 0 1 0 1 1 j j 2 0 5 C +j 16                                                   | words                                                                             | cycles           |             |                            |  |  |
|             |                                                                                   | 1                                                                                 | 1                | -           | -                          |  |  |
| Operation:  | $(Mj(DP)) \leftarrow 1$                                                           | Grouping:                                                                         | Bit operati      |             |                            |  |  |
|             | j = 0 to 3                                                                        | Description                                                                       |                  |             | of bit j (bit specified by |  |  |
|             |                                                                                   |                                                                                   | the value j      | in the init | nediate field) of M(DP).   |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
| SC (Set Ca  | arry flag)                                                                        | 1                                                                                 |                  |             |                            |  |  |
| Instruction |                                                                                   | Number of                                                                         | Number of        | Flag CY     | Skip condition             |  |  |
| code        | 0 0 0 0 0 0 0 1 1 1 2 0 0 7 16                                                    | words<br>1                                                                        | cycles<br>1      | 1           | -                          |  |  |
| Operation:  | (CY) ← 1                                                                          | Grouping:                                                                         | Arithmetic       | operation   |                            |  |  |
| •           |                                                                                   |                                                                                   | : Sets (1) to    |             | CY.                        |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
| SCP (Set F  | Port C)                                                                           |                                                                                   |                  |             |                            |  |  |
| Instruction | D9 D0                                                                             | Number of words                                                                   | Number of cycles | Flag CY     | Skip condition             |  |  |
| code        | 1 0 1 0 0 0 1 1 0 1 2 2 8 D 16                                                    | 1                                                                                 | 1                | _           | -                          |  |  |
| Operation:  | (C) ← 1                                                                           | Grouping:                                                                         | Input/Outp       |             | n                          |  |  |
| Operation:  | $(C) \leftarrow T$                                                                | Grouping: Input/Output operation Description: Sets (1) to port C.                 |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |
|             |                                                                                   |                                                                                   |                  |             |                            |  |  |



| SD (Set po  | rt D specified by register Y)                                               |                                             |                           |                    |                           |  |  |
|-------------|-----------------------------------------------------------------------------|---------------------------------------------|---------------------------|--------------------|---------------------------|--|--|
| Instruction |                                                                             | Number of words                             | Number of cycles          | Flag CY            | Skip condition            |  |  |
| code        | 0 0 0 0 0 1 0 1 0 1 2 0 1 5 16                                              | 1                                           | 1                         | _                  |                           |  |  |
| Operation   |                                                                             | Grouping:                                   | Input/Outp                |                    | n                         |  |  |
| Operation:  | $\begin{array}{l} (D(Y)) \leftarrow 1 \\ (Y) = 0 \text{ to } 7 \end{array}$ |                                             | <u> </u>                  |                    | ort D specified by regis- |  |  |
|             |                                                                             |                                             | ter Y.                    |                    |                           |  |  |
| SEA n (Sk   | in Equal Accumulator with immediate data n                                  |                                             |                           |                    |                           |  |  |
| Instruction | ip Equal, Accumulator with immediate data n)                                | Number of                                   | Number of                 | Flag CY            | Skip condition            |  |  |
| code        |                                                                             | words                                       | cycles                    | riag CT            |                           |  |  |
|             |                                                                             | 2                                           | 2                         | -                  | (A) = n                   |  |  |
|             | 0 0 0 1 1 1 n n n <sub>2</sub> 0 7 n <sub>16</sub>                          | Grouping:                                   | Comparise                 | <br>on operativ    | n = 0 to 15               |  |  |
| Operation:  | (A) = n ?                                                                   | Description                                 |                           |                    | ruction when the con-     |  |  |
| oporation   | n = 0 to 15                                                                 |                                             | •                         |                    | equal to the value n in   |  |  |
|             |                                                                             |                                             | the immed                 | liate field.       |                           |  |  |
|             |                                                                             | Executes the next instruction when the con- |                           |                    |                           |  |  |
|             |                                                                             |                                             | tents of re<br>in the imm | -                  | not equal to the value n  |  |  |
|             |                                                                             |                                             | in the imm                | leulate liel       | u.                        |  |  |
| SEAM (Sk    | ip Equal, Accumulator with Memory)                                          |                                             |                           |                    |                           |  |  |
| Instruction | D9 D0                                                                       | Number of                                   | Number of                 | Flag CY            | Skip condition            |  |  |
| code        | 0 0 0 0 1 0 0 1 1 0 2 0 2 6 16                                              | words                                       | cycles                    |                    |                           |  |  |
|             |                                                                             | 1                                           | 1                         | _                  | (A) = (M(DP))             |  |  |
| Operation:  | (A) = (M(DP)) ?                                                             | Grouping:                                   | Compariso                 |                    |                           |  |  |
|             |                                                                             | Description                                 |                           |                    | ruction when the con-     |  |  |
|             |                                                                             |                                             | M(DP).                    | gister A is        | equal to the contents of  |  |  |
|             |                                                                             |                                             | ( )                       | the next in        | struction when the con-   |  |  |
|             |                                                                             |                                             | tents of                  | register A         | A is not equal to the     |  |  |
|             |                                                                             |                                             | contents c                | of M(DP).          |                           |  |  |
| CN70 (Ski   | n if Non Zoro condition of outernal 0 interrupt reque                       | t flog)                                     |                           |                    |                           |  |  |
| Instruction | p if Non Zero condition of external 0 interrupt reques D9 D0                | Number of                                   | Number of                 | Flag CY            | Skip condition            |  |  |
| code        |                                                                             | words                                       | cycles                    | riay CT            |                           |  |  |
|             | 0 0 0 0 1 1 1 0 0 0 2 0 3 0 16                                              | 1                                           | 1                         | -                  | V10 = 0: (EXF0) = 1       |  |  |
| Operation:  | V10 = 0: (EXF0) = 1 ?                                                       | Grouping:                                   | Interrupt o               | peration           |                           |  |  |
|             | $(EXF0) \leftarrow 0$                                                       | Description                                 |                           |                    | ars (0) to the EXF0 flag  |  |  |
|             | V10 = 1: SNZ0 = NOP                                                         |                                             |                           |                    | struction when external   |  |  |
|             | (V10 : bit 0 of the interrupt control register V1)                          | 0 interrupt request flag EXF0 is "1." When  |                           |                    |                           |  |  |
|             |                                                                             |                                             |                           | flag is "0,'       | ' executes the next in-   |  |  |
|             |                                                                             |                                             | struction.<br>When V10    | $1 - 1 \cdot This$ | s instruction is equiva-  |  |  |
|             |                                                                             |                                             | lent to the               |                    |                           |  |  |



| SNZIO (Skir      | o if Non Zero condition of external 0 Interrupt input                | oin)                                     |                  |             |                                                  |  |
|------------------|----------------------------------------------------------------------|------------------------------------------|------------------|-------------|--------------------------------------------------|--|
| Instruction      | D9 D0                                                                | Number of                                | Number of        | Flag CY     | Skip condition                                   |  |
| code             | 0 0 0 0 1 1 1 0 1 0 0 3 A                                            | words                                    | cycles           | 0           |                                                  |  |
|                  |                                                                      | 1                                        | 1                | -           | l12 = 0 : (INT) = "L"<br>l12 = 1 : (INT) = "H"   |  |
| Operation:       | l12 = 0 : (INT) = "L" ?                                              | Grouping:                                | Interrupt of     | peration    |                                                  |  |
| -                | I12 = 1 : (INT) = "H" ?                                              | Description                              |                  |             | s the next instruction                           |  |
|                  | (I12 : bit 2 of the interrupt control register I1)                   |                                          |                  |             | T pin is "L." Executes                           |  |
|                  |                                                                      |                                          |                  | struction   | when the level of INT                            |  |
|                  |                                                                      |                                          | pin is "H."      |             | a the next instruction                           |  |
|                  |                                                                      |                                          |                  |             | s the next instruction<br>T pin is "H." Executes |  |
|                  |                                                                      |                                          |                  |             | when the level of INT                            |  |
|                  |                                                                      |                                          | pin is "L."      |             |                                                  |  |
| SNZP (Skip       | o if Non Zero condition of Power down flag)                          |                                          |                  |             |                                                  |  |
| Instruction code | D9 D0 D0 0 0 0 0 0 1 1 0 0 3 to                                      | Number of<br>words                       | Number of cycles | Flag CY     | Skip condition                                   |  |
|                  | 16 0 0 0 0 0 0 0 0 1 1 2 0 0 0 16                                    | 1                                        | 1                | -           | (P) = 1                                          |  |
| Operation:       | (P) = 1 ?                                                            | Grouping:                                | Other oper       | ation       |                                                  |  |
| •                |                                                                      | Description                              |                  |             | ction when the P flag is                         |  |
|                  |                                                                      |                                          | "1".             |             |                                                  |  |
|                  |                                                                      |                                          | After skip       | ping, the   | P flag remains un-                               |  |
|                  |                                                                      |                                          | changed.         |             |                                                  |  |
|                  |                                                                      | Executes the next instruction when the P |                  |             |                                                  |  |
|                  |                                                                      |                                          | flag is "0."     |             |                                                  |  |
|                  |                                                                      |                                          |                  |             |                                                  |  |
| SNZT1 (Sk        | ip if Non Zero condition of Timer 1 int <mark>errup</mark> t request | flag)                                    |                  |             |                                                  |  |
| Instruction      |                                                                      | Number of                                | Number of        | Flag CY     | Skip condition                                   |  |
| code             | 1 0 1 0 0 0 0 0 0 0 2 2 8 0 <sub>16</sub>                            | words                                    | cycles           |             |                                                  |  |
|                  |                                                                      | 1                                        | 1                | -           | V12 = 0: (T1F) = 1                               |  |
| Operation:       | V12 = 0: (T1F) = 1 ?                                                 | Grouping:                                | Timer ope        | ration      |                                                  |  |
|                  | $(T1F) \leftarrow 0$                                                 | Description                              | 1: When V12      | e = 0 : Cle | ars (0) to the T1F flag                          |  |
|                  | V12 = 1: SNZT1 = NOP                                                 |                                          | •                |             | struction when timer 1                           |  |
|                  | (V12 = bit 2 of interrupt control register V1)                       |                                          |                  |             | g T1F is "1." When the                           |  |
|                  |                                                                      |                                          | 0                | s "0," exe  | cutes the next instruc-                          |  |
|                  |                                                                      |                                          | tion.            | 4 . Thi     | instruction is acuiva                            |  |
|                  |                                                                      |                                          | lent to the      |             | s instruction is equiva-                         |  |
| CNITTO (OL       | in if Non Zara condition of Timor 2 interrupt request                | flog                                     |                  |             |                                                  |  |
| Instruction      | ip if Non Zero condition of Timer 2 interrupt request                | Number of                                | Number of        | Flag CY     | Skip condition                                   |  |
| code             |                                                                      | words                                    | cycles           | Flag C f    | Skip condition                                   |  |
| code             | 1 0 1 0 0 0 0 0 1 <sub>2</sub> 2 8 1 <sub>16</sub>                   | 1                                        | 1                | -           | V13 = 0: (T2F) = 1                               |  |
| Operation:       | V13 = 0: (T2F) = 1 ?                                                 | Grouping:                                | Timer ope        | ration      |                                                  |  |
| •                | $(T2F) \leftarrow 0$                                                 | Description                              |                  |             | ars (0) to the T2F flag                          |  |
|                  | V13 = 1: SNZT2 = NOP                                                 |                                          |                  |             | struction when timer 2                           |  |
|                  | (V13 = bit 3 of interrupt control register V1)                       |                                          | interrupt r      | equest fla  | g T2F is "1." When the                           |  |
|                  |                                                                      |                                          | T2F flag is      | s "0," exe  | cutes the next instruc-                          |  |
|                  |                                                                      |                                          | tion.            |             |                                                  |  |
|                  |                                                                      |                                          |                  |             | s instruction is equiva-                         |  |
|                  |                                                                      |                                          | lent to the      | NOP instr   | uction.                                          |  |



| SNZT3 (Sk               | ip if Non Zero condition of Timer 3 interrupt request                                                                | flag)           |                  |             |                          |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|-----------------|------------------|-------------|--------------------------|
| Instruction code        | D9 D0<br>1 0 1 0 0 0 0 1 0 2 8 2 40                                                                                  | Number of words | Number of cycles | Flag CY     | Skip condition           |
|                         |                                                                                                                      | 1               | 1                | -           | V20 = 0: (T3F) = 1       |
| Operation:              | V20 = 0: (T3F) = 1 ?                                                                                                 | Grouping:       | Timer oper       | ation       |                          |
|                         | $(T3F) \leftarrow 0$                                                                                                 | Description     | : When V20       | = 0 : Clea  | ars (0) to the T3F flag  |
|                         | V20 = 1: SNZT3 = NOP                                                                                                 |                 | and skips        | the next in | struction when timer 3   |
|                         | (V20 = bit 0 of interrupt control register V2)                                                                       |                 | interrupt re     | equest flag | T3F is "1." When the     |
|                         |                                                                                                                      |                 | T3F flag is      | s "0," exec | utes the next instruc-   |
|                         |                                                                                                                      |                 | tion.            |             |                          |
|                         |                                                                                                                      |                 | When V20         | = 1 : This  | instruction is equiva-   |
|                         |                                                                                                                      |                 | lent to the      | NOP instru  | uction.                  |
| SRST (Svs               | tem ReSeT)                                                                                                           |                 | - *              |             |                          |
| Instruction             | D9 D0                                                                                                                | Number of       | Number of        | Flag CY     | Skip condition           |
| code                    | $\begin{bmatrix} 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 0 & 1 \end{bmatrix}_2 \begin{bmatrix} 0 & 0 & 1 \end{bmatrix}_{16}$ | words           | cycles           | Jung of     |                          |
|                         |                                                                                                                      | 1               | 1                | -           | _                        |
| Operation:              | System reset occurrence                                                                                              | Grouping:       | Other oper       |             |                          |
|                         |                                                                                                                      | Description     | : System res     | set occurs. |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
| SUPT (Set               | UPTF flag)                                                                                                           |                 |                  |             |                          |
| Instruction             | D9 D0                                                                                                                | Number of       | Number of        | Flag CY     | Skip condition           |
| code                    |                                                                                                                      | words           | cycles           | - 5 -       |                          |
|                         |                                                                                                                      | 1               | 1                | -           | _                        |
| Operation:              | (UPTF) ← 1                                                                                                           | Grouping:       | Other oper       |             |                          |
|                         |                                                                                                                      | Description     |                  | high-orde   | er bit reference enable  |
|                         |                                                                                                                      |                 | flag.            |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
| SVDE (Se<br>Instruction | Voltage Detector Enable flag) D9 D0                                                                                  | Number of       | Number of        | Flag CY     | Skip condition           |
| code                    |                                                                                                                      | words           | cycles           | Flag C f    | Skip condition           |
|                         | 1 0 1 0 0 1 0 0 1 1 2 2 3 3 16                                                                                       | 1               | 1                | -           | _                        |
| Operation:              | Voltage drop detection circuit valid at powerdown mode.                                                              | Grouping:       | Other oper       |             |                          |
|                         |                                                                                                                      | Description     |                  |             | tion circuit is valid at |
|                         |                                                                                                                      |                 |                  |             | clock operating mode,    |
|                         |                                                                                                                      |                 | RAM back         | • •         |                          |
|                         |                                                                                                                      | Note: This in   | nstruction car   | be used o   | only for H version.      |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |
|                         |                                                                                                                      |                 |                  |             |                          |



| SZB j (Skip | o if Zero, Bit)                                      |                                                                                                              |                     |              |                            |  |  |
|-------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------|--------------|----------------------------|--|--|
| Instruction | D9 D0                                                | Number of words                                                                                              | Number of cycles    | Flag CY      | Skip condition             |  |  |
| code        | 0 0 0 0 1 0 0 j j <sub>2</sub> 0 2 j <sub>16</sub>   | 1                                                                                                            | 1                   | -            | (Mj(DP)) = 0<br>j = 0 to 3 |  |  |
| Operation:  | (Mj(DP)) = 0 ?                                       | Grouping:                                                                                                    | Bit operation       | on           | ,                          |  |  |
|             | j = 0  to  3                                         | <b>Description:</b> Skips the next instruction when the con-                                                 |                     |              |                            |  |  |
|             |                                                      |                                                                                                              | •                   |              | cified by the value j in   |  |  |
|             |                                                      |                                                                                                              |                     |              | of M(DP) is "0."           |  |  |
|             |                                                      |                                                                                                              | Executes t          | he next ins  | struction when the con-    |  |  |
|             |                                                      |                                                                                                              | tents of bit        | j of M(DP    | ) is "1."                  |  |  |
|             |                                                      |                                                                                                              |                     |              |                            |  |  |
|             |                                                      |                                                                                                              |                     |              |                            |  |  |
| SZC (Skip   | if Zero, Carry flag)                                 |                                                                                                              |                     |              |                            |  |  |
| Instruction | D9 D0                                                | Number of                                                                                                    | Number of           | Flag CY      | Skip condition             |  |  |
| code        | 0 0 0 0 1 0 1 1 1 1 2 0 2 F 16                       | words                                                                                                        | cycles              |              |                            |  |  |
|             |                                                      | 1                                                                                                            | 1                   | -            | (CY) = 0                   |  |  |
| Omenations  |                                                      | Oneuminau                                                                                                    | A :: the sec a time |              |                            |  |  |
| Operation:  | (CY) = 0 ?                                           | Grouping:<br>Description                                                                                     | Arithmetic          |              | ruction when the con-      |  |  |
|             |                                                      | Description                                                                                                  | •                   |              |                            |  |  |
|             |                                                      | tents of carry flag CY is "0."<br>After skipping, the CY flag remains<br>changed.                            |                     |              |                            |  |  |
|             |                                                      |                                                                                                              |                     |              |                            |  |  |
|             |                                                      |                                                                                                              | Executes            | the next in  | struction when the con-    |  |  |
|             |                                                      |                                                                                                              | tents of the        | e CY flag i  | s "1."                     |  |  |
|             |                                                      |                                                                                                              |                     |              |                            |  |  |
| SZD (Skip   | if Zero, port D specified by register Y)             |                                                                                                              |                     |              |                            |  |  |
| Instruction | D9 D0                                                | Number of                                                                                                    | Number of           | Flag CY      | Skip condition             |  |  |
| code        |                                                      | words                                                                                                        | cycles              | _            |                            |  |  |
|             |                                                      | 2                                                                                                            | 2                   | -            | (D(Y)) = 0                 |  |  |
|             | 0 0 0 0 1 0 1 0 1 1 <sub>2</sub> 0 2 B <sub>16</sub> |                                                                                                              |                     |              | (Y) = 0 to 7               |  |  |
| Operation:  | (D(Y)) = 0 ?                                         | Grouping:                                                                                                    | Input/Outp          |              |                            |  |  |
| -           | (Y) = 0 to 7                                         | Description: Skips the next instruction when a bit of port<br>D specified by register Y is "0." Executes the |                     |              |                            |  |  |
|             |                                                      |                                                                                                              | •                   |              | the bit is "1."            |  |  |
|             |                                                      | Note:                                                                                                        | (Y) = 0  to  5      |              |                            |  |  |
|             |                                                      |                                                                                                              | ( )                 |              | nstruction if values ex-   |  |  |
|             |                                                      |                                                                                                              | cept above          | e are set to | register Y.                |  |  |
| T1AB (Tra   | nsfer data to timer 1 and register R1 from Accumula  | tor and rec                                                                                                  | pister B)           |              |                            |  |  |
| Instruction | D9 D0                                                | Number of                                                                                                    | Number of           | Flag CY      | Skip condition             |  |  |
| code        | 1 0 0 0 1 1 0 0 0 0 2 3 0                            | words                                                                                                        | cycles              | -            | •                          |  |  |
|             | 2 16                                                 | 1                                                                                                            | 1                   | -            | _                          |  |  |
| Operation:  | (T17−T14) ← (B)                                      | Grouping:                                                                                                    | Timer ope           | ration       |                            |  |  |
| •           | $(R17-R14) \leftarrow (B)$                           | Description                                                                                                  | n: Transfers        | the conte    | nts of register B to the   |  |  |
|             | (T13–T10) ← (A)                                      | high-order 4 bits of timer 1 and timer 1 re-                                                                 |                     |              |                            |  |  |
|             | $(R13-R10) \leftarrow (A)$                           |                                                                                                              | load regis          | ter R1. Tr   | ansfers the contents of    |  |  |
|             |                                                      |                                                                                                              | -                   |              | order 4 bits of timer 1    |  |  |
|             |                                                      |                                                                                                              | and timer           | 1 reload re  | egister R1.                |  |  |
|             |                                                      |                                                                                                              |                     |              |                            |  |  |
|             |                                                      |                                                                                                              |                     |              |                            |  |  |

RENESAS

| T2AB (Trai                                             | nsfer data to timer 2 and register R2L from Accumul                                                                      | ator and re                                                                                                                                                                                                                                                          | gister B)                               |                                                        |                                                                                                                         |  |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| Instruction code                                       | D9 D0<br>1 0 0 0 1 1 0 0 0 1 2 3 1 (0                                                                                    | Number of<br>words                                                                                                                                                                                                                                                   | Number of cycles                        | Flag CY                                                | Skip condition                                                                                                          |  |
|                                                        | <u> </u>                                                                                                                 | 1                                                                                                                                                                                                                                                                    | 1                                       | -                                                      | _                                                                                                                       |  |
| Operation:                                             | $(R2L7-R2L4) \leftarrow (B)$<br>(T27-T24) $\leftarrow (B)$<br>(R2L3-R2L0) $\leftarrow (A)$<br>(T23-T20) $\leftarrow (A)$ | Grouping:Timer operationDescription:Transfers the contents of register B to the<br>high-order 4 bits of timer 2 and timer 2 re-<br>load register R2L. Transfers the contents of<br>register A to the low-order 4 bits of timer 2<br>and timer 2 reload register R2L. |                                         |                                                        |                                                                                                                         |  |
| <b>Τ2ΗΔΒ</b> (Tr                                       | ansfer data to register R2H from Accumulator and re                                                                      | edister B)                                                                                                                                                                                                                                                           |                                         |                                                        |                                                                                                                         |  |
| $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |                                                                                                                          | Number of<br>words                                                                                                                                                                                                                                                   | Number of<br>cycles                     | Flag CY                                                | Skip condition                                                                                                          |  |
|                                                        |                                                                                                                          |                                                                                                                                                                                                                                                                      |                                         | _                                                      | —                                                                                                                       |  |
| Operation:                                             | (R2H7–R2H4) ← (B)<br>(R2H3–R2H0) ← (A)                                                                                   | Grouping:<br>Description                                                                                                                                                                                                                                             | high-order<br>load regist<br>register A | the conter<br>4 bits of t<br>er R2H. Tr<br>to the low- | nts of register B to the<br>imer 2 and timer 2 re-<br>ansfers the contents of<br>order 4 bits of timer 2<br>gister R2H. |  |
| T2R2L (Tra                                             | ansfer data to timer 2 from register R2L)                                                                                |                                                                                                                                                                                                                                                                      |                                         |                                                        |                                                                                                                         |  |
| Instruction code                                       | D9 D0<br>1 0 1 0 0 1 0 1 0 1 2 2 9 5 16                                                                                  | Number of<br>words                                                                                                                                                                                                                                                   | Number of cycles                        | Flag CY                                                | Skip condition                                                                                                          |  |
|                                                        |                                                                                                                          | 1                                                                                                                                                                                                                                                                    | 1                                       | -                                                      | _                                                                                                                       |  |
| Operation:                                             | (T27–T20) ← (R2L7–R2L0)                                                                                                  | Grouping:<br>Descriptior                                                                                                                                                                                                                                             | Timer open<br>Transfers<br>R2L to tim   | the conte                                              | ents of reload register                                                                                                 |  |
| TAB (Trans                                             | sfer data to Accumulator from register B)                                                                                |                                                                                                                                                                                                                                                                      |                                         |                                                        |                                                                                                                         |  |
| Instruction code                                       | D9 D0                                                                                                                    | Number of<br>words                                                                                                                                                                                                                                                   | Number of cycles                        | Flag CY                                                | Skip condition                                                                                                          |  |
|                                                        | 0 0 0 0 0 1 1 1 1 0 <sub>2</sub> 0 1 E <sub>16</sub>                                                                     | 1                                                                                                                                                                                                                                                                    | 1                                       | -                                                      | -                                                                                                                       |  |
| Operation:                                             | (A) ← (B)                                                                                                                | Grouping:<br>Description                                                                                                                                                                                                                                             | Register to<br>Transfers to<br>ister A. | 0                                                      | ansfer<br>ts of register B to reg-                                                                                      |  |
|                                                        |                                                                                                                          |                                                                                                                                                                                                                                                                      |                                         |                                                        |                                                                                                                         |  |



| TAB1 (Trar                                       | nsfer da             | ita to A             | ccum               | nulat           | tor ar       | d re | giste  | r B fr | om      | timer           | 1)                                |                  |                |                                                   |
|--------------------------------------------------|----------------------|----------------------|--------------------|-----------------|--------------|------|--------|--------|---------|-----------------|-----------------------------------|------------------|----------------|---------------------------------------------------|
| Instruction                                      | D9                   |                      |                    |                 |              |      | D0     |        |         |                 | Number of                         | Number of        | Flag CY        | Skip condition                                    |
| code                                             | 1 0                  | 0 1                  | 1                  | 1               | 0 0          | 0    | 0      | 2      | 7       | 0               | words                             | cycles           |                |                                                   |
|                                                  |                      |                      | <u> </u>           | <u> </u>        | 0 0          |      | 2      |        |         | 16              | 1                                 | 1                | -              | _                                                 |
| Operation:                                       | (B) ← (              | T17-T14              | 4)                 |                 |              |      |        |        |         |                 | Grouping:                         | Timer ope        | ration         |                                                   |
| • • • • • • • • • • • • • • • • • • • •          |                      | T13–T10              |                    |                 |              |      |        |        |         |                 |                                   |                  |                | rder 4 bits (T17–T14) of                          |
|                                                  |                      |                      | ,                  |                 |              |      |        |        |         |                 |                                   | timer 1 to       | -              |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  | -              | der 4 bits (T13–T10) of                           |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   | timer 1 to       |                | ( )                                               |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                |                                                   |
| TAB2 (Trar                                       | nsfer da             | ita to A             | ccum               | nulat           | tor ar       | d re | giste  | r B fr | om      | timer           | 2)                                |                  |                |                                                   |
| Instruction code                                 | D9                   | 0 1                  | 1                  | 1               | 0 0          | 0    | D0     | 2      | 7       | 1               | Number of<br>words                | Number of cycles | Flag CY        | Skip condition                                    |
|                                                  |                      |                      | '                  |                 | 0 0          |      | 2      | 2      | '       | 16              | 1                                 | 1                | -              | _                                                 |
| Operation:                                       | (B) ← (              | (T27–T24             | 4)                 |                 |              |      |        |        |         |                 | Grouping:                         | Timer ope        | ration         |                                                   |
|                                                  |                      | T23–T20              |                    |                 |              |      |        |        |         |                 | Description                       |                  |                | rder 4 bits (T27-T24) of                          |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   | timer 2 to       | register B.    |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   | Transfers        | the low-or     | der 4 bits (T23-T20) of                           |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   | timer 2 to       | register A.    |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                |                                                   |
| TABE (Trar                                       | efor da              |                      | cour               |                 | or ar        | d ro | aisto  | r B fr | om      | rogist          | or E)                             |                  |                |                                                   |
| Instruction                                      | D9                   |                      | CCUIT              | iulat           | u a          | uie  | D0     | БП     | UIII    | regist          | Number of                         | Number of        | Flag CY        | Skip condition                                    |
| code                                             |                      |                      |                    |                 |              |      |        |        |         |                 | words                             | cycles           | T lag CT       | Skip contaition                                   |
| code                                             | 0 0                  | 0 0                  | 1                  | 0               | 1 0          | 1    | 0 2    | 0      | 2       | A 16            | 1                                 | 1                | _              |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 | I I                               | 1                |                | -                                                 |
| Operation:                                       | (B) ← (              | E7–E4)               |                    |                 |              |      |        |        |         |                 | Grouping:                         | Register to      | o register tr  | ansfer                                            |
|                                                  | $(A) \leftarrow (A)$ |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                | order 4 bits (E7-E4) of                           |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  | -              | B, and low-order 4 bits                           |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   | of register      | -              |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   | •                | •              |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 |                                   |                  |                |                                                   |
| TABP p (Tr                                       | anefor               | data to              |                    | umui            | lator        | and  | rogie  | tor B  | fro     | m Dro           | aram mem                          | orv in page      |                |                                                   |
| Instruction                                      | D9                   |                      |                    | unu             | alui         | anu  | D0     |        | , 110   |                 | Number of                         | Number of        | Flag CY        | Skip condition                                    |
| code                                             |                      |                      |                    |                 |              |      |        |        | 8       |                 | words                             | cycles           | i lug O i      | Okip condition                                    |
| coue                                             | 0 0                  | 1 0                  | p5                 | p4              | рз р         | 2 p1 | p0 2   | 0      | 8<br>+p | р <sub>16</sub> | 1                                 | 3                |                |                                                   |
|                                                  |                      |                      |                    |                 |              |      |        |        |         |                 | I                                 | 5                | _              |                                                   |
| Operation:                                       | 4                    |                      |                    |                 |              |      | Grou   | ping:  | ŀ       | Arithme         | tic operation                     |                  |                |                                                   |
| $(SP) \leftarrow (SP) + (SK(SP)) \leftarrow (F)$ | PC)                  |                      |                    |                 |              |      | Desc   |        |         | oforo hi        | a 7 to 4 to ro                    | aiotor P and h   | , ito 2 to 0 t | o register A. These bits                          |
| $(PCH) \leftarrow p(N)$                          |                      | <b>A</b> (a)         |                    |                 |              |      |        |        |         |                 |                                   |                  |                | A2 A1 A0)2 specified by                           |
| $(PCL) \leftarrow (DR2)$<br>at $(UPTF) = 0$      |                      | at (UPTF             | <sup>-</sup> ) = 1 |                 |              |      | regist | ers A  | and I   | D in pag        | ge p.                             | ,                |                | , i i                                             |
| (B) ← (RÓM(F                                     | PC))7−4              | (DŘ2) ←              | · (0)              | (5.2)           | 1/22         |      |        |        |         |                 |                                   |                  |                | ster B and bits 3 to 0 to<br>s (DR2 DR1 DR0 A3 A2 |
| $(A) \leftarrow (ROM(B))$                        |                      | (DR1, DF<br>(B) ← (R | ⊀0) ←<br>20M/₽     | (RON)<br>2C))7- | VI(PC)<br>-4 | 9, 8 |        |        |         |                 | jisters A and I                   |                  |                |                                                   |
|                                                  |                      | (A) ← (R             | ROM(P              | °C))3-          | -0           |      |        | p is ( | ) to 3  | 31 for M        | 34556M4/M4I                       | H, and p is 0 t  |                | 34556M8/M8H/G8/G8H.                               |
|                                                  |                      | (PC) ← (<br>(SP) ← ( | (SK(SF<br>(SP) –   | P))<br>· 1      |              |      |        |        |         |                 | ction is execu<br>gister is used. | nea, pe caref    |                | ver the stack because 1                           |
|                                                  |                      | <u>,, ` (</u>        |                    | •               |              |      |        | 9      |         |                 | ,                                 |                  |                |                                                   |

RENESAS

| TABPS (Tr        | ansfer data to Accumulator and register B from Pres | Scaler)            |                  |                        |                                                                               |
|------------------|-----------------------------------------------------|--------------------|------------------|------------------------|-------------------------------------------------------------------------------|
| Instruction code | D9 D0                                               | Number of<br>words | Number of cycles | Flag CY                | Skip condition                                                                |
|                  |                                                     | 1                  | 1                | -                      | _                                                                             |
| Operation:       | $(B) \leftarrow (TPS7\text{-}TPS4)$                 | Grouping:          | Timer oper       |                        |                                                                               |
|                  | (A) ← (TPS3–TPS0)                                   | Description        | TPS4) of         | prescale<br>he low-ord | order 4 bits (TPS7–<br>r to register B, and<br>er 4 bits (TPS3–TPS0)<br>er A. |
| TAD (Trans       | sfer data to Accumulator from register D)           |                    | - <b>T</b>       |                        |                                                                               |
| Instruction code | D9 D0           | Number of<br>words | Number of cycles | Flag CY                | Skip condition                                                                |
|                  |                                                     | 1                  | 1                | -                      | -                                                                             |
| Operation:       | $(A_2 - A_0) \leftarrow (DR_2 - DR_0)$              | Grouping:          | Register to      |                        |                                                                               |
|                  | $(A3) \leftarrow 0$                                 | Description        |                  |                        | nts of register D to the                                                      |
|                  |                                                     | Note:              |                  |                        | Ao) of register A.                                                            |
|                  |                                                     |                    |                  |                        | B) of register A.                                                             |
|                  |                                                     |                    |                  |                        |                                                                               |
|                  |                                                     |                    |                  |                        |                                                                               |
| TAI1 (Trans      | sfer data to Accumulator from register 11)          |                    |                  |                        |                                                                               |
| Instruction code | D9 D0<br>1 0 0 1 0 1 0 0 1 1 2 2 5 3 16             | Number of<br>words | Number of cycles | Flag CY                | Skip condition                                                                |
|                  |                                                     | 1                  | 1                | -                      | -                                                                             |
| Operation:       | $(A) \leftarrow (I1)$                               | Grouping:          | Interrupt of     |                        |                                                                               |
|                  |                                                     | Description        | register I1      |                        | nts of interrupt control<br>A.                                                |
| TAK0 (Trar       | nsfer data to Accumulator from register K0)         |                    |                  |                        |                                                                               |
| Instruction code | D9 D0<br>1 0 0 1 0 1 0 1 0 2 5 6                    | Number of<br>words | Number of cycles | Flag CY                | Skip condition                                                                |
|                  |                                                     | 1                  | 1                | -                      | _                                                                             |
| Operation:       | (A) ← (K0)                                          | Grouping:          | Input/Outp       |                        |                                                                               |
|                  |                                                     | Description        |                  |                        | nts of key-on wakeup<br>register A.                                           |
|                  |                                                     |                    |                  |                        |                                                                               |



| TAK1 (Tra   | nsfer data to Accumulator from register K1)                 |                    |                                                                  |              |                        |  |  |
|-------------|-------------------------------------------------------------|--------------------|------------------------------------------------------------------|--------------|------------------------|--|--|
| Instruction | D9 D0                                                       | Number of          | Number of                                                        | Flag CY      | Skip condition         |  |  |
| code        | $1 0 0 1 0 1 1 0 0 1_{2}$                                   | words              | cycles                                                           |              |                        |  |  |
|             |                                                             | 1                  | 1                                                                | -            | -                      |  |  |
| Operation:  | $(A) \leftarrow (K1)$                                       | Grouping:          | Input/Outp                                                       | ut operatio  | on                     |  |  |
| •           |                                                             | Description        |                                                                  |              | nts of key-on wakeup   |  |  |
|             |                                                             |                    | control reg                                                      | jister K1 to | register A.            |  |  |
| TAK2 (Tran  | sfer data to Accumulator from register K2)                  |                    |                                                                  |              |                        |  |  |
| Instruction |                                                             | Number of          | Number of                                                        | Flag CY      | Skip condition         |  |  |
| code        |                                                             | words              | cycles                                                           | Tay CT       | Skip condition         |  |  |
| Code        | 1 0 0 1 0 1 1 0 1 0 2 2 5 A <sub>16</sub>                   | 1                  | 1                                                                | -            | -                      |  |  |
| Operation:  | (A) ← (K2)                                                  | Grouping:          | Input/Outpu                                                      | It operatio  | n                      |  |  |
| oporation   |                                                             |                    |                                                                  |              | its of key-on wakeup   |  |  |
|             |                                                             |                    | control regi                                                     |              | •                      |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             | nsfer data to Accumulator from register L1)                 | 1                  |                                                                  |              |                        |  |  |
| Instruction |                                                             | Number of<br>words | Number of<br>cycles                                              | Flag CY      | Skip condition         |  |  |
| code        | 1 0 0 1 0 0 1 0 1 0 <u>1</u> 0 <u>2</u> 2 4 A <sub>16</sub> | 1                  | 1                                                                | _            |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
| Operation:  | $(A) \leftarrow (L1)$                                       | Grouping:          | LCD contr                                                        |              |                        |  |  |
|             |                                                             | Description        | <b>Description:</b> Transfers the contents of LCD control regis- |              |                        |  |  |
|             |                                                             |                    | ter L1 to re                                                     | egister A.   |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
| TAM j (Trar | nsfer data to Accumulator from Memory)                      |                    |                                                                  |              |                        |  |  |
| Instruction | D9 D0                                                       | Number of          | Number of                                                        | Flag CY      | Skip condition         |  |  |
| code        | 1 0 1 1 0 0 j j j j <sub>2</sub> 2 C j <sub>16</sub>        | words              | cycles                                                           |              |                        |  |  |
|             |                                                             | 1                  | 1                                                                | -            | -                      |  |  |
| Operation:  | $(A) \leftarrow (M(DP))$                                    | Grouping:          | RAM to reg                                                       | ister trans  | fer                    |  |  |
|             | $(X) \leftarrow (X) \in XOR(j)$                             |                    |                                                                  |              | contents of M(DP) to   |  |  |
|             | j = 0 to 15                                                 |                    | register A,                                                      | an exclu     | sive OR operation is   |  |  |
|             |                                                             |                    |                                                                  |              | gister X and the value |  |  |
|             |                                                             |                    |                                                                  |              | ld, and stores the re- |  |  |
|             |                                                             |                    | sult in regis                                                    | ster X.      |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |
|             |                                                             |                    |                                                                  |              |                        |  |  |



| TAMR (Tra        | nsfer data to Accumulator from register MR)        |                                                                                           |                            |              |                                                     |  |  |
|------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------|--------------|-----------------------------------------------------|--|--|
| Instruction code | D9 D0<br>1 0 0 1 0 1 0 0 1 0 2 5 2                 | Number of<br>words                                                                        | Number of cycles           | Flag CY      | Skip condition                                      |  |  |
|                  | 1 0 0 1 0 1 0 0 1 0 2 2 5 2 <sub>16</sub>          | 1                                                                                         | 1                          | -            | _                                                   |  |  |
| Operation:       | $(A) \leftarrow (MR)$                              | Grouping:                                                                                 | Clock oper                 | ation        |                                                     |  |  |
| •                |                                                    | Description                                                                               |                            |              | ts of clock control reg-                            |  |  |
|                  |                                                    |                                                                                           | ister MR to                | o register A |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
| TAPU0 (Tr        | ansfer data to Accumulator from register PU0)      |                                                                                           |                            |              |                                                     |  |  |
| Instruction      | D9 D0                                              | Number of                                                                                 | Number of                  | Flag CY      | Skip condition                                      |  |  |
| code             | 1 0 0 1 0 1 0 1 1 1 2 2 5 7 16                     | words                                                                                     | cycles                     |              |                                                     |  |  |
|                  |                                                    | 1                                                                                         | 1                          | -            | _                                                   |  |  |
| Operation:       | $(A) \leftarrow (PU0)$                             | Grouping:                                                                                 | Input/Outp                 |              |                                                     |  |  |
|                  |                                                    | Description                                                                               | : Transfers<br>register PL |              | nts of pull-up control                              |  |  |
|                  |                                                    |                                                                                           | regiotor r c               | of to regio  |                                                     |  |  |
|                  |                                                    | 2                                                                                         |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
| TAPU1 (Tr        | ansfer data to Accumulator from register PU1)      | 1                                                                                         |                            |              |                                                     |  |  |
| Instruction      |                                                    | Number of<br>words                                                                        | Number of cycles           | Flag CY      | Skip condition                                      |  |  |
| code             | 1 0 0 1 0 1 1 1 1 0 2 2 5 E 16                     | 1                                                                                         | 1                          | -            | _                                                   |  |  |
| Operation:       | (A) ← (PU1)                                        | Grouping:                                                                                 | Input/Outp                 | ut operatio  | n                                                   |  |  |
| -                |                                                    | <b>Description:</b> Transfers the contents of pull-up control register PU1 to register A. |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           | register PC                | J1 to regist | ter A.                                              |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
| TASP (Tran       | nsfer data to Accumulator from Stack Pointer)      |                                                                                           |                            |              |                                                     |  |  |
| Instruction      | D9 D0                                              | Number of                                                                                 | Number of                  | Flag CY      | Skip condition                                      |  |  |
| code             | 0 0 0 1 0 1 0 0 0 0 0 0 0 0 1                      | words<br>1                                                                                | cycles<br>1                | _            |                                                     |  |  |
|                  |                                                    |                                                                                           | I                          |              |                                                     |  |  |
| Operation:       | $(A2-A0) \leftarrow (SP2-SP0)$ $(A3) \leftarrow 0$ | Grouping:                                                                                 | Register to                |              |                                                     |  |  |
|                  | $(A3) \leftarrow 0$                                | Description                                                                               |                            |              | s of stack pointer (SP)<br>s (A2–A0) of register A. |  |  |
|                  |                                                    | Note: After this instruction is executed, "0"                                             |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           | stored to th               | ne bit 3 (Aa | e) of register A.                                   |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |
|                  |                                                    |                                                                                           |                            |              |                                                     |  |  |



| TAV1 (Tran         | nsfer data to Accumulator from register V1)                |                         |                  |              |                          |  |  |
|--------------------|------------------------------------------------------------|-------------------------|------------------|--------------|--------------------------|--|--|
| Instruction        | D9 D0                                                      | Number of               | Number of        | Flag CY      | Skip condition           |  |  |
| code               | 0 0 0 1 0 1 0 1 0 0 0 5 4                                  | words                   | cycles           |              |                          |  |  |
|                    | <u> </u>                                                   | 1                       | 1                | -            | -                        |  |  |
| Operation:         | $(A) \leftarrow (V1)$                                      | Grouping:               | Interrupt o      | peration     |                          |  |  |
|                    |                                                            |                         |                  |              | nts of interrupt control |  |  |
|                    |                                                            |                         | register V1      |              |                          |  |  |
|                    |                                                            |                         | -                | -            |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
| TAV2 (Trai         | nsfer data to Accumulator from register V2)                |                         |                  |              |                          |  |  |
| Instruction        | D9 D0                                                      | Number of               | Number of        | Flag CY      | Skip condition           |  |  |
| code               |                                                            | words                   | cycles           | Ũ            |                          |  |  |
|                    | 0 0 0 1 0 1 0 1 0 1 <sub>2</sub> 0 3 3 <sub>16</sub>       | 1                       | 1                | -            | _                        |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
| Operation:         | $(A) \leftarrow (V2)$                                      | Grouping:               | Interrupt o      |              |                          |  |  |
|                    |                                                            | Description             |                  |              | nts of interrupt control |  |  |
|                    |                                                            |                         | register va      | 2 to registe | er A.                    |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
| <b>TANA/4</b> /Tro | refer data to A coursulator from register (M/4)            |                         |                  |              |                          |  |  |
|                    | nsfer data to Accumulator from register W1)                | Number                  | Number           |              |                          |  |  |
| Instruction        |                                                            | Number of<br>words      | Number of cycles | Flag CY      | Skip condition           |  |  |
| code               | 1 0 0 1 0 0 1 0 1 0 <u>1</u> <u>2</u> <u>4</u> <u>B</u> 16 | 1                       | 1                | _            | _                        |  |  |
|                    |                                                            |                         | •                |              |                          |  |  |
| Operation:         | $(A) \leftarrow (W1)$                                      | Grouping:               | Timer ope        | ration       |                          |  |  |
|                    |                                                            | Description             | 1: Transfers     | the conten   | ts of timer control reg- |  |  |
|                    |                                                            | ister W1 to register A. |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
| <u> </u>           | nsfer data to Accumulator from register W2)                | 1                       |                  |              |                          |  |  |
| Instruction        |                                                            | Number of words         | Number of cycles | Flag CY      | Skip condition           |  |  |
| code               | $1 0 0 1 0 0 1 1 0_{2} 0_{2} 2 4 C_{16}$                   |                         |                  |              |                          |  |  |
|                    |                                                            | 1                       | 1                | -            | _                        |  |  |
| Operation:         | $(A) \leftarrow (W2)$                                      | Grouping:               | Timer ope        | ration       |                          |  |  |
| ••••••             |                                                            | Description             |                  |              | ts of timer control reg- |  |  |
|                    |                                                            |                         |                  | o register A | -                        |  |  |
|                    |                                                            |                         |                  | 5            |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |
|                    |                                                            |                         |                  |              |                          |  |  |



| TAW3 (Trar       | sfer data to Accumulator from registe | er W3) |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
|------------------|---------------------------------------|--------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------|--------------------------|--|--|--|--|
| Instruction      | D9 D0                                 |        |           |           | Number of                                                                                                                   | Number of                     | Flag CY      | Skip condition           |  |  |  |  |
| code             | 1 0 0 1 0 0 1 1 0 1                   | 2 4    | 4 D       | 16        | words                                                                                                                       | cycles                        |              |                          |  |  |  |  |
|                  |                                       |        |           |           | 1                                                                                                                           | 1                             | _            | _                        |  |  |  |  |
| Operation:       | $(A) \leftarrow (W3)$                 |        |           |           | Grouping:                                                                                                                   | Timer oper                    | ation        |                          |  |  |  |  |
|                  |                                       |        |           |           | Description                                                                                                                 | i: Transfers t<br>ister W3 to |              | ts of timer control reg- |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
| TAW4 (Tra        | nsfer data to Accumulator from regist | er W4) | )         |           |                                                                                                                             |                               |              |                          |  |  |  |  |
| Instruction code | D9 D0<br>1 0 0 1 0 0 1 1 0 0          | 2 4    | 4 E       |           | Number of<br>words                                                                                                          | Number of cycles              | Flag CY      | Skip condition           |  |  |  |  |
|                  |                                       |        | +   -     | 16        | 1                                                                                                                           | 1                             | -            | -                        |  |  |  |  |
| Operation:       | (A) ← (W4)                            |        | Grouping: | Timer ope | ration                                                                                                                      |                               |              |                          |  |  |  |  |
| •                |                                       |        |           |           | <b>Description:</b> Transfers the contents of timer control reg-                                                            |                               |              |                          |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             | ister W4 to                   | o register A |                          |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
| TAX (Trans       | fer data to Accumulator from register | · X)   |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
| Instruction      | D9 D0                                 |        |           |           | Number of                                                                                                                   | Number of                     | Flag CY      | Skip condition           |  |  |  |  |
| code             |                                       | 0 5    | 5 2       | 16        | words<br>1                                                                                                                  | cycles<br>1                   | _            | _                        |  |  |  |  |
| Operation:       | $(A) \leftarrow (X)$                  |        |           |           | Grouping:                                                                                                                   | Register to                   | register tr  | ansfer                   |  |  |  |  |
| oporation        |                                       |        |           |           | Grouping:         Register to register transfer           Description:         Transfers the contents of register X to reg- |                               |              |                          |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             | ister A.                      |              |                          |  |  |  |  |
| TAY (Trans       | er data to Accumulator from register  | Y)     |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
| Instruction code | D9 D0<br>0 0 0 0 0 1 1 1 1 1          | 0 1    | I F       |           | Number of<br>words                                                                                                          | Number of cycles              | Flag CY      | Skip condition           |  |  |  |  |
|                  |                                       |        |           | 16        | 1                                                                                                                           | 1                             | -            | _                        |  |  |  |  |
| Operation:       | $(A) \leftarrow (Y)$                  |        |           |           | Grouping:                                                                                                                   | Register to                   | register tr  | ansfer                   |  |  |  |  |
| -                |                                       |        |           |           | Description: Transfers the contents of register Y to regis-<br>ter A.                                                       |                               |              |                          |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |
|                  |                                       |        |           |           |                                                                                                                             |                               |              |                          |  |  |  |  |



| TAZ (Trans  | fer data to Accumulator from register Z)                                                                |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|-------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|--|
| Instruction | D9 D0                                                                                                   | Number of                                                       | Number of        | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Skip condition |  |  |  |
| code        | 0 0 0 1 0 1 0 1 1 0 1 1 0 1 1 0 0 1 1 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                   | words<br>1                                                      | cycles<br>1      | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _              |  |  |  |
| Operation:  | $(A1, A0) \leftarrow (Z1, Z0)$                                                                          | Grouping:                                                       | Register to      | register tr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ansfer         |  |  |  |
| oporation   | $(A3, A2) \leftarrow 0$                                                                                 | <b>Description:</b> Transfers the contents of register Z to the |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         | low-order 2 bits (A1, A0) of register A.                        |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         | Note: After this instruction is executed, "                     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         | stored to the high-order 2 bits (A3, A2)<br>register A.         |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 | register A.      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
| TBA (Trans  | sfer data to register B from Accumulator)                                                               |                                                                 | - *              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
| Instruction | D9 D0                                                                                                   | Number of                                                       | Number of        | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Skip condition |  |  |  |
| code        | 0 0 0 0 0 0 1 1 1 0 2 0 0 E 16                                                                          | words                                                           | cycles           | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |  |  |  |
|             |                                                                                                         | 1                                                               | 1                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -              |  |  |  |
| Operation:  | $(B) \leftarrow (A)$                                                                                    | Grouping:                                                       | Register to      | register tr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ansfer         |  |  |  |
| oporation   |                                                                                                         | Description                                                     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 | ter B.           | -       -         to register transfer         a the contents of register Z to the         2 bits (A1, A0) of register A.         a instruction is executed, "0" is         the high-order 2 bits (A3, A2) of            Flag CY       Skip condition         -       -         to register transfer         the contents of register A to register         the contents of register A to register         the contents of register A to register         the contents of register A to the trol operation         s the contents of register A to the trol register C1. |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
| TC1A (Trai  | nsfer data to register C1 from Accumulator)                                                             | 1                                                               |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
| Instruction | D9 D0                                                                                                   | Number of                                                       | Number of        | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Skip condition |  |  |  |
| code        | 1 0 1 0 1 0 1 0 0 0 2 2 A 8 16                                                                          | words                                                           | cycles           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         | 1                                                               | 1                | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -              |  |  |  |
| Operation:  | (C1) ← (A)                                                                                              | Grouping:                                                       | LCD contr        | ol operatio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | n              |  |  |  |
|             |                                                                                                         | <b>Description:</b> Transfers the contents of register A to the |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 | LCD contr        | ol register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | C1.            |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
| TC2A (Trai  | nsfer data to register C2 from Accumulator)                                                             |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
| Instruction |                                                                                                         | Number of words                                                 | Number of cycles | Flag CY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Skip condition |  |  |  |
| code        | 1 0 1 0 1 0 1 0 1 <u>0</u> 1 <u>0</u> 1 <u>1</u> <u>0</u> <u>1</u> <u>2</u> <u>1</u> <u>9</u> <u>16</u> | 1                                                               | 1                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -              |  |  |  |
| Operation:  | $(C2) \leftarrow (A)$                                                                                   | Grouping:                                                       |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         | Description                                                     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •              |  |  |  |
|             |                                                                                                         |                                                                 | LCD contr        | oi register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 62.            |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |
|             |                                                                                                         |                                                                 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |  |  |  |



| TDA (Trans  | sfer data to register D from Accumulator and registe   | r B)                                                                                                                     |                  |              |                                                |  |  |  |  |  |
|-------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------|--------------|------------------------------------------------|--|--|--|--|--|
| Instruction | D9 D0                                                  | Number of                                                                                                                | Number of        | Flag CY      | Skip condition                                 |  |  |  |  |  |
| code        | 0 0 0 0 1 0 1 0 1 2 0 2 9                              | words                                                                                                                    | cycles           |              |                                                |  |  |  |  |  |
|             |                                                        | 1                                                                                                                        | 1                | -            | -                                              |  |  |  |  |  |
| Operation:  | $(DR2-DR0) \leftarrow (A2-A0)$                         | Grouping:                                                                                                                | Register to      | o register t | ransfer                                        |  |  |  |  |  |
|             |                                                        | Description                                                                                                              |                  |              | rder 3 bits (A2-A0) of                         |  |  |  |  |  |
|             |                                                        |                                                                                                                          | register A       | to register  | D.                                             |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
| TEAB (Tra   | nsfer data to register E from Accumulator and register | ter B)                                                                                                                   |                  |              |                                                |  |  |  |  |  |
| Instruction | D9 D0                                                  | Number of                                                                                                                | Number of        | Flag CY      | Skip condition                                 |  |  |  |  |  |
| code        | 0 0 0 0 0 1 1 0 1 0 0 1 A 16                           | words                                                                                                                    | cycles           |              |                                                |  |  |  |  |  |
|             |                                                        | 1                                                                                                                        | 1                | -            | _                                              |  |  |  |  |  |
| Operation:  | (E7–E4) ← (B)                                          | Grouping: Register to register transfer                                                                                  |                  |              |                                                |  |  |  |  |  |
|             | (E3–E0) ← (A)                                          | Description: Transfers the contents of register B to the                                                                 |                  |              |                                                |  |  |  |  |  |
|             |                                                        | high-order 4 bits (E7–E4) of register E, a<br>the contents of register A to the low-order<br>bits (E3–E0) of register E. |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          | ,                | , 0          |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
| TFR0A (Tr   | ansfer data to register FR0 from Accumulator)          |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
| Instruction |                                                        | Number of                                                                                                                | Number of        | Flag CY      | Skip condition                                 |  |  |  |  |  |
| code        | 1 0 0 0 1 0 1 0 0 0 2 2 2 8 <sub>16</sub>              | words                                                                                                                    | cycles           |              |                                                |  |  |  |  |  |
|             |                                                        | 1                                                                                                                        | 1                | _            | _                                              |  |  |  |  |  |
| Operation:  | (FR0) ← (A)                                            | Grouping: Input/Output operation                                                                                         |                  |              |                                                |  |  |  |  |  |
|             |                                                        | <b>Description:</b> Transfers the contents of register A to the                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          | port outpu       | t structure  | control register FR0.                          |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             | ansfer data to register FR1 from Accumulator)          | 1                                                                                                                        | 1                | 1            |                                                |  |  |  |  |  |
| Instruction |                                                        | Number of<br>words                                                                                                       | Number of cycles | Flag CY      | Skip condition                                 |  |  |  |  |  |
| code        | <u>1 0 0 0 1 0 1 0 1 2 2 2 9</u> <sub>16</sub>         | 1                                                                                                                        | 1                | _            |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
| Operation:  | $(FR1) \leftarrow (A)$                                 | Grouping:                                                                                                                | Input/Outp       |              |                                                |  |  |  |  |  |
|             |                                                        | Description                                                                                                              |                  |              | nts of register A to the control register FR1. |  |  |  |  |  |
|             |                                                        |                                                                                                                          | ροπ σαιρα        | , su ucture  | CONTROL TEGISTER FRI.                          |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |
|             |                                                        |                                                                                                                          |                  |              |                                                |  |  |  |  |  |



| TFR2A (Tra  | ansf | er c         | lata | a to | o re | egi  | ste  | er l | FR   | 2 1 | fro      | m  | A  | CC  | un  | nul  | at  | or) | ) |         |                                                                                               |            |                  |        |         |        |                                         |    |
|-------------|------|--------------|------|------|------|------|------|------|------|-----|----------|----|----|-----|-----|------|-----|-----|---|---------|-----------------------------------------------------------------------------------------------|------------|------------------|--------|---------|--------|-----------------------------------------|----|
| Instruction | Ds   |              |      |      |      |      |      |      |      |     |          |    |    | D0  |     |      |     |     |   |         | Number                                                                                        | of         | Number of        | Fla    | g CY    |        | Skip condition                          |    |
| code        | 1    | 0            | 0    |      | 0    | 1    | 0    | Ţ    | 1    | 0   | <u>٦</u> | 1  |    | 0   |     | 2    |     | 2   | A |         | words                                                                                         |            | cycles           |        | _       |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    | -   | 2   |      |     |     |   | 16      | 1                                                                                             |            | 1                |        | -       |        | -                                       |    |
| Operation:  | (FF  | 82) ←        | - (A | .)   |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         | Grouping: Input/Output operation                                                              |            |                  |        |         |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         | Descripti                                                                                     | on         |                  |        |         |        | f register A to th<br>rol register FR2. | e  |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         |                                                                                               |            |                  |        |         |        |                                         |    |
| TI1A (Tran  | sfer | da           | ta t | o r  | eg   | iste | er I | 11   | fro  | m   | A        | сс | ur | nul | lat | tor) |     |     |   |         |                                                                                               |            | - <b>A</b>       |        |         |        |                                         |    |
| Instruction | Ds   | )            |      |      |      |      |      |      |      |     |          |    |    | D0  |     | _    |     |     |   | _       | Number                                                                                        | of         | Number of        | Fla    | g CY    |        | Skip condition                          |    |
| code        | 1    | 0            | C    | )    | 0    | 0    | 1    | 1    | 0    | 1   | 1        | 1  |    | 1   | 2   | 2    |     | 1   | 7 | ,<br>16 | words<br>1                                                                                    |            | cycles<br>1      |        | -       |        |                                         |    |
| Operation:  | (11  |              | (A)  |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         | Groupin                                                                                       |            |                  |        | tion    |        |                                         |    |
| Operation:  | (11) | )←           | (A)  |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         | Grouping: Interrupt operation<br>Description: Transfers the contents of register A to inter-  |            |                  |        |         |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         |                                                                                               |            | rupt contr       |        |         |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         |                                                                                               |            |                  | -      | -       |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         |                                                                                               |            |                  |        |         |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         |                                                                                               |            |                  |        |         |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    | <   | 5   |      |     |     |   |         |                                                                                               |            |                  |        |         |        |                                         |    |
| TK0A (Tra   | nsfe | r da         | ata  | to   | reg  | gis  | ter  | K    | 0 f  | ro  | m        | Ac | C  | um  | lul | ato  | or) |     |   |         |                                                                                               |            |                  |        |         |        |                                         |    |
| Instruction | Ds   | )            |      |      |      |      |      |      |      | 4   |          |    |    | D0  |     | _    | _   |     |   | _       | Number                                                                                        | of         | Number of        | Fla    | g CY    |        | Skip condition                          |    |
| code        | 1    | 0            | 0    |      | 0    | 0    | 1    |      | 1    | 0   | 2        | 1  |    | 1   | 2   | 2    |     | 1   | В | 316     | words<br>1                                                                                    |            | cycles<br>1      |        | -       |        | _                                       |    |
| Operation:  | (K)  | ) ←          | (A)  |      |      |      | 1    |      |      |     |          |    |    |     |     |      |     |     |   |         | Grouping                                                                                      | <b>1</b> . | Input/Outr       |        | neratio | <br>   |                                         |    |
| operation.  | (1)  | <i>)</i> , ` | (7.9 |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         | Grouping: Input/Output operation<br>Description: Transfers the contents of register A to key- |            |                  |        |         |        |                                         |    |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         |                                                                                               |            | on wakeu         |        |         |        | -                                       | -  |
| TK1A (Tra   | nsfe | r da         | ata  | to   | reą  | gis  | ter  | Κ    | 1 fi | ror | m        | Ac | c  | um  | ul  | atc  | or) |     |   |         |                                                                                               |            |                  |        |         |        |                                         |    |
| Instruction | Ds   | )            |      |      |      |      |      |      |      |     |          |    |    | Do  |     |      |     |     |   | _       | Number<br>words                                                                               | of         | Number of cycles | Fla    | g CY    |        | Skip condition                          |    |
| code        | 1    | 0            | 0    |      | 0    | 0    | 1    |      | 0    | 1   |          | 0  |    | 0   | 2   | 2    |     | 1   | 4 | 16      | 1                                                                                             |            | 1                |        | -       |        | -                                       |    |
| Operation:  | (K   | 1) ←         | (A)  |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         | Grouping                                                                                      | <u>л.</u>  | Input/Outp       | out or | peratio | ้าท    |                                         |    |
|             | (    | ., .         | (,,) |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         | Descript                                                                                      |            |                  | the c  | conten  | nts of | f register A to ke<br>er K1.            | y- |
|             |      |              |      |      |      |      |      |      |      |     |          |    |    |     |     |      |     |     |   |         |                                                                                               |            |                  |        |         |        |                                         |    |



| TK2A (Trar                | nsfer data to register K2 from Accumulator)          |                    |                              |                         |                          |
|---------------------------|------------------------------------------------------|--------------------|------------------------------|-------------------------|--------------------------|
| Instruction               | D9 D0                                                | Number of<br>words | Number of cycles             | Flag CY                 | Skip condition           |
| code                      | 1 0 0 0 0 1 0 1 0 1 <sub>2</sub> 2 1 5 <sub>16</sub> | 1                  | 1                            | -                       | -                        |
| Operation:                | (K2) ← (A)                                           | Grouping:          | Input/Outp                   | ut operatio             | n                        |
|                           |                                                      | Description        |                              | the conten              | ts of register A to key- |
|                           |                                                      |                    |                              |                         |                          |
| IL1A (Irar<br>Instruction | sfer data to register L1 from Accumulator)           | Number of          | Number of                    | Flag CY                 | Skip condition           |
| code                      | D9 D0<br>1 0 0 0 0 1 0 1 0 2 2 0 A 16                | words              | cycles                       | Flag C f                | Skip condition           |
|                           |                                                      | 1                  | 1                            | -                       | _                        |
| Operation:                | $(L1) \leftarrow (A)$                                | Grouping:          | LCD contro                   |                         |                          |
|                           |                                                      | Description        | : Transfers t<br>control reg | the conten<br>ister L1. | ts of register A to LCD  |
| TL2A (Trar                | sfer data to register L2 from Accumulator)           |                    |                              |                         |                          |
| Instruction               | D9 D0                                                | Number of          | Number of                    | Flag CY                 | Skip condition           |
| code                      | 1 0 0 0 0 0 1 0 1 1 2 2 0 B <sub>16</sub>            | words<br>1         | cycles<br>1                  | _                       | _                        |
| Operation:                | $(L2) \leftarrow (A)$                                | Grouping:          | LCD contro                   | l<br>ol operatio        | า                        |
|                           |                                                      | Description        | : Transfers t<br>control reg | the conten<br>ister L2. | ts of register A to LCD  |
| TL3A (Trar                | sfer data to register L3 from Accumulator)           | •                  |                              |                         |                          |
| Instruction code          | D9 D0<br>1 0 0 0 0 1 1 0 0 2 0 C <sub>16</sub>       | Number of<br>words | Number of cycles             | Flag CY                 | Skip condition           |
|                           | 100000000000000000000000000000000000000              | 1                  | 1                            | -                       | -                        |
| Operation:                | $(L3) \leftarrow (A)$                                | Grouping:          | LCD contro                   | ol operatio             | 1                        |
|                           |                                                      | Description        |                              | the conten              | ts of register A to LCD  |



| TLCA (Tra        | nsfer data to register LC from Accumulator)        |                                                            |                                         |            |                                                     |  |  |  |  |  |
|------------------|----------------------------------------------------|------------------------------------------------------------|-----------------------------------------|------------|-----------------------------------------------------|--|--|--|--|--|
| Instruction code | D9 D0<br>1 0 0 0 0 1 1 0 1 2 0 D<br>16             | Number of<br>words                                         | Number of cycles                        | Flag CY    | Skip condition                                      |  |  |  |  |  |
|                  | 1 0 0 0 0 0 1 1 0 1 2 2 0 D 16                     | 1                                                          | 1                                       | -          | -                                                   |  |  |  |  |  |
| Operation:       | $(LC) \leftarrow (A)$<br>$(RLC) \leftarrow (A)$    | Grouping:<br>Description                                   | Timer oper<br>Transfers t<br>LC and rel | the conten | ts of register A to timer<br>er RLC.                |  |  |  |  |  |
|                  |                                                    |                                                            | -                                       |            |                                                     |  |  |  |  |  |
|                  | nsfer data to Memory from Accumulator)             | I                                                          |                                         |            |                                                     |  |  |  |  |  |
| Instruction code | D9 D0<br>1 0 1 0 1 1 j j j j 2 2 B j <sub>16</sub> | Number of<br>words                                         | Number of cycles                        | Flag CY    | Skip condition                                      |  |  |  |  |  |
|                  |                                                    | 1                                                          | 1                                       | -          | _                                                   |  |  |  |  |  |
| Operation:       | $(M(DP)) \leftarrow (A)$                           | Grouping:                                                  | RAM to re                               |            |                                                     |  |  |  |  |  |
|                  | $(X) \leftarrow (X) EXOR(j)$                       | Description: After transferring the contents of register A |                                         |            |                                                     |  |  |  |  |  |
|                  | j = 0 to 15                                        |                                                            | · ,                                     |            | ve OR operation is per-                             |  |  |  |  |  |
|                  |                                                    |                                                            |                                         |            | ister X and the value j<br>d, and stores the result |  |  |  |  |  |
|                  |                                                    |                                                            | in register                             |            | a, and stores the result                            |  |  |  |  |  |
|                  |                                                    |                                                            | III legister                            | Λ.         |                                                     |  |  |  |  |  |
| TMRA (Tra        | nsfer data to register MR from Accumulator)        |                                                            |                                         |            |                                                     |  |  |  |  |  |
| Instruction      | D9 D0                                              | Number of                                                  | Number of                               | Flag CY    | Skip condition                                      |  |  |  |  |  |
| code             | 1 0 0 0 0 1 0 1 1 0 2 2 1 6 <sub>16</sub>          | words<br>1                                                 | cycles<br>1                             | -          | -<br>-                                              |  |  |  |  |  |
| Operation:       | (MR) ← (A)                                         | Grouping:                                                  | Other oper                              | ration     |                                                     |  |  |  |  |  |
| operation        |                                                    | Description                                                |                                         |            | ts of register A to clock                           |  |  |  |  |  |
|                  |                                                    |                                                            | control reg                             |            |                                                     |  |  |  |  |  |
| TPAA (Trai       | nsfer data to register PA from Accumulator)        |                                                            |                                         |            |                                                     |  |  |  |  |  |
| Instruction code | D9 D0<br>1 0 1 0 1 0 1 0 1 0 2 A A                 | Number of<br>words                                         | Number of<br>cycles                     | Flag CY    | Skip condition                                      |  |  |  |  |  |
|                  | <u> </u>                                           | 1                                                          | 1                                       | -          | -                                                   |  |  |  |  |  |
| Operation:       | $(PA0) \leftarrow (A0)$                            | Grouping:                                                  | Timer oper                              | ation      |                                                     |  |  |  |  |  |
|                  |                                                    | Description                                                |                                         |            | s of lowermost bit (Ao)<br>htrol register PA.       |  |  |  |  |  |
|                  |                                                    |                                                            |                                         |            |                                                     |  |  |  |  |  |



| TPSAB (Tra       | ansfer data to Pre-Scaler from Accumulator and reg                                           | ister B)                                                                                      |                                                                                                             |                                                        |                                                                                                                                  |  |  |
|------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Instruction code | D9 D0<br>1 0 0 0 1 1 0 1 0 1 2 3 5                                                           | Number of<br>words                                                                            | Number of cycles                                                                                            | Flag CY                                                | Skip condition                                                                                                                   |  |  |
| code             | 1 0 0 0 1 1 0 1 0 1 <sub>2</sub> 2 3 5 <sub>16</sub>                                         | 1                                                                                             | 1                                                                                                           | -                                                      | _                                                                                                                                |  |  |
| Operation:       | $(RPS7-RPS4) \leftarrow (B)$                                                                 | Grouping:                                                                                     | Timer oper                                                                                                  | ation                                                  |                                                                                                                                  |  |  |
|                  | $(TPS7-TPS4) \leftarrow (B)$<br>$(RPS3-RPS0) \leftarrow (A)$<br>$(TPS3-TPS0) \leftarrow (A)$ |                                                                                               | <ul> <li>Transfers<br/>high-order<br/>reload regi<br/>tents of regional</li> </ul>                          | the conter<br>4 bits of p<br>ister RPS,<br>gister A to | tts of register B to the<br>rescaler and prescaler<br>and transfers the con-<br>the low-order 4 bits of<br>caler reload register |  |  |
| TPU0A (Tra       | ansfer data to register PU0 from Accumulator)                                                |                                                                                               |                                                                                                             |                                                        |                                                                                                                                  |  |  |
| Instruction code | D9 D0                                                                                        | Number of words                                                                               | Number of cycles                                                                                            | Flag CY                                                | Skip condition                                                                                                                   |  |  |
| 0000             | 1 0 0 0 1 0 1 1 0 1 <u>2</u> 2 2 D <sub>16</sub>                                             | 1                                                                                             | 1                                                                                                           | -                                                      | -                                                                                                                                |  |  |
| Operation:       | $(PU0) \leftarrow (A)$                                                                       | Grouping:                                                                                     | Input/Outp                                                                                                  | ut operatio                                            | n                                                                                                                                |  |  |
|                  |                                                                                              | <b>Description</b>                                                                            |                                                                                                             |                                                        | ts of register A to pull-                                                                                                        |  |  |
|                  |                                                                                              |                                                                                               | up control                                                                                                  | register Pl                                            | JO.                                                                                                                              |  |  |
|                  |                                                                                              |                                                                                               |                                                                                                             |                                                        |                                                                                                                                  |  |  |
|                  |                                                                                              |                                                                                               |                                                                                                             |                                                        |                                                                                                                                  |  |  |
|                  |                                                                                              |                                                                                               |                                                                                                             |                                                        |                                                                                                                                  |  |  |
|                  |                                                                                              |                                                                                               |                                                                                                             |                                                        |                                                                                                                                  |  |  |
| · · ·            | ansfer data to register PU1 from Accumulator)                                                |                                                                                               |                                                                                                             |                                                        |                                                                                                                                  |  |  |
| Instruction code |                                                                                              | Number of<br>words                                                                            | Number of cycles                                                                                            | Flag CY                                                | Skip condition                                                                                                                   |  |  |
| code             | 1 0 0 0 1 0 1 1 1 0 2 2 2 E 16                                                               | 1                                                                                             | 1                                                                                                           | -                                                      | _                                                                                                                                |  |  |
| Operation:       | (PU1) ← (A)                                                                                  | Grouping:                                                                                     | Input/Outp                                                                                                  | ut operatio                                            | n                                                                                                                                |  |  |
|                  |                                                                                              | <b>Description:</b> Transfers the contents of register A to pull-<br>up control register PU1. |                                                                                                             |                                                        |                                                                                                                                  |  |  |
|                  |                                                                                              |                                                                                               | up control                                                                                                  | register Pt                                            | ١.                                                                                                                               |  |  |
| TR1AB (Tra       | ansfer data to register R1 from Accumulator and reg                                          | gister B)                                                                                     |                                                                                                             |                                                        |                                                                                                                                  |  |  |
| Instruction code | D9 D0 1 1 1 1 1 2 3 F                                                                        | Number of<br>words                                                                            | Number of cycles                                                                                            | Flag CY                                                | Skip condition                                                                                                                   |  |  |
|                  |                                                                                              | 1                                                                                             | 1                                                                                                           | -                                                      | -                                                                                                                                |  |  |
| Operation:       | (R17–R14) ← (B)                                                                              | Grouping:                                                                                     | Timer oper                                                                                                  | ration                                                 |                                                                                                                                  |  |  |
|                  | (R13–R10) ← (A)                                                                              | Description                                                                                   | nts of register B to the<br>7–R14) of reload regis-<br>ents of register A to the<br>8–R10) of reload regis- |                                                        |                                                                                                                                  |  |  |



| TRGA (Tra        | nsfe    | r da  | ita to | o re  | gist  | er F | २ <mark>G f</mark> r | rom  | Ac       | ccui | mu   | lato | or) |   |    |                    |                           |               |                            |
|------------------|---------|-------|--------|-------|-------|------|----------------------|------|----------|------|------|------|-----|---|----|--------------------|---------------------------|---------------|----------------------------|
| Instruction      | D9      |       |        |       |       |      |                      |      |          | D0   |      |      |     |   |    | Number of          | Number of                 | Flag CY       | Skip condition             |
| code             | 1       | 0     | 0      | 0     | 0     | 0    | 1                    | 0    | 0        | 1    | ]_   | 2    | 0   | 9 |    | words              | cycles                    |               |                            |
|                  |         |       |        |       |       |      |                      |      |          | L    | 12   |      |     |   | 16 | 1                  | 1                         | -             | -                          |
| Operation:       | (RC     | G) ←  | (A)    |       |       |      |                      |      |          |      |      |      |     |   |    | Grouping:          | Clock cont                | rol operation | on                         |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    | Description        | : Transfers t             | he content    | s of register A to regis-  |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    | ter RG.                   |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
| TV1A (Trar       | nsfe    | r dat | ta to  | reç   | jiste | ər V | 1 frc                | om / | <u>م</u> | cum  | nula | ator | .)  |   |    |                    |                           |               |                            |
| Instruction code | D9<br>0 | 0     | 0      | 0     | 1     | 1    | 1                    | 1    | 1        | D0   | 1    | 0    | 3   | F |    | Number of<br>words | Number of cycles          | Flag CY       | Skip condition             |
|                  | -       |       | -      |       |       |      |                      |      |          |      | 2    |      | -   |   | 16 | 1                  | 1                         | -             | -                          |
| Operation:       | (V1     | ) ←   | (A)    |       |       |      |                      |      |          |      |      |      |     |   |    | Grouping:          | Interrupt o               | peration      |                            |
| -                |         |       | . ,    |       |       |      |                      |      |          |      |      |      |     |   |    | <b>Description</b> |                           |               | ts of register A to inter- |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    | rupt contro               | l register \  | /1.                        |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
| TV2A (Trar       | nsfei   | · dat | a to   | reg   | jiste | er V | 2 frc                | om A | \cc      | cum  | ula  | ator | )   |   |    |                    |                           |               |                            |
| Instruction      | D9      | 1     |        |       |       |      |                      |      |          | Do   | -    |      |     |   | _  | Number of          | Number of                 | Flag CY       | Skip condition             |
| code             | 0       | 0     | 0      | 0     | 1     | 1    | 1                    | 1    | 1        | 0    | 2    | 0    | 3   | E | 16 | words<br>1         | cycles<br>1               | _             |                            |
| Operation:       | ()/2    | !) ←  | (A)    |       |       | -    |                      |      |          |      |      |      |     |   |    | Grouping:          | Interrupt o               | oeration      |                            |
| operation.       | ( • 2   | .)    | (~)    |       |       |      |                      |      |          |      |      |      |     |   |    | Description        |                           |               | s of register A to inter-  |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    | rupt contro               |               | -                          |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
| TW1A (Tra        | nsfe    | r da  | ta to  | o reg | gist  | er V | V1 fr                | rom  | Ac       | ccur | mu   | lato | or) |   |    |                    |                           |               |                            |
| Instruction      | D9      | 1     |        |       |       |      |                      |      |          | Do   | 1    |      |     |   | _  | Number of words    | Number of cycles          | Flag CY       | Skip condition             |
| code             | 1       | 0     | 0      | 0     | 0     | 0    | 1                    | 1    | 1        | 0    | 2    | 2    | 0   | E | 16 | 1                  | 1                         | _             | _                          |
| Operation:       | (\\)    | 1) ←  | (A)    |       |       |      |                      |      |          |      |      |      |     |   |    | Grouping:          | Timor opor                | ration        |                            |
| Operation.       | (**     | i) ←  | (A)    |       |       |      |                      |      |          |      |      |      |     |   |    |                    | Timer oper<br>Transfers t |               | ts of register A to timer  |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    | control reg               |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |
|                  |         |       |        |       |       |      |                      |      |          |      |      |      |     |   |    |                    |                           |               |                            |



| TW2A (Tra        | nsfer data to register W2 from Accumulator)                                                                                                                                                                       |                          |                                      |            |                                      |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------|------------|--------------------------------------|
| Instruction code | D9 D0<br>1 0 0 0 0 1 1 1 1 2 0 F 16                                                                                                                                                                               | Number of<br>words       | Number of<br>cycles                  | Flag CY    | Skip condition                       |
|                  | 1 0 0 0 0 0 1 1 1 2 2 0 1 16                                                                                                                                                                                      | 1                        | 1                                    | -          | _                                    |
| Operation:       | $(W2) \leftarrow (A)$                                                                                                                                                                                             | Grouping:                | Timer oper                           |            |                                      |
|                  |                                                                                                                                                                                                                   | Description              | : Transfers t<br>control reg         |            | s of register A to timer             |
| TW2A (Tro        | nsfer data to register W3 from Accumulator)                                                                                                                                                                       |                          |                                      |            |                                      |
| Instruction      |                                                                                                                                                                                                                   | Number of                | Number of                            | Flag CY    | Skip condition                       |
| code             | $\begin{bmatrix} 1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\ \end{bmatrix} \begin{bmatrix} 0 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\ 0 & 0 & 0 & 0 & 0 & 0 \end{bmatrix}_2 \begin{bmatrix} 2 & 1 & 0 \\ 2 & 1 & 0 \end{bmatrix}_{16}$ | words                    | cycles                               |            |                                      |
|                  |                                                                                                                                                                                                                   | 1                        | 1                                    | -          | _                                    |
| Operation:       | $(W3) \leftarrow (A)$                                                                                                                                                                                             | Grouping:                | Timer oper                           |            |                                      |
|                  |                                                                                                                                                                                                                   | Description              |                                      |            | ts of register A to timer            |
|                  |                                                                                                                                                                                                                   |                          | control reg                          | jister wa. |                                      |
|                  |                                                                                                                                                                                                                   |                          |                                      |            |                                      |
|                  |                                                                                                                                                                                                                   |                          |                                      |            |                                      |
|                  |                                                                                                                                                                                                                   |                          |                                      |            |                                      |
| TW4A (Tra        | nsfer data to register W4 from Accumulator)                                                                                                                                                                       |                          |                                      |            |                                      |
| Instruction      | D9 D0                                                                                                                                                                                                             | Number of                | Number of                            | Flag CY    | Skip condition                       |
| code             | 1 0 0 0 0 1 0 0 0 1 <sub>2</sub> 2 1 1 <sub>16</sub>                                                                                                                                                              | words<br>1               | cycles<br>1                          | _          |                                      |
| Operation:       | $(W4) \leftarrow (A)$                                                                                                                                                                                             | Grouping:                | Timer oper                           | ration     |                                      |
|                  |                                                                                                                                                                                                                   | Description              |                                      |            | ts of register A to timer            |
|                  |                                                                                                                                                                                                                   |                          | control reg                          | jister W4. |                                      |
| TYA (Trans       | fer data to register Y from Accumulator)                                                                                                                                                                          |                          |                                      |            |                                      |
| Instruction code | D9 D0<br>0 0 0 0 0 1 1 0 0 0 0 C 16                                                                                                                                                                               | Number of<br>words       | Number of<br>cycles                  | Flag CY    | Skip condition                       |
|                  | 0 0 0 0 0 0 1 1 0 0 2 0 0 C 16                                                                                                                                                                                    | 1                        | 1                                    | -          | -                                    |
| Operation:       | $(Y) \leftarrow (A)$                                                                                                                                                                                              | Grouping:<br>Descriptior | Register to<br>Transfers t<br>ter Y. |            | ansfer<br>ts of register A to regis- |
|                  |                                                                                                                                                                                                                   |                          |                                      |            |                                      |



| WRST (Wa    | tchdog timer ReSeT)                                                          |                          |                  |              |                                                 |
|-------------|------------------------------------------------------------------------------|--------------------------|------------------|--------------|-------------------------------------------------|
| Instruction | D9 D0                                                                        | Number of                | Number of        | Flag CY      | Skip condition                                  |
| code        | 1     0     1     0     0     0     0     0     0       2     A     0     16 | words<br>1               | cycles<br>1      | _            | (WDF1) = 1                                      |
|             |                                                                              |                          |                  |              |                                                 |
| Operation:  | (WDF1) = 1 ?                                                                 | Grouping:                | Other oper       |              |                                                 |
|             | $(WDF1) \leftarrow 0$                                                        | Description              |                  |              | DF1 flag and skips the                          |
|             |                                                                              |                          |                  |              | n watchdog timer flag                           |
|             |                                                                              |                          |                  |              | ne WDF1 flag is "0," ex-                        |
|             |                                                                              |                          |                  |              | uction. Also, stops the                         |
|             |                                                                              |                          | -                |              | ion when executing the mmediately after the     |
|             |                                                                              |                          | DWDT inst        |              | inneulately alter the                           |
|             |                                                                              |                          |                  |              |                                                 |
|             | hange Accumulator and Memory data)                                           | Number                   | Number of        |              | Olvin andition                                  |
| Instruction |                                                                              | Number of<br>words       | Number of cycles | Flag CY      | Skip condition                                  |
| code        | 1 0 1 1 0 1 j j j <sub>2</sub> 2 D j <sub>16</sub>                           | 1                        | 1                | _            |                                                 |
|             |                                                                              |                          |                  |              |                                                 |
| Operation:  | $(A) \leftarrow \rightarrow (M(DP))$                                         | Grouping:                | RAM to reg       | gister trans | sfer                                            |
|             | $(X) \leftarrow (X) EXOR(j)$                                                 | Description              | : After exch     | nanging th   | e contents of M(DP)                             |
|             | j = 0 to 15                                                                  |                          | with the co      | ntents of r  | egister A, an exclusive                         |
|             | C                                                                            |                          |                  |              | ormed between regis-                            |
|             |                                                                              |                          |                  |              | in the immediate field,                         |
|             |                                                                              |                          | and stores       | the result   | in register X.                                  |
|             |                                                                              |                          |                  |              |                                                 |
|             |                                                                              |                          |                  |              |                                                 |
|             | Kchange Accumulator and Memory data and Decren                               |                          |                  |              |                                                 |
| Instruction |                                                                              | Number of<br>words       | Number of cycles | Flag CY      | Skip condition                                  |
| code        | 1 0 1 1 1 1 j j j j <sub>2</sub> 2 F j <sub>16</sub>                         | 1                        | 1                |              | (Y) = 15                                        |
|             |                                                                              | •                        |                  |              | (1) = 10                                        |
| Operation:  | $(A) \leftarrow \rightarrow (M(DP))$                                         | Grouping:<br>Description | RAM to reg       |              |                                                 |
| -           | $(X) \leftarrow (X) EXOR(j)$                                                 | Description              | with the co      | ntents of r  | e contents of M(DP)<br>egister A, an exclusive  |
|             | j = 0 to 15                                                                  |                          | OR operat        | ion is perf  | ormed between regis-                            |
|             | $(Y) \leftarrow (Y) - 1$                                                     |                          |                  |              | in the immediate field,<br>in register X.       |
|             |                                                                              |                          | Subtracts ?      | 1 from the   | contents of register Y.                         |
|             |                                                                              |                          |                  |              | action, when the con-                           |
|             |                                                                              |                          |                  |              | 15, the next instruction contents of register Y |
|             |                                                                              |                          |                  |              | truction is executed.                           |
|             | change Accumulator and Memory data and Increme                               |                          |                  | í            |                                                 |
| Instruction |                                                                              | Number of<br>words       | Number of cycles | Flag CY      | Skip condition                                  |
| code        | 1 0 1 1 1 0 j j j j <u>2</u> 2 E j <sub>16</sub>                             | 1                        | 1                | _            | (Y) = 0                                         |
|             |                                                                              |                          |                  |              |                                                 |
| Operation:  | $(A) \leftarrow \rightarrow (M(DP))$                                         | Grouping:<br>Descriptior | RAM to reg       |              |                                                 |
|             | $(X) \leftarrow (X) EXOR(j)$                                                 | Description              |                  |              | e contents of M(DP)<br>egister A, an exclusive  |
|             | j = 0 to 15                                                                  |                          | OR operat        | ion is perf  | ormed between regis-                            |
|             | $(Y) \leftarrow (Y) + 1$                                                     |                          |                  |              | in the immediate field, in register X.          |
|             |                                                                              |                          |                  |              | is of register Y. As a re-                      |
|             |                                                                              |                          | sult of ac       | dition, w    | hen the contents of                             |
|             |                                                                              |                          |                  |              | e next instruction is ontents of register Y is  |
|             |                                                                              |                          |                  |              | ction is executed.                              |



| Type of instructions            | Mnemonic |    |    |    |            |            |            | ction | 000 | <u> </u> |    |   |              |             | er of<br>ds       | er o                |                                                                                                                                                  |
|---------------------------------|----------|----|----|----|------------|------------|------------|-------|-----|----------|----|---|--------------|-------------|-------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| _                               |          | D9 | D8 | D7 | D6         | D5         | D4         | D3    | D2  | D1       | D0 |   | ade<br>otati | cimal<br>on | Number (<br>words | Number of<br>cycles | Function                                                                                                                                         |
| '                               | ГАВ      | 0  | 0  | 0  | 0          | 0          | 1          | 1     | 1   | 1        | 0  | 0 | 1            | Е           | 1                 | 1                   | $(A) \leftarrow (B)$                                                                                                                             |
| Т                               | ГВА      | 0  | 0  | 0  | 0          | 0          | 0          | 1     | 1   | 1        | 0  | 0 | 0            | Е           | 1                 | 1                   | $(B) \leftarrow (A)$                                                                                                                             |
| Т                               | ΓΑΥ      | 0  | 0  | 0  | 0          | 0          | 1          | 1     | 1   | 1        | 1  | 0 | 1            | F           | 1                 | 1                   | $(A) \leftarrow (Y)$                                                                                                                             |
|                                 | ГҮА      | 0  | 0  | 0  | 0          | 0          | 0          | 1     | 1   | 0        | 0  | 0 | 0            | С           | 1                 | 1                   | $(Y) \gets (A)$                                                                                                                                  |
| transfe                         | ГЕАВ     | 0  | 0  | 0  | 0          | 0          | 1          | 1     | 0   | 1        | 0  | 0 | 1            | A           | 1                 | 1                   | $\begin{array}{l} (E7-E4) \leftarrow (B) \\ (E3-E0) \leftarrow (A) \end{array}$                                                                  |
| Register to register transfer   | TABE     | 0  | 0  | 0  | 0          | 1          | 0          | 1     | 0   | 1        | 0  | 0 | 2            | A           | 1                 | 1                   |                                                                                                                                                  |
| т ф                             | ГDA      | 0  | 0  | 0  | 0          | 1          | 0          | 1     | 0   | 0        | 1  | 0 | 2            | 9           | 1                 | 1                   | $(DR2-DR0) \leftarrow (A2-A0)$                                                                                                                   |
| Registe                         | ΓAD      | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0   | 0        | 1  | 0 | 5            | 1           | 1                 | 1                   | $\begin{array}{l} (A_2 - A_0) \leftarrow (DR_2 - DR_0) \\ (A_3) \leftarrow 0 \end{array}$                                                        |
| Т                               | ΓAZ      | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0   | 1        | 1  | 0 | 5            | 3           | 1                 | 1                   | $(A_1, A_0) \leftarrow (Z_1, Z_0) (A_3, A_2) \leftarrow 0$                                                                                       |
| Т                               | ГАХ      | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0   | 1        | 0  | 0 | 5            | 2           | 1                 | 1                   | $(A) \leftarrow (X)$                                                                                                                             |
| Т                               | TASP     | 0  | 0  | 0  | 1          | 0          | 1          | 0     | 0   | 0        | 0  | 0 | 5            | 0           | 1                 | 1                   | $(A_2-A_0) \leftarrow (SP_2-SP_0)$<br>$(A_3) \leftarrow 0$                                                                                       |
| L                               | _XY x, y | 1  | 1  | Х3 | <b>X</b> 2 | <b>X</b> 1 | <b>X</b> 0 | уз    | y2  | у1       | уо | 3 | x            | у           | 1                 | 1                   | $\begin{array}{l} (X) \leftarrow x \ x = 0 \ \text{to} \ 15 \\ (Y) \leftarrow y \ y = 0 \ \text{to} \ 15 \end{array}$                            |
| L                               | .Z z     | 0  | 0  | 0  | 1          | 0          | 0          | 1     | 0   | Z1       | Z0 | 0 | 4            | 8<br>+z     | 1                 | 1                   | $(Z) \leftarrow z \ z = 0 \text{ to } 3$                                                                                                         |
| RAM addresses                   | NY       | 0  | 0  | 0  | 0          | 0          | 1          | 0     | 0   | 1        | 1  | 0 | 1            | 3           | 1                 | 1                   | $(Y) \leftarrow (Y) + 1$                                                                                                                         |
|                                 | DEY      | 0  | 0  | 0  | 0          | 0          | 1          | 0     | 1   | 1        | 1  | 0 | 1            | 7           | 1                 | 1                   | $(Y) \leftarrow (Y) - 1$                                                                                                                         |
| Т                               | ГАМ ј    | 1  | 0  | 1  | 1          | 0          | 0          | j     | j   | j        | j  | 2 | С            | j           | 1                 | 1                   | $\begin{array}{l} (A) \leftarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \end{array}$                                       |
|                                 | KAM j    | 1  | 0  | 1  | 1          | 0          | 1          | j     | j   | j        | j  | 2 | D            | j           | 1                 | 1                   | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \end{array}$                           |
| lister transf<br>×              | KAMD j   | 1  | 0  | 1  | 1          | 1          | 1          | j     | j   | j        | j  | 2 | F            | j           | 1                 | 1                   | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) - 1 \end{array}$ |
| RAM to register transfer<br>× × | KAMI j   | 1  | 0  | 1  | 1          | 1          | 0          | j     | j   | j        | j  | 2 | E            | j           | 1                 | 1                   | $\begin{array}{l} (A) \leftarrow \rightarrow (M(DP)) \\ (X) \leftarrow (X)EXOR(j) \\ j = 0 \text{ to } 15 \\ (Y) \leftarrow (Y) + 1 \end{array}$ |
| Т                               | ГМА ј    | 1  | 0  | 1  | 0          | 1          | 1          | j     | j   | j        | j  | 2 | в            | j           | 1                 | 1                   | $(M(DP)) \leftarrow (A)$<br>$(X) \leftarrow (X)EXOR(j)$<br>j = 0  to  15                                                                         |

## MACHINE INSTRUCTIONS (INDEX BY TYPES)



| Skip condition            | Carry flag CY | Datailed description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                         | -             | Transfers the contents of register B to register A.                                                                                                                                                                                                                                                                                                                                                                                                    |
| -                         | -             | Transfers the contents of register A to register B.                                                                                                                                                                                                                                                                                                                                                                                                    |
| _                         | -             | Transfers the contents of register Y to register A.                                                                                                                                                                                                                                                                                                                                                                                                    |
| -                         | -             | Transfers the contents of register A to register Y.                                                                                                                                                                                                                                                                                                                                                                                                    |
| -                         | -             | Transfers the contents of register B to the high-order 4 bits (E7–E4) of register E, and the contents of register A to the low-order 4 bits (E3–E0) of register E.                                                                                                                                                                                                                                                                                     |
| -                         | -             | Transfers the high-order 4 bits (E7–E4) of register E to register B, and low-order 4 bits (E3–E0) of register E to register A.                                                                                                                                                                                                                                                                                                                         |
| -                         | -             | Transfers the contents of the low-order 3 bits (A2–A0) of register A to register D.                                                                                                                                                                                                                                                                                                                                                                    |
| -                         | -             | Transfers the contents of register D to the low-order 3 bits (A2–A0) of register A.                                                                                                                                                                                                                                                                                                                                                                    |
| -                         | -             | Transfers the contents of register Z to the low-order 2 bits (A1, A0) of register A.                                                                                                                                                                                                                                                                                                                                                                   |
| _                         | -             | Transfers the contents of register X to register A.                                                                                                                                                                                                                                                                                                                                                                                                    |
| _                         | -             | Transfers the contents of stack pointer (SP) to the low-order 3 bits (A2–A0) of register A.                                                                                                                                                                                                                                                                                                                                                            |
| Continuous<br>description | -             | Loads the value x in the immediate field to register X, and the value y in the immediate field to register Y. When the LXY instructions are continuously coded and executed, only the first LXY instruction is executed and other LXY instructions coded continuously are skipped.                                                                                                                                                                     |
| -                         | -             | Loads the value z in the immediate field to register Z.                                                                                                                                                                                                                                                                                                                                                                                                |
| (Y) = 0                   | -             | Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next in-<br>struction is skipped. When the contents of register Y is not 0, the next instruction is executed.                                                                                                                                                                                                                                 |
| (Y) = 15                  | -             | Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15, the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed.                                                                                                                                                                                                                          |
| _                         | -             | After transferring the contents of M(DP) to register A, an exclusive OR operation is performed between reg-<br>ister X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                    |
| -                         | -             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is per-<br>formed between register X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                    |
| (Y) = 15                  | -             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is per-<br>formed between register X and the value j in the immediate field, and stores the result in register X.<br>Subtracts 1 from the contents of register Y. As a result of subtraction, when the contents of register Y is 15<br>the next instruction is skipped. When the contents of register Y is not 15, the next instruction is executed. |
| (Y) = 0                   | -             | After exchanging the contents of M(DP) with the contents of register A, an exclusive OR operation is per-<br>formed between register X and the value j in the immediate field, and stores the result in register X.<br>Adds 1 to the contents of register Y. As a result of addition, when the contents of register Y is 0, the next in-<br>struction is skipped. When the contents of register Y is not 0, the next instruction is executed.          |
| -                         | -             | After transferring the contents of register A to M(DP), an exclusive OR operation is performed between reg-<br>ister X and the value j in the immediate field, and stores the result in register X.                                                                                                                                                                                                                                                    |
|                           |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



|                         |          |        |        |        |        | In     | stru   | ction  | cod    | le     |        |   |             |             | er of<br>Is     | er of<br>es        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---|-------------|-------------|-----------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of                 | Mnemonic | D9     | D8     | D7     | D6     | D5     | D4     | D3     | D2     | D1     | Do     |   | ade<br>otat | cimal<br>on | Number of words | Number o<br>cycles | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                         | LA n     | 0      | 0      | 0      | 1      | 1      | 1      | n      | n      | n      | n      | 0 | 7           | n           | 1               | 1                  | (A) ← n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                         | TABP p   | 0      | 0      | 1      | 0      | p5     | р4     | рз     | p2     | р1     | ро     | 0 | +t<br>8     |             | 1               | 3                  | $\begin{split} (SP) &\leftarrow (SP) + 1 \\ (SK(SP)) &\leftarrow (PC) \\ (PCH) &\leftarrow p (Note) \\ (PCL) &\leftarrow (DR2-DR0, A3-A0) \\ at (UPTF) &= 0 \\ (B) &\leftarrow (ROM(PC))7-4 \\ (A) &\leftarrow (ROM(PC))3-0 \\ at (UPTF) &= 1 \\ (DR2) &\leftarrow (0) \\ (DR1, DR0) &\leftarrow (ROM(PC))9, 8 \\ (B) &\leftarrow (ROM(PC))7-4 \\ (A) &\leftarrow (ROM(PC))7-4 \\ (A) &\leftarrow (ROM(PC))3-0 \\ (PC) &\leftarrow (SK(SP)) \\ (SP) &\leftarrow (SP) - 1 \end{split}$ |
| ation                   | AM       | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 0      | 0 | 0           | A           | 1               | 1                  | $(A) \leftarrow (A) + (M(DP))$                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Arithmetic operation    | AMC      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 1      | 0 | 0           | в           | 1               | 1                  | $(A) \leftarrow (A) + (M(DP)) + (CY)$<br>$(CY) \leftarrow Carry$                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Arithm                  | An       | 0      | 0      | 0      | 1      | 1      | 0      | n      | n      | n      | n      | 0 | 6           | n           | 1               | 1                  | (A) ← (A) + n<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                         | AND      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 0      | 0 | 1           | 8           | 1               | 1                  | $(A) \leftarrow (A) AND (M(DP))$                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                         | OR       | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0      | 1      | 0 | 1           | 9           | 1               | 1                  | (A) ← (A) OR (M(DP))                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                         | sc       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 0 | 0           | 7           | 1               | 1                  | (CY) ← 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                         | RC       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 0      | 0 | 0           | 6           | 1               | 1                  | $(CY) \leftarrow 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                         | szc      | 0      | 0      | 0      | 0      | 1      | 0      | 1      | 1      | 1      | 1      | 0 | 2           | F           | 1               | 1                  | (CY) = 0 ?                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                         | СМА      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 0      | 0      | 0 | 1           | С           | 1               | 1                  | $(\overline{A}) \leftarrow (\overline{A})$                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                         | RAR      | 0      | 0      | 0      | 0      | 0      | 1      | 1      | 1      | 0      | 1      | 0 | 1           | D           | 1               | 1                  | →CY→A3A2A1A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                         | SB j     | 0      | 0      | 0      | 1      | 0      | 1      | 1      | 1      | j      | j      | 0 | 5           | C<br>+j     | 1               | 1                  | (Mj(DP)) ← 1<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Bit operation           | RB j     | 0      | 0      | 0      | 1      | 0      | 0      | 1      | 1      | j      | j      | 0 | 4           | C<br>+j     | 1               | 1                  | (Mj(DP)) ← 0<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Bit c                   | SZB j    | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 0      | j      | j      | 0 | 2           | j           | 1               | 1                  | (Mj(DP)) = 0 ?<br>j = 0 to 3                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                         | SEAM     | 0      | 0      | 0      | 0      | 1      | 0      | 0      | 1      | 1      | 0      | 0 | 2           | 6           | 1               | 1                  | (A) = (M(DP)) ?                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Comparison<br>operation | SEA n    | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>1 | 1<br>1 | 0<br>1 | 0<br>n | 1<br>n | 0<br>n | 1<br>n | 0 | 2<br>7      |             | 2               | 2                  | (A) = n ?<br>n = 0 to 15                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



| Skip condition             | Carry flag CY | Datailed description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Continuous<br>description  | -             | Loads the value n in the immediate field to register A.<br>When the LA instructions are continuously coded and executed, only the first LA instruction is executed and<br>other LA instructions coded continuously are skipped.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| _                          | _             | UPTF = 0:<br>Transfers bits 7 to 4 to register B and bits 3 to 0 to register A. These bits 9 to 0 are the ROM pattern in ad-<br>dress (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers A and D in page p.<br>When this instruction is executed, be careful not to over the stack because 1 stage of stack register is used.<br>UPTF = 1:<br>Transfers bits 9, 8 to register D, bits 7 to 4 to register B and bits 3 to 0 to register A. These bits 7 to 0 are<br>the ROM pattern in address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers A and D in page p.<br>When this instruction is executed, be careful not to over the stack because 1 stage of stack register is used. |
|                            |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -                          | -             | Adds the contents of M(DP) to register A. Stores the result in register A. The contents of carry flag CY re-<br>mains unchanged.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| -                          | 0/1           | Adds the contents of M(DP) and carry flag CY to register A. Stores the result in register A and carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Overflow = 0               | _             | Adds the value n in the immediate field to register A, and stores a result in register A.<br>The contents of carry flag CY remains unchanged.<br>Skips the next instruction when there is no overflow as the result of operation.<br>Executes the next instruction when there is overflow as the result of operation.                                                                                                                                                                                                                                                                                                                                                               |
| -                          | -             | Takes the AND operation between the contents of register A and the contents of M(DP), and stores the re-<br>sult in register A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| _                          | -             | Takes the OR operation between the contents of register A and the contents of M(DP), and stores the result in register A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| -                          | 1             | Sets (1) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| _                          | 0             | Clears (0) to carry flag CY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| (CY) = 0                   | -             | Skips the next instruction when the contents of carry flag CY is "0."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| _                          | -             | Stores the one's complement for register A's contents in register A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| -                          | 0/1           | Rotates 1 bit of the contents of register A including the contents of carry flag CY to the right.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| _                          | -             | Sets (1) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -                          | -             | Clears (0) the contents of bit j (bit specified by the value j in the immediate field) of M(DP).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (Mj(DP)) = 0<br>j = 0 to 3 | -             | Skips the next instruction when the contents of bit j (bit specified by the value j in the immediate field) of M(DP) is "0."<br>Executes the next instruction when the contents of bit j of M(DP) is "1."                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| (A) = (M(DP))              | -             | Skips the next instruction when the contents of register A is equal to the contents of M(DP). Executes the next instruction when the contents of register A is not equal to the contents of M(DP).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (A) = n                    | _             | Skips the next instruction when the contents of register A is equal to the value n in the immediate field.<br>Executes the next instruction when the contents of register A is not equal to the value n in the immediate field.<br>field.                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Parameter            | r        |    |    |    |            | In         | stru       | ction      | l cod      | е          |            |                      | er of<br>Is       | er of<br>es        |                                                                                                              |
|----------------------|----------|----|----|----|------------|------------|------------|------------|------------|------------|------------|----------------------|-------------------|--------------------|--------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6         | D5         | D4         | D3         | D2         | D1         | Do         | Hexadecimal notation | Number (<br>words | Number o<br>cycles | Function                                                                                                     |
|                      | Ва       | 0  | 1  | 1  | a6         | <b>a</b> 5 | <b>a</b> 4 | aз         | a2         | aı         | a0         | 1 8 a<br>+a          | 1                 | 1                  | (PCL) ← a6–a0                                                                                                |
| ration               | BL p, a  | 0  | 0  | 1  | 1          | 1          | р4         | рз         | p2         | p1         | p0         | 0 E p<br>+p          | 2                 | 2                  | (PCH) ← p (Note)<br>(PCL) ← a6–a0                                                                            |
| Branch operation     |          | 1  | p6 | p5 | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | аз         | a2         | a1         | <b>a</b> 0 | 2 p a<br>+p+a        |                   |                    |                                                                                                              |
| Brai                 | BLA p    | 0  | 0  | 0  | 0          | 0          | 1          | 0          | 0          | 0          | 0          | 010                  | 2                 | 2                  | (PCH) ← p (Note)<br>(PCL) ← <mark>(DR</mark> 2–DR0, A3–A0)                                                   |
|                      |          | 1  | p6 | р5 | р4         | 0          | 0          | рз         | p2         | p1         | p0         | 2 p p<br>+p          |                   |                    |                                                                                                              |
|                      | BM a     | 0  | 1  | 0  | <b>a</b> 6 | <b>a</b> 5 | a4         | <b>a</b> 3 | <b>a</b> 2 | a1         | <b>a</b> 0 | 1 a a                | 1                 | 1                  | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow 2$<br>$(PCL) \leftarrow a6-a0$ |
| Subroutine operation | BML p, a | 0  | 0  | 1  | 1          | 0          | p4         | рз         | p2         | p1         | p0         | 0 C p<br>+p          | 2                 | 2                  | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$<br>$(PCH) \leftarrow p (Note)$                      |
| outine o             |          | 1  | p6 | p5 | <b>a</b> 6 | <b>a</b> 5 | <b>a</b> 4 | <b>a</b> 3 | a2         | <b>a</b> 1 | <b>a</b> 0 | 2 p a<br>+p+a        |                   |                    | $(PCL) \leftarrow a6-a0$                                                                                     |
| Subr                 | BMLA p   | 0  | 0  | 0  | 0          | 1          | 1          | 0          | 0          | 0          | 0          | 030                  | 2                 | 2                  | $(SP) \leftarrow (SP) + 1$<br>$(SK(SP)) \leftarrow (PC)$                                                     |
|                      |          | 1  | p6 | p5 | р4         | 0          | 0          | рз         | p2         | p1         | p0         | 2 p p<br>+p          |                   |                    | (PCH) ← p (Note)<br>(PCL) ← (DR2–DR0,A3–A0)                                                                  |
|                      | RTI      | 0  | 0  | 0  | 1          | 0          | 0          | 0          | 1          | 1          | 0          | 046                  | 1                 | 1                  | $\begin{array}{l} (PC) \leftarrow (SK(SP)) \\ (SP) \leftarrow (SP) - 1 \end{array}$                          |
| Return operation     | RT       | 0  | 0  | 0  | 1          | 0          | 0          | 0          | 1          | 0          | 0          | 044                  | 1                 | 2                  | (PC) ← (SK(SP))<br>(SP) ← (SP) − 1                                                                           |
| Retur                | RTS      | 0  | 0  | 0  | 1          | 0          | 0          | 0          | 1          | 0          | 1          | 045                  | 1                 | 2                  | (PC) ← (SK(SP))<br>(SP) ← (SP) − 1                                                                           |

Note: p is 0 to 31 for M34556M4/M4H.

p is 0 to 63 for M34556M8/M8H/G8/G8H.

| Skip condition      | Carry flag CY | Datailed description                                                                                                                                                                                                                                                           |
|---------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                   | -             | Branch within a page : Branches to address a in the identical page.                                                                                                                                                                                                            |
| _                   | -             | Branch out of a page : Branches to address a in page p.                                                                                                                                                                                                                        |
| -                   | -             | Branch out of a page : Branches to address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D and A in page p.                                                                                                                                                                |
| -                   | -             | Call the subroutine in page 2 : Calls the subroutine at address a in page 2.                                                                                                                                                                                                   |
| _                   | -             | Call the subroutine : Calls the subroutine at address a in page p.                                                                                                                                                                                                             |
| _                   |               | Call the subroutine : Calls the subroutine at address (DR2 DR1 DR0 A3 A2 A1 A0)2 specified by registers D<br>and A in page p.                                                                                                                                                  |
| -                   |               | Returns from interrupt service routine to main routine.<br>Returns each value of data pointer (X, Y, Z), carry flag, skip status, NOP mode status by the continuous de-<br>scription of the LA/LXY instruction, register A and register B to the states just before interrupt. |
| -                   |               | Returns from subroutine to the routine called the subroutine.                                                                                                                                                                                                                  |
| Skip at uncondition | -             | Returns from subroutine to the routine called the subroutine, and skips the next instruction at uncondition.                                                                                                                                                                   |



| Parameter            |          |    |    |    |    | In | stru | ction |    | le |    |   |             |              | r of<br>s       | r of<br>s          |                                                            |
|----------------------|----------|----|----|----|----|----|------|-------|----|----|----|---|-------------|--------------|-----------------|--------------------|------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4   | D3    | D2 | D1 | D0 |   | ade<br>otat | cimal<br>ion | Number<br>words | Number (<br>cycles | Function                                                   |
|                      | DI       | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 1  | 0  | 0  | 0 | 0           | 4            | 1               | 1                  | $(INTE) \leftarrow 0$                                      |
|                      | EI       | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 1  | 0  | 1  | 0 | 0           | 5            | 1               | 1                  | (INTE) ← 1                                                 |
|                      | SNZ0     | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 0  | 0  | 0  | 0 | 3           | 8            | 1               | 1                  | V10 = 0: (EXF0) = 1 ?<br>(EXF0) ← 0<br>V10 = 1: SNZ0 = NOP |
|                      | SNZI0    | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 0  | 1  | 0  | 0 | 3           | А            | 1               | 1                  | l12 = 1 : (INT) = "H" ?                                    |
| Interrupt operation  |          |    |    |    |    |    |      |       |    |    |    |   |             |              |                 |                    | l12 = 0 : (INT) = "L" ?                                    |
| errup                | TAV1     | 0  | 0  | 0  | 1  | 0  | 1    | 0     | 1  | 0  | 0  | 0 | 5           | 4            | 1               | 1                  | $(A) \leftarrow (V1)$                                      |
| <u>l</u>             | TV1A     | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 1  | 1  | 1  | 0 | 3           | F            | 1               | 1                  | (V1) ← (A)                                                 |
|                      | TAV2     | 0  | 0  | 0  | 1  | 0  | 1    | 0     | 1  | 0  | 1  | 0 | 5           | 5            | 1               | 1                  | $(A) \leftarrow (V2)$                                      |
|                      | TV2A     | 0  | 0  | 0  | 0  | 1  | 1    | 1     | 1  | 1  | 0  | 0 | 3           | E            | 1               | 1                  | $(\vee 2) \leftarrow (A)$                                  |
|                      | TAI1     | 1  | 0  | 0  | 1  | 0  | 1    | 0     | 0  | 1  | 1  | 2 | 5           | 3            | 1               | 1                  | $(A) \leftarrow (I1)$                                      |
|                      | TI1A     | 1  | 0  | 0  | 0  | 0  | 1    | 0     | 1  | 1  | 1  | 2 | 1           | 7            | 1               | 1                  | (I1) ← (A)                                                 |

Note: p is 0 to 31 for M34556M4/M4H.

p is 0 to 63 for M34556M8/M8H/G8/G8H.

| Skip condition                  | Carry flag CY | Datailed description                                                                                                                                                                                                                                                                                               |
|---------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -                               | -             | Clears (0) to interrupt enable flag INTE, and disables the interrupt.                                                                                                                                                                                                                                              |
| -                               | -             | Sets (1) to interrupt enable flag INTE, and enables the interrupt.                                                                                                                                                                                                                                                 |
| V10 = 0: (EXF0) = 1             | -             | When $V10 = 0$ : Clears (0) to the EXF0 flag and skips the next instruction when external 0 interrupt request flag EXF0 is "1." When the EXF0 flag is "0," executes the next instruction.<br>When $V10 = 1$ : This instruction is equivalent to the NOP instruction. (V10: bit 0 of interrupt control register V1) |
| (INT) = "H"<br>However, I12 = 1 | -             | When I12 = 1 : Skips the next instruction when the level of INT pin is "H." (I12: bit 2 of interrupt control reg-<br>ister I1)                                                                                                                                                                                     |
| (INT) = "L"<br>However, I12 = 0 | -             | When I12 = 0 : Skips the next instruction when the level of INT pin is "L."                                                                                                                                                                                                                                        |
| -                               | -             | Transfers the contents of interrupt control register V1 to register A.                                                                                                                                                                                                                                             |
| -                               | -             | Transfers the contents of register A to interrupt control register V1.                                                                                                                                                                                                                                             |
| -                               | -             | Transfers the contents of interrupt control register V2 to register A.                                                                                                                                                                                                                                             |
| -                               | -             | Transfers the contents of register A to interrupt control register V2.                                                                                                                                                                                                                                             |
| -                               | -             | Transfers the contents of interrupt control register 11 to register A.                                                                                                                                                                                                                                             |
| -                               | -             | Transfers the contents of register A to interrupt control register I1.                                                                                                                                                                                                                                             |
|                                 |               |                                                                                                                                                                                                                                                                                                                    |



| Parameter            |          |    |    |    |    | In | stru | ction | cod | le |    |   | _            |              | r of<br>s         | r of<br>s          |                                                                                                                                                     |
|----------------------|----------|----|----|----|----|----|------|-------|-----|----|----|---|--------------|--------------|-------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4   | D3    | D2  | D1 | D0 |   | ade<br>otati | cimal<br>ion | Number (<br>words | Number o<br>cycles | Function                                                                                                                                            |
|                      | TPAA     | 1  | 0  | 1  | 0  | 1  | 0    | 1     | 0   | 1  | 0  | 2 | A            | А            | 1                 | 1                  | $(PA) \leftarrow (A)$                                                                                                                               |
|                      | TAW1     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 0   | 1  | 1  | 2 | 4            | В            | 1                 | 1                  | $(A) \leftarrow (W1)$                                                                                                                               |
|                      | TW1A     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 1   | 1  | 0  | 2 | 0            | Е            | 1                 | 1                  | $(W1) \leftarrow (A)$                                                                                                                               |
|                      | TAW2     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 1   | 0  | 0  | 2 | 4            | С            | 1                 | 1                  | $(A) \leftarrow (W2)$                                                                                                                               |
|                      | TW2A     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 1   | 1  | 1  | 2 | 0            | F            | 1                 | 1                  | $(W2) \leftarrow (A)$                                                                                                                               |
|                      | TAW3     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 1   | 0  | 1  | 2 | 4            | D            | 1                 | 1                  | $(A) \leftarrow (W3)$                                                                                                                               |
|                      | ТѠЗА     | 1  | 0  | 0  | 0  | 0  | 1    | 0     | 0   | 0  | 0  | 2 | 1            | 0            | 1                 | 1                  | $(W3) \leftarrow (A)$                                                                                                                               |
|                      | TAW4     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 1   | 1  | 0  | 2 | 4            | Е            | 1                 | 1                  | $(A) \leftarrow (W4)$                                                                                                                               |
|                      | TW4A     | 1  | 0  | 0  | 0  | 0  | 1    | 0     | 0   | 0  | 1  | 2 | 1            | 1            | 1                 | 1                  | $(W4) \leftarrow (A)$                                                                                                                               |
|                      | TABPS    | 1  | 0  | 0  | 1  | 1  | 1    | 0     | 1   | 0  | 1  | 2 | 7            | 5            | 1                 | 1                  |                                                                                                                                                     |
|                      | TPSAB    | 1  | 0  | 0  | 0  | 1  | 1    | 0     | 1   | 0  | 1  | 2 | 3            | 5            | 1                 | 1                  | $\begin{array}{l} (RPS7-RPS4) \leftarrow (B) \\ (TPS7-TPS4) \leftarrow (B) \\ (RPS3-RPS0) \leftarrow (A) \\ (TPS3-TPS0) \leftarrow (A) \end{array}$ |
|                      | TAB1     | 1  | 0  | 0  | 1  | 1  | 1    | 0     | 0   | 0  | 0  | 2 | 7            | 0            | 1                 | 1                  | (B) ← (T17–T14)<br>(A) ← (T13–T10)                                                                                                                  |
| Timer operation      | T1AB     | 1  | 0  | 0  | 0  | 1  | 1    | 0     | 0   | 0  | 0  | 2 | 3            | 0            | 1                 | 1                  | $(R17-R14) \leftarrow (B)$<br>$(T17-T14) \leftarrow (B)$<br>$(R13-R10) \leftarrow (A)$<br>$(T13-T10) \leftarrow (A)$                                |
| Time                 | TAB2     | 1  | 0  | 0  | 1  | 1  | 1    | 0     | 0   | 0  | 1  | 2 | 7            | 1            | 1                 | 1                  |                                                                                                                                                     |
|                      | T2AB     | 1  | 0  | 0  | 0  | 1  | 1    | 0     | 0   | 0  | 1  | 2 | 3            | 1            | 1                 | 1                  | $(R2L7-R2L4) \leftarrow (B)$<br>$(T27-T24) \leftarrow (B)$<br>$(R2L3-R2L0) \leftarrow (A)$<br>$(T23-T20) \leftarrow (A)$                            |
|                      | T2HAB    | 1  | 0  | 1  | 0  | 0  | 1    | 0     | 1   | 0  | 0  | 2 | 9            | 4            | 1                 | 1                  | (R2H7–R2H4) ← (B)<br>(R2H3–R2H0) ← (A)                                                                                                              |
|                      | TR1AB    | 1  | 0  | 0  | 0  | 1  | 1    | 1     | 1   | 1  | 1  | 2 | 3            | F            | 1                 | 1                  | (R17–R14) ← (B)<br>(R13–R10) ← (A)                                                                                                                  |
|                      | T2R2L    | 1  | 0  | 1  | 0  | 0  | 1    | 0     | 1   | 0  | 1  | 2 | 9            | 5            | 1                 | 1                  | (T27–T20) ← (R2L7–R2L0)                                                                                                                             |
|                      | TLCA     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 1   | 0  | 1  | 2 | 0            | D            | 1                 | 1                  | $(LC) \leftarrow (A)$<br>$(RLC) \leftarrow (A)$                                                                                                     |
|                      | SNZT1    | 1  | 0  | 1  | 0  | 0  | 0    | 0     | 0   | 0  | 0  | 2 | 8            | 0            | 1                 | 1                  | V12 = 0: (T1F) = 1 ?<br>(T1F) ← 0<br>V12 = 1: SNZT1 = NOP                                                                                           |
|                      | SNZT2    | 1  | 0  | 1  | 0  | 0  | 0    | 0     | 0   | 0  | 1  | 2 | 8            | 1            | 1                 | 1                  | V13 = 0: (T2F) = 1 ?<br>(T2F) ← 0<br>V13 = 1: SNZT2 = NOP                                                                                           |
|                      | SNZT3    | 1  | 0  | 1  | 0  | 0  | 0    | 0     | 0   | 1  | 0  | 2 | 8            | 2            | 1                 | 1                  | V20 = 0: (T3F) = 1 ?<br>(T3F) ← 0<br>V20 = 1: SNZT3 = NOP                                                                                           |



| Skip condition     | Carry flag CY | Datailed description                                                                                                                                                                                                                                                                                         |
|--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _                  | -             | Transfers the contents of register A to timer control register PA.                                                                                                                                                                                                                                           |
| _                  | -             | Transfers the contents of timer control register W1 to register A.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the contents of register A to timer control register W1.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the contents of timer control register W2 to register A.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the contents of register A to timer control register W2.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the contents of timer control register W3 to register A.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the contents of register A to timer control register W3.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the contents of timer control register W4 to register A.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the contents of register A to timer control register W4.                                                                                                                                                                                                                                           |
| -                  | -             | Transfers the high-order 4 bits of prescaler to register B, and transfers the low-order 4 bits of prescaler to register A.                                                                                                                                                                                   |
| -                  | -             | Transfers the contents of register B to the high-order 4 bits of prescaler and prescaler reload register RPS, and transfers the contents of register A to the low-order 4 bits of prescaler and prescaler reload register RPS.                                                                               |
| _                  | -             | Transfers the high-order 4 bits of timer 1 to register B, and transfers the low-order 4 bits of timer 1 to regis-<br>ter A.                                                                                                                                                                                  |
| -                  | -             | Transfers the contents of register B to the high-order 4 bits of timer 1 and timer 1 reload register R1, and transfers the contents of register A to the low-order 4 bits of timer 1 and timer 1 reload register R1.                                                                                         |
| -                  | -             | Transfers the high-order 4 bits of timer 2 to register B, and transfers the low-order 4 bits of timer 2 to regis-<br>ter A.                                                                                                                                                                                  |
| _                  | -             | Transfers the contents of register B to the high-order 4 bits of timer 2 and timer 2 reload register R2L, and transfers the contents of register A to the low-order 4 bits of timer 2 and timer 2 reload register R2L.                                                                                       |
| -                  | -             | Transfers the contents of register B to the high-order 4 bits of timer 2 reload register R2H, and transfers the contents of register A to the low-order 4 bits of timer 2 reload register R2H.                                                                                                               |
| -                  | -             | Transfers the contents of register B to the high-order 4 bits of timer 1 reload register R1, and transfers the contents of register A to the low-order 4 bits of timer 1 reload register R1.                                                                                                                 |
| -                  | -             | Transfers the contents of timer 2 reload register R2L to timer 2.                                                                                                                                                                                                                                            |
| _                  | -             | Transfers the contents of register A to timer LC and timer LC reload register RLC.                                                                                                                                                                                                                           |
| V12 = 0: (T1F) = 1 | -             | When V12 = 0 : Clears (0) to the T1F flag and skips the next instruction when timer 1 interrupt request flag T1F is "1". When the T1F flag is "0", executes the next instruction.<br>When V12 = 1 : This instruction is equivalent to the NOP instruction. (V12: bit 2 of interrupt control register V1)     |
| V13 = 0: (T2F) =1  | -             | When V13 = 0 : Clears (0) to the T2F flag and skips the next instruction when timer 2 interrupt request flag T2F is "1". When the T2F flag is "0", executes the next instruction.<br>When V13 = 1 : This instruction is equivalent to the NOP instruction. (V13: bit 3 of interrupt control register V1)     |
| V20 = 0: (T3F) = 1 | -             | When $V20 = 0$ : Clears (0) to the T3F flag and skips the next instruction when timer 3 interrupt request flag T3F is "1". When the T3F flag is "0", executes the next instruction.<br>When $V20 = 1$ : This instruction is equivalent to the NOP instruction. (V20: bit 0 of interrupt control register V2) |



| Parameter              |          |    | Instruction code |    |    |    |    |    |    |    |    | er of<br>Is | er of       |                |                    |                     |                                                                             |
|------------------------|----------|----|------------------|----|----|----|----|----|----|----|----|-------------|-------------|----------------|--------------------|---------------------|-----------------------------------------------------------------------------|
| Type of instructions   | Mnemonic | D9 | D8               | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |             | ade<br>otat | ecimal<br>tion | Number of<br>words | Number of<br>cycles | Function                                                                    |
|                        | IAP0     | 1  | 0                | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 2           | 6           | 0              | 1                  | 1                   | (A) ← (P0)                                                                  |
|                        | OP0A     | 1  | 0                | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 2           | 2           | 0              | 1                  | 1                   | (P0) ← (A)                                                                  |
|                        | IAP1     | 1  | 0                | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 2           | 6           | 1              | 1                  | 1                   | (A) ← (P1)                                                                  |
|                        | OP1A     | 1  | 0                | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 1  | 2           | 2           | 1              | 1                  | 1                   | (P1) ← (A)                                                                  |
|                        | IAP2     | 1  | 0                | 0  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | 2           | 6           | 2              | 1                  | 1                   | $(A) \leftarrow (P2)$                                                       |
|                        | OP2A     | 1  | 0                | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 2           | 2           | 2              | 1                  | 1                   | (P2) ← (A)                                                                  |
|                        | CLD      | 0  | 0                | 0  | 0  | 0  | 1  | 0  | 0  | 0  | 1  | 0           | 1           | 1              | 1                  | 1                   | (D) ← 1                                                                     |
|                        | RD       | 0  | 0                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0           | 1           | 4              | 1                  | 1                   | $\begin{array}{l} (D(Y)) \leftarrow 0 \\ (Y) = 0 \text{ to } 7 \end{array}$ |
|                        | SD       | 0  | 0                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 0           | 1           | 5              | 1                  | 1                   | $(D(Y)) \leftarrow 1$<br>(Y) = 0  to  7                                     |
|                        | SZD      | 0  | 0                | 0  | 0  | 1  | 0  | 0  | 1  | 0  | 0  | 0           | 2           | 4              | 1                  | 1                   | (D(Y)) = 0 ?                                                                |
|                        |          | 0  | 0                | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 0           | 2           | в              | 1                  | 1                   | (Y) = 0  to  5                                                              |
| Input/Output operation | RCP      | 1  | 0                | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 2           | 8           | С              | 1                  | 1                   | (C) ← 0                                                                     |
| ut op                  | SCP      | 1  | 0                | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 2           | 8           | D              | 1                  | 1                   | (C) ← 1                                                                     |
| Outp                   | TAPU0    | 1  | 0                | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 1  | 2           | 5           | 7              | 1                  | 1                   | (A) ← (PU0)                                                                 |
| nput/                  | TPU0A    | 1  | 0                | 0  | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 2           | 2           | D              | 1                  | 1                   | (PU0) ← (A)                                                                 |
| -                      | TAPU1    | 1  | 0                | 0  | 1  | 0  | 1  | 1  | 1  | 1  | 0  | 2           | 5           | Е              | 1                  | 1                   | (A) ← (PU1)                                                                 |
|                        | TPU1A    | 1  | 0                | 0  | 0  | 1  | 0  | 1  | 1  | 1  | 0  | 2           | 2           | Е              | 1                  | 1                   | $(PU1) \leftarrow (A)$                                                      |
|                        | ТАКО     | 1  | 0                | 0  | 1  | 0  | 1  | 0  | 1  | 1  | 0  | 2           | 5           | 6              | 1                  | 1                   | (A) ← (K0)                                                                  |
|                        | ткоа     | 1  | 0                | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 1  | 2           | 1           | В              | 1                  | 1                   | (K0) ← (A)                                                                  |
|                        | TAK1     | 1  | 0                | 0  | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 2           | 5           | 9              | 1                  | 1                   | (A) ← (K1)                                                                  |
|                        | TK1A     | 1  | 0                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 2           | 1           | 4              | 1                  | 1                   | (K1) ← (A)                                                                  |
|                        | TAK2     | 1  | 0                | 0  | 1  | 0  | 1  | 1  | 0  | 1  | 0  | 2           | 5           | А              | 1                  | 1                   | $(A) \leftarrow (K2)$                                                       |
|                        | TK2A     | 1  | 0                | 0  | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 2           | 1           | 5              | 1                  | 1                   | $(K2) \leftarrow (A)$                                                       |
|                        | TFR0A    | 1  | 0                | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 0  | 2           | 2           | 8              | 1                  | 1                   | $(FR0) \leftarrow (A)$                                                      |
|                        | TFR1A    | 1  | 0                | 0  | 0  | 1  | 0  | 1  | 0  | 0  | 1  | 2           | 2           | 9              | 1                  | 1                   | $(FR1) \leftarrow (A)$                                                      |
|                        | TFR2A    | 1  | 0                | 0  | 0  | 1  | 0  | 1  | 0  | 1  | 0  | 2           | 2           | А              | 1                  | 1                   | $(FR2) \leftarrow (A)$                                                      |
|                        |          |    |                  |    |    |    |    |    |    |    |    |             |             |                |                    |                     |                                                                             |
|                        |          |    |                  |    |    |    |    |    |    |    |    |             |             |                |                    |                     |                                                                             |
|                        |          |    |                  |    |    |    |    |    |    |    |    |             |             |                |                    |                     |                                                                             |
|                        |          |    |                  |    |    |    |    |    |    |    |    |             |             |                |                    |                     |                                                                             |
|                        |          |    |                  |    |    |    |    |    |    |    |    |             |             |                |                    |                     |                                                                             |



|                                   | ~             |                                                                                                                                                                    |
|-----------------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Skip condition                    | Carry flag CY | Datailed description                                                                                                                                               |
| -                                 | -             | Transfers the input of port P0 to register A.                                                                                                                      |
| -                                 | -             | Outputs the contents of register A to port P0.                                                                                                                     |
| -                                 | -             | Transfers the input of port P1 to register A.                                                                                                                      |
| -                                 | -             | Outputs the contents of register A to port P1.                                                                                                                     |
| -                                 | -             | Transfers the input of port P2 to register A.                                                                                                                      |
| -                                 | -             | Outputs the contents of register A to port P2.                                                                                                                     |
| -                                 | -             | Sets (1) to all port D.                                                                                                                                            |
| -                                 | -             | Clears (0) to a bit of port D specified by register Y.                                                                                                             |
| -                                 | -             | Sets (1) to a bit of port D specified by register Y.                                                                                                               |
| (D(Y)) = 0<br>However, (Y)=0 to 5 |               | Skips the next instruction when a bit of port D specified by register Y is "0." Executes the next instruction when a bit of port D specified by register Y is "1." |
| -                                 | _             | Clears (0) to port C.                                                                                                                                              |
| -                                 | _             | Sets (1) to port C.                                                                                                                                                |
| -                                 | _             | Transfers the contents of pull-up control register PU0 to register A.                                                                                              |
| -                                 | _             | Transfers the contents of register A to pull-up control register PU0.                                                                                              |
| -                                 | _             | Transfers the contents of pull-up control register PU1 to register A.                                                                                              |
| -                                 | _             | Transfers the contents of register A to pull-up control register PU1.                                                                                              |
| _                                 | _             | Transfers the contents of key-on wakeup control register K0 to register A.                                                                                         |
| _                                 | _             | Transfers the contents of register A to key-on wakeup control register K0.                                                                                         |
| _                                 | _             | Transfers the contents of key-on wakeup control register K1 to register A.                                                                                         |
| -                                 | _             | Transfers the contents of register A to key-on wakeup control register K1.                                                                                         |
| _                                 | -             | Transfers the contents of key-on wakeup control register K2 to register A.                                                                                         |
| -                                 | -             | Transfers the contents of register A to key-on wakeup control register K2.                                                                                         |
| -                                 | -             | Transferts the contents of register A to port output structure control register FR0.                                                                               |
| -                                 | -             | Transferts the contents of register A to port output structure control register FR1.                                                                               |
| -                                 | -             | Transferts the contents of register A to port output structure control register FR2.                                                                               |
|                                   |               |                                                                                                                                                                    |
|                                   |               |                                                                                                                                                                    |
|                                   |               |                                                                                                                                                                    |
|                                   |               |                                                                                                                                                                    |
|                                   |               |                                                                                                                                                                    |
|                                   |               |                                                                                                                                                                    |

| Parameter            |          |    |    |    |    | In | stru | ctior |    | le |    |   |             |              | er of<br>Is     | er of<br>es        |                                                          |  |
|----------------------|----------|----|----|----|----|----|------|-------|----|----|----|---|-------------|--------------|-----------------|--------------------|----------------------------------------------------------|--|
| Type of instructions | Mnemonic | D9 | D8 | D7 | D6 | D5 | D4   | D3    | D2 | D1 | Do |   | ade<br>otat | cimal<br>ion | Number<br>words | Number (<br>cycles | Function                                                 |  |
|                      | TAL1     | 1  | 0  | 0  | 1  | 0  | 0    | 1     | 0  | 1  | 0  | 2 | 4           | А            | 1               | 1                  | $(A) \leftarrow (L1)$                                    |  |
|                      | TL1A     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 0  | 1  | 0  | 2 | 0           | А            | 1               | 1                  | (L1) ← (A)                                               |  |
| eratio               | TL2A     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 0  | 1  | 1  | 2 | 0           | В            | 1               | 1                  | $(L2) \leftarrow (A)$                                    |  |
| LCD operation        | TL3A     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 1  | 0  | 0  | 2 | 0           | С            | 1               | 1                  | (L3) ← (A)                                               |  |
| LCI                  | TC1A     | 1  | 0  | 1  | 0  | 1  | 0    | 1     | 0  | 0  | 0  | 2 | A           | 8            | 1               | 1                  | $(C1) \leftarrow (A)$                                    |  |
|                      | TC2A     | 1  | 0  | 1  | 0  | 1  | 0    | 1     | 0  | 0  | 1  | 2 | A           | 9            | 1               | 1                  | $(C2) \leftarrow (A)$                                    |  |
| ч                    | CRCK     | 1  | 0  | 1  | 0  | 0  | 1    | 1     | 0  | 1  | 1  | 2 | 9           | В            | 1               | 1                  | RC oscillator selected                                   |  |
| Clock operation      | TAMR     | 1  | 0  | 0  | 1  | 0  | 1    | 0     | 0  | 1  | 0  | 2 | 5           | 2            | 1               | 1                  | $(A) \leftarrow (MR)$                                    |  |
| ck op                | TMRA     | 1  | 0  | 0  | 0  | 0  | 1    | 0     | 1  | 1  | 0  | 2 | 1           | 6            | 1               | 1                  | (MR) ← (A)                                               |  |
| Clo                  | TRGA     | 1  | 0  | 0  | 0  | 0  | 0    | 1     | 0  | 0  | 1  | 2 | 0           | 9            | 1               | 1                  | (RG) ← (A)                                               |  |
|                      | NOP      | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 0  | 0 | 0           | 0            | 1               | 1                  | $(PC) \leftarrow (PC) + 1$                               |  |
|                      | POF      | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 1  | 0  | 0 | 0           | 2            | 1               | 1                  | Transition to clock operating mode                       |  |
|                      | POF2     | 0  | 0  | 0  | 0  | 0  | 0    | 1     | 0  | 0  | 0  | 0 | 0           | 8            | 1               | 1                  | Transition to RAM back-up mode                           |  |
|                      | EPOF     | 0  | 0  | 0  | 1  | 0  | 1    | 1     | 0  | 1  | 1  | 0 | 5           | В            | 1               | 1                  | POF, POF2 instructions valid                             |  |
|                      | SNZP     | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 1  | 1  | 0 | 0           | 3            | 1               | 1                  | (P) = 1 ?                                                |  |
| Other operation      | WRST     | 1  | 0  | 1  | 0  | 1  | 0    | 0     | 0  | 0  | 0  | 2 | A           | 0            | 1               | 1                  | (WDF1) = 1 ?<br>(WDF1) ← 0                               |  |
| her o                | DWDT     | 1  | 0  | 1  | 0  | 0  | 1    | 1     | 1  | 0  | 0  | 2 | 9           | С            | 1               | 1                  | Stop of watchdog timer function enabled                  |  |
| ō                    | SRST     | 0  | 0  | 0  | 0  | 0  | 0    | 0     | 0  | 0  | 1  | 0 | 0           | 1            | 1               | 1                  | System reset                                             |  |
|                      | RUPT     | 0  | 0  | 0  | 1  | 0  | 1    | 1     | 0  | 0  | 0  | 0 | 5           | 8            | 1               | 1                  | $(UPTF) \leftarrow 0$                                    |  |
|                      | SUPT     | 0  | 0  | 0  | 1  | 0  | 1    | 1     | 0  | 0  | 1  | 0 | 5           | 9            | 1               | 1                  | (UPTF) ← 1                                               |  |
|                      | SVDE     | 1  | 0  | 1  | 0  | 0  | 1    | 0     | 0  | 1  | 1  | 2 | 9           | 3            | 1               | 1                  | At power down mode, voltage drop detection circuit valid |  |

Note: SVDE instruction can be used only in H version.

| Skip condition | Carry flag CY | Datailed description                                                                                                                                                                                                                                                           |
|----------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -              | -             | Transfers the contents of LCD control register L1 to register A.                                                                                                                                                                                                               |
| -              | -             | Transfers the contents of register A to LCD control register L1.                                                                                                                                                                                                               |
| -              | -             | Transfers the contents of register A to LCD control register L2.                                                                                                                                                                                                               |
| -              | -             | Transfers the contents of register A to LCD control register L3.                                                                                                                                                                                                               |
| -              | -             | Transfers the contents of register A to LCD control register C1.                                                                                                                                                                                                               |
| -              | -             | Transfers the contents of register A to LCD control register C2.                                                                                                                                                                                                               |
| -              | -             | Selects the RC oscillation circuit for main clock, stops the on-chip oscillator (internal oscillator).                                                                                                                                                                         |
| -              | -             | Transfers the contents of clock control regiser MR to register A.                                                                                                                                                                                                              |
| -              | -             | Transfers the contents of register A to clock control register MR.                                                                                                                                                                                                             |
| -              | -             | Transfers the contents of register A to clock control register RG.                                                                                                                                                                                                             |
| -              | -             | No operation; Adds 1 to program counter value, and others remain unchanged.                                                                                                                                                                                                    |
| -              | -             | Puts the system in clock operating mode by executing the POF instruction after executing the EPOF instruction.                                                                                                                                                                 |
| -              | -             | Puts the system in RAM back-up mode by executing the POF2 instruction after executing the EPOF instruction.                                                                                                                                                                    |
| -              | -             | Makes the immediate after POF or POF2 instruction valid by executing the EPOF instruction.                                                                                                                                                                                     |
| (P) = 1        | -             | Skips the next instruction when the P flag is "1".<br>After skipping, the P flag remains unchanged.                                                                                                                                                                            |
| (WDF1) = 1     | -             | Clears (0) to the WDF1 flag and skips the next instruction when watchdog timer flag WDF1 is "1." When the WDF1 flag is "0", executes the next instruction. Also, stops the watchdog timer function when executing the WRST instruction immediately after the DWDT instruction. |
| _              | -             | Stops the watchdog timer function by the WRST instruction.                                                                                                                                                                                                                     |
| _              | -             | System reset occurs.                                                                                                                                                                                                                                                           |
| _              | -             | Clears (0) to the high-order bit reference enable flag UPTF.                                                                                                                                                                                                                   |
| _              | -             | Sets (1) to the high-order bit reference enable flag UPTF.                                                                                                                                                                                                                     |
| _              | -             | Validates the voltage drop detection circuit at power down (clock operating mode and RAM back-up mode).                                                                                                                                                                        |



#### **INSTRUCTION CODE TABLE**

|       |                  |      |      |          | 000011 | 000100  | 000101  | 000110  | 000111   | 001000     | 001001     | 001010      | 001011      | 001100 | 001101 | 001110 | 001111 | 010000                 |   |
|-------|------------------|------|------|----------|--------|---------|---------|---------|----------|------------|------------|-------------|-------------|--------|--------|--------|--------|------------------------|---|
| D3-D0 | Hex.<br>notation | 00   | 01   | 02       | 03     | 04      | 05      | 06      | 07       | 08         | 09         | 0A          | 0B          | 0C     | 0D     | 0E     | 0F     | <u>010111</u><br>10–17 |   |
| 0000  | 0                | NOP  | BLA  | SZB<br>0 | BMLA   | _       | TASP    | A<br>0  | LA<br>0  | TABP<br>0  | TABP<br>16 | TABP<br>32* | TABP<br>48* | BML    | BML    | BL     | BL     | вм                     | В |
| 0001  | 1                | SRST | CLD  | SZB<br>1 | -      | -       | TAD     | A<br>1  | LA<br>1  | TABP<br>1  | TABP<br>17 | TABP<br>33* | TABP<br>49* | BML    | BML    | BL     | BL     | BM                     | В |
| 0010  | 2                | POF  | -    | SZB<br>2 | -      | -       | ТАХ     | A<br>2  | LA<br>2  | TABP<br>2  | TABP<br>18 | TABP<br>34* | TABP<br>50* | BML    | BML    | BL     | BL     | BM                     | в |
| 0011  | 3                | SNZP | INY  | SZB<br>3 | -      | -       | TAZ     | A<br>3  | LA<br>3  | TABP<br>3  | TABP<br>19 | TABP<br>35* | TABP<br>51* | BML    | BML    | BL     | BL     | BM                     | В |
| 0100  | 4                | DI   | RD   | SZD      | -      | RT      | TAV1    | A<br>4  | LA<br>4  | TABP<br>4  | TABP<br>20 | TABP<br>36* | TABP<br>52* | BML    | BML    | BL     | BL     | BM                     | В |
| 0101  | 5                | EI   | SD   | SEAn     | -      | RTS     | TAV2    | A<br>5  | LA<br>5  | TABP<br>5  | TABP<br>21 | TABP<br>37* | TABP<br>53* | BML    | BML    | BL     | BL     | BM                     | В |
| 0110  | 6                | RC   | -    | SEAM     | -      | RTI     | -       | A<br>6  | LA<br>6  | TABP<br>6  | TABP<br>22 | TABP<br>38* | TABP<br>54* | BML    | BML    | BL     | BL     | BM                     | В |
| 0111  | 7                | SC   | DEY  | -        | _      | -       | -       | A<br>7  | LA<br>7  | TABP<br>7  | TABP<br>23 | TABP<br>39* | TABP<br>55* | BML    | BML    | BL     | BL     | BM                     | В |
| 1000  | 8                | POF2 | AND  | -        | SNZ0   | LZ<br>0 | RUPT    | A<br>8  | LA<br>8  | TABP<br>8  | TABP<br>24 | TABP<br>40* | TABP<br>56* | BML    | BML    | BL     | BL     | BM                     | В |
| 1001  | 9                | -    | OR   | TDA      | _      | LZ<br>1 | SUPT    | A<br>9  | LA<br>9  | TABP<br>9  | TABP<br>25 | TABP<br>41* | TABP<br>57* | BML    | BML    | BL     | BL     | BM                     | в |
| 1010  | А                | AM   | TEAB | TABE     | SNZ10  | LZ<br>2 | -       | A<br>10 | LA<br>10 | TABP<br>10 | TABP<br>26 | TABP<br>42* | TABP<br>58* | BML    | BML    | BL     | BL     | BM                     | В |
| 1011  | в                | AMC  | _    | -        | _      | LZ<br>3 | EPOF    | A<br>11 | LA<br>11 | TABP<br>11 | TABP<br>27 | TABP<br>43* | TABP<br>59* | BML    | BML    | BL     | BL     | BM                     | в |
| 1100  | С                | TYA  | СМА  | -        | -      | RB<br>0 | SB<br>0 | A<br>12 | LA<br>12 | TABP<br>12 | TABP<br>28 | TABP<br>44* | TABP<br>60* | BML    | BML    | BL     | BL     | BM                     | В |
| 1101  | D                |      | RAR  | -        | _      | RB<br>1 | SB<br>1 | A<br>13 | LA<br>13 | TABP<br>13 | TABP<br>29 | TABP<br>45* | TABP<br>61* | BML    | BML    | BL     | BL     | BM                     | в |
| 1110  | Е                | тва  | ТАВ  | -        | TV2A   | RB<br>2 | SB<br>2 | A<br>14 | LA<br>14 | TABP<br>14 | TABP<br>30 | TABP<br>46* | TABP<br>62* | BML    | BML    | BL     | BL     | BM                     | в |
| 1111  | F                | _    | TAY  | SZC      | TV1A   | RB<br>3 | SB<br>3 | A<br>15 | LA<br>15 | TABP<br>15 | TABP<br>31 | TABP<br>47* | TABP<br>63* | BML    | BML    | BL     | BL     | BM                     | в |

The above table shows the relationship between machine language codes and machine language instructions. D<sub>3</sub>–D<sub>0</sub> show the low-order 4 bits of the machine language code, and D<sub>9</sub>–D<sub>4</sub> show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "–."

The codes for the second word of a two-word instruction are described below.

|      | The | secon | d word |
|------|-----|-------|--------|
| BL   | 1р  | paaa  | aaaa   |
| BML  | 1р  | paaa  | aaaa   |
| BLA  | 1p  | pp00  | рррр   |
| BMLA | 1p  | pp00  | рррр   |
| SEA  | 00  | 0111  | nnnn   |
| SZD  | 00  | 0010  | 1011   |

• \* cannot be used in the M3455xM4/M4H.

| ļ     | D9–D4            | 100000 | 100001 | 100010 | 100011 | 100100 | 100101 | 100110 | 100111 | 101000 | 101001 | 101010 | 101011    | 101100    | 101101    | 101110     | 101111     | 110000<br>111111 |
|-------|------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-----------|-----------|-----------|------------|------------|------------------|
| D3–D0 | Hex.<br>notation | 20     | 21     | 22     | 23     | 24     | 25     | 26     | 27     | 28     | 29     | 2A     | 2B        | 2C        | 2D        | 2E         | 2F         | 30–3F            |
| 0000  | 0                | -      | тwза   | OP0A   | T1AB   | -      | -      | IAP0   | TAB1   | SNZT1  | -      | WRST   | TMA<br>0  | TAM<br>0  | XAM<br>0  | XAMI<br>0  | XAMD<br>0  | LXY              |
| 0001  | 1                | _      | TW4A   | OP1A   | T2AB   | _      | _      | IAP1   | TAB2   | SNZT2  | _      | _      | TMA<br>1  | TAM<br>1  | XAM<br>1  | XAMI<br>1  | XAMD<br>1  | LXY              |
| 0010  | 2                | -      | -      | OP2A   | -      | -      | TAMR   | IAP2   | -      | SNZT3  | -      | -      | TMA<br>2  | TAM<br>2  | XAM<br>2  | XAMI<br>2  | XAMD<br>2  | LXY              |
| 0011  | 3                | Ι      | -      | _      | -      | -      | TAI1   | Ι      | -      | -      | SVDE** | _      | TMA<br>3  | TAM<br>3  | XAM<br>3  | XAMI<br>3  | XAMD<br>3  | LXY              |
| 0100  | 4                | -      | TK1A   | -      | -      | -      | -      | -      | -      | -      | T2HAB  | _      | TMA<br>4  | TAM<br>4  | XAM<br>4  | XAMI<br>4  | XAMD<br>4  | LXY              |
| 0101  | 5                | -      | TK2A   | -      | TPSAB  | _      | -      | _      | TABPS  | -      | T2R2L  | . –    | TMA<br>5  | TAM<br>5  | XAM<br>5  | XAMI<br>5  | XAMD<br>5  | LXY              |
| 0110  | 6                | -      | TMRA   | _      | _      | _      | TAK0   | _      | _      | -      | _      | _      | TMA<br>6  | TAM<br>6  | XAM<br>6  | XAMI<br>6  | XAMD<br>6  | LXY              |
| 0111  | 7                | -      | TI1A   | -      | -      | _      | TAPU0  | -      | -      | -      | -      | -      | TMA<br>7  | TAM<br>7  | XAM<br>7  | XAMI<br>7  | XAMD<br>7  | LXY              |
| 1000  | 8                |        | -      | TFR0A  | -      | -      | -      | -      | -      | -      | -      | TC1A   | TMA<br>8  | TAM<br>8  | XAM<br>8  | XAMI<br>8  | XAMD<br>8  | LXY              |
| 1001  | 9                | TRGA   | -      | TFR1A  | _      | -      | TAK1   | -      | -      |        | -      | TC2A   | TMA<br>9  | TAM<br>9  | XAM<br>9  | XAMI<br>9  | XAMD<br>9  | LXY              |
| 1010  | А                | TL1A   | -      | TFR2A  | _      | TAL1   | TAK2   | -      | _      | -      | 2      | TPAA   | TMA<br>10 | ТАМ<br>10 | XAM<br>10 | XAMI<br>10 | XAMD<br>10 | LXY              |
| 1011  | В                | TL2A   | ТК0А   | -      | -      | TAW1   | -      | -      | -      | -      | CRCK   | -      | TMA<br>11 | TAM<br>11 | XAM<br>11 | XAMI<br>11 | XAMD<br>11 | LXY              |
| 1100  | С                | TL3A   | -      | -      | -      | TAW2   | -      | -      | -      | RCP    | DWDT   | _      | TMA<br>12 | TAM<br>12 | XAM<br>12 | XAMI<br>12 | XAMD<br>12 | LXY              |
| 1101  | D                | TLCA   | -      | TPU0A  | -      | таwз   | -      |        | -      | SCP    | -      | -      | TMA<br>13 | TAM<br>13 | XAM<br>13 | XAMI<br>13 | XAMD<br>13 | LXY              |
| 1110  | Е                | TW1A   | -      | TPU1A  | -      | TAW4   | TAPU1  | -      | -      | -      | -      | _      | TMA<br>14 | TAM<br>14 | XAM<br>14 | XAMI<br>14 | XAMD<br>14 | LXY              |
| 1111  | F                | TW2A   | -      | _      | TR1AB  | _      | -      | _      | _      | -      | _      | -      | TMA<br>15 | TAM<br>15 | XAM<br>15 | XAMI<br>15 | XAMD<br>15 | LXY              |

#### **INSTRUCTION CODE TABLE (continued)**

The above table shows the relationship between machine language codes and machine language instructions. D<sub>3</sub>–D<sub>0</sub> show the loworder 4 bits of the machine language code, and D<sub>9</sub>–D<sub>4</sub> show the high-order 6 bits of the machine language code. The hexadecimal representation of the code is also provided. There are one-word instructions and two-word instructions, but only the first word of each instruction is shown. Do not use code marked "–."

The codes for the second word of a two-word instruction are described below.

|      | The | The second word |      |  |  |  |  |  |  |  |  |
|------|-----|-----------------|------|--|--|--|--|--|--|--|--|
| BL   | 1p  | paaa            | aaaa |  |  |  |  |  |  |  |  |
| BML  | 1p  | paaa            | aaaa |  |  |  |  |  |  |  |  |
| BLA  | 1р  | pp00            | рррр |  |  |  |  |  |  |  |  |
| BMLA | 1p  | pp00            | рррр |  |  |  |  |  |  |  |  |
| SEA  | 00  | 0111            | nnnn |  |  |  |  |  |  |  |  |
| SZD  | 00  | 0010            | 1011 |  |  |  |  |  |  |  |  |

• \*\* can be used only in the M3455xM4H/M8H/G8H.

### **ELECTRICAL CHARACTERISTICS**

#### (1) Mask ROM version

## ABSOLUTE MAXIMUM RATINGS (Mask ROM version)

| Symbol | Parameter                                              | Conditions                          | Ratings         | Unit |
|--------|--------------------------------------------------------|-------------------------------------|-----------------|------|
| Vdd    | Supply voltage                                         |                                     | -0.3 to 6.5     | V    |
| VI     | Input voltage P0, P1, P2, D0–D5, RESET, INT, XIN, XCIN |                                     | -0.3 to VDD+0.3 | V    |
| VI     | Input voltage CNTR                                     |                                     | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage P0, P1, P2, D0–D7, RESET, CNTR          | Output transistors in cut-off state | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage C, XOUT, XCOUT                          |                                     | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage SEG0–SEG28, COM0–COM3                   |                                     | -0.3 to VDD+0.3 | V    |
| Pd     | Power dissipation                                      | Ta = 25 °C                          | 300             | mW   |
| Topr   | Operating temperature range                            |                                     | -20 to 85       | °C   |
| Tstg   | Storage temperature range                              |                                     | -40 to 125      | °C   |

Rev.3.02 Dec 22, 2006 page 126 of 142 REJ03B0025-0302



#### **RECOMMENDED OPERATING CONDITIONS 1**

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Symbol    | Parameter                                                              | Condi                   | tions     |         | Limits |         |       |  |  |  |
|-----------|------------------------------------------------------------------------|-------------------------|-----------|---------|--------|---------|-------|--|--|--|
|           |                                                                        |                         |           | Min.    | Тур.   | Max.    | - Uni |  |  |  |
| Vdd       | Supply voltage                                                         | f(STCK) ≤ 6 MHz         |           | 4       |        | 5.5     | V     |  |  |  |
|           | (when ceramic resonator is used)                                       | f(STCK) ≤ 4.4 MHz       |           | 2.7     |        | 5.5     |       |  |  |  |
|           |                                                                        | f(STCK) ≤ 2.2 MHz       |           | 2       |        | 5.5     |       |  |  |  |
|           |                                                                        | f(STCK) ≤ 1.1 MHz       |           | 1.8     |        | 5.5     |       |  |  |  |
| Vdd       | Supply voltage<br>(when quartz-crystal/on-chip<br>oscillation is used) |                         |           | 1.8     |        | 5.5     | V     |  |  |  |
| Vdd       | Supply voltage<br>(when RC oscillation is used)                        | f(STCK) ≤ 4.4 MHz       |           | 2.7     |        | 5.5     | V     |  |  |  |
| Vram      | RAM back-up voltage                                                    | at RAM back-up mode     |           | 1.6     |        |         | V     |  |  |  |
| Vss       | Supply voltage                                                         |                         |           |         | 0      |         | V     |  |  |  |
| VLC3      | LCD power supply (Note 1)                                              |                         |           | 1.8     | )      | Vdd     | V     |  |  |  |
| Viн       | "H" level input voltage                                                | P0, P1, P2, D0–D5       |           | 0.8VDD  |        | Vdd     | V     |  |  |  |
|           |                                                                        | XIN, XCIN               |           | 0.7VDD  |        | Vdd     |       |  |  |  |
|           |                                                                        | RESET                   |           | 0.85VDD |        | Vdd     | -     |  |  |  |
|           |                                                                        | INT                     |           | 0.85VDD |        | Vdd     |       |  |  |  |
|           |                                                                        | CNTR                    |           | 0.8VDD  |        | Vdd     | -     |  |  |  |
| VIL       | "L" level input voltage                                                | P0, P1, P2, D0–D5       |           | 0       |        | 0.2VDD  | V     |  |  |  |
|           | 1 0                                                                    | XIN, XCIN               |           | 0       |        | 0.3Vdd  | 1     |  |  |  |
|           |                                                                        | RESET                   |           | 0       |        | 0.3Vdd  |       |  |  |  |
|           |                                                                        | INT                     |           | 0       |        | 0.15VDD |       |  |  |  |
|           |                                                                        | CNTR                    |           | 0       |        | 0.15VDD | -     |  |  |  |
| IOн(peak) | "H" level peak output current                                          | P0, P1, P2, D0-D5       | VDD = 5 V |         |        | -20     | mA    |  |  |  |
|           |                                                                        | ,,,                     | VDD = 3 V |         |        | -10     | 1     |  |  |  |
|           |                                                                        | С                       | VDD = 5 V |         |        | -30     | -     |  |  |  |
|           |                                                                        | CNTR                    | VDD = 3 V |         |        | -15     |       |  |  |  |
| Iон(avg)  | "H" level average output current                                       | P0, P1, P2, D0-D5       | VDD = 5 V |         |        | -10     | mA    |  |  |  |
|           | (Note 2)                                                               |                         | VDD = 3 V |         |        | -5      |       |  |  |  |
|           | (                                                                      | С                       | VDD = 5 V |         |        | -20     | -     |  |  |  |
|           |                                                                        | CNTR                    | VDD = 3 V |         |        | -10     | -     |  |  |  |
| IOL(peak) | "L" level peak output current                                          | P0, P1, P2, D0–D7, C    | VDD = 5 V |         |        | 24      | mA    |  |  |  |
|           |                                                                        | CNTR                    | VDD = 3 V |         |        | 12      | -     |  |  |  |
|           |                                                                        | RESET                   | VDD = 5 V |         |        | 10      | 1     |  |  |  |
|           |                                                                        |                         | VDD = 3 V |         |        | 4       | 1     |  |  |  |
| loL(avg)  | "L" level average output current                                       | P0, P1, P2, D0–D7, C    | VDD = 5 V |         |        | 15      | mA    |  |  |  |
| (1) (1)   | (Note 2)                                                               | CNTR                    | VDD = 3 V |         |        | 7       | -     |  |  |  |
|           |                                                                        | RESET                   | VDD = 5 V |         |        | 5       | -     |  |  |  |
|           |                                                                        |                         | VDD = 3 V |         |        | 2       | 1     |  |  |  |
| ΣlOн(avg) | "H" level total average current                                        | P0, P1, P2, D0–D5, C, C |           |         |        | -40     | mA    |  |  |  |
| ΣIOL(avg) | "L" level total average current                                        | P0, P1, P2, D0–D5, C, C |           |         |        | 60      | mA    |  |  |  |
|           | · · · · · · · · · · · · · · · · · · ·                                  | D6, D7, RESET           |           |         |        | 60      | -     |  |  |  |

Notes 1: At 1/2 bias: VLC1 = VLC2 = (1/2)•VLC3

At 1/3 bias: VLC1 = (1/3)•VLC3, VLC2 = (2/3)•VLC3

2: The average output current is the average value during 100 ms.

#### **RECOMMENDED OPERATING CONDITIONS 2**

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Symbol   | Parameter                             | Conditions                  |                       |           | Unit |           |     |
|----------|---------------------------------------|-----------------------------|-----------------------|-----------|------|-----------|-----|
| Cymbol   | ranancier                             | Conditiona                  | ,<br>                 | Min.      | Тур. | Max.      |     |
| f(XIN)   | Oscillation frequency                 | Through mode                | VDD = 4 to 5.5 V      |           |      | 6         | MHz |
|          | (with a ceramic resonator)            |                             | VDD = 2.7 to 5.5 V    |           |      | 4.4       |     |
|          |                                       |                             | VDD = 2 to 5.5 V      |           |      | 2.2       |     |
|          |                                       |                             | VDD = 1.8 to 5.5 V    |           |      | 1.1       |     |
|          |                                       | Frequency/2 mode            | VDD = 2.7 to 5.5 V    |           |      | 6         | ]   |
|          |                                       |                             | VDD = 2 to 5.5 V      |           |      | 4.4       |     |
|          |                                       |                             | VDD = 1.8 to 5.5 V    |           |      | 2.2       |     |
|          |                                       | Frequency/4 mode            | VDD = 2 to 5.5 V      |           |      | 6         |     |
|          |                                       |                             | VDD = 1.8 to 5.5 V    |           |      | 4.4       |     |
|          |                                       | Frequency/8 mode            | VDD = 1.8 to 5.5 V    |           |      | 6         |     |
| f(XIN)   | Oscillation frequency                 | VDD = 2.7 to 5.5 V          |                       |           |      | 4.4       | MHz |
|          | (at RC oscillation) (Note)            |                             |                       |           |      |           |     |
| f(XIN)   | Oscillation frequency                 | Through mode                | VDD = 4  to  5.5  V   |           |      | 4.8       | MHz |
|          | (with a ceramic oscillation selected, |                             | VDD = 2.7  to  5.5  V |           |      | 3.2       |     |
|          | external clock input)                 |                             | VDD = 2  to  5.5  V   |           |      | 1.6       |     |
|          |                                       |                             | VDD = 1.8 to 5.5 V    |           |      | 0.8       |     |
|          |                                       | Frequency/2 mode            | VDD = 2.7 to 5.5 V    |           |      | 4.8       |     |
|          |                                       |                             | VDD = 2 to 5.5 V      |           |      | 3.2       |     |
|          |                                       |                             | VDD = 1.8 to 5.5 V    |           |      | 1.6       | ]   |
|          |                                       | Frequency/4 mode            | VDD = 2 to 5.5 V      |           |      | 4.8       |     |
|          |                                       |                             | VDD = 1.8 to 5.5 V    |           |      | 3.2       |     |
|          |                                       | Frequency/8 mode            | VDD = 1.8 to 5.5 V    |           |      | 4.8       |     |
| f(XCIN)  | Oscillation frequency (sub-clock)     | Quartz-crystal oscillator   | - I                   |           |      | 50        | kHz |
| f(CNTR)  | Timer external input frequency        | CNTR                        |                       |           |      | f(STCK)/6 | Hz  |
| tw(CNTR) | Timer external input period           | CNTR                        |                       | 3/f(STCK) |      |           | S   |
|          | ("H" and "L" pulse width)             |                             |                       |           |      |           |     |
| TPON     | Power-on reset circuit                | $VDD = 0 \rightarrow 1.8 V$ |                       |           |      | 100       | μs  |
|          | valid supply voltage rising time      |                             |                       |           |      |           |     |

Note: The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.



System clock (STCK) operating condition map (Mask ROM version)

#### **ELECTRICAL CHARACTERISTICS 1**

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Symbol    | Parameter                                                                   | Tost                   | Test conditions   |      | Limits |      | Unit |
|-----------|-----------------------------------------------------------------------------|------------------------|-------------------|------|--------|------|------|
| Cymbol    |                                                                             | 103                    |                   | Min. | Тур.   | Max. | Onit |
| Vон       | "H" level output voltage                                                    | VDD = 5 V              | Iон = -10 mA      | 3    |        |      | V    |
|           | P0, P1, P2, D0–D5                                                           |                        | Iон = –3 mA       | 4.1  |        |      |      |
|           |                                                                             | VDD = 3 V              | Iон = -5 mA       | 2.1  |        |      |      |
|           |                                                                             |                        | Iон = -1 mA       | 2.4  |        |      |      |
| Vон       | "H" level output voltage                                                    | VDD = 5 V              | Iон = -20 mA      | 3    |        |      | V    |
|           | C, CNTR                                                                     |                        | Iон = -6 mA       | 4.1  |        |      |      |
|           |                                                                             | VDD = 3 V              | Iон = -10 mA      | 2.1  |        |      |      |
|           |                                                                             |                        | Iон = -3 mA       | 2.4  |        |      |      |
| Vol       | "L" level output voltage                                                    | VDD = 5 V              | IOL = 15 mA       |      |        | 2    | V    |
|           | P0, P1, P2, D0–D7, C, CNTR                                                  |                        | IOL = 5 mA        |      |        | 0.9  |      |
|           |                                                                             | VDD = 3 V              | IOL = 9 mA        |      |        | 1.4  | 1    |
|           |                                                                             |                        | IOL = 3 mA        |      |        | 0.9  |      |
| Vol       | "L" level output voltage                                                    | VDD = 5 V              | IOL = 5 mA        |      |        | 2    | V    |
|           | RESET                                                                       |                        | IOL = 1 mA        |      |        | 0.6  |      |
|           |                                                                             | VDD = 3 V              | IOL = 2 mA        |      |        | 0.9  |      |
| Іін       | "H" level input current<br>P0, P1, P2, D0–D5, XIN, XCIN, RESET<br>CNTR, INT | VI = VDD               | 9.                |      |        | 2    | μA   |
| lıL       | "L" level input current<br>P0, P1, P2, D0–D5, XIN, XCIN, RESET<br>CNTR, INT | Vi = 0 V P0, P1 No p   | ull-up            |      |        | -2   | μA   |
| Rpu       | Pull-up resistor value                                                      | VI = 0 V               | VDD = 5 V         | 30   | 60     | 125  | kΩ   |
|           | P0, P1, RESET                                                               |                        | VDD = 3 V         | 50   | 120    | 250  |      |
| Vt+ – Vt– |                                                                             | VDD = 5 V              | I                 |      | 1      |      | V    |
|           |                                                                             | VDD = 3 V              |                   |      | 0.4    |      |      |
| VT+ – VT– | Hysteresis INT                                                              | VDD = 5 V              |                   |      | 0.6    |      | V    |
|           |                                                                             | VDD = 3 V              |                   |      | 0.3    |      |      |
| Vt+ – Vt– | Hysteresis CNTR                                                             | VDD = 5 V              |                   |      | 0.2    |      | V    |
| •••••••   |                                                                             | VDD = 3 V              |                   |      | 0.2    |      | -    |
| f(RING)   | On-chip oscillator clock frequency                                          | VDD = 5 V              |                   | 200  | 500    | 700  | kHz  |
| (         |                                                                             | VDD = 3 V              |                   | 100  | 250    | 400  |      |
| ∆f(Xin)   | Frequency error<br>(with RC oscillation,                                    | VDD = 5 V ± 10 %, Ta   | a = 25 °C         |      |        | ±17  | %    |
|           | error of external R, C not included )                                       | VDD = 3 V ± 10 %, Ta   | a = 25 °C         |      |        | ±17  |      |
|           | (Note 1)                                                                    |                        |                   |      | 4 5    |      | 1    |
| RCOM      | COM output impedance                                                        | VDD = 5 V              |                   |      | 1.5    | 7.5  | kΩ   |
|           | (Note 2)                                                                    | VDD = 3 V              |                   |      | 2      | 10   |      |
| RSEG      | SEG output impedance                                                        | VDD = 5 V              |                   |      | 1.5    | 7.5  | kΩ   |
|           | (Note 2)                                                                    | VDD = 3 V              |                   |      | 2      | 10   |      |
| RVLC      | Internal resistor for LCD power supply                                      | When dividing resist   |                   | 300  | 480    | 960  | kΩ   |
|           |                                                                             | When dividing resist   |                   | 200  | 320    | 640  |      |
|           |                                                                             | When dividing resiste  |                   | 150  | 240    | 480  |      |
|           |                                                                             | When dividing resisted | or r X 2 selected | 100  | 160    | 320  |      |

Notes 1: When RC oscillation is used, use the external 33 pF capacitor (C).

2: The impedance state is the resistor value of the output voltage.

at VLC3 level output: VO = 0.8 VLC3

at VLC2 level output: VO = 0.8 VLC2 at VLC1 level output: VO = 0.2 VLC2 + VLC1

at Vss level output: VO = 0.2 Vss

#### **ELECTRICAL CHARACTERISTICS 2**

(Mask ROM version: Ta = -20 °C to 85 °C, VDD = 1.8 to 5.5 V, unless otherwise noted)

| Symbol |                | Parameter                             | Test conditions  |                     | Limits |      |      | Unit |
|--------|----------------|---------------------------------------|------------------|---------------------|--------|------|------|------|
| 0,     |                |                                       |                  |                     | Min.   | Тур. | Max. | 0    |
| DD     | Supply current | at active mode                        | VDD = 5 V        | f(STCK) = f(XIN)/8  |        | 1.2  | 2.4  | _ mA |
|        |                | (with a ceramic resonator)            | f(XIN) = 6 MHz   | f(STCK) = f(XIN)/4  |        | 1.3  | 2.6  |      |
|        |                |                                       | f(RING) = stop   | f(STCK) = f(XIN)/2  |        | 1.6  | 3.2  |      |
|        |                |                                       | f(XCIN) = stop   | f(STCK) = f(XIN)    |        | 2.2  | 4.4  |      |
|        |                |                                       | VDD = 5 V        | f(STCK) = f(XIN)/8  |        | 0.9  | 1.8  | m/   |
|        |                |                                       | f(XIN) = 4 MHz   | f(STCK) = f(XIN)/4  |        | 1    | 2    |      |
|        |                |                                       | f(RING) = stop   | f(STCK) = f(XIN)/2  |        | 1.2  | 2.4  |      |
|        |                |                                       | f(XCIN) = stop   | f(STCK) = f(XIN)    |        | 1.6  | 3.2  |      |
|        |                |                                       | VDD = 3 V        | f(STCK) = f(XIN)/8  |        | 0.3  | 0.6  | m    |
|        |                |                                       | f(XIN) = 4 MHz   | f(STCK) = f(XIN)/4  |        | 0.4  | 0.8  |      |
|        |                |                                       | f(RING) = stop   | f(STCK) = f(XIN)/2  |        | 0.5  | 1.0  |      |
|        |                |                                       | f(XCIN) = stop   | f(STCK) = f(XIN)    |        | 0.7  | 1.4  |      |
|        |                | at active mode                        | VDD = 5 V        | f(STCK) = f(RING)/8 |        | 50   | 100  | μ    |
|        |                | (with an on-chip oscillator)          | f(XIN) = stop    | f(STCK) = f(RING)/4 |        | 60   | 120  |      |
|        |                |                                       | f(RING) = active | f(STCK) = f(RING)/2 |        | 80   | 160  |      |
|        |                |                                       | f(XCIN) = stop   | f(STCK) = f(RING)   |        | 120  | 240  | 1    |
|        |                |                                       | VDD = 3 V        | f(STCK) = f(RING)/8 |        | 10   | 20   | μ    |
|        |                |                                       | f(XIN) = stop    | f(STCK) = f(RING)/4 |        | 13   | 26   |      |
|        |                |                                       | f(RING) = active | f(STCK) = f(RING)/2 |        | 19   | 38   | 1    |
|        |                |                                       | f(XCIN) = stop   | f(STCK) = f(RING)   |        | 31   | 62   | 1    |
|        |                | at active mode                        | VDD = 5 V        | f(STCK) = f(XCIN)/8 |        | 7    | 14   | μ    |
|        |                | (with a quartz-crystal                | f(XIN) = stop    | f(STCK) = f(XCIN)/4 |        | 8    | 16   |      |
|        |                | oscillator)                           | f(RING) = stop   | f(STCK) = f(XCIN)/2 |        | 10   | 20   |      |
|        |                |                                       | f(Xcin) = 32 kHz | f(STCK) = f(XCIN)   |        | 14   | 28   | 1    |
|        |                |                                       | VDD = 3 V        | f(STCK) = f(XCIN)/8 |        | 5    | 10   | μ    |
|        |                |                                       | f(XIN) = stop    | f(STCK) = f(XCIN)/4 |        | 6    | 12   | 1    |
|        |                |                                       | f(RING) = stop   | f(STCK) = f(XCIN)/2 |        | 7    | 14   | 1    |
|        |                |                                       | f(XCIN) = 32 kHz | f(STCK) = f(XCIN)   |        | 8    | 16   |      |
|        |                | at clock operation mode               | f(XCIN) = 32 kHz | VDD = 5 V           |        | 6    | 12   | μ    |
|        |                | (POF instruction execution)           |                  | VDD = 3 V           |        | 5    | 10   | 1    |
|        |                | at RAM back-up mode                   | Ta = 25 °C       |                     |        | 0.1  | 2    | μ    |
|        |                | (POF2 instruction execution)          | VDD = 5 V        |                     |        |      | 10   | 1    |
|        |                | · · · · · · · · · · · · · · · · · · · | VDD = 3 V        |                     |        |      | 6    | 1    |

#### **VOLTAGE DROP DETECTION CIRCUIT CHARACTERISTICS**

(Mask ROM version: Ta = -20 °C to 85 °C, unless otherwise noted)

| Symbol | Parameter                    | Test conditions                 |      | Limits |      |        |  |
|--------|------------------------------|---------------------------------|------|--------|------|--------|--|
| Symbol |                              | Test conditions                 | Min. | Тур.   | Max. | - Unit |  |
| Vrst-  | Detection voltage            | Ta = 25 °C                      | 1.6  | 1.8    | 2    | V      |  |
|        | (reset occurs) (Note 2)      | -20 °C ≤ Ta < 0 °C              | 1.7  |        | 2.3  | 1      |  |
|        |                              | 0 °C ≤ Ta < 50 °C               | 1.4  |        | 2.2  | 1      |  |
|        |                              | 50 °C ≤ Ta ≤ 85 °C              | 1.2  |        | 1.9  | -      |  |
| Vrst+  | Detection voltage            | Ta = 25 °C                      | 1.7  | 1.9    | 2.1  | V      |  |
|        | (reset release) (Note 3)     | -20 °C ≤ Ta < 0 °C              | 1.8  |        | 2.4  | _      |  |
|        |                              | 0 °C ≤ Ta < 50 °C               | 1.5  |        | 2.3  |        |  |
|        |                              | 50 °C ≤ Ta ≤ 85 °C              | 1.3  |        | 2    |        |  |
| Vrst+- | Detection voltage hysteresis |                                 |      | 0.1    |      | V      |  |
| Vrst-  |                              |                                 |      |        |      |        |  |
| IRST   | Operation current (Note 4)   | VDD = 5 V                       |      | 50     | 100  | μA     |  |
|        |                              | VDD = 3 V                       |      | 30     | 60   | 1      |  |
| Trst   | Detection time (Note 5)      | $VDD \rightarrow (VRST^ 0.1 V)$ |      | 0.2    | 1.2  | ms     |  |

Notes 1: The voltage drop detection circuit is equipped with only the H version.

2: The detection voltage (VRST) is defined as the voltage when reset occurs when the supply voltage (VDD) is falling.

3: The detection voltage (VRST<sup>+</sup>) is defined as the voltage when reset is released when the supply voltage (VDD) is rising from reset occurs.

4: In the H version, IRST is added to IDD (power current).

5: The detection time (TRST) is defined as the time until reset occurs when the supply voltage (VDD) is falling to [VRST - 0.1 V].

6: The detection voltages (VRST<sup>+</sup>, VRST<sup>-</sup>) are set up lower than the minimum value of the supply voltage of the recommended operating conditions. As for details, refer to the LIST OF PRECAUTIONS.



## (2) One Time PROM version

## ABSOLUTE MAXIMUM RATINGS (One Time PROM version)

| Symbol | Parameter                                              | Conditions                          | Ratings         | Unit |
|--------|--------------------------------------------------------|-------------------------------------|-----------------|------|
| Vdd    | Supply voltage                                         |                                     | -0.3 to 4.0     | V    |
| VI     | Input voltage P0, P1, P2, D0–D5, RESET, INT, XIN, XCIN |                                     | -0.3 to VDD+0.3 | V    |
| VI     | Input voltage CNTR                                     |                                     | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage P0, P1, P2, D0-D7, RESET, CNTR          | Output transistors in cut-off state | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage C, XOUT, XCOUT                          |                                     | -0.3 to VDD+0.3 | V    |
| Vo     | Output voltage SEG0-SEG28, COM0-COM3                   |                                     | -0.3 to VDD+0.3 | V    |
| Pd     | Power dissipation                                      | Ta = 25 °C                          | 300             | mW   |
| Topr   | Operating temperature range                            |                                     | -20 to 85       | °C   |
| Tstg   | Storage temperature range                              |                                     | -40 to 125      | °C   |

Rev.3.02 Dec 22, 2006 page 133 of 142 REJ03B0025-0302



#### **RECOMMENDED OPERATING CONDITIONS 1**

(One Time PROM version: Ta = -20 °C to 85 °C, VDD = 1.8 to 3.6 V, unless otherwise noted)

| Symbol    | Baramatar                        | 0                     | ditions   |         | Limits |         | Unit |
|-----------|----------------------------------|-----------------------|-----------|---------|--------|---------|------|
| Symbol    | Parameter                        | Conc                  | ditions   | Min.    | Тур.   | Max.    | Uni  |
| Vdd       | Supply voltage                   | f(STCK) ≤ 4.4 MHz     |           | 2.7     |        | 3.6     | V    |
|           | (when ceramic resonator is used) | f(STCK) ≤ 2.2 MHz     |           | 2       |        | 3.6     | 1    |
|           |                                  | f(STCK) ≤ 1.1 MHz     |           | 1.8     |        | 3.6     | 1    |
| Vdd       | Supply voltage                   |                       |           | 1.8     |        | 3.6     | V    |
|           | (when quartz-crystal/on-chip     |                       |           |         |        |         |      |
|           | oscillator is used)              |                       |           |         |        |         |      |
| Vdd       | Supply voltage                   | f(STCK) ≤ 4.4 MHz     |           | 2.7     |        | 3.6     | V    |
|           | (when RC oscillation is used)    |                       |           |         |        |         |      |
| Vram      | RAM back-up voltage              | at RAM back-up mode   |           | 1.6     |        |         | V    |
| Vss       | Supply voltage                   |                       |           |         | 0      |         | V    |
| VLC3      | LCD power supply (Note 1)        |                       |           | 1.8     |        | Vdd     | V    |
| Viн       | "H" level input voltage          | P0, P1, P2, D0–D5     |           | 0.8VDD  |        | Vdd     | V    |
|           |                                  | XIN, XCIN             |           | 0.7VDD  |        | Vdd     | 1    |
|           |                                  | RESET                 |           | 0.85VDD |        | Vdd     | 1    |
|           |                                  | INT                   |           | 0.85Vdd |        | Vdd     | 1    |
|           |                                  | CNTR                  |           | 0.8Vdd  |        | Vdd     | 1    |
| Vil       | "L" level input voltage          | P0, P1, P2, D0–D5     |           | 0       |        | 0.2Vdd  | V    |
|           |                                  | XIN, XCIN             |           | 0       |        | 0.3Vdd  |      |
|           |                                  | RESET                 |           | 0       |        | 0.3Vdd  | ]    |
|           |                                  | INT 🥧                 |           | 0       |        | 0.15Vdd | ]    |
|           |                                  | CNTR                  |           | 0       |        | 0.15Vdd | ]    |
| IOн(peak) | "H" level peak output current    | P0, P1, P2, D0–D5     | VDD = 3 V |         |        | -10     | mA   |
|           |                                  | C, CNTR               | VDD = 3 V |         |        | -15     | 1    |
| IOн(avg)  | "H" level average output current | P0, P1, P2, D0-D5     | VDD = 3 V |         |        | -5      | mA   |
|           | (Note 2)                         | C, CNTR               | VDD = 3 V |         |        | -10     | 1    |
| IOL(peak) | "L" level peak output current    | P0, P1, P2, D0–D7,    | VDD = 3 V |         |        | 12      | mA   |
|           |                                  | C, CNTR               |           |         |        |         |      |
|           |                                  | RESET                 | VDD = 3 V |         |        | 4       | 1    |
| lo∟(avg)  | "L" level average output current | P0, P1, P2, D0–D7,    | VDD = 3 V |         |        | 7       | mA   |
|           | (Note 2)                         | C, CNTR               |           |         |        |         |      |
|           |                                  | RESET                 | VDD = 3 V |         |        | 2       | 1    |
| ΣlOH(avg) | "H" level total average current  | P0, P1, P2, D0–D5, C, | CNTR      |         |        | -40     | mA   |
| ΣloL(avg) | "L" level total average current  | P0, P1, P2, D0–D5, C, | CNTR      |         |        | 60      | mA   |
| ,         | -                                | D6, D7, RESET         |           |         |        | 60      | 1    |

Notes 1: At 1/2 bias: VLC1 = VLC2 = (1/2)•VLC3 At 1/3 bias: VLC1 = (1/3)•VLC3, VLC2 = (2/3)•VLC3

2: The average output current is the average value during 100 ms.

#### **RECOMMENDED OPERATING CONDITIONS 2**

(One Time PROM version: Ta = -20 °C to 85 °C, VDD = 1.8 to 3.6 V, unless otherwise noted)

| Symbol   | Parameter                                                   | Cor                         | nditions            |           | Limits |           | Unit |
|----------|-------------------------------------------------------------|-----------------------------|---------------------|-----------|--------|-----------|------|
|          |                                                             |                             |                     | Min.      | Тур.   | Max.      |      |
| f(XIN)   | Oscillation frequency                                       | Through mode                | VDD = 2.7 to 3.6 V  |           |        | 4.4       | MHz  |
|          | (with a ceramic resonator)                                  |                             | VDD = 2 to 3.6 V    |           |        | 2.2       |      |
|          |                                                             |                             | VDD = 1.8 to 3.6 V  |           |        | 1.1       |      |
|          |                                                             | Frequency/2 mode            | VDD = 2.7 to 3.6 V  |           |        | 6         |      |
|          |                                                             |                             | VDD = 2 to 3.6 V    |           |        | 4.4       |      |
|          |                                                             |                             | VDD = 1.8 to 3.6 V  |           |        | 2.2       |      |
|          |                                                             | Frequency/4 mode            | VDD = 2 to 3.6 V    |           |        | 6         |      |
|          |                                                             |                             | VDD = 1.8 to 3.6 V  |           |        | 4.4       | 1    |
|          |                                                             | Frequency/8 mode            | VDD = 1.8 to 3.6 V  |           |        | 6         |      |
| f(Xin)   | Oscillation frequency<br>(at RC oscillation) (Note)         | VDD = 2.7 to 3.6 V          | 1                   |           |        | 4.4       | MHz  |
| f(XIN)   | Oscillation frequency                                       | Through mode                | VDD = 2.7 to 3.6 V  |           |        | 3.2       | MHz  |
|          | (with a ceramic oscillation circuit                         |                             | VDD = 2  to  3.6  V |           |        | 1.6       |      |
|          | selected, external clock input)                             |                             | VDD = 1.8 to 3.6 V  |           |        | 0.8       |      |
|          |                                                             | Frequency/2 mode            | VDD = 2.7 to 3.6 V  |           |        | 4.8       | 1    |
|          |                                                             |                             | VDD = 2 to 3.6 V    |           |        | 3.2       |      |
|          |                                                             |                             | VDD = 1.8 to 3.6 V  |           |        | 1.6       |      |
|          |                                                             | Frequency/4 mode            | VDD = 2 to 3.6 V    |           |        | 4.8       | ĺ    |
|          |                                                             |                             | VDD = 1.8 to 3.6 V  |           |        | 3.2       |      |
|          |                                                             | Frequency/8 mode            | VDD = 1.8 to 3.6 V  |           |        | 4.8       |      |
| f(XCIN)  | Oscillation frequency<br>(with a quartz-crystal oscillator) | Quartz-crystal oscillator   |                     |           |        | 50        | kHz  |
| f(CNTR)  | Timer external input frequency                              | CNTR                        |                     |           |        | f(STCK)/6 | Hz   |
| tw(CNTR) | Timer external input period                                 | CNTR                        |                     | 3/f(STCK) |        | , ,       | s    |
| . ,      | ("H" and "L" pulse width)                                   |                             |                     |           |        |           |      |
| TPON     | Power-on reset circuit                                      | $VDD = 0 \rightarrow 1.8 V$ |                     |           |        | 100       | μs   |
|          | valid supply voltage rising time                            |                             |                     |           |        |           |      |

Note: The frequency is affected by a capacitor, a resistor and a microcomputer. So, set the constants within the range of the frequency limits.





System clock (STCK) operating condition map (One Time PROM version)

#### **ELECTRICAL CHARACTERISTICS**

(One Time PROM version: Ta = -20 °C to 85 °C, VDD = 1.8 to 3.6 V, unless otherwise noted)

| Symbol          |                                 | Parameter                    | Tes                      | t conditions        |      | Limits |      | Unit     |
|-----------------|---------------------------------|------------------------------|--------------------------|---------------------|------|--------|------|----------|
|                 |                                 |                              |                          |                     | Min. | Тур.   | Max. |          |
| Vон             | "H" level output                | U                            | VDD = 3 V                | IOH = -5 mA         | 2.1  |        |      | V        |
|                 | P0, P1, P2, D0-                 |                              |                          | Iон = –1 mA         | 2.4  |        |      |          |
| Vон             | "H" level output                | voltage                      | VDD = 3 V                | IOH = -10 mA        | 2.1  |        |      | V        |
|                 | C, CNTR                         |                              |                          | Iон = -3 mA         | 2.4  |        |      |          |
| Vol             | "L" level output                | •                            | VDD = 3 V                | IOL = 9 mA          |      |        | 1.4  | V        |
|                 | P0, P1, P2, D0-                 |                              |                          | IOL = 3 mA          |      |        | 0.9  |          |
| Vol             | "L" level output<br>RESET       | voltage                      | Vdd = 3 V                |                     |      |        | 0.9  | V        |
| Ін              | "H" level input o               | current                      | VI = VDD                 |                     |      |        | 2    | μA       |
|                 | P0, P1, P2, Do-                 | -D5, XIN, XCIN, RESET        |                          |                     |      |        |      |          |
|                 | CNTR, INT                       |                              |                          |                     |      |        |      |          |
| lı∟             | "L" level input current         |                              | VI = 0 V P0, P1 No p     | oull-up             |      |        | -2   | μA       |
|                 | P0, P1, P2, D0-                 | -D5, XIN, XCIN, RESET        |                          |                     |      |        |      |          |
|                 | CNTR, INT                       |                              |                          |                     |      |        |      |          |
| Rpu             | Pull-up resistor value VI = 0 V |                              | 50                       | 120                 | 250  | kΩ     |      |          |
|                 | P0, P1, RESET                   |                              | Vdd = 3 V                |                     |      |        |      |          |
| Vt+ – Vt–       | Hysteresis RES                  | ET                           | Vdd = 3 V                |                     |      | 0.4    |      | V        |
| VT+ – VT–       | Hysteresis INT                  |                              | VDD = 3 V                |                     |      | 0.3    |      | V        |
| Vt+ – Vt–       |                                 | R                            | VDD = 3 V                |                     |      | 0.2    |      | V        |
| f(RING)         |                                 | or clock frequency           | VDD = 3 V                |                     | 100  | 250    | 400  | kH       |
| $\Delta f(XIN)$ | Frequency erro                  | , ,                          | $VDD = 3 V \pm 10 \%, T$ | a = 25 °C           |      |        | ±17  | %        |
| ()              | (with RC oscilla                |                              |                          |                     |      |        |      |          |
|                 | 1                               | I R, C not included )        |                          |                     |      |        |      |          |
|                 | (Note 1)                        |                              |                          |                     |      |        |      |          |
| RCOM            | ```                             | pedance (Note 2)             | VDD = 3 V                |                     |      | 2      | 10   | kΩ       |
| RSEG            |                                 | pedance (Note 2)             | VDD = 3 V                |                     |      | 2      | 10   | kΩ       |
| RVLC            |                                 |                              | When dividing resist     | or 2r V 3 selected  | 300  | 480    | 960  | kΩ       |
| RVLC            | Internal resistor               | for LCD power supply         | When dividing resist     |                     | 200  | 320    | 640  | 1 1.52   |
|                 |                                 |                              | When dividing resist     |                     |      |        |      | -        |
|                 |                                 |                              | •                        |                     | 150  | 240    | 480  | -        |
| 100             | O male and a                    | at active made               | When dividing resist     |                     | 100  | 160    | 320  |          |
| IDD             | Supply current                  | at active mode               | VDD = 3 V                | f(STCK) = f(XIN)/8  |      | 0.3    | 0.6  | mA       |
|                 |                                 | (with a ceramic resonator)   | f(XIN) = 4 MHz           | f(STCK) = f(XIN)/4  |      | 0.4    | 0.8  | -        |
|                 |                                 | -                            | f(RING) = stop           | f(STCK) = f(XIN)/2  |      | 0.6    | 1.2  | -        |
|                 |                                 | at activo modo               | f(XCIN) = stop           | f(STCK) = f(XIN)    |      | 0.9    | 1.8  |          |
|                 |                                 | at active mode               | VDD = 3 V                | f(STCK) = f(RING)/8 |      |        | 24   | μA       |
|                 |                                 | (with an on-chip oscillator) | f(XIN) = stop            | f(STCK) = f(RING)/4 |      | 17     | 34   |          |
|                 |                                 |                              | f(RING) = active         | f(STCK) = f(RING)/2 |      | 27     | 54   | -        |
|                 |                                 | at anti-                     | f(XCIN) = stop           | f(STCK) = f(RING)   |      | 48     | 96   | <u> </u> |
|                 |                                 | at active mode               | VDD = 3 V                | f(STCK) = f(XCIN)/8 |      | 5      | 10   | μA       |
|                 |                                 | (with a quartz-crystal       | f(XIN) = stop            | f(STCK) = f(XCIN)/4 |      | 6      | 12   |          |
|                 |                                 | oscillator)                  | f(RING) = stop           | f(STCK) = f(XCIN)/2 |      | 7      | 14   | 4        |
|                 |                                 |                              | f(XCIN) = 32 kHz         | f(STCK) = f(XCIN)   |      | 9      | 18   |          |
|                 |                                 | at clock operation mode      | VDD = 3 V                |                     |      | 5      | 10   | μA       |
|                 |                                 | (POF instruction execution)  | f(XCIN) = 32 kHz         |                     | 1    |        |      |          |
|                 |                                 | at RAM back-up mode          | Ta = 25 °C               |                     |      | 0.1    | 2    | μA       |
|                 |                                 | (POF2 instruction execution) | Vdd = 3 V                |                     |      |        | 6    |          |

Notes 1: When RC oscillation is used, use the external 33 pF capacitor (C).

2: The impedance state is the resistor value of the output voltage.

at VLC3 level output: VO = 0.8 VLC3

at VLC2 level output: VO = 0.8 VLC2

at VLC1 level output: VO = 0.2 VLC2 + VLC1

at Vss level output: Vo = 0.2 Vss



### **VOLTAGE DROP DETECTION CIRCUIT CHARACTERISTICS**

(One Time PROM version: Ta = -20 °C to 85 °C, unless otherwise noted)

| Symbol            | Parameter                    | Test conditions                 |      | Limits |      |      |  |
|-------------------|------------------------------|---------------------------------|------|--------|------|------|--|
| Symbol            | Falameter                    | Test conditions                 | Min. | Тур.   | Max. | Unit |  |
| Vrst <sup>-</sup> | Detection voltage            | Ta = 25 °C                      | 1.6  | 1.8    | 2    | V    |  |
|                   | (reset occurs) (Note 2)      | -20 °C ≤ Ta < 0 °C              | 1.7  |        | 2.3  | 1    |  |
|                   |                              | 0 °C ≤ Ta < 50 °C               | 1.4  |        | 2.2  | -    |  |
|                   |                              | 50 °C ≤ Ta ≤ 85 °C              | 1.2  |        | 1.9  |      |  |
| Vrst <sup>+</sup> | Detection voltage            | Ta = 25 °C                      | 1.7  | 1.9    | 2.1  | V    |  |
|                   | (reset release) (Note 3)     | -20 °C ≤ Ta < 0 °C              | 1.8  |        | 2.4  |      |  |
|                   |                              | 0 °C ≤ Ta < 50 °C               | 1.5  |        | 2.3  | ]    |  |
|                   |                              | 50 °C ≤ Ta ≤ 85 °C              | 1.3  |        | 2    | 1    |  |
| Vrst+-            | Detection voltage hysteresis |                                 |      | 0.1    |      | V    |  |
| Vrst-             |                              |                                 |      |        |      |      |  |
| IRST              | Operation current (Note 4)   | VDD = 3 V                       |      | 30     | 60   | μA   |  |
| TRST              | Detection time (Note 5)      | $VDD \rightarrow (VRST^ 0.1 V)$ |      | 0.2    | 1.2  | ms   |  |

Notes 1: The voltage drop detection circuit is equipped with only the H version.

2: The detection voltage (VRST) is defined as the voltage when reset occurs when the supply voltage (VDD) is falling.

3: The detection voltage (VRST+) is defined as the voltage when reset is released when the supply voltage (VDD) is rising from reset occurs.

4: In the H version, IRST is added to IDD (supply current).

5: The detection time (TRST) is defined as the time until reset occurs when the supply voltage (VDD) is falling to [VRST – 0.1 V].

6: The detection voltages (VRST<sup>+</sup>, VRST<sup>-</sup>) are set up lower than the minimum value of the supply voltage of the recommended operating conditions. As for details, refer to the LIST OF PRECAUTIONS.



### **BASIC TIMING DIAGRAM**

| Parameter P                | Machine cycle<br>rin (signal) name | Mi | Mi+1 |
|----------------------------|------------------------------------|----|------|
| System clock               | STCK                               |    |      |
| Port D output              | D0D7                               |    | X    |
| Port D input               | D0D5                               |    | X    |
| Ports P0, P1, P2<br>output | P00–P03<br>P10–P13<br>P20–P23      | X  |      |
| Ports P0, P1, P2 input     | P00–P03<br>P10–P13<br>P20–P23      |    |      |
| Interrupt input            | INT                                |    | X    |

#### **BUILT-IN PROM VERSION**

In addition to the mask ROM versions, the 4556 Group has the One Time PROM versions whose PROMs can only be written to and not be erased.

The built-in PROM version has functions similar to those of the mask ROM versions, but it has PROM mode that enables writing to built-in PROM.

#### Table 19 Product of built-in PROM version

Table 19 shows the product of built-in PROM version. Figure 61 shows the pin configurations of built-in PROM versions. The One Time PROM version has pin-compatibility with the mask ROM version.

| Table 19 Product of built- | IN PROW Version |            |         |                                  |  |
|----------------------------|-----------------|------------|---------|----------------------------------|--|
| Part number                | PROM size       | RAM size   | Package | ROM type                         |  |
| Fait number                | (X 10 bits)     | (X 4 bits) | Гаскаде | ROM type                         |  |
| M34556G8FP                 | 8192 words      | 288 words  | 42P2R-A | One Time PROM [shipped in blank] |  |
| M34556G8HFP                |                 |            |         |                                  |  |

#### (1) PROM mode

The 4556 Group has a PROM mode in addition to a normal operation mode. It has a function to serially input/output the command codes, addresses, and data required for operation (e.g., read and program) on the built-in PROM using only a few pins. This mode can be selected by muddog entry after powering on the VDD pin. In the PROM mode, three types of software commands (read, program, and program verify) can be used. Clock-synchronous serial I/O is used, beginning from the LSB (LSB first).

#### (2) Notes on handling

③For the One Time PROM version shipped in blank, Renesas corp. does not perform PROM writing test and screening in the assembly process and following processes. In order to improve reliability after writing, performing writing and test according to the flow shown in Figure 60 before using is recommended (Products shipped in blank: PROM contents is not written in factory when shipped).

#### (3) Difference between Mask ROM version and One Time PROM version

Mask ROM version and One Time PROM version have some difference of the following characteristics within the limits of an electrical property by difference of a manufacture process, builtin ROM, and a layout pattern.

- a characteristic value
- a margin of operation
- the amount of noise-proof
- noise radiation, etc.,

Accordingly, be careful of them when swithcing.



Fig. 68 Flow of writing and test of the product shipped in blank



Fig. 69 Pin configuration of built-in PROM version

#### **ROM CODE ACCESS PROTECTION**

We would like to support a simple ROM code protection function that prevents a party other than the ROM-code owner to read and reprogram the built-in PROM code of the MCU.

First, Programmers must check the ID-code of the MCU.

If the ID-code is not blank, Programmer verifies it with the input IDcode. When the ID-codes do not match, Programmer will reject all further operations.

The MCU has each 10 bits of dedicated ROM spaces in address 009016 to 009616, as an ID-code (referred to as "the ID-code") enabling a Programmer to verify with the input ID-code and validate further operations.

| Address 🦈 |     | 5 |
|-----------|-----|---|
| 009016    | ID1 |   |
| 009116    | ID2 |   |
| 009216    | ID3 |   |
| 009316    | ID4 |   |
| 009416    | ID5 |   |
| 009516    | ID6 |   |
| 009616    | ID7 |   |
| 009716    |     |   |
|           |     |   |
|           |     | = |
|           |     |   |

Fig. 70 ROM-Code Protection ID Location



#### PACKAGE OUTLINE



# **REVISION HISTORY**

# 4556 Group Data Sheet

| Rev. | Date          |            | Description                                                                                   |
|------|---------------|------------|-----------------------------------------------------------------------------------------------|
|      |               | Page       | Summary                                                                                       |
| 1.00 | Jul. 23, 2003 | _          | First edition issued                                                                          |
| 1.01 | Sep. 17, 2003 | 50         | Voltage drop detection circuit (only in H version) revised.                                   |
|      |               | 51         | Table 15 revised.                                                                             |
|      |               |            | Timer functions, Timer control registers, Port level, and Notes 6 and 7)                      |
|      |               | 61         | (19)Voltage drop detection circuit (only in H version) revised.                               |
|      |               | 128        | Fig.57 revised.                                                                               |
| 2.00 | Feb. 24, 2004 | 1          | FEATURES:                                                                                     |
|      |               |            | <ul> <li>Minimum instruction execution time: time for One Time PROM version added.</li> </ul> |
|      |               |            | <ul> <li>Supply voltage of One Time PROM version revised.</li> </ul>                          |
|      |               | 4          | PERFORMANCE OVERVIEW:                                                                         |
|      |               |            | Minimum instruction execution time: time for One Time PROM version added.                     |
|      |               |            | Supply voltage of One Time PROM version revised.                                              |
|      |               |            | Power dissipation: Values only for Mask ROM version are listed.                               |
|      |               | 13         | Port block diagram (6): SEG17–SEG28 eliminated.                                               |
|      |               | 29         | Table 9: Timer 3; Count source and Use of output signal revised.                              |
|      |               | 48         | <ol><li>Power-on reset : "(only for H version)" eliminated.</li></ol>                         |
|      |               |            | Description revised.                                                                          |
|      |               |            | Fig.37: "(only for H version)" added to Voltage drop detection circuit.                       |
|      |               | 50         | Fig.40: Note revised.                                                                         |
|      |               | 58         | ROM ORDERING METHOD revised.                                                                  |
|      |               | 61         | Note on 18 Power-on reset : revised.                                                          |
|      |               | 120 to 132 | ELECTRICAL CHARACTERISTICS revised.                                                           |
|      |               |            | The table is separated to Mask ROM version and One Time PROM version.                         |
|      |               |            | Supply voltage and supply current revised mainly.                                             |
|      |               |            | Note 6 is added to VOLTAGE DTOP DETECTION CIRCUIT CHARACTERISTICS.                            |
| 3.00 | Jul. 09, 2004 | All pages  | Words standardized: On-chip oscillator                                                        |
|      |               | 5          | Description of RESET pin revised.                                                             |
|      |               | 31         | Fig.23: Note added.                                                                           |
|      |               | 39         | Some description revised.                                                                     |
|      |               | 40         | Fig.28: "DI" instruction added.                                                               |
|      |               | 46         | (5) LCD power supply circuit                                                                  |
|      |               |            | <ul> <li>Internal dividing resistor revised.</li> </ul>                                       |
|      |               |            | Fig.34 d): "VLC3, VLC2, VLC1" added.                                                          |
|      |               | 47         | Fig.35, Fig.36: Count revised.                                                                |
|      |               | 49         | Fig.38: State of quartz-crystal oscillator added.                                             |
|      |               | 61         | Note on Power Source Voltage added.                                                           |
|      |               | 128        | RECOMMENDED OPERATING CONDITIONS 1                                                            |
|      |               |            | VDD (RC oscillation)                                                                          |
|      |               |            | Max.: 3.6                                                                                     |

# **REVISION HISTORY**

# 4556 Group Data Sheet

| Rev. | Date          | Description                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|---------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |               | Page                                              | Summary                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3.01 | Jun.15, 2005  | All pages<br>36<br>61                             | <ul> <li>Delete the following: "PRELIMINARY".</li> <li>Prescaler and Timer 1 count start timing and count time when operation starts,</li> <li>Timer 2 and Timer LC count start timing and count time when operation starts added.</li> <li>13 Prescaler and Timer 1 count start timing and count time when operation starts,</li> <li>14 Timer and Timer LC count start timing and count time when operation starts</li> </ul> |
| 2.02 | D., 00,0000   | 20, 22                                            | added.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3.02 | Dec. 22, 2006 | 29, 33<br>30, 31<br>31<br>32, 69<br>33            | Use of output signal of prescaler: LC eliminated.<br>Fig.22, Fig.23: Note added.<br>Fig.23: INSTCK (wrong) → INTSNC (correct)<br>PA0: Stop (state <u>initialized</u> ) → (state <u>retained</u> )<br>W31 W30: Timer 3 count <u>source</u> selection bits → Timer 3 count <u>value</u> selection<br>bits<br>(2) Prescaler (interrupt function): PRS (wrong) → RPS (correct)                                                      |
|      |               | 34<br>48<br>52<br>54                              | (5) Timer 3 (interrupt function): Description added.<br>Fig.37: Clock (wrong) $\rightarrow$ f(RING) (correct)<br>Table 15<br>Timer 3 function (RAM back-up): O $\rightarrow$ (Note 3)<br>Timer interrupt request flag (RAM back-up): O $\rightarrow$ (Note 3)<br>Fig.44: Note 1 added.                                                                                                                                          |
|      |               | 55, 73<br>60 to 63<br>64<br>77, 120,<br>121<br>93 | Table 17: Notes 2 and 3 added.NOTES ON NOISE added.① Noise and latch-up prevention: Description added.SZD: $(Y) = 0$ to $\underline{7} \rightarrow 0$ to $\underline{5}$ SZD: Detailed description revised.                                                                                                                                                                                                                     |
|      |               | 132<br>132, 138<br>→                              | VRST', VRST': Test condition revised.<br>Note 4: ( <u>power</u> current) $\rightarrow$ ( <u>supply</u> current)<br>Pages 16 to 18, 20, 27, 54, 66: RAM back-up mode $\rightarrow$ power down mode<br>Pages 77, 90 to 92, 116 to 119: SNZ0, SNZT1, SNZT2, SNZT3 revised.<br>Pages 78, 109, 122, 123: WRST revised.                                                                                                               |
|      |               |                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### RenesasTechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Benesas lechnology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan
  Pines
  This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information in this document.
  But not infinited to, product date, diagrams, charts, programs, algorithms, and application scuch as the development of weapons of mass and regulations, and proceedures required by such laws and regulation.
  All information included in this document, included in this document, included in this document (included in this document).
  You should not use the products or the technology described in this document (included in this document).
  All information included in this document (included in this document).
  We use the saved. Such information, theory is subject to charge without any prior notice. Before purchasing or using any Renesas products for the technology described herein, you should follow the applicable export control laws and regulations.
  Renesas has used reasonable care in compiling the information included in this document. Dut Renesas assumes no liability whatsoever for any damages incurred as a set of each different information included in this document. Dut Renesas assumes no liability of this tocuer or otherwise in systems the failude application. Renessas products for the technology described herein, one included in the information in this document.
  We use the subset Sub Mergin on the information included in this document.
  We use the subset Sub Mergin on the information information information in the subset Sub Mergin on the information include



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

#### Renesas Technology Singapore Pte. Ltd.

1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510