# RENESAS

# 10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE ICS1894-43

# Description

The ICS1894-43 is a low-power, physical-layer device (PHY) that supports the ISO/IEC 10Base-T and 100Base-TX Carrier-Sense Multiple Access/Collision Detection (CSMA/CD) Ethernet standards, ISO/IEC 8802.3. It is intended for RMII, Node/Repeater applications and includes the Auto-MDIX feature that automatically corrects crossover errors in plant wiring.

The ICS1894-43 incorporates Digital-Signal Processing (DSP) control in its Physical-Medium Dependent (PMD) sub-layer. As a result, it can transmit and receive data on unshielded twisted-pair (UTP) category 5 cables with attenuation in excess of 24 dB at 100MHz.

The ICS1894-43 provides a Serial-Management Interface for exchanging command and status information with a Station-Management (STA) entity. The ICS1894-43 Media-Dependent Interface (MDI) can be configured to provide either half-duplex or full-duplex operation at data rates of 10 Mb/s or 100Mb/s.

In addition, the ICS1894-43 includes a programmable LED and interrupt output function. The LED outputs can be configured through registers to indicate the occurance of certain events such as LINK, ACTIVITY, etc. The purpose of the programmable interrupt output is to notify the PHY controller device immediately when a certain event happens instead of having the PHY controller continuously poll the PHY. The events that could be used to generate interrupts are: receiver error, Jabber, page received, parallel detect fault, link partner acknowledge, link status change, auto-negotiation complete, remote fault, etc.

The ICS1894-43 has deep power modes that can result in significant power savings when the link is broken.

**Applications:** NIC cards, PC motherboards, switches, routers, DSL and cable modems, game machines, printers, network connected appliances, and industrial equipment.

## **Features**

- Supports category 5 cables and above with attenuation in excess of 24dB at 100 MHz.
- Single-chip, fully integrated PHY provides PCS, PMA, PMD, and AUTONEG sub layers functions of IEEE standard.
- 10Base-T and 100Base-TX IEEE 8802.3 compliant
- MIIM (MDC/MDIO) management bus for PHY register configuration
- RMII interface support with external 50 MHz system clock
- Single 3.3V power supply
- Highly configurable, supports:
  - Auto-Negotiation with Parallel detection
  - Node applications, managed or unmanaged
  - 10M or 100M full and half-duplex modes
- Auto-MDI/MDIX crossover correction
- Low-power CMOS (typically 300 mW)
- Power-Down mode (typically 21mW)
- Programmable LEDs
- Interrupt output pin
- Fully integrated, DSP-based PMD includes:
  - Adaptive equalization and baseline-wander correction
  - Transmit wave shaping and stream cipher scrambler
  - MLT-3 encoder and NRZ/NRZI encoder
- Core power supply (3.3 V)
- 3.3 V/1.8 V VDDIO operation supported
- Smart power control with deep power down feature
- Available in 40-pin (6mm x 6mm) QFN package, Pb-free
- Industrial Temp and Lead Free

# **Block Diagram**



# **Pin Assignment**



# **Pin Descriptions**

| NC     No     No       1     NC     —     No connect.       2     TP_AP     AIO     Twisted pair port A (for either transmit or receive) positive signal       3     TP_AN     AIO     Twisted pair port A (for either transmit or receive) negative signal       4     VSS     Ground     Connect to ground.       5     VDD     Power     3.3V Power Supply       6     TP_BP     AIO     Twisted pair port B (for either transmit or receive) negative signal       7     TP_BP     AIO     Twisted pair port B (for either transmit or receive) positive signal       8     VDD     Power     3.3V Power Supply       9     TCSR     AIO     Transmit Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)<br>interrupt output as output (default active low, can be programmed to active high)       13     MDIO     IO     Management Data Input/Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Pin    | Pin       | Pin    | Pin Description                                                                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2     TP_AP     AIO     Twisted pair port A (for either transmit or receive) positive signal       3     TP_AN     AIO     Twisted pair port A (for either transmit or receive) negative signal       4     VSS     Ground     Connect to ground.       5     VDD     Power     3.3V Power Supply       6     TP_BP     AIO     Twisted pair port B (for either transmit or receive) negative signal       7     TP_BP     AIO     Twisted pair port B (for either transmit or receive) positive signal       8     VDD     Power     3.3V Power Supply       9     TCSR     AIO     Trisentic Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.     Interrupt output as output (detail active low)       11     RESET_N     Input     Hardware reset for the whole chip (active low)     Interrupt output as output (detail active low, can be programmed to active high)       13     MDIO     IO     Management Data Clock     Interrupt output as output (detail active low, can be programmed to active high)       14     MDC     Input     Hardware/Software control for phy speed as input (during power on reset and hardware reset).                                                                                                                                                                                                                                                                                                                                                                              | Number | Name      | Туре   |                                                                                                                                                        |
| 3   TP_AN   AIO   Twisted pair port A (for either transmit or receive) negative signal     4   VSS   Ground   Connect to ground.     5   VDD   Power   3.3V Power Supply     6   TP_BN   AIO   Twisted pair port B (for either transmit or receive) negative signal     7   TP_BP   AIO   Twisted pair port B (for either transmit or receive) positive signal     8   VDD   Power   3.3V Power Supply     9   TCSR   AIO   Transmit Current bias pin, connected to Vdd and ground via two resistors.     10   VSS   Ground   Connect to ground.     11   RESET_N   Input   Hardware reset for the whole chip (active low)     12   P2/INT   IO/Ipd   PHY address Bit 2 as input (during power on reset and hardware reset)<br>Interrupt output as output (default active low, can be programmed to active high)     13   MDIO   IO   Management Data Input/Output     14   MDC   Input   Management Data Clock     15   VDDIO   Power   3.3 V IO Power Supply.     16   HWSW   IO/Ipd   Full register access enable as input (during power on reset and hardware reset).     17                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1      | NC        | —      | No connect.                                                                                                                                            |
| 4     VSS     Ground     Connect to ground.       5     VDD     Power     3.3V Power Supply       6     TP_BN     AlO     Twisted pair port B (for either transmit or receive) negative signal       7     TP_BP     AlO     Twisted pair port B (for either transmit or receive) positive signal       8     VDD     Power     3.3V Power Supply       9     TCSR     AlO     Transmit Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)       13     MDIO     IO     Management Data Input/Output       14     MDC     Input     Management Data Clock       15     VDDIO     Power     3.3 V IO Power Supply.       16     HWSW     IO/Ipd     Full register access enable as input (during power on reset and hardware reset).       17     REGPIN     IO/Ipd     Full register access enable as input (during power on reset and hardware reset). </td <td>2</td> <td>TP_AP</td> <td>AIO</td> <td>Twisted pair port A (for either transmit or receive) positive signal</td>                                                                                                                                                                                                                                                                                                                                                 | 2      | TP_AP     | AIO    | Twisted pair port A (for either transmit or receive) positive signal                                                                                   |
| 5     VDD     Power     3.3V Power Supply       6     TP_BN     AIO     Twisted pair port B (for either transmit or receive) negative signal       7     TP_BP     AIO     Twisted pair port B (for either transmit or receive) positive signal       8     VDD     Power     3.3V Power Supply       9     TCSR     AIO     Transmit Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)       13     MDIO     IO     Management Data Input/Output       14     MDC     Input     Management Data Clock       15     VDDIO     Power     3.3 V IO Power Supply.       16     HWSW     IO/Ipd     Full redvare/Software control for phy speed as input (during power on reset and hardware reset).       17     REGPIN     IO/Ipd     Full redvare/Software control for phy speed as input (during power on reset and hardware reset).       18     AMDIX     IO/Ipd                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3      | TP_AN     | AIO    | Twisted pair port A (for either transmit or receive) negative signal                                                                                   |
| 6     TP_BN     AIO     Twisted pair port B (for either transmit or receive) negative signal       7     TP_BP     AIO     Twisted pair port B (for either transmit or receive) positive signal       8     VDD     Power     3.3V Power Supply       9     TCSR     AIO     Transmit Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)       13     MDIO     IO     Management Data Input/Output       14     MDC     Input     Management Data Clock       15     VDDIO     Power     3.3 V IO Power Supply.       16     HWSW     IO/Ipd     Hardware/Software control for phy speed as input (during power on reset and hardware reset).       19     P3     IO/Ipd     FHY address Bit 3 as input (during power on reset and hardware reset).       20     RXTRI/     IO/Ipd     RX solate enable (during power on reset and hardware reset).       21     LED4     IO/Ip                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4      | VSS       | Ground | Connect to ground.                                                                                                                                     |
| 7     TP_BP     AlO     Twisted pair port B (for either transmit or receive) positive signal       8     VDD     Power     3.3V Power Supply       9     TCSR     AlO     Transmit Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)<br>Interrupt output as output (default active low, can be programmed to active high)       13     MDIO     IO     Management Data Input/Output       14     MDC     Input     Management Data Clock       15     VDDIO     Power     3.3 V IO Power Supply.       16     HWSW     IO/Ipd     Hardware/Software control for phy speed as input (during power on reset and hardware reset).       18     AMDIX     IO/Ipd     Hull register access enable as input (during power on reset and hardware reset).       19     P3     IO/Ipd     PHY address Bit 3 as input (during power on reset and hardware reset).       20     RXTRI/     IO/Ipd     RX isolate enable (during power on reset and h                                                                                                                                                                                                                                                                                                                                                                                        | 5      | VDD       | Power  | 3.3V Power Supply                                                                                                                                      |
| 8     VDD     Power     3.3V Power Supply       9     TCSR     AIO     Transmit Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)<br>Interrupt output as output (default active low, can be programmed to active high)       13     MDIO     IO     Management Data Input/Output       14     MDC     Input     Management Data Clock       15     VDDIO     Power     3.3 V IO Power Supply.       16     HWSW     IO/lpd     Hardware reset).       17     REGPIN     IO/lpd     Full register access enable as input (during power on reset and hardware reset).       18     AMDIX     IO/lpd     FUI register access enable as input (during power on reset and hardware reset).       19     P3     IO/lpd     FX isolate enable (during power on reset and hardware reset).       20     RXTRI/     IO/lpd     RX isolate enable (during power on reset and hardware reset).       21     <                                                                                                                                                                                                                                                                                                                                                                                                                               | 6      | TP_BN     | AIO    | Twisted pair port B (for either transmit or receive) negative signal                                                                                   |
| 9     TCSR     AIO     Transmit Current bias pin, connected to Vdd and ground via two resistors.       10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)<br>Interrupt output as output (default active low, can be programmed to active high)       13     MDIO     IO     Management Data Input/Output       14     MDC     Input     Management Data Clock       15     VDDIO     Power     3.3 V IO Power Supply.       16     HWSW     IO/Ipd     Hardware/Software control for phy speed as input (during power on reset and hardware reset).       17     REGPIN     IO/Ipd     Full register access enable as input (during power on reset and hardware reset).       18     AMDIX     IO/Ipd     PHY address Bit 3 as input (during power on reset and hardware reset).       19     P3     IO/Ipd     PHY address Bit 3 as output (during power on reset and hardware reset).       20     RXTRI/     IO/Ipd     RX isolate enable (during power on reset and hardware reset).       21     LED4     IO/Ipd                                                                                                                                                                                                                                                                                                                                                                                    | 7      | TP_BP     | AIO    | Twisted pair port B (for either transmit or receive) positive signal                                                                                   |
| 10     VSS     Ground     Connect to ground.       11     RESET_N     Input     Hardware reset for the whole chip (active low)       12     P2/INT     IO/Ipd     PHY address Bit 2 as input (during power on reset and hardware reset)<br>Interrupt output as output (default active low, can be programmed to active high)       13     MDIO     IO     Management Data Input/Output       14     MDC     Input     Management Data Clock       15     VDDIO     Power     3.3 V IO Power Supply.       16     HWSW     IO/Ipd     Hardware/Software control for phy speed as input (during power on reset and hardware reset).       18     AMDIX     IO/Ipd     Full register access enable as input (during power on reset and hardware reset).       19     P3     IO/Ipd     Full register access enable as input (during power on reset and hardware reset).       20     RXTRI/<br>RXD1     IO/Ipd     RX isolate enable (during power on reset and hardware reset).       21     LED4     IO/Ipd     Full water value and input (during power on reset and hardware reset).       22     FDPX/<br>RXD0     IO/Ipd     RMII select as input (during power on reset and hardware reset).       23     RMII/RXDV     <                                                                                                                                                                                                                                                                                                                                                                 | 8      | VDD       | Power  | 3.3V Power Supply                                                                                                                                      |
| 11RESET_NInputHardware reset for the whole chip (active low)12P2/INTIO/IpdPHY address Bit 2 as input (during power on reset and hardware reset)<br>Interrupt output as output (default active low, can be programmed to active high)13MDIOIOManagement Data Input/Output14MDCInputManagement Data Clock15VDDIOPower3.3 V IO Power Supply.16HWSWIO/IpdHardware/Software control for phy speed as input (during power on reset and<br>hardware reset).17REGPINIO/IpdFull register access enable as input (during power on reset and hardware reset).18AMDIXIO/IpdFull register access enable as input (during power on reset and hardware reset).19P3IO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset)<br>Received data Bit 1 as output in RMII mode.21LED4IO/IpdFull duplex enable (during power on reset and hardware reset)<br>Received data Bit 0 as output in RMII mode.23RMI/RXDVIO/IpdRMII select as input (during power on reset and hardware reset).24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpuAuto-negotiation enable(during power on reset and hardware reset).28SPEED<                                                                                                                                                                                                                                               | 9      | TCSR      | AIO    | Transmit Current bias pin, connected to Vdd and ground via two resistors.                                                                              |
| 12P2/INTIO/IpdPHY address Bit 2 as input (during power on reset and hardware reset)<br>Interrupt output as output (default active low, can be programmed to active high)13MDIOIOManagement Data Input/Output14MDCInputManagement Data Input/Output15VDDIOPower3.3 V IO Power Supply.16HWSWIO/IpdHardware/Software control for phy speed as input (during power on reset and hardware reset).17REGPINIO/IpdFull register access enable as input (during power on reset and hardware reset).18AMDIXIO/IpdFull register access enable as input (during power on reset and hardware reset).19P3IO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset)<br>Received data Bit 1 as output in RMII mode.21LED4IO/IpdED #4 as output.22FDPX/<br>RXD0IO/IpdFull duplex enable (during power on reset and hardware reset)<br>Received data Bit 0 as output in RMII mode.23RMI/RXDVIO/IpdRel-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpuAuto-negotiation enable(during power on reset and hardware reset).28SPEEDIO/IpuAuto-negotiation enable(during power on reset and hardware reset).29TXENInput                                                                                                                                                                                                                                                             | 10     | VSS       | Ground | Connect to ground.                                                                                                                                     |
| Interrupt output as output (default active low, can be programmed to active high)13MDIOIOManagement Data Input/Output14MDCInputManagement Data Clock15VDDIOPower3.3 V IO Power Supply.16HWSWIO/IpdHardware/Software control for phy speed as input (during power on reset and hardware reset).17REGPINIO/IpdFull register access enable as input (during power on reset and hardware reset).18AMDIXIO/IpdFull register access enable as input (during power on reset and hardware reset).19P3IO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset).21LED4IO/IpdLED #4 as output.22FDPX/<br>RXD0IO/IpdRMII select as input (during power on reset and hardware reset).23RMII/RXDVIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).<br>Receive error as output in RMII mode.27NDD/<br>RXERIO/IpuAuto-negotiation enable(during power on reset and hardware reset).28SPEEDIO/IpuAuto-negotiation enable(during power on reset and hardware reset).<br>Receive error as outp                                                                                                                                                                                                                                       | 11     | RESET_N   | Input  | Hardware reset for the whole chip (active low)                                                                                                         |
| 14MDCInputManagement Data Clock15VDDIOPower3.3 V IO Power Supply.16HWSWIO/IpdHardware/Software control for phy speed as input (during power on reset and<br>hardware reset).17REGPINIO/IpdFull register access enable as input (during power on reset and hardware reset).18AMDIXIO/IpdFull register access enable as input (during power on reset and hardware reset).19P3IO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset)21LED4IO/IpdLED #4 as output.22FDPX/<br>RXD0IO/IpdFull duplex enable (during power on reset and hardware reset)23RMII/RXDVIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/Ipu10/I/Ipu28SPEEDIO/IpuI0/Ipu29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                     | 12     | P2/INT    | IO/Ipd |                                                                                                                                                        |
| 15VDDIOPower3.3 V IO Power Supply.16HWSWIO/IpdHardware/Software control for phy speed as input (during power on reset and<br>hardware reset).17REGPINIO/IpdFull register access enable as input (during power on reset and hardware reset).18AMDIXIO/IpdFull register access enable as input (during power on reset and hardware reset).19P3IO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset).21LED4IO/IpdLED #4 as output.22FDPX/<br>RXD0IO/IpdLED #4 as output in RMII mode.23RMII/RXDVIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpdNode/repeater select (during power on reset and hardware reset).27NOD/<br>RXERIO/Ipu10M/100M select as input (during power on reset and hardware reset).28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit enable in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                              | 13     | MDIO      | IO     | Management Data Input/Output                                                                                                                           |
| 16HWSWIO/lpdHardware/Software control for phy speed as input (during power on reset and<br>hardware reset).17REGPINIO/lpdFull register access enable as input (during power on reset and hardware reset).18AMDIXIO/lpdFull register access enable as input (during power on reset and hardware reset).19P3IO/lpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/lpdPHY address Bit 3 as input (during power on reset and hardware reset).21LED4IO/lpdRX isolate enable (during power on reset and hardware reset)<br>Received data Bit 1 as output in RMII mode.21LED4IO/lpdLED #4 as output.22FDPX/<br>RXD0IO/lpdFull duplex enable (during power on reset and hardware reset)<br>Received data Bit 0 as output in RMII mode.23RMII/RXDVIO/lpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode as output.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/lpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/lpuNode/repeater select (during power on reset and hardware reset).28SPEEDIO/lpuNode/repeater select (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.                                                                                                                                                                                                                      | 14     | MDC       | Input  | Management Data Clock                                                                                                                                  |
| In ardware reset).hardware reset).Image: Interpret to the total structureHardware reset).Image: Interpret total structureIO/IpdFull register access enable as input (during power on reset and hardware reset).Image: Interpret total structureIO/IpdFUI register access enable as input (during power on reset and hardware reset).Image: Interpret total structureIO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).Image: Interpret total structureIO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).Image: Interpret total structureIO/IpdRX isolate enable (during power on reset and hardware reset).Image: Interpret total structureIO/IpdIED #4 as output.Image: Interpret total structureIO/IpdIED #4 as output.Image: Interpret total structureIO/IpdIED #4 as output.Image: Interpret total structureIO/IpdIIO/IpdImage: Interpret total structureIO/IpdFull duplex enable (during power on reset and hardware reset). Connect this pin total so utput.Image: Interpret total structureIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin total so utput.Image: Interpret total structureIO/IpdReal-time 10/100M input select. 1 = 100M mode. 0 = 10M mode.Image: Interpret total structureIO/IpdAuto-negotiation enable(during power on reset and hardware reset).Image: Interpret total structureIO/IpdNode/repeater select (during power on reset and hardware reset).Image: Interpret total structureIO/Ipd <td>15</td> <td>VDDIO</td> <td>Power</td> <td>3.3 V IO Power Supply.</td> | 15     | VDDIO     | Power  | 3.3 V IO Power Supply.                                                                                                                                 |
| 18AMDIXIO/IpuAMDIX hardware enable as input (during power on reset and hardware reset).19P3IO/IpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset)20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset)21LED4IO/IpdLED #4 as output.22FDPX/<br>RXD0IO/IpdFull duplex enable (during power on reset and hardware reset)23RMII/RXDVIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpdNode/repeater select (during power on reset and hardware reset).27NOD/<br>RXERIO/IpdNode/repeater select (during power on reset and hardware reset).28SPEEDIO/IpdNode/repeater select (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 16     | HWSW      | IO/Ipd |                                                                                                                                                        |
| 19P3IO/lpdPHY address Bit 3 as input (during power on reset and hardware reset).20RXTRI/<br>RXD1IO/lpdRX isolate enable (during power on reset and hardware reset)<br>Received data Bit 1 as output in RMII mode.21LED4IO/lpdLED #4 as output.22FDPX/<br>RXD0IO/lpdFull duplex enable (during power on reset and hardware reset)<br>Received data Bit 0 as output in RMII mode.23RMII/RXDVIO/lpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode as output.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/lpdNode/repeater select (during power on reset and hardware reset).27NOD/<br>RXERIO/lpdNode/repeater select (during power on reset and hardware reset).28SPEEDIO/lpdNode/repeater select (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 17     | REGPIN    | IO/lpd | Full register access enable as input (during power on reset and hardware reset).                                                                       |
| 20RXTRI/<br>RXD1IO/IpdRX isolate enable (during power on reset and hardware reset)<br>Received data Bit 1 as output in RMII mode.21LED4IO/IpdLED #4 as output.22FDPX/<br>RXD0IO/IpuFull duplex enable (during power on reset and hardware reset)<br>Received data Bit 0 as output in RMII mode.23RMII/RXDVIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩresistor. CRS_DV in RMII mode as output.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpuNode/repeater select (during power on reset and hardware reset).28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 18     | AMDIX     | IO/Ipu | AMDIX hardware enable as input (during power on reset and hardware reset).                                                                             |
| RXD1Received data Bit 1 as output in RMII mode.21LED4IO/lpdLED #4 as output.22FDPX/<br>RXD0IO/lpuFull duplex enable (during power on reset and hardware reset)<br>Received data Bit 0 as output in RMII mode.23RMII/RXDVIO/lpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode as output.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/lpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/lpuNode/repeater select (during power on reset and hardware reset).28SPEEDIO/lpu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 19     | P3        | IO/Ipd | PHY address Bit 3 as input (during power on reset and hardware reset).                                                                                 |
| 22FDPX/<br>RXD0IO/IpuFull duplex enable (during power on reset and hardware reset)<br>Received data Bit 0 as output in RMII mode.23RMII/RXDVIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode as output.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpuNode/repeater select (during power on reset and hardware reset).28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 20     |           | IO/Ipd |                                                                                                                                                        |
| RXD0Received data Bit 0 as output in RMII mode.23RMII/RXDVIO/IpdRMII select as input (during power on reset and hardware reset). Connect this pin to<br>VDDIO using a 1kΩ resistor. CRS_DV in RMII mode as output.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpuNode/repeater select (during power on reset and hardware reset).28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 21     | LED4      | IO/Ipd | LED #4 as output.                                                                                                                                      |
| VDDIO using a 1kΩ resistor. CRS_DV in RMII mode as output.24RTSPEEDIpuReal-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpdNode/repeater select (during power on reset and hardware reset).28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 22     |           | IO/Ipu |                                                                                                                                                        |
| 25TXERINTXER Input26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpdNode/repeater select (during power on reset and hardware reset).<br>Receive error as output in RMII mode.28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 23     | RMII/RXDV | IO/Ipd | RMII select as input (during power on reset and hardware reset). Connect this pin to VDDIO using a $1k\Omega$ resistor. CRS_DV in RMII mode as output. |
| 26ANSELIO/IpuAuto-negotiation enable(during power on reset and hardware reset).27NOD/<br>RXERIO/IpdNode/repeater select (during power on reset and hardware reset).<br>Receive error as output in RMII mode.28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 24     | RTSPEED   | lpu    | Real-time 10/100M input select. 1 = 100M mode, 0 = 10M mode.                                                                                           |
| 27NOD/<br>RXERIO/lpdNode/repeater select (during power on reset and hardware reset).<br>Receive error as output in RMII mode.28SPEEDIO/lpu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25     | TXER      | IN     | TXER Input                                                                                                                                             |
| RXERReceive error as output in RMII mode.28SPEEDIO/Ipu10M/100M select as input (during power on reset and hardware reset).29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 26     | ANSEL     | IO/Ipu | Auto-negotiation enable(during power on reset and hardware reset).                                                                                     |
| 29TXENInputTransmit enable in RMII mode.30TXD0InputTransmit data Bit 0 in RMII mode.31VDDDPowerCore Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 27     |           | IO/Ipd |                                                                                                                                                        |
| 30 TXD0 Input Transmit data Bit 0 in RMII mode.   31 VDDD Power Core Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 28     | SPEED     | IO/Ipu | 10M/100M select as input (during power on reset and hardware reset).                                                                                   |
| 31 VDDD Power Core Power Supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 29     | TXEN      | Input  | Transmit enable in RMII mode.                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 30     | TXD0      | Input  | Transmit data Bit 0 in RMII mode.                                                                                                                      |
| 32 LED3 IO/Ipu LED3 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 31     | VDDD      | Power  | Core Power Supply                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 32     | LED3      | IO/Ipu | LED3 output                                                                                                                                            |

| Pin<br>Number | Pin<br>Name | Pin<br>Type | Pin Description                                                                                                                                       |
|---------------|-------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| 33            | TXD1        | Input       | Transmit data Bit 1 in RMII mode.                                                                                                                     |
| 34            | VSS         | Ground      | Connect to ground.                                                                                                                                    |
| 35            | VSS         | Ground      | Connect to ground.                                                                                                                                    |
| 36            | NC          | _           | No connect.                                                                                                                                           |
| 37            | REF_IN      | Input       | 50MHz clock input for RMII mode.                                                                                                                      |
| 38            | P4/LED2     | IO/Ipu      | PHY address Bit 4 as input (always latched high during power on reset and hardware reset) and LED # 2 as output                                       |
| 39            | P0/LED0     | IO          | PHY address Bit 0 as input (during power on reset and hardware reset) and LED # 0(function configurable, default is "activity/no activity") as output |
| 40            | P1/ISO/LED1 | IO          | PHY address Bit 1 as input (during power on reset and hardware reset) and LED # 1 (function configurable, default is "10/100 mode") as output         |

#### Notes:

- 1. AIO: Analog input/output PAD.
  - IO: Digital input/output.
  - IN/Ipu: Digital input with internal 20k pull-up.
  - IN/Ipd: Digital input with internal 20k pull-down.
  - IO/Ipu: Digital input/output with internal 20k pull-up.
  - IO/lpd: Digital input/output with internal 20k pull-down.
- 2. RMII Rx Mode: The RXD[1:0] bits are synchronous with REFIN. For each clock period in which CRS\_DV is asserted, two bits of recovered data are sent from the PHY to the MAC.

4

3. RMII Tx Mode: The TXD[1:0] bits are synchronous with REFIN. For each clock period in which TX\_EN is asserted, two bits of data are received by the PHY from the MAC.

# **Strapping Options**

| Pin<br>Number | Pin<br>Name          | Pin<br>Type <sup>1</sup> | Pin Function                                                                     |
|---------------|----------------------|--------------------------|----------------------------------------------------------------------------------|
| 16            | HWSW                 | IO/Ipd                   | Hardware pin select enable. Active during power-on and hardware reset.           |
| 17            | REGPIN               | IO/Ipd                   | Full register access enable. Active during power-on and hardware reset.          |
| 18            | AMDIX                | IO/Ipu                   | 1 = AMDIX enable<br>0 = AMDIX disable                                            |
| 38            | P4/LED2              | IO/Ipu                   | The PHY address is set by P[4:0] at power-on reset. P0 and P1 must have external |
| 19            | P3                   | IO/Ipd                   | pull-up or pull-down to set address at start up.                                 |
| 12            | <b>P2</b> /INT       | IO/Ipd                   |                                                                                  |
| 40            | P1/ISO/LED1          | IO                       |                                                                                  |
| 39            | P0/LED0              | IO                       |                                                                                  |
| 21            | LED4                 | IO/Ipd                   | LED4 output.                                                                     |
| 20            | RXTRI/RXD1           | IO/Ipd                   | 1=Realtime receiver isolation enable <sup>2</sup> ;<br>0=RX output enable        |
| 22            | FDPX/RXD0            | IO/Ipu                   | 1=Full duplex<br>0=Half duplex<br>Ignored if Auto negotiation is enabled         |
| 23            | RMII/RXDV            | IO/Ipd                   | 1=RMII mode<br>0=mode not supported                                              |
| 24            | RTSPEED <sup>3</sup> | IO/Ipu                   | 1=100M mode<br>0=10M mode                                                        |
| 26            | ANSEL                | IO/Ipu                   | 1=Enable auto negotiation<br>0=Disable auto negotiation                          |
| 27            | NOD/RXER             | IO/lpd                   | 0=Node mode<br>1=repeater mode                                                   |
| 28            | SPEED <sup>3</sup>   | IO/Ipu                   | 1=100M mode<br>0=10M mode<br>Ignored if Auto negotiation is enabled              |
| 32            | LED3                 | IO/Ipu                   | LED3 output                                                                      |

1. IO/Ipu = Digital Input with internal 20k pull-up during power on reset/hardware reset; output pin otherwise.

2. If RXTRI/RXD1 pin is latched high during power on reset/hardware reset, P1/ISO/LED1 functions as RX real time isolation control input after latch and LED1 function will be disabled.

**3.** When Autonegotiation is enabled, the speed will be determined by the result of Autonegotiation between the link partners. When Autonegotiation is not enabled, the speed will be determined by the state of either a real-time pin (pin 24) or a register bit (00.13); whether pin 24 or Register00.13 is in control in this case is determined by register bit 19.14, which in turn has a latched-in default value from pin 16.

# **Application Schematic**



#### **Functional Description**

The ICS1894-43 is an ethernet PHYceiver. During data transmission, it accepts sequential nibbles/di-bits from the MAC (Media Access Control), converts them into a serial bit stream, encodes them, and transmits them over the medium through an external isolation transformer. When receiving data, the ICS1894-43 converts and decodes a serial bit stream (acquired from an isolation transformer that interfaces with the medium) into sequential nibbles/di-bits. It subsequently presents these nibbles/di-bits to the MAC Interface.

The ICS1894-43 implements the OSI model's physical layer, consisting of the following, as defined by the ISO/IEC 8802-3 standard:

- Physical Coding sublayer (PCS)
- Physical Medium Attachment sublayer (PMA)
- Physical Medium Dependent sublayer (PMD)
- Auto-Negotiation sublayer

The ICS1894-43 is transparent to the next layer of the OSI model, the link layer. The link layer has two sublayers: the Logical Link Control sublayer and the MAC sublayer. The ICS1894-43 can interface directly with the MAC via RMII interface signals.

The ICS1894-43 transmits framed packets acquired from its MAC Interface and receives encapsulated packets from another PHY, which it translates and presents to its MAC Interface.

**Note:** As per the ISO/IEC standard, the ICS1894-43 does not affect, nor is it affected by, the underlying structure of the MAC frame it is conveying.

#### **100Base-TX Operation**

During 100Base-TX data transmission, the ICS1894-43 accepts packets from the MAC and inserts Start-of-Stream Delimiters (SSDs) and End-of-Stream Delimiters (ESDs) into the data stream. The ICS1894-43 encapsulates each MAC frame, including the preamble, with an SSD and an ESD. As per the ISO/IEC Standard, the ICS1894-43 replaces the first octet of each MAC preamble with an SSD and appends an ESD to the end of each MAC frame.

When receiving data from the medium, the ICS1894-43 removes each SSD and replaces it with the pre-defined preamble pattern before presenting the data on the MAC Interface. When the ICS1894-43 encounters an ESD in the received data stream, signifying the end of the frame, it ends

the presentation of data on the MAC Interface. Therefore, the local MAC receives an unaltered copy of the transmitted frame sent by the remote MAC.

During periods when MAC frames are being neither transmitted nor received, the ICS1894-43 signals and detects the IDLE condition on the Link Segment. In the 100Base-TX mode, the ICS1894-43 transmit channel sends a continuous stream of scrambled ones to signify the IDLE condition. Similarly, the ICS1894-43 receive channel continually monitors its data stream and looks for a pattern of scrambled ones. The results of this signaling and monitoring provide the ICS1894-43 with the means to establish the integrity of the Link Segment between itself and its remote link partner and inform its Station Management Entity (SME) of the link status.

#### **10Base-T Operation**

During 10Base-T data transmission, the ICS1894-43 inserts only the IDL delimiter into the data stream. The ICS1894-43 appends the IDL delimiter to the end of each MAC frame. However, since the 10Base-T preamble already has a Start-of-Frame delimiter (SFD), it is not required that the ICS1894-43 insert an SSD-like delimiter.

When receiving data from the medium (such as a twisted-pair cable), the ICS1894-43 uses the preamble to synchronize its receive clock. When the ICS1894-43 receive clock establishes lock, it presents the preamble nibbles to the MAC Interface.

In 10M operations, during periods when MAC frames are being neither transmitted nor received, the ICS1894-43 signals and detects Normal Link Pulses. This action allows the integrity of the Link Segment with the remote link partner to be established and then reported to the ICS1894-43's SME.

#### **Auto-Negotiation**

7

The ICS1894-43 conforms to the auto-negotiation protocol, defined in Clause 28 of the IEEE 802.3u specification. Autonegotiation is enabled by either hardware pin strapping (pin 20) or software (register 0h bit 12).

Auto-negotiation allows link partners to select the highest common mode of operation. Link partners advertise their capabilities to each other, and then compare their own capabilities with those they received from their link partners. The highest speed and duplex setting that is common to the two link partners is selected as the mode of operation.

The following list shows the speed and duplex operation mode from highest to lowest.

- Priority 1: 100Base-TX, full-duplex
- Priority 2: 100Base-TX, half-duplex
- Priority 3: 10Base-T, full-duplex
- Priority 4: 10Base-T, half-duplex

If auto-negotiation is not supported or the ICS1894-43 link partner is forced to bypass auto-negotiation, the ICS1894-43 sets its operating mode by observing the signal at its receiver. This is known as parallel detection, and allows the ICS1894-43 to establish link by listening for a fixed signal protocol in the absence of auto-negotiation advertisement protocol.

#### **MII Management (MIIM) Interface**

The ICS1894-43 supports the IEEE 802.3 MII Management Interface, also known as the Management Data Input / Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the ICS1894-43. An external device with MIIM capability is used to read the PHY status and/or configure the PHY settings. Additional details on the MIIM interface can be found in Clause 22.2.4.5 of the IEEE 802.3u Specification. The MIIM interface consists of the following:

- A physical connection that incorporates the clock line (MDC) and the data line (MDIO).
- A specific protocol that operates across the aforementioned physical connection that allows an external controller to communicate with one or more ICS1894-43 devices. Each ICS1894-43 device is assigned a PHY address that is set by the P[4:0] strapping pins
- An internal addressable set of thirty-one 8-bit MDIO registers. Register [0:6] are required, and their functions are defined by the IEEE 802.3u Specification. The additional registers are provided for expanded functionality.

The following table shows the MII Management frame format for the ICS1894-43.

| MII Management Frame Format |  |
|-----------------------------|--|
|-----------------------------|--|

|       | Preamble | Start of<br>Frame | Read/Write<br>OP Code | PHY Address<br>Bits [4:0] | REG Address<br>Bits [4:0] | TA | Data Bits<br>[15:0] | Idle |
|-------|----------|-------------------|-----------------------|---------------------------|---------------------------|----|---------------------|------|
| Read  | 32 1's   | 01                | 10                    | 1AAAA                     | RRRRR                     | Z0 | DDDDDDDD_DDDDDDD    | Z    |
| Write | 32 1's   | 01                | 01                    | 00AAA                     | RRRRR                     | 10 | DDDDDDDD_DDDDDDD    | Z    |

#### Interrupt (INT)

P2/INT (pin 12) is an optional interrupt signal that is used to inform the external controller that there has been a status update in the ICS1894-43 PHY register. Register 23 shows the status of the various interrupts while register 22 controls the enabling/disabling of the interrupts.

#### **MII Data Interface**

The Media Independent Interface (MII) is specified in Clause 22 of the IEEE 802.3u Specification. It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics:

- Supports 10Mbps and 100Mbps data rates.
- Uses a 25MHz reference clock, sourced by the PHY.
- Provides independent 4-bit wide (nibble) transmit and receive data paths.
- Contains two distinct groups of signals: one for transmission and the other for reception.

The ICS1894-43 is configured for MII mode upon power-up or hardware reset with the following:

IDT® 10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE

 A 25MHz crystal connected to REFIN, REFOUT (pins 7, 36), or an external 25MHz clock source (oscillator) connected to REFIN

#### **Reduced MII (RMII) Data Interface**

The Reduced Media Independent Interface (RMII) specifies a low pin count Media Independent Interface (MII). It provides a common interface between physical layer and MAC layer devices, and has the following key characteristics:

- Supports 10Mbps and 100Mbps data rates.
- Uses a single 50MHz reference clock provided by the MAC or the system board.
- Provides independent 2-bit wide (di-bit) transmit and receive data paths.
- Contains two distinct groups of signals: one for transmission and the other for reception.

8

In RMII mode, a 50 MHz reference clock is connected to REFIN(pin 30).

#### **RMII Signal Definition**

The following table describes the RMII signals. Refer to RMII Specification for detailed information.

| RMII Signal Name | Direction<br>(with respect to PHY,<br>ICS1894-43 signal) | Direction<br>(with respect to MAC) | Description                                                                    |
|------------------|----------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------------|
| REFIN            | Input                                                    | Input or Output                    | Synchronous 50 MHz clock reference for receive, transmit and control interface |
| TXEN             | Input                                                    | Output                             | Transmit Enable                                                                |
| TXD[1:0]         | Input                                                    | Output                             | Transmit Data [1:0]                                                            |
| RXD[1:0          | Output                                                   | Input                              | Receive Data [1:0]                                                             |
| RXER             | Output                                                   | Input, or (not required)           | Receive Error                                                                  |
| CRS_DV[RXDV]     | Output                                                   | Input                              | Carrier Sense/Data Valid                                                       |

#### **Reference Clock (REFIN)**

REFIN is sourced by the MAC or system board. It is a continuous 50MHz clock that provides the timing reference for TX\_EN, TXD[1:0], CRS\_DV, RXD[1:0], and RX\_ER.

#### Transmit Enable (TX\_EN)

TX\_EN indicates that the MAC is presenting di-bits on TXD[1:0] for transmission. It is asserted synchronously with the first nibble of the preamble and remains asserted while all di-bits to be transmitted are presented on the RMII, and is negated prior to the first REFIN following the final di-bit of a frame. TX\_EN transitions synchronously with respect to REFIN.

#### Transmit Data [1:0] (TXD[1:0])

TXD[1:0] transitions synchronously with respect to REFIN. When TX\_EN is asserted, TXD[1:0] are accepted for transmission by the PHY. TXD[1:0] is "00" to indicate idle when TX\_EN is de-asserted. Values other than "00" on TXD[1:0] while TX\_EN is de-asserted are ignored by the PHY.

#### Carrier Sense/Data Valid (CRS\_DV[RXDV])

CRS\_DV, identified as RXDV (pin 23), shall be asserted by the PHY when the receive medium is non-idle. The specifics of the definition of idle for 10BASE-T and 100BASE-X are contained in IEEE 802.3 [1] and IEEE 802.3u [2]. CRS\_DV is asserted asynchronously on detection of carrier due to the criteria relevant to the operating mode. That is, in 10BASE-T mode, when squelch is passed or in 100BASE-X mode when 2 non-contiguous zeroes in 10 bits are detected carrier is said to be detected. Loss of carrier shall result in the deassertion of CRS DV synchronous to the cycle of REFIN which presents the first di-bit of a nibble onto RXD[1:0] (i.e. CRS DV is deasserted only on nibble boundaries). If the PHY has additional bits to be presented on RXD[1:0] following the initial deassertion of CRS DV, then the PHY shall assert CRS DV on cycles of REFIN which present the second di-bit of each nibble and deassert CRS DV on cycles of REFIN which present the first di-bit of a nibble. The result is: Starting on nibble boundaries CRS DV toggles at 25 MHz in 100Mb/s mode and 2.5 MHz in 10Mb/s mode when the Carrier event ends before the RX DV signal internal to the PHY is deasserted (i.e. the FIFO still has bits to transfer when the carrier event ends.) Therefore, the MAC can accurately recover RX DV and the Carrier event end time. During a false carrier event, CRS DV shall remain asserted for the duration of carrier activity.

The data on RXD[1:0] is considered valid once CRS\_DV is asserted. However, since the assertion of CRS\_DV is asynchronous relative to REFIN, the data on RXD[1:0] shall be "00" until proper receive signal decoding takes place (see definition of RXD[1:0] behavior).

\*Note: CRS\_DV is asserted asynchronously in order to minimize latency of control signals through the PHY.

#### Receive Data [1:0] (RXD[1:0])

9

RXD[1:0] transitions synchronously to REFIN. For each clock period in which CRS\_DV is asserted, RXD[1:0] transfers two bits of recovered data from the PHY. RXD[1:0] is "00" to indicate idle when CRS\_DV is de-asserted. Values other than "00" on RXD[1:0] while CRS\_DV is de-asserted are ignored by the MAC.

#### **Receive Error (RX\_ER)**

RX\_ER is asserted for one or more REFIN periods to indicate that an error (e.g. a coding error or any error that a PHY is capable of detecting, and that may otherwise be undetectable by the MAC sub-layer) was detected somewhere in the frame presently being transferred from the PHY. RX\_ER transitions synchronously with respect to REFIN. While CRS\_DV is de-asserted, RX\_ER has no effect on the MAC.

#### Auto-MDI/MDIX Crossover

The ICS1894-43 includes the auto-MDI/MDIX crossover feature. In a typical CAT 5 Ethernet installation the transmit twisted pair signal pins of the RJ45 connector are crossed over in the CAT 5 wiring to the partners receive twisted pair signal pins and receive twisted pair to the partners transmit twisted pair. This is usually accomplished in the wiring plant. Hubs generally wire the RJ45 connector crossed to accomplish the crossover. Two types of CAT 5 cables (straight and crossed) are available to achieve the correct connection. The Auto-MDI/MDIX feature automatically corrects for miss-wired installations by automatically swapping transmit and receive signal pairs at the PHY when no link results. Auto-MDI/MDIX is automatic, but may be disabled for test purposes by writing MDIO register 19 Bits 9:8 in the MDIO register. The Auto-MDI/MDIX function is independent of Auto-Negotiation and preceeds Auto-Negotiation when enabled.

#### Auto MDI/MDIX Table

| AMDIX_EN<br>(pin 18) | AMDIX_EN<br>[Reg 19:9] | MDI_MODE<br>[Reg 19:8] | Tx/Rx MDI<br>Configuration   |
|----------------------|------------------------|------------------------|------------------------------|
| х                    | 0                      | 0                      | straight                     |
| х                    | 0                      | 1                      | cross                        |
| 0                    | 1                      | х                      | straight                     |
| 1                    | 1                      | x                      | straight/cross (auto select) |
| Default              | •                      | -                      |                              |
| 1                    | 1                      | 0                      | straight/cross (auto select) |

#### **Definitions:**

straighttransmit = TP\_AP & TP\_AN<br/>receive = TP\_BP & TP\_BNcrosstransmit = TP\_BP & TP\_BN<br/>receive = TP\_AP & TP\_ANAMDIX\_EN (Pin 18) AMDIX enable pin with 20 kOhm<br/>pull-up resistorAMDIX\_EN [19:9] MDIO register 19h bit 9MDI\_MODE [19:8] MDIO register 19h bit 8

The ICS1894-43 supports a Deep Power Mode (DPD) that is enabled under the following conditions:

1. The Phy is not Receiving any signal from the partner (Link Down)

2. The MAC is not transmitting data to the Phy (TXEN Low)

Once the above conditions are met, the Phy goes into DPD mode after 32s (typical).

The logic internal to the device can be selectively shut down in DPD mode depending on Register 24 Bits 8-4.

#### Block Diagram of the Different Sections of the PHY as Affected by Register 24 bits



11

#### **Clock Reference Interface**

The REFIN pin provides the ICS1894-43 Clock Reference Interface. The ICS1894-43 requires a single clock reference with a frequency of 25 MHz ±50 parts per million. This accuracy is necessary to meet the interface requirements of the ISO/IEEE 8802-3 standard, specifically clauses 22.2.2.1 and 24.2.3.4. The ICS1894-43 supports two clock source configurations: a CMOS oscillator or a CMOS driver. The input to REFIN is CMOS (10% to 90% VDD), not TTL. Alternately, a 25MHz crystal may be used.

#### **Crystal or Oscillator Connection**



#### 50 MHz Oscillator Specification table

| Specifications                     | Symbol       | Minimum | Typical  | Maximum | Unit  |
|------------------------------------|--------------|---------|----------|---------|-------|
| Output Frequency                   | F0           | 49.9975 | 50.00000 | 50.0025 | MHz   |
| Freq. Stability (including aging)  | $\Delta$ F/f |         |          | ±50     | ppm   |
| Duty cycle CMOS level one-half VDD | Tw/T         | 35      |          | 65      | %     |
| VIH                                |              | 2.79    |          |         | Volts |
| VIL                                |              |         |          | 0.33    | Volts |

#### **Status Interface**

The ICS1894-43 has five multi-function configuration pins that report the PHY status by providing signals that are intended for driving LEDs. Configuration is set by Bank0 Register 20.

#### Pins for Monitoring the Data Link table

| Pin         | LED Driven by the Pin's Output Signal |
|-------------|---------------------------------------|
| P0/LED0     | Link, Activity, Tx, Rx, Mode, Dplx    |
| P1/ISO/LED1 | Link, Activity, Tx, Rx, Mode, Dplx    |
| P4/LED2     | Link, Activity, Tx, Rx, Mode, Dplx    |
| LED3        | Link, Activity, Tx, Rx, Mode, Dplx    |
| LED4        | Link, Activity, Tx, Rx, Mode, Dplx    |

#### Note:

1. During either power-on reset or hardware reset, each multi-function configuration pin is an input that is sampled when the ICS1894-43 exits the reset state. After sampling is complete, these pins are output pins that can drive status LEDs.

2. A software reset does not affect the state of a multi-function configuration pin. During a software reset, all multi-function configuration pins are outputs.

3. The P0/LED0 and P1/ISO/LED1 pins must be pulled either up or down with an external resistor to establish the address of the ICS1894-43. The P2/INT, P3/RXD2 and P4/LED2 pins have internal pull-up/ pull-down resistors. LEDs may be placed in series with these resistors to provide a designated status indicator as described in the *Pins for Monitoring the Data Link* table. Use 1K $\Omega$  resistors.

**Caution:** Pins listed in the *Pins for Monitoring the Data Link* table must not float.

4. As outputs, the asserted state of a multi-function configuration pin is the inverse of the sense sampled during reset. This inversion provides a signal that can illuminate an LED during an asserted state. For example, if a multi-function configuration pin is pulled down to ground through an LED and a current-limiting resistor, then the sampled sense of the input is low. To illuminate this LED for the asserted state, the output is driven high.

5. Adding  $10K\Omega$  resistors across the LEDs ensures the PHY address is fully defined during slow VDD power-ramp conditions.

The following figure shows typical biasing and LED connections for the ICS1894-43.



13

#### The above circuit decodes the PHY address = 17

# **Register Map**

| Register Address | Register Name                                   | Basic / Extended |
|------------------|-------------------------------------------------|------------------|
| 0                | Control                                         | Basic            |
| 1                | Status                                          | Basic            |
| 2,3              | PHY Identifier                                  | Extended         |
| 4                | Auto-Negotiation Advertisement                  | Extended         |
| 5                | Auto-Negotiation Link Partner Ability           | Extended         |
| 6                | Auto-Negotiation Expansion                      | Extended         |
| 7                | Auto-Negotiation Next Page Transmit             | Extended         |
| 8                | Auto-Negotiation Next Page Link Partner Ability | Extended         |
| 9 through 15     | Reserved by IEEE                                | Extended         |
| 16 through 31    | Vendor-Specific (IDT) Registers                 | Extended         |

# **Register Description**

| Bit      | Definition                | When Bit = 0             | When Bit = 1                | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|----------|---------------------------|--------------------------|-----------------------------|---------------------|-----------------|----------------------|-----|
| Register | 0 - Control               |                          |                             |                     |                 |                      |     |
| 0.15     | Reset                     | No effect                | Reset mode                  | RW                  | SC              | 0                    | 3   |
| 0.14     | Loopback enable           | Disable Loopback mode    | Enable Loopback mode        | RW                  | _               | 0                    |     |
| 0.13     | Speed select <sup>1</sup> | 10 Mbps operation        | 100 Mbps operation          | RW                  | _               | 1                    |     |
| 0.12     | Auto-Negotiation enable   | Disable Auto-Negotiation | Enable Auto-Negotiation     | RW                  | _               | 1                    |     |
| 0.11     | Low-power mode            | Normal power mode        | Low-power mode              | RW                  | _               | 0                    | 1   |
| 0.10     | Isolate                   | No effect                | Isolate from RMII interface | RW                  | _               | 0                    |     |
| 0.9      | Auto-Negotiation restart  | No effect                | Restart Auto-Negotiation    | RW                  | SC              | 0                    |     |
| 0.8      | Duplex mode               | Half-duplex operation    | Full-duplex operation       | RW                  | _               | 1                    |     |
| 0.7      | Collision test            | No effect                | Enable collision test       | RW                  | _               | 0                    | 0   |
| 0.6      | IEEE reserved             | Always 0                 | N/A                         | RO                  | _               | 0†                   |     |
| 0.5      | IEEE reserved             | Always 0                 | N/A                         | RO                  | _               | 0†                   |     |
| 0.4      | IEEE reserved             | Always 0                 | N/A                         | RO                  | _               | 0†                   |     |
| 0.3      | IEEE reserved             | Always 0                 | N/A                         | RO                  | _               | 0†                   | 0   |
| 0.2      | IEEE reserved             | Always 0                 | N/A                         | RO                  | _               | 0†                   |     |
| 0.1      | IEEE reserved             | Always 0                 | N/A                         | RO                  | _               | 0†                   | 1   |
| 0.0      | IEEE reserved             | Always 0                 | N/A                         | RO                  | _               | 0†                   | ]   |

14

| Bit        | Definition                | When Bit = 0                               | When Bit = 1                                  | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|------------|---------------------------|--------------------------------------------|-----------------------------------------------|---------------------|-----------------|----------------------|-----|
| Register ' | 1 - Control               |                                            |                                               | 1                   |                 |                      |     |
| 1.15       | 100Base-T4                | Always 0. (Not supported.)                 | N/A                                           | RO                  | -               | 0                    | 7   |
| 1.14       | 100Base-TX full duplex    | Mode not supported                         | Mode supported                                | CW                  | -               | 1                    |     |
| 1.13       | 100Base-TX half duplex    | Mode not supported                         | Mode supported                                | CW                  | -               | 1                    |     |
| 1.12       | 10Base-T full duplex      | Mode not supported                         | Mode supported                                | CW                  | -               | 1                    |     |
| 1.11       | 10Base-T half duplex      | Mode not supported                         | Mode supported                                | CW                  | -               | 1                    | 8   |
| 1.10       | IEEE reserved             | Always 0                                   | N/A                                           | CW                  | -               | 0†                   |     |
| 1.9        | IEEE reserved             | Always 0                                   | N/A                                           | CW                  | -               | 0†                   |     |
| 1.8        | IEEE reserved             | Always 0                                   | N/A                                           | CW                  | -               | 0†                   |     |
| 1.7        | IEEE reserved             | Always 0                                   | N/A                                           | CW                  | -               | 0†                   | 0   |
| 1.6        | MF Preamble suppression   | PHY requires MF<br>Preambles               | PHY does not require MF<br>Preambles          | RO                  | —               | 0                    |     |
| 1.5        | Auto-Negotiation complete | Auto-Negotiation is in process, if enabled | Auto-Negotiation is<br>completed              | RO                  | LH              | 0                    |     |
| 1.4        | Remote fault              | No remote fault detected                   | Remote fault detected                         | RO                  | LH              | 0                    | _   |
| 1.3        | Auto-Negotiation ability  | N/A                                        | Always 1: PHY has<br>Auto-Negotiation ability | RO                  | —               | 1                    | 9   |
| 1.2        | Link status               | Link is invalid/down                       | Link is valid/established                     | RO                  | LL              | 0                    | _   |
| 1.1        | Jabber detect             | No jabber condition                        | Jabber condition detected                     | RO                  | LH              | 0                    | _   |
| 1.0        | Extended capability       | N/A                                        | Always 1: PHY has extended capabilities       | RO                  | -               | 1                    |     |
| Register 2 | 2 - PHY Identifier        | 1                                          |                                               | 1                   | 1 1             |                      | _   |
| 2.15       | OUI bit 3   c             | N/A                                        | N/A                                           | CW                  | -               | 0                    | 0   |
| 2.14       | OUI bit 4   d             | N/A                                        | N/A                                           | CW                  | -               | 0                    | _   |
| 2.13       | OUI bit 5   e             | N/A                                        | N/A                                           | CW                  | -               | 0                    |     |
| 2.12       | OUI bit 6   f             | N/A                                        | N/A                                           | CW                  | -               | 0                    |     |
| 2.11       | OUI bit 7   g             | N/A                                        | N/A                                           | CW                  | -               | 0                    | 0   |
| 2.10       | OUI bit 8   h             | N/A                                        | N/A                                           | CW                  | -               | 0                    |     |
| 2.9        | OUI bit 9   I             | N/A                                        | N/A                                           | CW                  | -               | 0                    |     |
| 2.8        | OUI bit 10   j            | N/A                                        | N/A                                           | CW                  | -               | 0                    |     |
| 2.7        | OUI bit 11   k            | N/A                                        | N/A                                           | CW                  | -               | 0                    | 1   |
| 2.6        | OUI bit 12   I            | N/A                                        | N/A                                           | CW                  | -               | 0                    | 1   |
| 2.5        | OUI bit 13   m            | N/A                                        | N/A                                           | CW                  | -               | 0                    | 1   |
| 2.4        | OUI bit 14   n            | N/A                                        | N/A                                           | CW                  | _               | 1                    | 1   |

| Bit      | Definition                           | When Bit = 0                | When Bit = 1         | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|----------|--------------------------------------|-----------------------------|----------------------|---------------------|-----------------|----------------------|-----|
| 2.3      | OUI bit 15   o                       | N/A                         | N/A                  | CW                  | _               | 0                    | 5   |
| 2.2      | OUI bit 16   p                       | N/A                         | N/A                  | CW                  | _               | 1                    |     |
| 2.1      | OUI bit 17   q                       | N/A                         | N/A                  | CW                  | _               | 0                    |     |
| 2.0      | OUI bit 18   r                       | N/A                         | N/A                  | CW                  | _               | 1                    |     |
| Register | 3 - PHY Identifier                   |                             |                      |                     |                 |                      |     |
| 3.15     | OUI bit 19   s                       | N/A                         | N/A                  | CW                  | -               | 1                    | F   |
| 3.14     | OUI bit 20   t                       | N/A                         | N/A                  | CW                  | -               | 1                    |     |
| 3.13     | OUI bit 21   u                       | N/A                         | N/A                  | CW                  | -               | 1                    |     |
| 3.12     | OUI bit 22   v                       | N/A                         | N/A                  | CW                  | -               | 1                    |     |
| 3.11     | OUI bit 23   w                       | N/A                         | N/A                  | CW                  | -               | 0                    | 4   |
| 3.10     | OUI bit 24   x                       | N/A                         | N/A                  | CW                  | -               | 1                    |     |
| 3.9      | Manufacturer's Model<br>Number bit 5 | N/A                         | N/A                  | CW                  | _               | 0                    |     |
| 3.8      | Manufacturer's Model<br>Number bit 4 | N/A                         | N/A                  | CW                  | -               | 0                    |     |
| 3.7      | Manufacturer's Model<br>Number bit 3 | N/A                         | N/A                  | CW                  | -               | 0                    | 5   |
| 3.6      | Manufacturer's Model<br>Number bit 2 | N/A                         | N/A                  | CW                  | -               | 1                    |     |
| 3.5      | Manufacturer's Model<br>Number bit 1 | N/A                         | N/A                  | CW                  | -               | 0                    |     |
| 3.4      | Manufacturer's Model<br>Number bit 0 | N/A                         | N/A                  | CW                  | _               | 1                    |     |
| 3.3      | Revision Number bit 3                | N/A                         | N/A                  | CW                  | -               | 0                    | 0   |
| 3.2      | Revision Number bit 2                | N/A                         | N/A                  | CW                  | -               | 0                    |     |
| 3.1      | Revision Number bit 1                | N/A                         | N/A                  | CW                  | -               | 0                    |     |
| 3.0      | Revision Number bit 0                | N/A                         | N/A                  | CW                  | -               | 0                    |     |
| Register | 4 - Auto-Negotiation Ac              | Ivertisement                |                      |                     |                 |                      |     |
| 4.15     | Next Page                            | Next page not supported     | Next page supported  | R/W                 | _               | 0                    | 0   |
| 4.14     | IEEE reserved                        | Always 0                    | N/A                  | CW                  | _               | 0†                   |     |
| 4.13     | Remote fault                         | Locally, no faults detected | Local fault detected | R/W                 | -               | 0                    |     |
| 4.12     | IEEE reserved                        | Always 0                    | N/A                  | CW                  | _               | 0†                   |     |
| 4.11     | IEEE reserved                        | Always 0                    | N/A                  | CW                  | -               | 0†                   | 1   |
| 4.10     | IEEE reserved                        | Always 0                    | N/A                  | CW                  | -               | 0†                   | 1   |
| 4.9      | 100Base-T4                           | Always 0. (Not supported.)  | N/A                  | CW                  | -               | 0                    |     |
| 4.8      | 100Base-TX, full duplex              | Do not advertise ability    | Advertise ability    | R/W                 | _               | 1                    | 1   |

| Bit      | Definition               | When Bit = 0                     | When Bit = 1                     | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|----------|--------------------------|----------------------------------|----------------------------------|---------------------|-----------------|----------------------|-----|
| 4.7      | 100Base-TX, half duplex  | Do not advertise ability         | Advertise ability                | R/W                 | -               | 1                    | Е   |
| 4.6      | 10Base-T, full duplex    | Do not advertise ability         | Advertise ability                | R/W                 | _               | 1                    |     |
| 4.5      | 10Base-T half duplex     | Do not advertise ability         | Advertise ability                | R/W                 | -               | 1                    |     |
| 4.4      | Selector Field bit S4    | IEEE 802.3-specified default     | N/A                              | CW                  | -               | 0                    |     |
| 4.3      | Selector Field bit S3    | IEEE 802.3-specified default     | N/A                              | CW                  | -               | 0                    | 1   |
| 4.2      | Selector Field bit S2    | IEEE 802.3-specified default     | N/A                              | CW                  | -               | 0                    |     |
| 4.1      | Selector Field bit S1    | IEEE 802.3-specified default     | N/A                              | CW                  | -               | 0                    |     |
| 4.0      | Selector Field bit S0    | N/A                              | IEEE 802.3-specified default     | CW                  | -               | 1                    |     |
| Register | 5 - Auto-Negotiation Lir | k Partner Ability                |                                  |                     |                 |                      |     |
| 5.15     | Next Page                | Next Page disabled               | Next Page enabled                | RO                  | -               | 0                    | 0   |
| 5.14     | Acknowledge              | Always 0                         | N/A                              | RO                  | -               | 0                    | _   |
| 5.13     | Remote fault             | No faults detected               | Remote fault detected            | RO                  | -               | 0                    | _   |
| 5.12     | IEEE reserved            | Always 0                         | N/A                              | RO                  | _               | 0†                   | _   |
| 5.11     | IEEE reserved            | Always 0                         | N/A                              | RO                  | -               | 0†                   | 0   |
| 5.10     | IEEE reserved            | Always 0                         | N/A                              | RO                  | -               | 0†                   |     |
| 5.9      | 100Base-T4               | Always 0. (Not supported.)       | N/A                              | RO                  | -               | 0                    |     |
| 5.8      | 100Base-TX, full duplex  | Link partner is not capable      | Link partner is capable          | RO                  | -               | 0                    |     |
| 5.7      | 100Base-TX, half duplex  | Link partner is not capable      | Link partner is capable          | RO                  | -               | 0                    | 0   |
| 5.6      | 10Base-T, full duplex    | Link partner is not capable      | Link partner is capable          | RO                  | -               | 0                    |     |
| 5.5      | 10Base-T, half duplex    | Link partner is not capable      | Link partner is capable          | RO                  | -               | 0                    |     |
| 5.4      | Selector Field bit S4    | IEEE 802.3 defined.<br>Always 0. | N/A                              | RO                  | -               | 0                    |     |
| 5.3      | Selector Field bit S3    | IEEE 802.3 defined.<br>Always 0. | N/A                              | CW                  | -               | 0                    | 0   |
| 5.2      | Selector Field bit S2    | IEEE 802.3 defined.<br>Always 0. | N/A                              | CW                  | -               | 0                    |     |
| 5.1      | Selector Field bit S1    | IEEE 802.3 defined.<br>Always 0. | N/A                              | CW                  | -               | 0                    | ]   |
| 5.0      | Selector Field bit S0    | N/A                              | IEEE 802.3 defined.<br>Always 1. | CW                  | -               | 0                    |     |

| Bit     | Definition                                    | When Bit = 0                                 | When Bit = 1                                | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|---------|-----------------------------------------------|----------------------------------------------|---------------------------------------------|---------------------|-----------------|----------------------|-----|
| Registe | r 6 - Auto-Negotiation Ex                     | pansion                                      |                                             |                     |                 |                      |     |
| 6.15    | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   | 0   |
| 6.14    | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.13    | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.12    | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.11    | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   | 0   |
| 6.10    | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.9     | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.8     | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.7     | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   | 0   |
| 6.6     | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.5     | IEEE reserved                                 | Always 0                                     | N/A                                         | CW                  | -               | 0†                   |     |
| 6.4     | Parallel detection fault                      | No Fault                                     | Multiple technologies detected              | RO                  | LH              | 0                    |     |
| 6.3     | Link partner Next Page able                   | Link partner is not Next<br>Page able        | Link partner is Next Page able              | RO                  | -               | 0                    | 4   |
| 6.2     | Next Page able                                | Local device is not Next<br>Page able        | Local device is Next Page able              | RO                  | -               | 1                    |     |
| 6.1     | Page received                                 | Next Page not received                       | Next Page received                          | RO                  | LH              | 0                    |     |
| 6.0     | Link partner<br>Auto-Negotiation able         | Link partner is not<br>Auto-Negotiation able | Link partner is<br>Auto-Negotiation able    | RO                  | -               | 0                    |     |
| Registe | r 7 - Auto-Negotiation Ne                     | ext Page Transmit                            | 1                                           | 1                   | 1 1             |                      |     |
| 7.15    | Next Page                                     | Last Page                                    | Additional Pages follow                     | RW                  | -               | 0                    | 2   |
| 7.14    | IEEE reserved                                 | Always 0                                     | N/A                                         | RO                  | -               | 0†                   |     |
| 7.13    | Message Page                                  | Unformatted Page                             | Message Page                                | RW                  | -               | 1                    |     |
| 7.12    | Acknowledge 2                                 | Cannot comply with<br>Message                | Can comply with Message                     | RW                  | -               | 0                    |     |
| 7.11    | Toggle                                        | Previous Link Code<br>Word was zero          | Previous Link Code Word was one             | RO                  | -               | 0                    | 0   |
| 7.10    | Message code field<br>/Unformatted code field | Bit value depends on the particular message  | Bit value depends on the particular message | RW                  | -               | 0                    | 1   |
| 7.9     | Message code field<br>/Unformatted code field | Bit value depends on the particular message  | Bit value depends on the particular message | RW                  | -               | 0                    | 1   |
| 7.8     | Message code field<br>/Unformatted code field | Bit value depends on the particular message  | Bit value depends on the particular message | RW                  | -               | 0                    |     |

| Bit     | Definition                                    | When Bit = 0                                | When Bit = 1                                | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|---------|-----------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------|-----------------|----------------------|-----|
| 7.7     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | -               | 0                    | 0   |
| 7.6     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | -               | 0                    |     |
| 7.5     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | -               | 0                    |     |
| 7.4     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | -               | 0                    |     |
| 7.3     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | _               | 0                    | 1   |
| 7.2     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | _               | 0                    |     |
| 7.1     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | -               | 0                    |     |
| 7.0     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RW                  | _               | 1                    |     |
| Registe | 8 - Auto-Negotiation Ne                       | ext Page Link Partner A                     | bility                                      |                     | 1 1             |                      |     |
| 8.15    | Next Page                                     | Last Page                                   | Additional Pages follow                     | RO                  | -               | 0                    | 0   |
| 8.14    | IEEE reserved                                 | Always 0                                    | N/A                                         | RO                  | -               | 0†                   | -   |
| 8.13    | Message Page                                  | Unformatted Page                            | Message Page                                | RO                  | -               | 0                    | 1   |
| 8.12    | Acknowledge 2                                 | Cannot comply with<br>Message               | Can comply with Message                     | RO                  | -               | 0                    | -   |
| 8.11    | Toggle                                        | Previous Link Code<br>Word was zero         | Previous Link Code Word was one             | RO                  | _               | 0                    | 0   |
| 8.10    | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    |     |
| 8.9     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | _               | 0                    |     |
| 8.8     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    |     |
| 8.7     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    | 0   |
| 8.6     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    |     |
| 8.5     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    |     |
| 8.4     | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    | 1   |

| Bit      | Definition                                    | When Bit = 0                                | When Bit = 1                                | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|----------|-----------------------------------------------|---------------------------------------------|---------------------------------------------|---------------------|-----------------|----------------------|-----|
| 8.3      | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | _               | 0                    | 0   |
| 8.2      | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  |                 | 0                    |     |
| 8.1      | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    |     |
| 8.0      | Message code field<br>/Unformatted code field | Bit value depends on the particular message | Bit value depends on the particular message | RO                  | -               | 0                    |     |
| Register | 9 through 15 - Reserve                        | d by IEEE                                   |                                             |                     |                 |                      | _   |
| Register | 16 - Extended Control                         | Register                                    |                                             |                     |                 |                      |     |
| 16.15    | Command Override<br>Write enable              | Disabled                                    | Enabled                                     | RW                  | SC              | 0                    | -   |
| 16.14    | ICS reserved                                  | Reserved                                    | Reserved                                    | RW/0                | -               | 0                    |     |
| 16.13    | ICS reserved                                  | Reserved                                    | Reserved                                    | RW/0                | -               | 0                    |     |
| 16.12    | ICS reserved                                  | Reserved                                    | Reserved                                    | RW/0                | -               | 0                    | 1   |
| 16.11    | ICS reserved                                  | Reserved                                    | Reserved                                    | RW/0                | _               | 0                    | -   |
| 16.10    | PHY Address Bit 4                             |                                             |                                             | RO                  | -               | 1                    | 1   |
| 16.9     | PHY Address Bit 3                             |                                             |                                             | RO                  | -               | L                    | 1   |
| 16.8     | PHY Address Bit 2                             |                                             |                                             | RO                  | -               | L                    | 1   |
| 16.7     | PHY Address Bit 1                             |                                             |                                             | RO                  | -               | L                    | -   |
| 16.6     | PHY Address Bit 0                             |                                             |                                             | RO                  | -               | L                    | 1   |
| 16.5     | Stream Cipher Test<br>Mode                    | Normal operation                            | Test mode                                   | RW                  | -               | 0                    |     |
| 16.4     | ICS reserved                                  | Read unspecified                            | Read unspecified                            | RW/0                | -               | _                    |     |
| 16.3     | NRZ/NRZI encoding                             | NRZ encoding                                | NRZI encoding                               | RW                  | -               | 1                    | 8   |
| 16.2     | Transmit invalid codes                        | Disabled                                    | Enabled                                     | RW                  | -               | 0                    |     |
| 16.1     | ICS reserved                                  | Read unspecified                            | Read unspecified                            | RW/0                | -               | 0                    |     |
| 16.0     | Stream Cipher disable                         | Stream Cipher enabled                       | Stream Cipher disabled                      | RW                  | -               | 0                    |     |
| Register | 17 - Quick Poll Detailed                      | d Status Register                           |                                             |                     |                 |                      |     |
| 17.15    | Data rate                                     | 10 Mbps                                     | 100 Mbps                                    | RO                  | -               | _                    | -   |
| 17.14    | Duplex                                        | Half duplex                                 | Full duplex                                 | RO                  | -               | _                    | ]   |
| 17.13    | Auto-Negotiation<br>Progress Monitor Bit 2    | Reference Decode Table                      | Reference Decode Table                      | RO                  | LM<br>X         | 0                    | 1   |
| 17.12    | Auto-Negotiation<br>Progress Monitor Bit 1    | Reference Decode Table                      | Reference Decode Table                      | RO                  | LM<br>X         | 0                    |     |

| Bit      | Definition                                 | When Bit = 0                                                                             | When Bit = 1                                                  | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|----------|--------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------|-----------------|----------------------|-----|
| 17.11    | Auto-Negotiation<br>Progress Monitor Bit 0 | Reference Decode Table                                                                   | Reference Decode Table                                        | RO                  | LM<br>X         | 0                    | 0   |
| 17.10    | 100Base-TX signal lost                     | Valid signal                                                                             | Signal lost                                                   | RO                  | LH              | 0                    | 1   |
| 17.9     | 100BasePLL Lock Error                      | PLL locked                                                                               | PLL failed to lock                                            | RO                  | LH              | 0                    |     |
| 17.8     | False Carrier detect                       | Normal Carrier or Idle                                                                   | False Carrier                                                 | RO                  | LH              | 0                    |     |
| 17.7     | Invalid symbol detected                    | Valid symbols observed                                                                   | Invalid symbol received                                       | RO                  | LH              | 0                    | 0   |
| 17.6     | Halt Symbol detected                       | No Halt Symbol received                                                                  | Halt Symbol received                                          | RO                  | LH              | 0                    |     |
| 17.5     | Premature End detected                     | Normal data stream                                                                       | Stream contained two<br>IDLE symbols                          | RO                  | LH              | 0                    |     |
| 17.4     | Auto-Negotiation complete                  | Auto-Negotiation in process                                                              | Auto-Negotiation complete                                     | RO                  | -               | 0                    |     |
| 17.3     | 100Base-TX signal detect                   | Signal present                                                                           | No signal present                                             | RO                  | _               | 1                    | 8   |
| 17.2     | Jabber detect                              | No jabber detected                                                                       | Jabber detected                                               | RO                  | LH              | 0                    | -   |
| 17.1     | Remote fault                               | No remote fault detected                                                                 | Remote fault detected                                         | RO                  | LH              | 0                    | -   |
| 17.0     | Link Status                                | Link is not valid                                                                        | Link is valid                                                 | RO                  | LL              | 0                    | -   |
| Register | 18 - 10Base-T Operatio                     | ns Register                                                                              |                                                               | 1                   | 1 1             |                      | 1   |
| 18.15    | Remote Jabber Detect                       | No Remote Jabber<br>Condition detected                                                   | Remote Jabber Condition Detected                              | RO                  | LH              | 0                    | -   |
| 18.14    | Polarity reversed                          | Normal polarity                                                                          | Polarity reversed                                             | RO                  | LH              | 0                    |     |
| 18.13    | Data Bus Mode                              | Bit18.13 is latched pin RX                                                               | TRI                                                           | R0                  | -               | _                    | 1   |
| 18.12    |                                            | Bit18.12 is latched pin 21<br>[1x]=RMII mode<br>[01]=not supported<br>[00]=not supported |                                                               | R0                  | -               | L                    | -   |
| 18.11    | AMDIXEN                                    | AMDIX disable                                                                            | AMDIX enable                                                  | RW                  | _               | L                    | -   |
| 18.10    | RXTRI                                      | RX output enable                                                                         | RX tri-state for RMII interface                               | RW                  | -               | L                    |     |
| 18.9     | REGEN                                      | Vender reserved register access enable                                                   | Vender reserved register<br>(byte25~byte31) access<br>disable | RW                  | -               | L                    |     |
| 18.8     | TM_SWITCH                                  | Switch TMUX2 to TMUX1                                                                    | , test control                                                | RW                  | -               | 0                    | 1   |
| 18.7     | IDT reserved                               | Read unspecified                                                                         | Read unspecified                                              | RW/0                | _               | _                    | -   |
| 18.6     | IDT reserved                               | Read unspecified                                                                         | Read unspecified                                              | RW/0                | -               | _                    | 1   |
| 18.5     | Jabber inhibit                             | Normal Jabber behavior                                                                   | Jabber Check disabled                                         | RW                  | -               | 0                    | 1   |
| 18.4     | IDT reserved                               | Read unspecified                                                                         | Read unspecified                                              | RW/1                | _               | 1                    | 1   |

| Bit      | Definition                              | When Bit = 0                                                                              | When Bit = 1                                      | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|----------|-----------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------|-----------------|----------------------|-----|
| 18.3     | Auto polarity inhibit                   | Polarity automatically corrected                                                          | Polarity not automatically corrected              | RW                  | -               | 0                    | 0   |
| 18.2     | SQE test inhibit                        | Normal SQE test<br>behavior                                                               | SQE test disabled                                 | RW                  | -               | 0                    |     |
| 18.1     | Link Loss inhibit                       | Normal Link Loss<br>behavior                                                              | Link Always = Link Pass                           | RW                  | -               | 0                    |     |
| 18.0     | Squelch inhibit                         | Normal squelch behavior                                                                   | No squelch                                        | RW                  | -               | 0                    |     |
| Register | 19 - Extended Control                   | Register                                                                                  |                                                   |                     |                 |                      | -   |
| 19.15    | Node Mode                               | Node mode                                                                                 | Repeater mode                                     | RW                  | -               | L                    | -   |
| 19.14    | Hardware/Software<br>Mode Speed Select  | Use bit00.13 to select speed                                                              | Use real time input pin 22 only to select speed   | RW                  | -               | L                    |     |
| 19.13    | Remote Fault                            | No faults detected                                                                        | Remote fault detected                             | RO                  | -               | 0                    |     |
| 19.12    | Register Bank select                    | [01]=Bank1, access regist                                                                 | er0x00~0x13 and registers                         | RW                  | _               | 0                    |     |
| 19.11    | _                                       | 0x14~0x1F<br>[00]=Bank0, access regist<br>registers 0x14~0x25<br>[1x]=Bank0, same as [00] | er0x00~0x13, new defined                          | RW                  | _               | 0                    | 2   |
| 19.10    | IDT reserved                            | Read unspecified                                                                          | Read unspecified                                  | RO                  | -               | 0                    |     |
| 19.9     | AMDIX_EN                                | See Table on page 11                                                                      | See Table on page 11                              | RW                  | -               | 1                    |     |
| 19.8     | MDI_MODE                                | See Table on page 11                                                                      | See Table on page 11                              | RW                  | _               | 0                    |     |
| 19.7     | Twisted Pair Tri-State<br>Enable, TPTRI | Twisted Pair Signals are<br>not Tri-Stated or No<br>effect                                | Twisted Pair Signals are<br>Tri-Stated            | RW                  | _               | 0                    | 0   |
| 19.6     | ICS reserved                            | Reserved                                                                                  | Reserved                                          | RW                  | -               | 0                    |     |
| 19.5     | ICS reserved                            | Reserved                                                                                  | Reserved                                          | RW                  | _               | 0                    |     |
| 19.4     | ICS reserved                            | Reserved                                                                                  | Reserved                                          | RW                  | -               | 0                    |     |
| 19.3     | ICS reserved                            | Reserved                                                                                  | Reserved                                          | RW                  | -               | 0                    | 1   |
| 19.2     | ICS reserved                            | Reserved                                                                                  | Reserved                                          | RW                  | -               | 0                    | 1   |
| 19.1     | ICS reserved                            | Reserved                                                                                  | Reserved                                          | RW                  | -               | 0                    |     |
| 19.0     | Automatic 100Base-TX<br>Power Down      | Do not automatically power down                                                           | Power down automatically                          | RW                  | —               | 1                    |     |
| Register | 20 - Extended Control                   | Register                                                                                  |                                                   |                     | ·               |                      |     |
| 20.15    | Str_enhance                             | Normal digital output strength                                                            | Enhance digital output strength in 1.8V condition | RW                  |                 | 0                    | 3   |
| 20.14    | Fast-off                                | Disable the function                                                                      | Enable fast-off circuit                           | RW                  | -               | 0                    | ]   |
| 20.13    | LED4 mode                               | 00=Receive data                                                                           |                                                   | RW                  | -               | 1                    | ]   |
| 20.12    |                                         | 01=not supported<br>10=Fullduplex<br>11=OFF (default LED4)                                |                                                   |                     |                 | 1                    |     |

| Bit      | Definition                          | When Bit = 0                                                                                                   | When Bit = 1                                                  | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|----------|-------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------|-----------------|----------------------|-----|
| 20.11    | LED3 Mode                           | 000 = Link Integrity                                                                                           |                                                               | RW                  | —               | 1                    | F   |
| 20.10    |                                     | 001 = activity/no activity<br>010 = Transmit Data                                                              |                                                               |                     |                 | 1                    |     |
| 20.9     |                                     | 011 = Receive Data<br>100 = not supported<br>101 = 100/10 mode<br>110 = Full Duplex<br>111 = OFF (Default LED3 | )                                                             |                     |                 | 1                    |     |
| 20.8     | LED2 Mode                           | 000 = Link Integrity                                                                                           |                                                               | RW                  |                 | 1                    |     |
| 20.7     |                                     | 001 = activity/no activity<br>010 = Transmit Data                                                              |                                                               |                     |                 | 1                    | Е   |
| 20.6     |                                     | 011 = Receive Data<br>100 = not supported<br>101 = 100/10 mode<br>110 = Full Duplex<br>111 = OFF (Default LED2 | )                                                             |                     |                 | 1                    |     |
| 20.5     | LED1 Mode                           | 000 = Link Integrity                                                                                           |                                                               | RW                  |                 | 1                    |     |
| 20.4     |                                     | 001 = activity/no activity<br>010 = Transmit Data                                                              |                                                               |                     |                 | 0                    |     |
| 20.3     |                                     | 011 = Receive Data<br>100 = not supported<br>101 = 100/10  mode (Defa<br>110 = Full Duplex<br>111 = OFF        | ault LED1)                                                    |                     |                 | 1                    | 9   |
| 20.2     | LED0 Mode                           | 000 = Link Integrity                                                                                           |                                                               | RW                  |                 | 0                    |     |
| 20.1     |                                     | 001 = activity/no activity (<br>010 = Transmit Data                                                            | Default LED0)                                                 |                     |                 | 0                    |     |
| 20.0     |                                     | 011 = Receive Data<br>100 = not supported<br>101 = 100/10 mode<br>110 = Full Duplex<br>111 = LINK_STAT         |                                                               |                     |                 | 1                    |     |
| Register | 21 - Extended Control I             | Register                                                                                                       |                                                               |                     |                 |                      |     |
| 21.15:0  | RXER_CNT                            | Receive error count for RI                                                                                     | VII mode                                                      | RW                  |                 |                      | 0   |
| Register | 22 - Extended Control I             | Register                                                                                                       |                                                               |                     |                 |                      |     |
| 22.15    | Interrupt output enable             | Disable interrupt output                                                                                       | Enable interrupt output                                       | RW                  |                 | 0                    | 0   |
| 22.14    | Interrupt flag read clear<br>enable | Interrupt flag clear by read disable                                                                           | Interrupt flag clear by read enable                           | RW                  |                 | 0                    |     |
| 22.13    | Interrupt polarity                  | Output low when<br>interrupt occur                                                                             | Output high when<br>interrupt occur                           | RW                  |                 | 0                    |     |
| 22.12    | Interrupt flag auto clear<br>enable | Interrupt flag unchanged<br>when interrupt condition<br>removed                                                | Interrupt flag cleared<br>when interrupt condition<br>removed | RW                  |                 | 0                    |     |

| Bit        | Definition                           | When Bit = 0                                                 | When Bit = 1                                                                                                  | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|------------|--------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|---------------------|-----------------|----------------------|-----|
| 22.11      | Interrupt flag re-setup<br>enable    | Interrupt flag always<br>cleared when write 1 to<br>flag bit | Interrupt flag remains<br>unchanged when<br>interrupt condition exists<br>when a 1 is written to flag<br>bit. | RW                  |                 | 0                    | 0   |
| 22.10      | Interrupt Enable                     | Disable Deep power<br>down wake up Interrupt                 | Enable Deep power down wake up Interrupt                                                                      | RW                  |                 | 0                    |     |
| 22.9       | Interrupt Enable                     | Disable Deep power<br>down Interrupt                         | Enable Deep power down<br>Interrupt                                                                           | RW                  |                 | 0                    |     |
| 22.8       | Interrupt Enable                     | Disable Auto-Negotiation<br>Complete Interrupt               | Enable Auto-Negotiation<br>Complete Interrupt                                                                 | RW                  |                 | 0                    |     |
| 22.7       | Interrupt Enable                     | Disable Jabber Interrupt                                     | Enable Jabber Interrupt                                                                                       | RW                  |                 | 0                    | 0   |
| 22.6       | Interrupt Enable                     | Disable Receive Error<br>Interrupt                           | Enable Receive Error<br>Interrupt                                                                             | RW                  |                 | 0                    |     |
| 22.5       | Interrupt Enable                     | Disable Page Received<br>Interrupt                           | Enable Page Received<br>Interrupt                                                                             | RW                  |                 | 0                    |     |
| 22.4       | Interrupt Enable                     | Disable Parallel Detect<br>Fault Interrupt                   | Enable Parallel Detect<br>Fault Interrupt                                                                     | RW                  |                 | 0                    |     |
| 22.3       | Interrupt Enable                     | Disable Link Partner<br>Acknowledge Interrupt                | Enable Link Partner<br>Acknowledge Interrupt                                                                  | RW                  |                 | 0                    | 0   |
| 22.2       | Interrupt Enable                     | Disable Link Down<br>Interrupt                               | Enable Link Down<br>Interrupt                                                                                 | RW                  |                 | 0                    |     |
| 22.1       | Interrupt                            | Disable Remote Fault<br>Interrupt                            | Enable Remote Fault<br>Interrupt                                                                              | RW                  |                 | 0                    |     |
| 22.0       | Enable                               | Disable Link Up Interrupt                                    | Enable Link Up Interrupt                                                                                      | RW                  |                 | 0                    | 1   |
| Register 2 | 23 - Extended Control I              | Register                                                     |                                                                                                               | 1                   |                 |                      | _   |
| 23.15:11   | Reserved                             | Reserved                                                     |                                                                                                               | RO                  |                 | 0                    | 0   |
| 23.10      | Deep power down wake<br>up Interrupt | Deep power down wake<br>up did not occur                     | Deep power down wake<br>up occurred                                                                           | RO/SC               |                 | 0                    | 0   |
| 23.9       | Deep power down<br>Interrupt         | Deep power down did<br>not occur                             | Deep power down<br>occurred                                                                                   | RO/SC               |                 | 0                    | -   |
| 23.8       | Auto-Negotiation<br>Interrupt        | Auto-Negotiation<br>Complete did not occur                   | Auto-Negotiation<br>Complete occurred                                                                         | RO/SC               |                 | 0                    | -   |
| 23.7       | Jabber Interrupt                     | Jabber did not occur                                         | Jabber occurred                                                                                               | RO/SC               |                 | 0                    | 0   |
| 23.6       | Receive Error Interrupt              | Receive Error did not occur                                  | Receive Error occurred                                                                                        | RO/SC               |                 | 0                    |     |
| 23.5       | Page Receive Interrupt               | Page Receive did not occur                                   | Page Receive occurred                                                                                         | RO/SC               |                 | 0                    |     |
| 23.4       | Parallel Detect Fault<br>Interrupt   | Parallel Detect Fault did not occur                          | Parallel Detect Fault<br>occurred                                                                             | RO/SC               |                 | 0                    |     |

| Bit        | Definition                            | When Bit = 0                                       | When Bit = 1                                                 | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|------------|---------------------------------------|----------------------------------------------------|--------------------------------------------------------------|---------------------|-----------------|----------------------|-----|
| 23.3       | Link Partner<br>Acknowledge Interrupt | Link Partner<br>Acknowledge did not<br>occur       | Link Partner Acknowledge occurred                            | RO/SC               |                 | 0                    | 0   |
| 23.2       | Link Down Interrupt                   | Link Down did not occur                            | Link Down occurred                                           | RO/SC               |                 | 0                    |     |
| 23.1       | Remote Fault Interrupt                | Remote Fault did not occur                         | Remote Fault occurred                                        | RO/SC               |                 | 0                    |     |
| 23.0       | Link Up Interrupt                     | Link Up did not occur                              | Link Up occurred                                             | RO/SC               |                 | 0                    | -   |
| Register 2 | 24 - Extended Control F               | Register                                           |                                                              |                     |                 |                      |     |
| 24.15:12   | FIFO Half                             | RMII FIFO half full bits ((n                       | +3)*2 bit), RMII                                             | RW                  |                 | 2                    | 2   |
| 24.11:9    | Reserved                              | Reserved                                           |                                                              | RW                  |                 | 0                    | 0   |
| 24.8       | Deep Power down<br>enable             | Deep power down(DPD)<br>disable                    | Deep power down(DPD)<br>enable                               | RW                  |                 | 0                    |     |
| 24.7       | Tpll10_100 DPD Enable                 | Don't power down<br>10/100 PLL in DPD<br>mode      | Controlled auto power<br>down10/100 PLL in DPD<br>mode       | RW                  |                 | 0                    | 0   |
| 24.6       | RX 100 DPD Enable                     | Don't power down RX<br>block in DPD mode           | Controlled auto power<br>down of RX block in DPD<br>mode     | RW                  |                 | 0                    |     |
| 24.5       | Admix_TX DPD Enable                   | Don't power down<br>admix_dac block in DPD<br>mode | Control auto power down<br>of admix_dac block in<br>DPD mode | RW                  |                 | 0                    | -   |
| 24.4       | Cdr100_cdr DPD Enable                 | don't power down in DPD<br>mod                     | Control auto power down<br>of CDR block in DPD<br>mode       | RW                  |                 | 0                    |     |
| 24.3:0     | Reserved                              | Reserved                                           | Reserved                                                     |                     |                 | 0                    | 0   |

| Bit        | Definition           | When Bit = 0                                                                                                                                                                                                             | When Bit = 1                | Access <sup>2</sup> | SF <sup>2</sup> | Default <sup>3</sup> | Hex |
|------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------|-----------------|----------------------|-----|
| Register 2 | 5 - Extended Control | Register                                                                                                                                                                                                                 |                             | 1                   |                 |                      |     |
| 25.15:12   | Reserved             | Rese                                                                                                                                                                                                                     | erved                       | RW                  |                 | 0                    | 0   |
| 25.11      | Reserved             | Rese                                                                                                                                                                                                                     | erved                       | RW                  |                 | 0                    | 6   |
| 25.10      | Add_Bias             | Disable                                                                                                                                                                                                                  | Enable                      | RW                  |                 | 1                    |     |
| 25.9       | TX10BIAS_SET         | The normal output current                                                                                                                                                                                                |                             | RW                  |                 | 1                    |     |
| 25.8       |                      | 10BaseT is 540uA. Chang<br>the current with a step size                                                                                                                                                                  | ing the register can modify |                     |                 | 0                    |     |
| 25.7       |                      | 000: output 80% current<br>001: output 85% current<br>010: output 90% current<br>011: output 95% current<br>100: output 100% current<br>101: output 105% current<br>110: output 110% current<br>111: output 115% current |                             |                     |                 | 0                    | 4   |
| 25.6       | TX100BIAS_SET        | The normal output current                                                                                                                                                                                                |                             | RW                  | 1               |                      |     |
| 25.5       |                      | 100BaseTX is 180uA. Cha<br>modify the current with a s                                                                                                                                                                   |                             |                     |                 | 0                    | _   |
| 25.4       |                      | 000: output 80% current<br>001: output 85% current<br>010: output 90% current<br>011: output 95% current<br>100: output 100% current<br>101: output 105% current<br>110: output 110% current<br>111: output 115% current |                             |                     |                 | 0                    |     |
| 25.3       | OUTDLY_CTL           | This register controls the c                                                                                                                                                                                             |                             | RW                  |                 | 0                    | 1   |
| 25.2       |                      | control signal for xmit_dac<br>00: Longest delay time (sa<br>01: Long delay time<br>10: Short delay time<br>11: Shortest delay time                                                                                      |                             |                     |                 |                      |     |
| 25.1       | RX_SET               | The output current of Bias                                                                                                                                                                                               |                             | RW                  |                 | 0                    |     |
| 25.0       |                      | 108µA. The register can cl<br>step about 16.5%<br>00: Output 83.5% current<br>01: Output 100% current<br>10: Output 116.5% current<br>11: Output 133% current<br>Changing this value may n<br>performance                |                             | 1                   |                 |                      |     |

Register 26 - 31 - Extended Control Register (Reserved)

Note 1: Ignored if Auto negotiation is enabled. Ignored if Auto negotiation is ena CW = Command Override Write LH = Latching High LL = Latching Low LMX = Latching Maximum RO = Read/Only RW = Read/Write RW/0 = Read/Write Zero RW/1 = Read/Write One SC = Self-clearing SF = Special Functions L = Latched on power-un/hardwa Note 2:

Note 3: L = Latched on power-up/hardware reset

+ As per the IEEE Std 802.3u, during any write operation to any bit in this register, the STA must write the default value to all Reserved bits.

# **DC and AC Operating Conditions**

#### **Absolute Maximum Ratings**

Stresses above the ratings listed below can cause permanent damage to the ICS1894-43. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Parameter                | Rating                                                   |
|--------------------------|----------------------------------------------------------|
| VDD (measured to VSS)    | -0.3 V to 3.6V                                           |
| Digital Inputs / Outputs | -0.3 V to VDD +0.3 V                                     |
| Storage Temperature      | -55° C to +150° C                                        |
| Junction Temperature     | 125° C                                                   |
| Soldering Temperature    | 260° C                                                   |
| Power Dissipation        | See section "DC Operating Conditions for Supply Current" |

#### **Recommended Operating Conditions**

| Parameter                                  | Symbol         | Min.  | Max.  | Units |
|--------------------------------------------|----------------|-------|-------|-------|
| Ambient Operating Temperature - Commercial | T <sub>A</sub> | 0     | +70   | °C    |
| Ambient Operating Temperature - Industrial | T <sub>A</sub> | -40   | +85   | °C    |
| Power Supply Voltage (measured to VSS)     | VDD            | +3.14 | +3.47 | V     |

27

© 2019 Renesas Electronics Corporation

#### **Recommended Component Values**

| Parameter           | Minimum | Typical                      | Maximum | Tolerance | Units |
|---------------------|---------|------------------------------|---------|-----------|-------|
| TCSR Resistor Value | -       | 1.91kΩto GND<br>18.7kΩto VDD | _       | 1%        | Ω     |
| LED Resistor Value  |         | 1kΩ                          |         | _         | Ω     |

#### ICS1894-43 TCSR



#### Note:

- 1. The bias resistor network sets the 10baseT and 100baseTX output amplitude levels.
- 2. Amplitude is directly related to current sourced out of the TCSR pin.
- 3. Resistor values shown above are typical. User should check amplitudes and adjust for transformer effects.
- 4. The 18.7KΩ resistor provides negative feedback to compensate for VDD changes. Reducing the value of this resistor will lower the 100baseT amplitude. Reducing the value of the resistor to ground on the other hand will increase the output signal amplitude.

# **DC Operating Characteristics for Supply Current**

The table below lists the DC operating characteristics for the supply current to the ICS1894-43 under various conditions.

| Condition                | VDDIO (V) | VDD and VDDD (V) | Current (mA) (typical) |
|--------------------------|-----------|------------------|------------------------|
| Autonegotiation          | 3.3       | 3.3              | 68                     |
|                          | 1.8       | 3.3              | 66                     |
| 100BaseTX FD and Linked  | 3.3       | 3.3              | 102                    |
| 10BaseTX FD and Linked   | 3.3       | 3.3              | 97                     |
| Power Down (Reg0:11 = 1) | 3.3       | 3.3              | 16                     |

#### **Deep Power Down Current Consumption Table**

|               |                        | Case 1       | Case 2 | Case 3 | Case 4 | Case 5 |
|---------------|------------------------|--------------|--------|--------|--------|--------|
| Register 24:8 | DPD Enable             | $\checkmark$ |        |        |        |        |
| Register 24:7 | TPLL_100 DPD Enable    |              |        |        |        |        |
| Register 24:6 | RX_100 DPD Enable      |              |        |        |        |        |
| Register 24:5 | Admix_TX DPD Enable    |              |        |        |        |        |
| Register 24:4 | CDR100_cdr DPD Enable  |              |        |        |        |        |
|               | Current (mA) (typical) | 68           | 39     | 26     | 24     | 16     |

© 2019 Renesas Electronics Corporation

# **DC Operating Characteristics for Inputs and Outputs**

Unless otherwise specified, the table below lists the 3.3V/1.8 V DC operating characteristics of the ICS1894-43 inputs and outputs.

#### For 3.3 V Signals

| Parameter           | Symbol          | Conditions               | Min. | Max. | Units |
|---------------------|-----------------|--------------------------|------|------|-------|
| Input High Voltage  | V <sub>IH</sub> |                          | 2.0  | -    | V     |
| Input Low Voltage   | V <sub>IL</sub> |                          | _    | 0.8  | V     |
| Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -4 mA  | 2.4  | _    | V     |
| Output Low Voltage  | V <sub>OL</sub> | $I_{OL} = +4 \text{ mA}$ | -    | 0.4  | V     |

#### For 1.8 V Signals

| Parameter           | Symbol          | Conditions               | Min. | Max. | Units |
|---------------------|-----------------|--------------------------|------|------|-------|
| Input High Voltage  | V <sub>IH</sub> |                          | 0.8  | _    | V     |
| Input Low Voltage   | V <sub>IL</sub> |                          | -    | 0.7  | V     |
| Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -4 mA  | 1.6  | -    | V     |
| Output Low Voltage  | V <sub>OL</sub> | $I_{OL} = +4 \text{ mA}$ | -    | 0.1  | V     |

# DC Operating Characteristics for REF\_IN

| Parameter          | Symbol          | Min. | Max. | Units |
|--------------------|-----------------|------|------|-------|
| Input High Voltage | V <sub>IH</sub> | 2.97 | -    | V     |
| Input Low Voltage  | V <sub>IL</sub> | -    | 0.33 | V     |

The table below lists the 3.3V DC characteristics for the REF\_IN pin.

# **DC Operating Characteristics for RMII Interface Pins**

The table below lists DC operating characteristics for the Reduced Media Independent Interface (RMII) for the ICS1894-43.

| Parameter                   | Conditions   | Min. | Тур. | Max. | Units |
|-----------------------------|--------------|------|------|------|-------|
| RMII Input Pin Capacitance  | _            | —    | —    | 8    | pF    |
| RMII Output Pin Capacitance | -            | _    | _    | 14   | pF    |
| RMII Output Drive Impedance | VDDIO = 3.3V | -    | 20   | -    | Ω     |

# **Timing Diagrams**

### Timing for Clock Reference (REF\_IN) Pin

The table below lists the significant time periods for signals on the clock reference (REF\_IN) pin. The *REF\_IN Timing Diagram* figure shows the timing diagram for the time periods.

| Time<br>Period | Parameter                | Conditions | Min. | Тур. | Max. | Units |
|----------------|--------------------------|------------|------|------|------|-------|
| t1             | REF_IN Duty Cycle (RMII) | -          | 45   | 50   | 55   | %     |
| t2             | REF_IN Period (RMII)     | -          | -    | 20   | -    | ns    |

#### **REF\_IN Timing Diagram**



# PHYCEIVER

# **MII Management Interface Timing**

The table below lists the significant time periods for the MII Management Interface timing (which consists of timings of signals on the MDC and MDIO pins). The *MII Management Interface Timing Diagram* figure shows the timing diagram for the time periods.

| Time<br>Period | Parameter                   | Conditions | Min. | Тур. | Max. | Units |
|----------------|-----------------------------|------------|------|------|------|-------|
| t1             | MDC Minimum High Time       | -          | 160  | -    | -    | ns    |
| t2             | MDC Minimum Low Time        | -          | 160  | -    | -    | ns    |
| t3             | MDC Period                  | —          | 400  | -    | -    | ns    |
| t4             | MDC Rise Time to MDIO Valid | _          | 0    | -    | 300  | ns    |
| t5             | MDIO Setup Time to MDC      | -          | 10   | _    | -    | ns    |
| t6             | MDIO Hold Time after MDC    | —          | 10   | -    | -    | ns    |

#### **MII Management Interface Timing Diagram**



### 10Base-T: Normal Link Pulse Timing

10BASE-T/100BASE-TX INTEGRATED PHYCEIVER WITH RMII INTERFACE

ICS1894-43

The table below lists the significant time periods for the 10Base-T Normal Link Pulse (which consists of timings of signals on the TP\_TXP pins). The *10Base-T Normal Link Pulse Timing Diagram* shows the timing diagram for the time periods.

| Time<br>Period | Parameter                                     | Conditions | Min. | Тур. | Max. | Units |
|----------------|-----------------------------------------------|------------|------|------|------|-------|
| t1             | Normal Link Pulse Width                       | 10Base-T   | -    | 100  | -    | ns    |
| t2             | Normal Link Pulse to Normal Link Pulse Period | 10Base-T   | 8    | 20   | 25   | ms    |

#### 10Base-T Normal Link Pulse Timing Diagram



# Auto-Negotiation Fast Link Pulse Timing

The table below lists the significant time periods for the ICS1894-43 Auto-Negotiation Fast Link Pulse. The time periods consist of timings of signals on the following pins:

- TP\_TXP
- TP\_TXN

The *Auto-Negotiation Fast Link Pulse Timing Diagram* shows the timing diagram for one pair of these differential signals, for example TP\_TXP minus TP\_TXN.

| Time<br>Period | Parameter                                      | Conditions | Min. | Тур. | Max. | Units  |
|----------------|------------------------------------------------|------------|------|------|------|--------|
| t1             | Clock/Data Pulse Width                         | -          | -    | 90   | -    | ns     |
| t2             | Clock Pulse-to-Data Pulse Timing               | _          | 55   | 60   | 70   | μs     |
| t3             | Clock Pulse-to-Clock Pulse Timing              | _          | 110  | 125  | 140  | μs     |
| t4             | Fast Link Pulse Burst Width                    | _          | 1    | 5    | _    | ms     |
| t5             | Fast Link Pulse Burst to Fast Link Pulse Burst | -          | 10   | 15   | 25   | ms     |
| t6             | Number of Clock/Data Pulses in a Burst         | _          | 15   | 20   | 30   | pulses |

#### Auto-Negotiation Fast Link Pulse Timing Diagram



34

t5

PHYCEIVER

### **RMII** Timing

| Time<br>Param | Description | Min. | Тур. | Max. | Units |
|---------------|-------------|------|------|------|-------|
| tcyc          | Clock Cycle | -    | 20   |      | ns    |
| t1            | Setup time  | 4    |      |      | ns    |
| t2            | Hold time   | 2    |      |      | ns    |



#### Marking Diagram (industrial)

ICS 1894KI43L YYWW ORIGIN ######

### Marking Diagram (commercial)



35

#### Notes:

1. "L" or "LF" designates Pb (lead) free, RoHS compliant.

- 2. "I" designates industrial temperature range.
- 3. 'YYWW' designates date code.
- 4. 'ORIGIN' desigantes county of origin.
- 5. '######' desigantes the lot number.

# Package Outline and Package Dimensions (40-pin 6mm x 6mm QFN)

Package dimensions are kept current with JEDEC Publication No. 95



# **Ordering Information**

| Part / Order Number | Marking     | Shipping Packaging | Package    | Temperature   |  |
|---------------------|-------------|--------------------|------------|---------------|--|
| 1894KI-43LF         | see page 35 | Tray               | 40-pin QFN | -40 to +85° C |  |
| 1894KI-43LFT        |             | Tape and Reel      | 40-pin QFN | -40 to +85° C |  |
| 1894K-43LF          | see page 35 | Tray               | 40-pin QFN | 0 to +70° C   |  |
| 1894K-43LFT         |             | Tape and Reel      | 40-pin QFN | 0 to +70° C   |  |

#### "LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant.

While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

## **Revision History**

| Rev. | Originator  | Date     | Description of Change |
|------|-------------|----------|-----------------------|
| Α    | K.Beckmeyer | 03/01/12 | Initial release.      |
|      |             |          |                       |
|      |             |          |                       |

#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <u>www.renesas.com/contact-us/</u>.