

## Description

The ICS181-51 generates a low EMI output clock from a clock or crystal input. The device uses IDT's proprietary mix of analog and digital Phase-Locked Loop (PLL) technology to spread the frequency spectrum of the output, thereby reducing the frequency amplitude peaks by several dB.

The ICS181-51 offers center spread selection of  $\pm 0.625\%$  and  $\pm 1.875\%$ . Refer to the MK1714-01/02 for the widest selection of input frequencies and multipliers.

IDT offers a complete line of EMI reducing clock generators. Consult us when you need to remove crystals and oscillators from your board.

## Features

- Pin and function compatible to Cypress W181-51
- Packaged in 8-pin SOIC
- Provides a spread spectrum output clock
- Accepts a clock input and provides same frequency dithered output
- Input frequency of 28 to 75 MHz for Clock input
- Peak reduction by 7dB - 14dB typical on 3rd - 19th odd harmonics
- Spread percentage selection for  $\pm 0.625\%$  and  $\pm 1.875\%$
- Operating voltage of 3.3 V and 5 V
- Advanced, low-power CMOS process

## Block Diagram



## Pin Assignment

|          |                          |   |                          |   |        |
|----------|--------------------------|---|--------------------------|---|--------|
| X1/CLKIN | <input type="checkbox"/> | 1 | <input type="checkbox"/> | 8 | FS2    |
| X2       | <input type="checkbox"/> | 2 | <input type="checkbox"/> | 7 | FS1    |
| GND      | <input type="checkbox"/> | 3 | <input type="checkbox"/> | 6 | VDD    |
| SS%      | <input type="checkbox"/> | 4 | <input type="checkbox"/> | 5 | CLKOUT |

8 pin (150 mil) SOIC

## Spread Spectrum Select Table

| SS% (Pin 4) | Spread Direction | Spread Percentage (%) |
|-------------|------------------|-----------------------|
| 0           | Center           | +/-0.625%             |
| 1           | Center           | +/1.875%              |

0 = connect to GND

1 = connect directly to VDD

Note: SS% pin has an internal pull-up resistor

## Frequency Range Selection Table

| FS2 (Pin 8) | FS1 (Pin 7) | Frequency Range Selection (MHz) |
|-------------|-------------|---------------------------------|
| 0           | 0           | 28-38                           |
| 0           | 1           | 38-48                           |
| 1           | 0           | 46-60                           |
| 1           | 1           | 58-75                           |

## Pin Descriptions

| Pin Number | Pin Name | Pin Type | Pin Description                                                             |
|------------|----------|----------|-----------------------------------------------------------------------------|
| 1          | X1/CLKIN | Input    | Crystal or Clock Input.                                                     |
| 2          | X2       | Output   | Crystal output. Float for a clock input.                                    |
| 3          | GND      | Power    | Connect to ground.                                                          |
| 4          | SS%      | Input    | Select pin for spread amount. See table above. Internal pull-up resistor.   |
| 5          | CLKOUT   | Output   | Spread spectrum clock output per table above.                               |
| 6          | VDD      | Power    | Connect to 3.3 V or 5 V.                                                    |
| 7          | FS1      | Input    | Select pin for input frequency. See table above. Internal pull-up resistor. |
| 8          | FS2      | Input    | Select pin for input frequency. See table above. Internal pull-up resistor. |

## External Components

The ICS181-51 requires a minimum number of external components for proper operation.

### Decoupling Capacitor

A decoupling capacitor of  $0.01\mu\text{F}$  must be connected between VDD and GND on pins 6 and 3, as close to these pins as possible. For optimum device performance, the decoupling capacitor should be mounted on the component side of the PCB. Avoid the use of vias in the decoupling circuit.

### Series Termination Resistor

When the PCB trace between the clock output and the load is over 1 inch, series termination should be used. To series terminate a  $50\Omega$  trace (a commonly used trace impedance) place a  $33\Omega$  resistor in series with the clock line, as close to the clock output pin as possible. The nominal impedance of the clock output is  $20\Omega$

value of these capacitors is given by the following equation:

## Absolute Maximum Ratings

Stresses above the ratings listed below can cause permanent damage to the ICS181-51. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range.

| Item                          | Rating                      |
|-------------------------------|-----------------------------|
| Supply Voltage, VDD           | 7 V                         |
| All Inputs and Outputs        | -0.5 V to VDD+0.5 V         |
| Ambient Operating Temperature | 0 to $+70^\circ\text{C}$    |
| Storage Temperature           | -65 to $+150^\circ\text{C}$ |
| Junction Temperature          | $125^\circ\text{C}$         |
| Soldering Temperature         | $260^\circ\text{C}$         |

## Recommended Operation Conditions

| Parameter                                         | Min.   | Typ. | Max.  | Units            |
|---------------------------------------------------|--------|------|-------|------------------|
| Ambient Operating Temperature                     | 0      |      | $+70$ | $^\circ\text{C}$ |
| Power Supply Voltage (measured in respect to GND) | +3.135 |      | +5.5  | V                |

## PCB Layout Recommendations

For optimum device performance and lowest output phase noise, the following guidelines should be observed.

- 1) The  $0.01\mu\text{F}$  decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. No vias should be used between the decoupling capacitor and VDD pin. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via.
- 2) To minimize EMI the  $33\Omega$  series termination resistor, if needed, should be placed close to the clock output.
- 3) An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers. Other signal traces should be routed away from the ICS181-51. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device.

## DC Electrical Characteristics

Unless stated otherwise, **VDD = 3.3 V  $\pm$  5%**, Ambient Temperature 0 to +70°C

| Parameter              | Symbol          | Conditions                                  | Min.    | Typ. | Max.  | Units |
|------------------------|-----------------|---------------------------------------------|---------|------|-------|-------|
| Operating Voltage      | VDD             |                                             | 3.135   |      | 3.465 | V     |
| Supply Current         | IDD             | No load                                     |         | 18   | 32    | mA    |
| Input High Voltage     | V <sub>IH</sub> |                                             | 2.4     |      |       | V     |
| Input Low Voltage      | V <sub>IL</sub> |                                             |         |      | 0.8   | V     |
| Output High Voltage    | V <sub>OH</sub> | I <sub>OH</sub> = -4mA                      | VDD-0.4 |      |       | V     |
| Output High Voltage    | V <sub>OH</sub> | I <sub>OH</sub> = -15mA                     | 2.4     |      |       | V     |
| Output Low Voltage     | V <sub>OL</sub> | I <sub>OL</sub> = 15 mA                     |         |      | 0.4   | V     |
| Input Capacitance      | C <sub>IN</sub> | All pins except CLKIN                       |         | 5    | 7     | pF    |
|                        |                 | CLKIN pin only                              |         | 6    | 10    | pF    |
| Output Impedance       | Rout            |                                             |         | 25   |       | ohms  |
| Input Pull-up Resistor |                 |                                             |         | 500  |       | KΩ    |
| Power-up Time          |                 | First locked clock cycle after steady power |         |      | 5     | ms    |

Unless stated otherwise, **VDD = 5 V,  $\pm$ 10%**, Ambient Temperature 0 to +70°C

| Parameter              | Symbol          | Conditions                                  | Min.   | Typ. | Max.    | Units |
|------------------------|-----------------|---------------------------------------------|--------|------|---------|-------|
| Operating Voltage      | VDD             |                                             | 4.5    | 5    | 5.5     | V     |
| Supply Current         | IDD             | No load                                     |        | 30   | 50      | mA    |
| Input High Voltage     | V <sub>IH</sub> |                                             | 0.7VDD |      |         | V     |
| Input Low Voltage      | V <sub>IL</sub> |                                             |        |      | 0.15VDD | V     |
| Output High Voltage    | V <sub>OH</sub> | I <sub>OH</sub> = -24 mA                    | 2.4    |      |         | V     |
| Output Low Voltage     | V <sub>OL</sub> | I <sub>OL</sub> = 24 mA                     |        |      | 0.4     | V     |
| Output Impedance       | Rout            |                                             |        | 20   |         | ohms  |
| Input Capacitance      | C <sub>IN</sub> | All pins except CLKIN                       |        | 5    | 7       | pF    |
|                        |                 | CLKIN pin only                              |        | 6    | 10      | pF    |
| Input Pull-up Resistor |                 |                                             |        | 500  |         | KΩ    |
| Power-up Time          |                 | First locked clock cycle after steady power |        |      | 5       | ms    |

## AC Electrical Characteristics

Unless stated otherwise,  $VDD = 3.3 \text{ V} \pm 5\%$  or  $5 \text{ V} \pm 10\%$ , Ambient Temperature 0 to  $+70^\circ \text{ C}$ ,  $C_L = 15 \text{ pF}$

| Parameter                    | Symbol   | Conditions           | Min. | Typ. | Max. | Units |
|------------------------------|----------|----------------------|------|------|------|-------|
| Input/Output Clock Frequency |          |                      | 28   |      | 75   | MHz   |
| Input Crystal Frequency      |          |                      | 28   |      | 40   | MHz   |
| Input Clock Duty Cycle       |          | Time above $VDD/2$   | 40   |      | 60   | %     |
| Output Clock Duty Cycle      |          | Note 1               | 40   | 50   | 60   | %     |
| Output Rise Time             | $t_{OR}$ | 0.8 to 2.4 V, note 1 |      | 2    | 5    | ns    |
| Output Fall Time             | $t_{OF}$ | 2.4 to 0.8 V, note 1 |      | 2    | 5    | ns    |
| Jitter                       |          | Cycle-to-cycle       |      | 250  | 300  | ps    |

Note 1: Measured with 15pF load

## Thermal Characteristics

| Parameter                              | Symbol        | Conditions     | Min. | Typ. | Max. | Units               |
|----------------------------------------|---------------|----------------|------|------|------|---------------------|
| Thermal Resistance Junction to Ambient | $\theta_{JA}$ | Still air      |      | 150  |      | $^\circ \text{C/W}$ |
|                                        | $\theta_{JA}$ | 1 m/s air flow |      | 140  |      | $^\circ \text{C/W}$ |
|                                        | $\theta_{JA}$ | 3 m/s air flow |      | 120  |      | $^\circ \text{C/W}$ |
| Thermal Resistance Junction to Case    | $\theta_{JC}$ |                |      | 40   |      | $^\circ \text{C/W}$ |

## Marking Diagram (Pb free)



Notes:

1. ##### is the lot number.
2. YYWW is the last two digits of the year and week that the part was assembled.
3. "LF" denotes Pb (lead) free package.
4. Bottom Marking: country of origin.

## Package Outline and Package Dimensions (8 pin SOIC, 150 Mil. Body)

Package dimensions are kept current with JEDEC Publication No. 95



| Symbol   | Millimeters |      | Inches      |       |
|----------|-------------|------|-------------|-------|
|          | Min         | Max  | Min         | Max   |
| A        | 1.35        | 1.75 | .0532       | .0688 |
| A1       | 0.10        | 0.25 | .0040       | .0098 |
| B        | 0.33        | 0.51 | .013        | .020  |
| C        | 0.19        | 0.25 | .0075       | .0098 |
| D        | 4.80        | 5.00 | .1890       | .1968 |
| E        | 3.80        | 4.00 | .1497       | .1574 |
| e        | 1.27 BASIC  |      | 0.050 BASIC |       |
| H        | 5.80        | 6.20 | .2284       | .2440 |
| h        | 0.25        | 0.50 | .010        | .020  |
| L        | 0.40        | 1.27 | .016        | .050  |
| $\alpha$ | 0°          | 8°   | 0°          | 8°    |



## Ordering Information

| Part / Order Number | Marking    | Shipping packaging | Package    | Temperature |
|---------------------|------------|--------------------|------------|-------------|
| 181M-51LF           | see page 5 | Tubes              | 8-pin SOIC | 0 to +70° C |
| 181M-51LFT          |            | Tape and Reel      | 8-pin SOIC | 0 to +70° C |

"LF" denotes Pb free packaging.

While the information presented herein has been checked for both accuracy and reliability, IDT assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.

ICS181-51

LOW EMI CLOCK GENERATOR

SSCG

## IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.01)

### Corporate Headquarters

TOYOSU FORESIA, 3-2-24 Toyosu,  
Koto-ku, Tokyo 135-0061, Japan  
[www.renesas.com](http://www.renesas.com)

### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### Contact Information

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit [www.renesas.com/contact-us/](http://www.renesas.com/contact-us/).