# IDT82V3012 Data Sheet Change Notice # **Supplemental Information** This notice describes the differences between the updated version and its previous version of the IDT82V3012 Data Sheet. It helps readers to identify the changes when the data sheet is upgraded. ## **Revision History** | Revision Date | PCN Number (if applicable) | Changed Items | |-------------------|----------------------------|---------------| | November 18, 2004 | - | Item 6 - 5 | | February 02, 2004 | - | Item 4 | | October 22, 2003 | F0312-03 | Item 3-1 | ## **Changed Items** #### November 18, 2004 **Item 6**: Added green package option (page 1, 31) Item 5: Corrected an error description on the State Control Circuit (page 10, 3rd paragraph of the left column) Old: "When changing the operating mode, the TIE control block is enabled/disabled automatically by the state control circuit as shown in Figure - 3, except for the changes from Normal (S1) to Auto-Holdover (S2), and from Auto-Holdover (S2), Holdover (S3) and Short Time Holdover (S4) to Normal (S1). During these four changes, the TIE control block can be enabled or disabled, depending on the logic level on the TIE en pin." New: "When the operating mode is changed from one to another, the TIE control block is automatically disabled as shown in Figure - 3, except the changes from Short Time Holdover (S4), Holdover (S3) or Auto-Holdover (S2) to Normal (S1). In the case of changing from S4, S3 or S2 to S1, the TIE control block is enabled or disabled by the TIE\_en pin." ## February 02, 2004 Item 4: In section 2.10, add the content about lock and TIE application. (page 14, 15) ## October 22, 2003 Item 3: The accuracy of holdover frequency has been updated from 0.00625 ppm to 0.025 ppm. (page 1, 10, 11, 19) Item 2: C19o (19.44 MHz) Intrinsic Jitter Filtered Table has been updated as follows: (page 20) | Description | Min. | Тур. | Max. | Units | Test Conditions / Notes (see "Notes" on page 24) | |---------------------------------------------|------|------|------|-------|--------------------------------------------------| | Intrinsic jitter (500 Hz to 1.3 MHz filter) | | 0.4 | 0.5 | nspp | 1-15, 22-25, 37 | | Intrinsic jitter (65 kHz to 1.3 MHz filter) | | 0.2 | 0.3 | nspp | 1-15, 22-25, 37 | Item 1: Input/Output Timing Table has been updated as follows: (Page 25) | Parameter | Description | Min | Тур | Max | Units | Test Conditions | |--------------------|------------------------------------------------|-----|-------|-----|-------|--------------------------------------------------| | t <sub>RW</sub> | Reference input pulse width high or low | 51 | | | ns | 8 kHz, 1.544 MHz or 2.048<br>MHz reference input | | | | 5 | | | ns | 19.44 MHz reference input | | t <sub>R8D</sub> | 8 kHz reference input to F8o delay | | 8 | | ns | | | t <sub>R15D</sub> | 1.544 MHz reference input to F8o delay | | 332 | | ns | | | t <sub>R2D</sub> | 2.048 MHz reference input to F8o delay | | 253 | | ns | | | t <sub>R19D</sub> | 19.44 MHz reference input to F8o delay | | 8 | | ns | | | t <sub>F0D</sub> | F8o to <del>F0o</del> delay | 118 | 121 | 124 | ns | | | t <sub>F19S</sub> | F19o setup to C19o falling | 20 | | 35 | ns | | | t <sub>F19H</sub> | F19o hold to C19o falling | 20 | | 35 | ns | | | t <sub>C15D</sub> | F8o to C1.5o delay | -3 | 0 | +3 | ns | | | t <sub>C3D</sub> | F8o to $\overline{\text{C3o}}$ delay | -3 | 1.6 | +3 | ns | | | t <sub>C6D</sub> | F8o to C6o delay | -3 | 1.6 | +3 | ns | | | t <sub>C2D</sub> | F8o to C2o | -2 | 0 | +2 | ns | | | t <sub>C4D</sub> | F8o to C4o | -2 | 0 | +2 | ns | | | t <sub>C8D</sub> | F8o to C8o delay | -2 | 0 | +2 | ns | | | t <sub>C16D</sub> | F8o to C16o delay | -2 | 0 | +2 | ns | | | t <sub>C19D</sub> | F8o to C19o delay | -8 | 0 | +8 | ns | | | t <sub>C32D</sub> | F8o to C32o delay | -2 | 2 | +2 | ns | | | t <sub>TSPD</sub> | F8o to TSP delay | -3 | 0 | +3 | ns | | | t <sub>RSPD</sub> | F8o to RSP delay | -3 | 0 | +3 | ns | | | t <sub>C15W</sub> | C1.5o pulse width high or low | | 323 | | ns | | | t <sub>C3W</sub> | C3o pulse width high or low | | 161 | | ns | | | t <sub>C6W</sub> | C6o pulse width high or low | | 82 | | ns | | | t <sub>C2W</sub> | C2o pulse width high or low | | 244 | | ns | | | t <sub>C4W</sub> | C4o pulse width high or low | | 122 | | ns | | | t <sub>C8W</sub> | C8o pulse width high or low | | 61 | | ns | | | t <sub>C16W</sub> | C16o pulse width high or low | | 30.5 | | ns | | | t <sub>C32WH</sub> | C32o pulse width high | | 14.4 | | ns | | | t <sub>TSPW</sub> | TSP pulse width high | | 486 | | ns | | | t <sub>RSPW</sub> | RSP pulse width high | | 490 | | ns | | | t <sub>F0WL</sub> | F0o pulse width low | | 243 | | ns | | | t <sub>F8WH</sub> | F8o pulse width high | | 123.6 | | ns | | | t <sub>F16WL</sub> | F16o pulse width low | | 60.9 | | ns | | | t <sub>ORF</sub> | Output clock and frame pulse rise or fall time | | 3 | | ns | | | Parameter | Description | Min | Тур | Max | Units | Test Conditions | |--------------------|----------------------|------|------|------|-------|-----------------| | t <sub>F16D</sub> | F8o to F16o delay | 27.1 | 30.1 | 33.1 | ns | | | t <sub>F19D</sub> | F8o to F19o delay | 17 | 25 | 33 | ns | | | t <sub>F32D</sub> | F8o to F32o delay | 12 | 15.8 | 19 | ns | | | t <sub>F32WL</sub> | F32o pulse width low | | 30.6 | | ns | | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers who are designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only to develop an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third-party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising from your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Disclaimer Rev.1.01 Jan 2024) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit <a href="https://www.renesas.com/contact-us/">www.renesas.com/contact-us/</a>.