# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# **H8SX Family**

# Watchdog Timer

# Introduction

Watchdog operation is performed using the watchdog timer function.

# **Target Device**

H8SX/1582F

# Contents

| 1. | Specifications              | . 2 |
|----|-----------------------------|-----|
|    | Conditions for Application  |     |
| 3. | Description of Modules Used | 4   |
| 4. | Description of Operation    | 5   |
| 5. | Description of Software     | . 6 |



# 1. Specifications

- Watchdog operation is performed using the watchdog timer function.
- The overflow cycle of the timer counter TCNT is set at 24 µs, and the TCNT is initialized within 24 µs. When a low trigger is input to the IRQ0 pin, the TCNT overflows without being initialized and a power-on reset occurs.
- Figure 1 shows an example of connecting a switch to the  $\overline{IRQ0}$  pin.







# 2. Conditions for Application

### Table 1 Conditions for Application

| Item                                                                                                | Contents                                                    |                                                    |  |  |  |
|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------|--|--|--|
| Operating frequency                                                                                 | Input clock:                                                | 5 MHz                                              |  |  |  |
|                                                                                                     | System clock (I                                             | 40 MHz                                             |  |  |  |
|                                                                                                     | Peripheral module clock (P $\phi$ ):                        | 20 MHz                                             |  |  |  |
|                                                                                                     | External bus clock (Bø):                                    | 20 MHz                                             |  |  |  |
| Operating mode                                                                                      | Mode 3 (MD1 = 1, MD0 = 1)                                   |                                                    |  |  |  |
| On-board programming User boot mode mode                                                            |                                                             |                                                    |  |  |  |
| Development tool                                                                                    | High-performance Embedded                                   | High-performance Embedded Workshop Version 4.00.02 |  |  |  |
| C/C++ compiler H8S, H8/300 Series C/C++ Compiler Version 6.01.00<br>(from Renesas Technology Corp.) |                                                             |                                                    |  |  |  |
| Compile option                                                                                      | nachinecode, -optimize = 1, -regparam = 3,<br>, expression) |                                                    |  |  |  |

### Table 2Section Settings

| Address  | Section Name | Description                        |
|----------|--------------|------------------------------------|
| H'001000 | Р            | Program area                       |
| H'FF9000 | В            | Uninitialized data area (RAM area) |



## 3. Description of Modules Used

Figure 2 shows a block diagram of the watchdog timer (WDT). The block diagram of the WDT is described below.

- Timer counter (TCNT) TCNT is an 8-bit readable/writable up-counter. When the TME bit in the timer control/status register (TCSR) is 0, TCNT is initialized to H'00.
- Timer control/status register (TCSR) TCSR selects the clock to be input to TCNT and the mode.
- Reset control/status register (RSTCSR)
   BSTCSR controls concertion of an internal reset signal con-

RSTCSR controls generation of an internal reset signal caused by a TCNT overflow and selects the internal reset signal type. RSTCSR is initialized to H'1F by a reset signal from the  $\overline{\text{RES}}$  pin. RSTCSR is not initialized by an internal reset signal caused by an overflow of the WDT.

To use the watchdog timer in watchdog timer mode, set both the  $WT/\overline{IT}$  bit and TME bit in TCSR to 1. The value of TCNT is rewritten before TCNT overflows, and it is made not to overflow. The sample program rewrites the value of TCNT with H'10. This prevents TCNT from overflowing while the system is operating normally.



Figure 2 Block Diagram of Watchdog Timer



# 4. Description of Operation

Figure 3 illustrates watchdog operation by means of the watchdog timer function. The hardware processing and software processing are shown in table 3 for describing figure 3.

- (1) The clock input to TCNT is  $P\phi/2$  (P $\phi$ : 20 MHz).
- (2) The TCNT overflow cycle is 24  $\mu$ s. The formula for calculating the overflow cycle is shown below.

Overflow period = 
$$\frac{1}{P\phi/2} \times (256 - 16) = \frac{1}{20 \text{ MHz/2}} \times (256 - 16) = 24 \ \mu\text{s}$$

(3) TCNT is not cleared because of an IRQ0 interrupt, and an internal reset occurs after 24 µs.



Figure 3 Watchdog Operation by Watchdog Timer Function

#### Table 3 Hardware and Software Processing

|     | Hardware Processing                    | Software Processing                            |
|-----|----------------------------------------|------------------------------------------------|
| (1) | None                                   | Initial settings                               |
|     |                                        | <ul> <li>Set up the watchdog timer.</li> </ul> |
|     |                                        | <ul> <li>Enable the IRQ0 interrupt.</li> </ul> |
| (2) | (a) Increment TCNT.                    | (a) Set TCNT to H'10.                          |
| (3) | (a) Input a low level to the IRQ0 pin. | (a) Start IRQ0 interrupt processing.           |
| (4) | (a) TCNT overflows.                    | None                                           |
|     | (b) Generate an internal reset signal. |                                                |



### 5. Description of Software

# 5.1 List of Functions

The functions of this sample task are listed in table 4.

#### Table 4 List of Functions

| Function Name | Functions                                                                                                |  |  |  |  |  |
|---------------|----------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| init          | Initialization routine                                                                                   |  |  |  |  |  |
|               | Cancels module stop mode, sets the clock, and calls the main function.                                   |  |  |  |  |  |
| main          | Main routine                                                                                             |  |  |  |  |  |
|               | Sets the watchdog timer function, enables interrupts, and checks whether an IRQ0 interrupt has occurred. |  |  |  |  |  |
| irq0_int      | IRQ0 interrupt processing routine                                                                        |  |  |  |  |  |
|               | Sets sw_buf to 1.                                                                                        |  |  |  |  |  |

# 5.2 RAM Usage

RAM usage in this sample task is shown in table 5.

#### Table 5 RAM Usage

| Label Name | Description                        | Memory Size | Used In  |
|------------|------------------------------------|-------------|----------|
| sw_buf     | IRQ0 interrupt occurrence flag     | 1 byte      | Main     |
|            | 0: IRQ0 interrupt has not occurred |             | irq0_int |
|            | 1: IRQ0 interrupt has occurred     |             |          |

# 5.3 Description of Functions

#### 5.3.1 init Function

(1) Functional overview

Initialization routine which cancels module stop mode, makes clock settings, and calls the main function.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown in these tables are the values used in this sample task and differ from their initial values.

• System clock control register (SCKCR)

Address: H'FFFDC4

| Bit | Bit Name | Setting | R/W | Function                                                        |
|-----|----------|---------|-----|-----------------------------------------------------------------|
| 10  | ICK2     | 0       | R/W | System Clock (Iø) Select                                        |
| 9   | ICK1     | 0       | R/W | These bits select the system clock frequency. The CPU, DMAC,    |
| 8   | ICK0     | 0       | R/W | and DTC modules are driven by the system clock.                 |
|     |          |         |     | 000: Input clock × 8                                            |
| 6   | PCK2     | 0       | R/W | Peripheral Module Clock (Pǫ) Select                             |
| 5   | PCK1     | 0       | R/W | These bits select the frequency of the peripheral module clock. |
| 4   | PCK0     | 1       | R/W | 001: Input clock × 4                                            |
| 2   | BCK2     | 0       | R/W | External Bus Clock (Bø) Select                                  |
| 1   | BCK1     | 0       | R/W | These bits select the frequency of the external bus clock.      |
| 0   | BCK0     | 1       | R/W | 001: Input clock × 4                                            |

• MSTPCRA, MSTPCRB, and MSTPCRC are the registers that control module stop mode. Setting the bits in these registers places the corresponding modules in module stop mode, and clearing the bits cancels module stop mode.

• Module stop control register A (MSTPCRA)

Address: H'FFFDC8

| Bit | Bit Name | Setting | R/W | Function                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | ACSE     | 0       | R/W | All-module-clock-stop mode enable                                                                                                                                                                                                                                                                                                                                                                |
|     |          |         |     | Enables or disables transition to all-module-clock-stop mode.                                                                                                                                                                                                                                                                                                                                    |
|     |          |         |     | If this bit is set to 1, all-module-clock-stop mode is entered when<br>the SLEEP instruction is executed by the CPU while all the<br>modules under control of the MSTPCR registers are placed in<br>module stop mode. In all-module-clock-stop mode, even the bus<br>controller and I/O ports are stopped to reduce the supply current.<br>0: Disables transition to all-module-clock-stop mode. |
|     |          |         |     | •                                                                                                                                                                                                                                                                                                                                                                                                |
|     |          |         |     | 1: Enables transition to all-module-clock-stop mode.                                                                                                                                                                                                                                                                                                                                             |
| 13  | MSTPA13  | 1       | R/W | DMA controller (DMAC)                                                                                                                                                                                                                                                                                                                                                                            |
| 12  | MSTPA12  | 1       | R/W | Data transfer controller (DTC)                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | MSTPA4   | 1       | R/W | A/D converter (unit 1)                                                                                                                                                                                                                                                                                                                                                                           |
| 3   | MSTPA3   | 1       | R/W | A/D converter (unit 0)                                                                                                                                                                                                                                                                                                                                                                           |
| 1   | MSTPA1   | 1       | R/W | 16-bit timer pulse unit (TPU channels 11 to 6)                                                                                                                                                                                                                                                                                                                                                   |
| 0   | MSTPA0   | 1       | R/W | 16-bit timer pulse unit (TPU channels 5 to 0)                                                                                                                                                                                                                                                                                                                                                    |

• Module stop control register B (MSTPCRB)

Address: H'FFFDCA

| Bit | Bit Name | Setting | R/W | Function                                 |
|-----|----------|---------|-----|------------------------------------------|
| 15  | MSTPB15  | 1       | R/W | Programmable pulse generator (PPG)       |
| 12  | MSTPB12  | 1       | R/W | Serial communication interface_4 (SCI_4) |
| 11  | MSTPB11  | 1       | R/W | Serial communication interface_3 (SCI_3) |

| • | Module stop | p control | register | С | (MSTPCRC) | ) |
|---|-------------|-----------|----------|---|-----------|---|
|---|-------------|-----------|----------|---|-----------|---|

| Bit | Bit Name | Setting | R/W | Function                                                   |
|-----|----------|---------|-----|------------------------------------------------------------|
| 10  | MSTPC10  | 1       | R/W | Synchronous serial communication unit 2 (SSU_2)            |
| 9   | MSTPC9   | 1       | R/W | Synchronous serial communication unit 1 (SSU_1)            |
| 8   | MSTPC8   | 1       | R/W | Synchronous serial communication unit 0 (SSU_0)            |
| 1   | MSTPC1   | 0       | R/W | On-chip RAM_1 (H'FF9000 to H'FFBFFF)                       |
| 0   | MSTPC0   | 0       | R/W | Always write the same value to the MSTPC1 and MSTPC0 bits. |

Address: H'FFFDCC

#### (5) Flowchart



#### 5.3.2 main Function

(1) Functional overview

Main routine which sets the watchdog timer function, enables an IRQ0 interrupt, and checks whether the switch connected to the  $\overline{IRQ0}$  pin is ON.

(2) Argument

None

(3) Return value

None

(4) Description of internal registers

The internal registers used in this sample task are described below. The setting values shown in these tables are the values used in this sample task and differ from their initial values.

| • Port 1 input buffer control register (P110 |                  |                |       | CR) Address: H'FFFB90                                                    |  |
|----------------------------------------------|------------------|----------------|-------|--------------------------------------------------------------------------|--|
| Bit                                          | Bit Name         | Setting        | R/W   | Function                                                                 |  |
| 0                                            | P10ICR           | 1              | R/W   | 0: Input buffer of pin P10 is disabled                                   |  |
|                                              |                  |                |       | 1: Input buffer of pin P10 is enabled                                    |  |
| • IR                                         | Q sense control  | register L (I  | SCRL) | Address: H'FFFD6A                                                        |  |
| Bit                                          | Bit Name         | Setting        | R/W   | Function                                                                 |  |
| 1                                            | IRQ0SR           | 0              | R/W   | IRQ0 Sense Control Rise                                                  |  |
| 0                                            | IRQ0SF           | 1              | R/W   | IRQ0 Sense Control Fall                                                  |  |
|                                              |                  |                |       | 01: Interrupt request is generated on the falling edge of the IRQ0 input |  |
| • IR                                         | Q enable registe | er (IER)       |       | Address: H'FFFF34                                                        |  |
| Bit                                          | Bit Name         | Setting        | R/W   | Function                                                                 |  |
| 0                                            | IRQ0E            | 1              | R/W   | IRQ0 Enable                                                              |  |
|                                              |                  |                |       | 0: IRQ0 interrupt request is disabled                                    |  |
|                                              |                  |                |       | 1: IRQ0 interrupt request is enabled                                     |  |
| • Tir                                        | ner control/stat | us register (T | TCSR) | Address: H'FFFFA4 (when read)                                            |  |
| Bit                                          | Bit Name         | Setting        | R/W   | Function                                                                 |  |
| 6                                            | WT/IT            | 1              | R/W   | Timer Mode Select                                                        |  |
|                                              |                  |                |       | 0: Used in interval timer mode                                           |  |
|                                              |                  |                |       | 1: Used in watchdog timer mode                                           |  |
| 5                                            | TME              | 1              | R/W   | Timer Enable                                                             |  |
|                                              |                  |                |       | 0: TCNT stops counting and is initialized to H'00                        |  |
|                                              |                  |                |       | 1: TCNT starts counting                                                  |  |
| 2                                            | CKS2             | 0              | R/W   | Clock Select 2 to 0                                                      |  |
|                                              |                  | 0              | R/W   | These bits select the clock to be input to TCNT.                         |  |
| 1                                            | CKS1             | 0              |       |                                                                          |  |

• Reset control/status register (RSTCSR)

Address: H'FFFFA7 (when read)

| Bit | Bit Name | Setting | R/W    | Function                                                                                |
|-----|----------|---------|--------|-----------------------------------------------------------------------------------------|
| 7   | WOVF     | 0       | R/(W)* | Watchdog Timer Overflow Flag                                                            |
|     |          |         |        | This flag is set when TCNT overflows in watchdog timer mode.                            |
|     |          |         |        | [Setting condition]                                                                     |
|     |          |         |        | When TCNT overflows (H'FF $\rightarrow$ H'00) in watchdog timer mode                    |
|     |          |         |        | [Clearing condition]                                                                    |
|     |          |         |        | When 0 is written to WOVF after WOVF = 1 is read                                        |
| 6   | RSTE     | 0       | R/W    | Reset Enable                                                                            |
|     |          |         |        | Selects whether to internally reset the LSI when TCNT overflows in watchdog timer mode. |
|     |          |         |        | 0: Internal reset does not occur even though TCNT overflows                             |
|     |          |         |        | 1: Internal reset occurs when TCNT overflows                                            |

Note: \* Only 0 can be written to clear the flag.

• Timer counter (TCNT) 8-bit readable/writable up-counter Setting: H'10 Address: H'FFFFA5 (when read)



#### (5) Flowchart





#### 5.3.3 irq0\_int Function

(1) Functional overview

IRQ0 interrupt processing routine which sets SWONF to 1.

(2) Argument

None

(3) Return value

None

- (4) Description of internal register
- IRQ enable register (IER)

Address: H'FFFF34

| Bit | Bit Name | Setting | R/W | Function                              |
|-----|----------|---------|-----|---------------------------------------|
| 0   | IRQ0E    | 0       | R/W | IRQ0 Enable                           |
|     |          |         |     | 0: IRQ0 interrupt request is disabled |
|     |          |         |     | 1: IRQ0 interrupt request is enabled  |

#### (5) Flowchart





# **Revision Record**

| Rev. | Date      | Description |                      |  |  |
|------|-----------|-------------|----------------------|--|--|
|      |           | Page        | Summary              |  |  |
| 1.00 | Mar.10.06 | —           | First edition issued |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |
|      |           |             |                      |  |  |



#### Keep safety first in your circuit designs!

**(ENESAS** 

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.