## Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



# H8/300L SLP Series

### Using External Expansion of Segment Data in Driving an LCD (H8/3867)

#### Introduction

The LCD display is performed by using the H8/3867-series segment-type LCD control circuit, LCD driver, and power supply circuit. The timer B1 interval function is used to increment an 8-bit counter specified in RAM.

#### Target Device

H8/3867

#### Contents

| 1. | Specifications           | 2    |
|----|--------------------------|------|
| 2. | Description of Functions | 3    |
| 3. | Principle of Operation   | . 10 |
| 4. | Description of Software  | . 12 |
| 5. | Flowchart                | . 16 |
| 6. | Program Listing          | . 17 |

#### 1. Specifications

- 1. The LCD display is performed by using the H8/3867-series segment-type LCD control circuit, LCD driver, and power supply circuit.
- 2. The HD66100 is connected to the H8/3867 to perform segment extension and to perform the LCD display.
- 3. An 8-digit 16 segment LCD display is performed with duty cycle of 1/4.
- 4. Vcc is used as the LCD drive power supply.
- 5. Figure 1.1 shows an example of liquid crystal display module and HD66100 connection, and an example of LCD display in this sample task.



Figure 1.1 Examples of HD66100 and LCD Module Connection by Segment Extension, and LCD Display

#### 2. Description of Functions

**CENESAS** 

- 1. In this sample task, the LCD display is performed by using the LCD controller/driver. The characteristics of the LCD controller/driver are shown below.
  - Display size

| A. Duty cycle: 1 (static)       |                                            |
|---------------------------------|--------------------------------------------|
| To internal driver: 32 SEG      | Segment external extension driver: 256 SEG |
| B. Duty cycle: 1/2 static drive |                                            |
| To internal driver: 32 SEG      | Segment external extension driver: 128 SEG |
| C. Duty cycle: 1/3 static drive |                                            |
| To internal driver: 32 SEG      | Segment external extension driver: 64 SEG  |
| D. Duty cycle: 1/4 static drive |                                            |
| To internal driver: 32 SEG      | Segment external extension driver: 64 SEG  |

- LCD RAM size: 8 bits x 32 bytes (256 bits)
- The LCD RAM can be accessed in word units.
- The segment output pins can be used as ports in 8-pin units.
- The segment output pins can be used as ports in 8-pin units.
- Common output pins not used according to the duty cycle can be used as common double buffer pins (for parallel connection).
- The LCD display can be performed in the operating modes other than standby mode.
- The frame frequency can be specified as one of 11 frequencies.
- The power supply dividing resistor is incorporated in the MCU to supply LCD drive power.
- This module can be specified in standby mode while it is not used by module standby mode.
- The step-up constant-voltage (5 V) power supply is incorporated to enable LCD display even when power supply is stopped.
- Either A or B waveform can be selected by software.

2. Figure 2.1 shows the block diagram of the LCD controller/driver during segment external extension used in this sample task.



Figure 2.1 Block Diagram of LCD Controller/Driver in Segment External Extension

3. Table 2.1 describes the functions of LCD controller/driver.

| Register                                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LCD port control register (LPCR)                         | The CPCR is an 8-bit readable/writable register that selects duty cycle, LCD driver, and pin functions. It is initialized to H'00 at reset.                                                                                                                                                                                                                                                                                                                             |
| LCD control register (LCR)                               | The LCR is an 8-bit readable/writable register that controls the LCD drive power supply ON/OFF and display data, and selects a frame frequency. It is initialized to H'80 at reset.                                                                                                                                                                                                                                                                                     |
| LCD control register 2 (LCR2)                            | The LCR2 is an 8-bit readable/writable register that controls switching between<br>the A waveform and B waveform, selects the drive power supply, controls the<br>step-up constant-voltage (5 V) power supply, and selects the duty cycle of the<br>charge/discharge pulses that control disconnection of the power supply split-<br>resistor from the power supply circuit. It is initialized to H'60 at reset.                                                        |
| Common output pin $(COM_4 \text{ to } COM_1)$            | $COM_4$ to $COM_1$ are liquid crystal common drive pins that can be used in parallel for double buffering in static or 1/2 duty cycle.                                                                                                                                                                                                                                                                                                                                  |
| Segment external extension signal pin (CL <sub>1</sub> ) | $CL_1$ is a display data latch clock. It is multiplexed with $SEG_{32}$ .                                                                                                                                                                                                                                                                                                                                                                                               |
| Segment external extension signal pin $(CL_2)$           | $CL_2$ is a display data latch clock. It is multiplexed with $SEG_{31}$ .                                                                                                                                                                                                                                                                                                                                                                                               |
| Segment external extension signal pin (M)                | M is an LCD current-alternating signal. It is multiplexed with $SEG_{29}$ .                                                                                                                                                                                                                                                                                                                                                                                             |
| Segment external extension signal pin (D0)               | D0 is a serial display data. It is multiplexed with $SEG_{30}$ .                                                                                                                                                                                                                                                                                                                                                                                                        |
| LCD power supply pins $(V_0, V_1, V_2, V_3)$             | $V_0$ , $V_1$ , $V_2$ , and $V_3$ are used when an external power supply circuit is used, or when an external bypass capacitor is connected.                                                                                                                                                                                                                                                                                                                            |
| LCD RAM                                                  | The LCD RAM specifies the display data. The relationship between the LCD RAM and display segments differs depending on the duty cycle. After specifying the registers necessary for LCD display, data is written to the LCD RAM corresponding to the selected duty cycle by an instruction in the same way as data is written to normal RAM, and turn on the display to start LCD display automatically. Word or byte access instructions can be used for RAM settings. |

#### Table 2.1 LCD Controller/drier Functions

# **RENESAS** Using External Expansion of Segment Data in Driving

4. In this sample task, the 8-digit 16-segment LCD display is performed with 1/4 duty cycle by segment external extension. Figure 2.2 shows the connection between the segment signals and common signals of 8-digit 16-segment LCD used in this sample task.



# Figure 2.2 Connection between Segment Signals and Common Signals of 8-Digit 16-Segment LCD Used in this Sample Task.

5. Figure 2.3 shows the LCD RAM map at 1/4 duty cycle with segment external extension.

|        | Bit 7             | Bit 6             | Bit 5             | Bit 4             | Bit 3             | Bit 2             | Bit 1             | Bit 0             |
|--------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| H'F740 | SEG <sub>2</sub>  | SEG <sub>2</sub>  | SEG <sub>2</sub>  | SEG <sub>2</sub>  | SEG <sub>1</sub>  | SEG <sub>1</sub>  | SEG <sub>1</sub>  | SEG <sub>1</sub>  |
| H'F741 | SEG <sub>4</sub>  | SEG <sub>4</sub>  | SEG <sub>4</sub>  | SEG <sub>4</sub>  | $SEG_3$           | $SEG_3$           | $SEG_3$           | SEG <sub>3</sub>  |
| H'F742 | SEG <sub>6</sub>  | SEG <sub>6</sub>  | SEG <sub>6</sub>  | SEG <sub>6</sub>  | $SEG_5$           | $SEG_5$           | $SEG_5$           | SEG <sub>5</sub>  |
| H'F743 | SEG <sub>8</sub>  | SEG <sub>8</sub>  | SEG <sub>8</sub>  | SEG <sub>8</sub>  | SEG <sub>7</sub>  | SEG <sub>7</sub>  | SEG <sub>7</sub>  | SEG <sub>7</sub>  |
| H'F744 | SEG <sub>10</sub> | SEG <sub>10</sub> | SEG <sub>10</sub> | SEG <sub>10</sub> | SEG <sub>9</sub>  | SEG <sub>9</sub>  | SEG <sub>9</sub>  | SEG <sub>9</sub>  |
| H'F745 | SEG <sub>12</sub> | SEG <sub>12</sub> | SEG <sub>12</sub> | SEG <sub>12</sub> | SEG <sub>11</sub> | SEG <sub>11</sub> | SEG <sub>11</sub> | SEG <sub>11</sub> |
| H'F746 | SEG <sub>14</sub> | SEG <sub>14</sub> | SEG <sub>14</sub> | SEG <sub>14</sub> | SEG <sub>13</sub> | SEG <sub>13</sub> | SEG <sub>13</sub> | SEG <sub>13</sub> |
| H'F747 | SEG <sub>16</sub> | SEG <sub>16</sub> | SEG <sub>16</sub> | SEG <sub>16</sub> | SEG <sub>15</sub> | SEG <sub>15</sub> | SEG <sub>15</sub> | SEG <sub>15</sub> |
| H'F748 | SEG <sub>18</sub> | SEG <sub>18</sub> | SEG <sub>18</sub> | SEG <sub>18</sub> | SEG <sub>17</sub> | SEG <sub>17</sub> | SEG <sub>17</sub> | SEG <sub>17</sub> |
| H'F749 | SEG <sub>20</sub> | SEG <sub>20</sub> | SEG <sub>20</sub> | SEG <sub>20</sub> | SEG <sub>19</sub> | SEG <sub>19</sub> | SEG <sub>19</sub> | SEG <sub>19</sub> |
| H'F74A | SEG <sub>22</sub> | SEG <sub>22</sub> | SEG <sub>22</sub> | SEG <sub>22</sub> | SEG <sub>21</sub> | SEG <sub>21</sub> | SEG <sub>21</sub> | SEG <sub>21</sub> |
| H'F74B | SEG <sub>24</sub> | SEG <sub>24</sub> | SEG <sub>24</sub> | SEG <sub>24</sub> | SEG <sub>23</sub> | SEG <sub>23</sub> | SEG <sub>23</sub> | SEG <sub>23</sub> |
| H'F74C | SEG <sub>26</sub> | SEG <sub>26</sub> | SEG <sub>26</sub> | SEG <sub>26</sub> | SEG <sub>25</sub> | SEG <sub>25</sub> | SEG <sub>25</sub> | SEG <sub>25</sub> |
| H'F74D | SEG <sub>28</sub> | SEG <sub>28</sub> | SEG <sub>28</sub> | SEG <sub>28</sub> | SEG <sub>27</sub> | SEG <sub>27</sub> | SEG <sub>27</sub> | SEG <sub>27</sub> |
| H'F74E | SEG <sub>30</sub> | SEG <sub>30</sub> | SEG <sub>30</sub> | SEG <sub>30</sub> | SEG <sub>29</sub> | SEG <sub>29</sub> | SEG <sub>29</sub> | SEG <sub>29</sub> |
| H'F74F | SEG <sub>32</sub> | SEG <sub>32</sub> | SEG <sub>32</sub> | SEG <sub>32</sub> | SEG <sub>31</sub> | SEG <sub>31</sub> | SEG <sub>31</sub> | SEG <sub>31</sub> |
|        |                   |                   |                   |                   |                   |                   |                   |                   |
| H'F75F | SEG <sub>64</sub> |
|        | ¥                 | ¥                 | ¥                 | ¥                 | ¥                 | ¥                 | ¥                 | ¥                 |
|        | $COM_4$           | $COM_3$           | COM <sub>2</sub>  | COM <sub>1</sub>  | $COM_4$           | $COM_3$           | COM <sub>2</sub>  | COM <sub>1</sub>  |
|        |                   |                   |                   |                   |                   |                   |                   |                   |

Figure 2.3 LCD RAM Map at 1/4 Duty Cycle with Segment Extension

### H8/300L SLP Series Using External Expansion of Segment Data in Driving

6. Figure 2.4 shows the relationship between the 8-digit 16-segment LCD display and LCD RAM setting values used in this sample task. "H8/3867" is displayed on the LCD by setting the LCD RAM.



#### Figure 2.4 Relationship between the LCD Display and the LCD RAM Settings

7. Figure 2.5 shows the relationship between the leftmost digit of the 8-digit 16-segment LCD and LCD RAM setting values corresponding to SEG<sub>1</sub> to SEG<sub>4</sub>. As shown in figure 6, when the bits in LCD RAM corresponding to 0 to f are set to 1, the corresponding LCDs light up; while bits in LCD RAM corresponding to 0 to f are cleared to 0, the corresponding LCDs do not light up.



Figure 2.5 Relationship between LCD Light On/Off and Corresponding LCD RAM Setting Values

8. Table 2.2 shows an example of SEG1 to SEG4 display of 8-digit 16-segment LCD and display data.

#### Table 2.2 Example of SEG1 to SEG4 Display and Display Data

| Symbol | Display               | Address |   |   | Disp | olay | Dat | ta |   |   | Symbol | Display        | Address |   |   | Dis | play | Dat | ta |   |   |
|--------|-----------------------|---------|---|---|------|------|-----|----|---|---|--------|----------------|---------|---|---|-----|------|-----|----|---|---|
|        | 00000                 | H'F740  | 0 | 0 | 0    | 0    | 0   | 0  | 0 | 0 |        |                | H'F740  | 0 | 1 | 1   | 0    | 0   | 0  | 1 | 0 |
|        |                       | H'F741  | 0 | 0 | 0    | 0    | 0   | 0  | 0 | 0 | Н      | 700            | H'F741  | 0 | 1 | 0   | 0    | 0   | 1  | 1 | 0 |
|        |                       | H'F740  | 0 | 0 | 0    | 0    | 1   | 1  | 1 | 1 |        | 0000           | H'F740  | 0 | 0 | 0   | 1    | 1   | 0  | 0 | 0 |
| *      | 07150                 | H'F741  | 1 | 1 | 1    | 1    | 0   | 0  | 0 | 0 |        | 07.00          | H'F741  | 0 | 0 | 0   | 1    | 1   | 0  | 0 | 0 |
|        | 0000                  | H'F740  | 0 | 0 | 0    | 0    | 0   | 0  | 1 | 0 |        | 00000          | H'F740  | 0 | 0 | 1   | 1    | 1   | 0  | 0 | 0 |
| -      | 0000                  | H'F741  | 0 | 1 | 0    | 0    | 0   | 0  | 0 | 0 | J      |                | H'F741  | 0 | 0 | 0   | 1    | 1   | 0  | 0 | 0 |
| ,      |                       | H'F740  | 0 | 0 | 0    | 0    | 0   | 1  | 0 | 0 |        |                | H'F740  | 0 | 1 | 1   | 0    | 0   | 1  | 0 | 1 |
| /      |                       | H'F741  | 0 | 0 | 1    | 0    | 0   | 0  | 0 | 0 | К      |                | H'F741  | 0 | 1 | 0   | 0    | 0   | 0  | 0 | 0 |
|        |                       | H'F740  | 0 | 1 | 1    | 1    | 0   | 1  | 0 | 0 |        |                | H'F740  | 0 | 1 | 1   | 1    | 0   | 0  | 0 | 0 |
| 0      |                       | H'F741  | 0 | 0 | 1    | 0    | 1   | 1  | 1 | 0 | L      |                | H'F741  | 0 | 0 | 0   | 0    | 0   | 0  | 0 | 0 |
|        |                       | H'F740  | 0 | 0 | 0    | 0    | 0   | 0  | 0 | 0 |        |                | H'F740  | 0 | 1 | 1   | 0    | 0   | 1  | 0 | 0 |
| 1      |                       | H'F741  | 0 | 0 | 0    | 0    | 0   | 1  | 1 | 0 | М      |                | H'F741  | 1 | 0 | 0   | 0    | 0   | 1  | 1 | 0 |
| 0      | 0000                  | H'F740  | 0 | 0 | 1    | 1    | 0   | 0  | 1 | 0 |        |                | H'F740  | 0 | 1 | 1   | 0    | 0   | 0  | 0 | 1 |
| 2      | 0000                  | H'F741  | 0 | 1 | 0    | 0    | 1   | 1  | 0 | 0 | N      |                | H'F741  | 1 | 0 | 0   | 0    | 0   | 1  | 1 | 0 |
|        | 0000                  | H'F740  | 0 | 0 | 0    | 1    | 0   | 0  | 1 | 0 |        |                | H'F740  | 0 | 1 | 1   | 1    | 0   | 0  | 0 | 0 |
| 3      | 0000                  | H'F741  | 0 | 1 | 0    | 0    | 1   | 1  | 0 | 0 | 0      |                | H'F741  | 0 | 0 | 0   | 0    | 1   | 1  | 1 | 0 |
|        | V NOZ                 | H'F740  | 0 | 1 | 0    | 0    | 0   | 0  | 1 | 0 |        | NO/            | H'F740  | 0 | 1 | 1   | 0    | 0   | 0  | 1 | 0 |
| 4      | 0000                  | H'F741  | 0 | 1 | 0    | 0    | 0   | 1  | 1 | 0 | Р      |                | H'F741  | 0 | 1 | 0   | 0    | 1   | 1  | 0 | 0 |
| F      | V0 <i>0</i> 0<br>070V | H'F740  | 0 | 1 | 0    | 1    | 0   | 0  | 1 | 0 | Q      | × 000          | H'F740  | 0 | 1 | 1   | 1    | 0   | 0  | 0 | 1 |
| 5      |                       | H'F741  | 0 | 1 | 0    | 0    | 1   | 0  | 1 | 0 |        |                | H'F741  | 0 | 0 | 0   | 0    | 1   | 1  | 1 | 0 |
| c      | V020<br>200           | H'F740  | 0 | 1 | 1    | 1    | 0   | 0  | 1 | 0 | R      | N00            | H'F740  | 0 | 1 | 1   | 0    | 0   | 0  | 1 | 1 |
| 6      |                       | H'F741  | 0 | 1 | 0    | 0    | 0   | 0  | 1 | 0 |        |                | H'F741  | 0 | 1 | 0   | 0    | 1   | 1  | 0 | 0 |
| 7      |                       | H'F740  | 0 | 1 | 0    | 0    | 0   | 0  | 0 | 0 | 6      | 0000           | H'F740  | 0 | 0 | 0   | 1    | 0   | 0  | 0 | 1 |
| /      |                       | H'F741  | 0 | 0 | 0    | 0    | 1   | 1  | 1 | 0 | S      | 07000          | H'F741  | 1 | 0 | 0   | 0    | 1   | 0  | 0 | 0 |
| 0      | V 00/                 | H'F740  | 0 | 1 | 1    | 1    | 0   | 0  | 1 | 0 | т      |                | H'F740  | 0 | 0 | 0   | 0    | 1   | 0  | 0 | 0 |
| 8      | <b>D</b> ON           | H'F741  | 0 | 1 | 0    | 0    | 1   | 1  | 1 | 0 | 1      |                | H'F741  | 0 | 0 | 0   | 1    | 1   | 0  | 0 | 0 |
| 9      | V N0//                | H'F740  | 0 | 1 | 0    | 0    | 0   | 0  | 1 | 0 | U      |                | H'F740  | 0 | 1 | 1   | 1    | 0   | 0  | 0 | 0 |
| 9      | 0000                  | H'F741  | 0 | 1 | 0    | 0    | 1   | 1  | 1 | 0 | 0      | 1000           | H'F741  | 0 | 0 | 0   | 0    | 0   | 1  | 1 | 0 |
| А      | V<br>NOZ              | H'F740  | 0 | 1 | 1    | 0    | 0   | 0  | 1 | 0 | v      |                | H'F740  | 0 | 1 | 1   | 0    | 0   | 1  | 0 | 0 |
| ~      |                       | H'F741  | 0 | 1 | 0    | 0    | 1   | 1  | 1 | 0 | v      |                | H'F741  | 0 | 0 | 1   | 0    | 0   | 0  | 0 | 0 |
| В      | Ŭ <u>N</u> /          | H'F740  | 0 | 0 | 0    | 1    | 1   | 1  | 0 | 0 | w      | Y NOZ          | H'F740  | 0 | 1 | 1   | 0    | 0   | 0  | 0 | 1 |
| Ь      |                       | H'F741  | 0 | 0 | 0    | 1    | 1   | 1  | 1 | 0 | vv     |                | H'F741  | 0 | 0 | 1   | 0    | 0   | 1  | 1 | 0 |
| С      | V <u>NOZ</u> O        | H'F740  | 0 | 1 | 1    | 1    | 0   | 0  | 0 | 0 | х      | Ĭ              | H'F740  | 0 | 0 | 0   | 0    | 0   | 1  | 0 | 1 |
|        | 0000                  | H'F741  | 0 | 0 | 0    | 0    | 1   | 0  | 0 | 0 |        |                | H'F741  | 1 | 0 | 1   | 0    | 0   | 0  | 0 | 0 |
| D      |                       | H'F740  | 0 | 0 | 0    | 1    | 1   | 0  | 0 | 0 | Y      | Ĭ <u>NOZ</u> O | H'F740  | 0 | 0 | 0   | 0    | 0   | 1  | 0 | 0 |
|        |                       | H'F741  | 0 | 0 | 0    | 1    | 1   | 1  | 1 | 0 |        |                | H'F741  | 1 | 0 | 0   | 1    | 0   | 0  | 0 | 0 |
| E      | V NO/O                | H'F740  | 0 | 1 | 1    | 1    | 0   | 0  | 1 | 0 | Z      |                | H'F740  | 0 | 0 | 0   | 1    | 0   | 1  | 0 | 0 |
|        |                       | H'F741  | 0 | 1 | 0    | 0    | 1   | 0  | 0 | 0 | -      |                | H'F741  | 0 | 0 | 1   | 0    | 1   | 0  | 0 | 0 |
| F      | V000                  | H'F740  | 0 | 1 | 1    | 0    | 0   | 0  | 1 | 0 |        |                |         |   |   |     |      |     |    |   |   |
| '      |                       | H'F741  | 0 | 1 | 0    | 0    | 1   | 0  | 0 | 0 |        |                |         |   |   |     |      |     |    |   |   |
| G      | <u>N07</u> 0          | H'F740  | 0 | 1 | 1    | 1    | 0   | 0  | 1 | 0 |        |                |         |   |   |     |      |     |    |   |   |
| 9      | 700                   | H'F741  | 0 | 0 | 0    | 0    | 1   | 0  | 1 | 0 |        |                |         |   |   |     |      |     |    |   |   |

9. Table 2.3 indicates the allocation of functions in this sample task.

| Function                             | Function Allocation                                                                                                                                                                                                                                    |  |  |  |  |  |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| LPCR                                 | elects duty cycle, LCD driver, and pin functions                                                                                                                                                                                                       |  |  |  |  |  |
| LCR                                  | Controls the LCD drive power supply on/off and display data, and selects a frame<br>frequency                                                                                                                                                          |  |  |  |  |  |
| LCR2                                 | Controls A/B waveform switching and step-up constant voltage (5 V) power supply, and selects drive power supply and duty cycle of charge/discharge pulse to control the disconnection of the power supply split resistor from the power supply circuit |  |  |  |  |  |
| COM <sub>4</sub> to COM <sub>1</sub> | Used as common drivers                                                                                                                                                                                                                                 |  |  |  |  |  |
| V <sub>0</sub> to V <sub>3</sub>     | LCD power supply pins connected to the HD66100                                                                                                                                                                                                         |  |  |  |  |  |
| CL1                                  | Display latch clock output connected to the HD66100                                                                                                                                                                                                    |  |  |  |  |  |
| CL2                                  | Display shift clock output connected to the HD66100                                                                                                                                                                                                    |  |  |  |  |  |
| М                                    | LCD current-alternating signal connected to the HD66100                                                                                                                                                                                                |  |  |  |  |  |
| D0                                   | LCD current-alternating signal connected to the HD66100                                                                                                                                                                                                |  |  |  |  |  |
| LCD RAM                              | Specifies LCD display data                                                                                                                                                                                                                             |  |  |  |  |  |

#### Table 2.3Function Allocation

#### 3. Principle of Operation

- 1. The following describes the hardware settings to perform LCD display.
  - A. LCD drive power supply settings

ENESAS

The H8/3867 series can use either on-chip power supply circuit or external power supply circuit as the LCD power supply. In addition, either power supply voltage (Vcc) or step-up constant voltage (5 V) can be selected as on-chip power supply circuit.

To use the on-chip power supply circuit as the LCD drive power supply, the  $V_0$  pin should be externally connected to the  $V_1$  pin. Figure 3.1 shows an example of the  $V_0$  pin to  $V_1$  pin connection.

In this sample task, the step-up constant-voltage power supply is used as the LCD drive power supply.



Figure 3.1 LCD Power Supply Pin Connection When the On-Chip Power Supply Circuit is Used

B. Luminance control function

Figure 3.2 shows the block diagram of the LCD drive power supply unit. Either Vcc or a 5-V output from the step-up constant-voltage power supply current is output to the  $V_0$  pin. If these voltages are used directly as the LCD drive voltage, the  $V_0$  and  $V_1$  pins should be shorted. In addition, the voltage to be applied to the V1 pin can be adjusted by connecting the variable resistor R between the  $V_0$  and  $V_1$  pins, thus enabling the LCD panel luminance control.



Figure 3.2 Block Diagram of LCD Drive Power Supply Unit

- 2. The following describes the software settings for the LCD display.
  - A. Duty cycle selection Duty cycle can be specified as static, 1/2 duty cycle, 1/3 duty cycle, or 1/4 duty cycle via the DST1 and DST0 bits.
  - B. Segment driver selection
    - A segment driver to be used can be selected via the SGS3 to SGS0 bits.
  - C. Frame frequency selection A frame frequency can be selected by setting the CKS3 to CKS0 bits. Note that a frame frequency should be specified according to the LCD panel specifications.
  - D. A or B waveform selection An LCD waveform to be used can be specified as either an A or B waveform by the LCDAB bit.
  - E. LCD drive power supply selection When the on-chip power supply circuit is used, power supply to be used can be selected via SUPS. When an external power supply circuit is used, the Vcc should be selected via SUPS and the LCD drive power supply should be turned off via the PSW bit.
- 3. Figure 3.3 shows this sample task's principle of operation.



Figure 3.3 Principle of Operation

#### 4. Description of Software

#### 4.1 Modules

Table 4.1 describes the modules used in this sample task.

#### Table 4.1Description of Modules

| Module       | Label | Function                                                                                   |
|--------------|-------|--------------------------------------------------------------------------------------------|
| Main routine | MAIN  | Initializes the stack pointer, LCD RAM, and LCD controller/driver, and enables interrupts. |

#### 4.2 Arguments

No arguments are used in this sample task.

#### 4.3 Internal Registers

The internal registers used in this sample task are described in table 4.2.

#### Table 4.2 Description of Internal Registers

| Registe | r    | Function                                                     | Address | Setting  |
|---------|------|--------------------------------------------------------------|---------|----------|
| LPCR    | DTS1 | LCD port control register (duty cycle selection 1, 0)        | H'FFC0  | DST1 = 1 |
|         | DST0 | Select one of static, 1/2, 1/3, or 1/4 duty cycle via the    | Bit 7   | DST0 = 1 |
|         |      | combination of DTS1 and DTS0.                                | Bit 6   |          |
|         |      | DTS1 = 0, DTS0 = 0: Selects static                           |         |          |
|         |      | DTS1 = 0, DTS0 = 1: Selects 1/2 duty cycle                   |         |          |
|         |      | DTS1 = 1, DTS0 = 0: Selects 1/3 duty cycle                   |         |          |
|         |      | DTS1 = 1, DTS0 = 1: Selects 1/4 duty cycle                   |         |          |
|         | CMX  | (Common function selection)                                  | H'FFC0  | 0        |
|         |      | Selects whether or not the same waveform is output from      | Bit 5   |          |
|         |      | multiple common pins that are not used according to the duty |         |          |
|         |      | cycle to increase the common drive capability.               |         |          |
|         |      | CMX = 0: Same waveform is not output from multiple common    |         |          |
|         |      | pins which are not used according to the duty cycle.         |         |          |
|         |      | CMX = 1: Same waveform is output from multiple common pins   |         |          |
|         |      | which are not used according to the duty cycle.              |         |          |
|         | SGX  | (Extension signal selection)                                 | H'FFC0  | 1        |
|         |      | Selects whether the SEG32/CL1, SEG31/CL2, SEG30/DO, and      | Bit 4   |          |
|         |      | SEG29/M pins are used as segment pins (SEG32 to SEG29) or    |         |          |
|         |      | as segment external expansion pins (CL1, CL2, DO, M).        |         |          |
|         |      | SGX = 0: These pins are used as segment pins (SEG32 to       |         |          |
|         |      | SEG29).                                                      |         |          |
|         |      | CMX = 1: These pins are used as segment external expansion   |         |          |
|         |      | pins (CL1, CL2, DO, M).                                      |         |          |

| Register |      | Function                                                                                                    | Address | Setting  |
|----------|------|-------------------------------------------------------------------------------------------------------------|---------|----------|
| LPCR     | SGS3 | (Segment driver selection)                                                                                  | H'FFC0  | SGS3 = 0 |
|          | SGS2 | Select the segment driver to be used.                                                                       | Bit 3   | SGS2 = 0 |
|          | SGS1 | SGX = 0, SGS3 = 0, SGS2S = 0, SGS1 = 0, SGS0 = 0:                                                           | Bit 2   | SGS1 = 0 |
|          | SGS0 | The SEG32 to SEG1 pins function as ports                                                                    | Bit 1   | SGS0 = 0 |
|          |      | SGX = 0, SGS3 = 0, SGS2S = 0, SGS1 = 0, SGS0 = 1:                                                           | Bit 0   |          |
|          |      | The SEG32 to SEG1 pins function as ports                                                                    |         |          |
|          |      | SGX = 0, SGS3 = 0, SGS2S = 0, SGS1 = 1, SGS0 = *:                                                           |         |          |
|          |      | The SEG32 to SEG25 pins function as segment drivers and the                                                 |         |          |
|          |      | SEG24 to SEG1 pins function as ports                                                                        |         |          |
|          |      | SGX = 0, SGS3 = 0, SGS2S = 1, SGS1 = 0, SGS0 = *:                                                           |         |          |
|          |      | The SEG32 to SEG17 pins function as segment drivers and the                                                 |         |          |
|          |      | SEG16 to SEG1 pins function as ports                                                                        |         |          |
|          |      | SGX = 0, SGS3 = 0, SGS2S = 1, SGS1 = 1, SGS0 = *:                                                           |         |          |
|          |      | The SEG32 to SEG9 pins function as segment drivers and the                                                  |         |          |
|          |      | SEG8 to SEG1 pins function as ports                                                                         |         |          |
|          |      | SGX = 0, SGS3 = 1, SGS2S = *, SGS1 = *, SGS0 = *:                                                           |         |          |
|          |      | The SEG32 to SEG1 pins function as segment drivers                                                          |         |          |
|          |      | SGX = 1, $SGS3 = 0$ , $SGS2S = 0$ , $SGS1 = 0$ , $SGS0 = 0$ :                                               |         |          |
|          |      | The SEG32 to SEG29 pins function as external extension pins<br>and the SEG28 to SEG1 pins function as ports |         |          |
|          |      | SGX = 1, SGS3 = *, SGS2S = *, SGS1 = *, SGS0 = *:                                                           |         |          |
|          |      | Setting prohibited                                                                                          |         |          |
|          |      | Note: * Don't care                                                                                          |         |          |
| LCR      | PSW  | LCD control register                                                                                        | H'FFC1  | 1        |
|          |      | (LCD drive power supply on/off control)                                                                     | Bit 6   |          |
|          |      | If the LCD display is not performed in power-down mode, or if an                                            |         |          |
|          |      | external power supply is used, the LCD drive power supply can                                               |         |          |
|          |      | be turned off. If the ACT bit is cleared to 0 or in standby mode,                                           |         |          |
|          |      | the LCD drive power supply is turned off regardless of this bit                                             |         |          |
|          |      | setting.                                                                                                    |         |          |
|          |      | PSW = 0: Turns off the LCD drive power supply                                                               |         |          |
|          |      | PSW = 1: Turns on the LCD drive power supply                                                                |         |          |
|          | ACT  | (Display function start)                                                                                    | H'FFC1  | 1        |
|          |      | Selects whether the LCD controller/driver is used or not. If this                                           | Bit 5   |          |
|          |      | bit is cleared to 0, the LCD controller/driver stops operating and                                          |         |          |
|          |      | the LCD driver power supply is turned off regardless of the PSW                                             |         |          |
|          |      | bit setting. In this case, the register value is held.                                                      |         |          |
|          |      | ACT = 0: Stops the LCD controller/driver operation                                                          |         |          |
|          |      | ACT = 1: Operates the LCD controller/driver                                                                 |         |          |
|          | DISP | (Display data control)                                                                                      | H'FFC1  | 1        |
|          |      | Selects whether the LCD RAM contents are displayed or blank                                                 | Bit 4   |          |
|          |      | data is displayed regardless of the LCD RAM contents.                                                       |         |          |
|          |      | DISP = 0: Displays blank data                                                                               |         |          |
|          |      | DISP = 1: Displays LCD RAM data                                                                             |         |          |

| Registe | r     | Function                                                           | Address | Setting  |
|---------|-------|--------------------------------------------------------------------|---------|----------|
| LCR     | CKS3  | (Frame frequency selection 3 to 0)                                 | H'FFC1  | CKS3 = 1 |
|         | CKS2  | Select the clock to be used and the frame frequency.               | Bit 3   | CKS2 = 1 |
|         | CKS1  | CKS3 = 0, CKS2 = *, CKS1 = 0, CKS0 = 0:                            | Bit 2   | CKS1 = 1 |
|         | CKS0  | Select øw as a clock.                                              | Bit 1   | CKS0 = 0 |
|         |       | CKS3 = 0, CKS2 = *, CKS1 = 0, CKS0 = 1:                            | Bit 0   |          |
|         |       | Select $\phi$ w/2 as a clock.                                      |         |          |
|         |       | CKS3 = 0, CKS2 = *, CKS1 = 1, CKS0 = *:                            |         |          |
|         |       | Select                                                             |         |          |
|         |       | CKS3 = 1, CKS2 = 0, CKS1 = 0, CKS0 = 0:                            |         |          |
|         |       | Select                                                             |         |          |
|         |       | CKS3 = 1, CKS2 = 0, CKS1 = 0, CKS0 = 1:                            |         |          |
|         |       | Select                                                             |         |          |
|         |       | CKS3 = 1, CKS2 = 0, CKS1 = 1, CKS0 = 0:                            |         |          |
|         |       | Select                                                             |         |          |
|         |       | CKS3 = 1, CKS2 = 0, CKS1 = 1, CKS0 = 1:                            |         |          |
|         |       | Select                                                             |         |          |
|         |       | CKS3 = 1, CKS2 = 1, CKS1 = 0, CKS0 = 0:                            |         |          |
|         |       | Select                                                             |         |          |
|         |       | CKS3 = 1, CKS2 = 1, CKS1 = 0, CKS0 = 1:                            |         |          |
|         |       | Select                                                             |         |          |
|         |       | CKS3 = 1, CKS2 = 1, CKS1 = 1, CKS0 = 0:                            |         |          |
|         |       | Select ¢/128 as a clock.                                           |         |          |
|         |       | CKS3 = 1, CKS2 = 1, CKS1 = 1, CKS0 = 1:                            |         |          |
|         |       | Select $\phi/256$ as a clock.                                      |         |          |
|         |       | Note: * Don't care                                                 |         |          |
| LCR2    | LCDAB | 5 ( 5 )                                                            | H'FFC2  | 0        |
|         |       | Selects the LCD drive waveform as A or B waveform.                 | Bit 7   |          |
|         |       | LCDAB = 0: Drives the LCD as A waveform                            |         |          |
|         |       | LCDAB = 1: Drives the LCD as B waveform                            |         |          |
|         | SUPS  | (Drive power supply selection and step-up constant-voltage (5 V)   | H'FFC2  | 0        |
|         |       | power supply control)                                              | Bit 4   |          |
|         |       | If Vcc is selected as drive power supply, the step-up constant-    |         |          |
|         |       | voltage (5 V) power supply immediately stops operating; while if   |         |          |
|         |       | 5 V is selected as drive power supply, the step-up constant-       |         |          |
|         |       | voltage (5 V) power supply immediately starts operating.           |         |          |
|         |       | SUPS = 0: Selects Vcc as drive power supply and stops the $(5, 1)$ |         |          |
|         |       | step-up constant-voltage (5 V) power supply                        |         |          |
|         |       | SUPS = 1: Selects 5 V as drive power supply and operates the       |         |          |
|         |       | step-up constant-voltage (5 V) power supply                        |         |          |

| Register                                |      | Function                                                       | Address | Setting  |
|-----------------------------------------|------|----------------------------------------------------------------|---------|----------|
| LCR2                                    | CDS3 | (Charge/discharge pulse duty cycle selection 3 to 0)           | H'FFC2  | CDS3 = 0 |
|                                         | CDS2 | Select the duty cycle while the power supply split resistor is | Bit 3   | CDS2 = 0 |
|                                         | CDS1 | connected to the power supply circuit.                         | Bit 2   | CDS1 = 0 |
|                                         | CDS0 | CDS3 = 0, CDS2 = 0, CDS1 = 0, CDS0 = 0:                        | Bit 1   | CDS0 = 0 |
|                                         |      | Selects 1 as duty cycle.                                       | Bit 0   |          |
|                                         |      | CDS3 = 0, CDS2 = 0, CDS1 = 0, CDS0 = 1:                        |         |          |
|                                         |      | Selects 1/8 as duty cycle.                                     |         |          |
|                                         |      | CDS3 = 0, CDS2 = 0, CDS1 = 1, CDS0 = 0:                        |         |          |
|                                         |      | Selects 2/8 as duty cycle.                                     |         |          |
|                                         |      | CDS3 = 0, CDS2 = 0, CDS1 = 1, CDS0 = 1:                        |         |          |
|                                         |      | Selects 3/8 as duty cycle.                                     |         |          |
|                                         |      | CDS3 = 0, CDS2 = 1, CDS1 = 0, CDS0 = 0:                        |         |          |
|                                         |      | Selects 4/8 as duty cycle.                                     |         |          |
|                                         |      | CDS3 = 0, CDS2 = 1, CDS1 = 0, CDS0 = 1:                        |         |          |
|                                         |      | Selects 5/8 as duty cycle.                                     |         |          |
| CDS3 = 0, CDS2 = 1, CDS1 = 1, CDS0 = 0: |      |                                                                |         |          |
|                                         |      | Selects 6/8 as duty cycle.                                     |         |          |
|                                         |      | CDS3 = 0, $CDS2 = 1$ , $CDS1 = 1$ , $CDS0 = 1$ :               |         |          |
|                                         |      | Selects 0 as duty cycle. $CDS2 = 1$ $CDS2 = 1$                 |         |          |
|                                         |      | CDS3 = 1, CDS2 = 0, CDS1 = *, CDS0 = *:                        |         |          |
|                                         |      | Selects $1/16$ as duty cycle.                                  |         |          |
|                                         |      | CDS3 = 1, CDS2 = 1, CDS1 = *, CDS0 = *:                        |         |          |
|                                         |      | Selects 1/32 as duty cycle.                                    |         |          |
|                                         |      | Note: * Don't care                                             |         |          |

#### **Description of RAM** 4.4

No RAM is used in this sample task.



#### 5. Flowchart

#### 1. Main routine





#### 6. Program Listing

```
;
; H8/3867 Application Note
; 'Liquid Crystal Display
; -Using Segment External Expansion,
; Using HD66100, 1/4 Duty Drive'
;
; Function : LCD Controller / Driver
;
; External Clock : 6MHz
  Internal Clock : 3MHz
;
; Sub Clock : 32.768kHz
;
;
          .cpu
                         300L
;
;* Symbol Defnition
;
                    h'ffc0 ;LCD Port Control Register
h'ffc1 ;LCD Control Register
h'ffc2 ;LCD Control Register 2
LPCR
          .equ
LCR
          .equ
          .equ
LCR2
;
;* Vector Address
;
           .org
                         h'0000
           .data.w
                         MAIN
                                        ;No.0 Reset Interrupt(H'0000-H'0001)
;
                         h'0008
           .org
                                      ;No.4 _IRQ0 Interrupt(H'0008-H'0009)
;No.5 _IRQ1 Interrupt(H'000A-H'000B)
;No.6 _IRQ2 Interrupt(H'000C-H'000D)
;No.7 _IRQ3 Interrupt(H'000E-H'000F)
;No.8 _IRQ4 Interrupt(H'0010-H'0011)
;No.9 _WKP0- WKP7 Intervent(H'0010)
           .data.w
                         MAIN
          MAIN
.data.w MAIN
.data.w MAIN
.data.w MAIN
.data.w MAIN
                         MAIN
                                        ;No.9 WKP0- WKP7 Interrupt(H'0012-H'0013)
;
          .orgh'0016.data.wMAIN;No.11 Timer A Interrupt(H'0016-H'0017).data.wMAIN;No.12 AEC Interrupt(H'0018-H'0019).data.wMAIN;No.13 Timer C Interrupt(H'001A-H'001B).data.wMAIN;No.14 Timer FL Interrupt(H'001C-H'001D).data.wMAIN;No.15 Timer FH Interrupt(H'001E-H'001F).data.wMAIN;No.16 Timer G Interrupt(H'0020-H'0021).data.wMAIN;No.17 SCI31 Interrupt(H'0022-H'0023).data.wMAIN;No.18 SCI32 Interrupt(H'0024-H'0025).data.wMAIN;No.19 A/D Converter Interrupt(H'0026-H'0028).data.wMAIN;No.20 Direct Transfer Interrupt(H'0028-H'0029)
;
```

\*\*\*\*

| •     | I : Main Rou |                 | *<br>************************************ |
|-------|--------------|-----------------|-------------------------------------------|
|       | .org         | h <b>'</b> 1000 |                                           |
| ;     |              |                 |                                           |
| MAIN: | equ          | \$              |                                           |
|       | mov.w        | #h'ff80,sp      | ;Initialize Stack Pointer                 |
|       | orc          | #h'80,ccr       | ;Interrupt Disable                        |

|       | OIC        | #11 80,001                          | , incertape Disable                      |
|-------|------------|-------------------------------------|------------------------------------------|
| ;     | sub.b      | r01,r01                             | ;Initialize LCD RAM                      |
|       | 0000       | 101/101                             | ,                                        |
|       | mov.w      | #h'f740,r1                          |                                          |
|       | mov.w      | #h'f750,r2                          |                                          |
| INIT: | mov.b      | r01,@r1                             |                                          |
|       | adds       | #1,r1                               |                                          |
|       | cmp.w      | r2,r1                               |                                          |
|       | bne        | INIT                                |                                          |
| ;     |            |                                     |                                          |
|       | mov.b      | #h'd0,r01                           | ;Initialize LCD Port Control             |
|       | mov.b      | r01,@LPCR                           |                                          |
|       | mov.b      | <pre>#h'fe,r01</pre>                | ;Initialize LCD Control                  |
|       | mov.b      | r01,@LCR                            |                                          |
|       | mov.b      | #h'60,r01                           | ;Initialize LCD Control 2                |
|       | mov.b      | r01,@LCR2                           |                                          |
| ;     | mov.w      | #h'f740,r1                          | ;Set LCD RAM Start Address               |
|       | mov.w      | #h'f750,r2                          |                                          |
|       | mov.w      | #h'1500,r3                          | ;Set LCD Data Address                    |
| DISP: | mov.w      | @r3,r0                              | ;Load LCD Data                           |
|       | mov.w      | r0,@r1                              | ;Store LCD Data to LCD RAM               |
|       | adds       | #2,r3                               | ;Increment LCD Data Address              |
|       | adds       | #2,r1                               | ;Increment LCD RAM Address               |
|       | cmp.w      | r2,r1                               | ;LCD RAM Address = LCD RAM End Address ? |
|       | bne        | DISP                                | ;No.                                     |
| ;     |            |                                     |                                          |
| EXIT: | bra        | EXIT;                               | ;Yes.                                    |
| ;     |            |                                     | *******                                  |
| •     |            | * * * * * * * * * * * * * * * * * * | ***************************************  |
|       | Data Table | * * * * * * * * * * * * * * * *     | *****                                    |
| ,     | .org       | h <b>'</b> 1500                     |                                          |
| ;     | 2          |                                     |                                          |
|       | .data.w    | h <b>'</b> 6246                     | ;"H"                                     |
|       | .data.w    | h'724e                              | ;"8"                                     |
|       | .data.w    | h'0420                              | ;"/"                                     |
|       | .data.w    | h'124e                              | ;"3"                                     |
|       | .data.w    | h'724e                              | ;"8"                                     |
|       | .data.w    | h <b>'</b> 724a                     | ;"6"                                     |
|       | .data.w    | h <b>'</b> 400e                     | ;"7"                                     |
|       | .data.w    | h <b>'</b> 0000                     | ;" "                                     |
| ;     |            |                                     |                                          |

.end



### **Revision Record**

|      | Date      | Descript |                      |  |
|------|-----------|----------|----------------------|--|
| Rev. |           | Page     | Summary              |  |
| 1.00 | Dec.19.03 |          | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

Keep safety first in your circuit designs!

1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage.

Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
- 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any thirdparty's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
- 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein.

The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors.

Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
- 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.
- 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials.
- 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination.

Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.