

# SH7670 Group

# **DMAC Dual Address Mode**

R01AN0304EJ0101 Rev. 1.01 Oct. 15, 2010

### **Summary**

This application note provides an example of DMA transfer by means of the dual address mode of the direct memory access controller (DMAC) of the SH7670.

### **Target Device**

SH7670 MCU

#### **Contents**

| 1. | Introduction                          | 2  |
|----|---------------------------------------|----|
| 2. | Description of the Sample Application | 3  |
| 3. | Sample Program Listing                | 9  |
| 4. | References                            | 14 |

#### 1. Introduction

### 1.1 Specifications

- DMA transfer from the on-chip RAM to external SDRAM is performed on DMAC channel 0 in dual address mode.
- Auto-request mode is used to request the DMAC to transfer five sets of 32-bit data (total 20 bytes).

#### 1.2 Module Used

• Direct memory access controller (DMAC channel 0)

### 1.3 Applicable Conditions

MCU SH7670

Operating Frequency Internal clock: 200 MHz

Bus clock: 66.6 MHz

Peripheral clock: 33.3 MHz

Integrated Development Renesas Electronics

Environment High-performance Embedded Workshop Ver.4.03.00 C Compiler Renesas Electronics SuperH RISC engine Family

C/C++ compiler package Ver.9.01 Release 01

Compiler Options Default setting in the High-performance Embedded Workshop

(-cpu=sh2afpu -fpu=single -debug -gbr=auto -global\_volatile=0 -opt\_range=all

-infinite\_loop=0 -del\_vacant\_loop=0 -struct\_alloc=1)

#### 1.4 Related Application Notes

For more information, refer to the following application notes:

- SH7670 Group Example of Initialization
- SH7670 Group Using the DMAC to Transfer Data between Memory Areas
- SH7670 Group Using the DMAC to Transfer Data to On-chip Peripheral Modules

### 2. Description of the Sample Application

This sample program employs the direct memory access controller (DMAC) to perform DMA transfer from the on-chip RAM to external SDRAM in dual address mode.

### 2.1 Operational Overview of Module Used

In dual address mode, both the transfer source and destination are accessed (selected) by an address. The transfer source and destination can be located externally or internally. DMA transfer requires two bus cycles because data are read from the transfer source in a data read cycle and written to the transfer destination in a data write cycle. After the read cycle, the data for transfer are temporarily stored in the DMAC. For example in transfer between external memories, data are read to the DMAC from one region of external memory in a data read cycle, after which data are written to the other region of external memory in a data write cycle.

The flow of data in dual address mode is illustrated in figure 1. A block diagram of the DMAC is shown in figure 2. The settings of the DMAC are listed in table 1.



Figure 1 Flow of Data in Dual Address Mode

Table 1 Settings of DMAC

| Item                         | Description                                                                                                    |
|------------------------------|----------------------------------------------------------------------------------------------------------------|
| Address mode                 | Dual address                                                                                                   |
| Transfer request             | Auto request (transfer requests are made by software)                                                          |
| Number of unit transfers     | 5 (20 bytes of data in total are transferred)                                                                  |
| Bus mode                     | Burst mode                                                                                                     |
| Transfer source address      | On-chip RAM (automatic incrementation according to the data size after each transfer)                          |
| Transfer destination address | SDRAM (H'2C00 1000) in the CS3 space (automatic incrementation according to the data size after each transfer) |
| Transfer data size           | Longword (32 bits)                                                                                             |
| Interrupt                    | Transfer end interrupt enabled                                                                                 |

Note: For details on the DMAC, refer to the section on the direct memory access controller (DMAC) in the *SH7670 Group Hardware Manual* (REJ09B0437).



Figure 2 Block Diagram of the DMAC

### 2.2 Procedure for Setting the Module Used

This section describes the procedure for specifying initial settings for operating the DMAC in dual address mode. Autorequest mode is used for requesting transfer. A flowchart of the DMAC initialization is shown in figure 3. For details on registers, refer to the SH7670 Group Hardware Manual (REJ09B0437).



Figure 3 Example of Flow for Initialization of the DMAC

### 2.3 Operation of the Sample Program

The principle of operation in this sample task is illustrated in figure 4 and described in table 2.



Figure 4 Operation in Dual Address Mode

Table 2 Processing

|     | Software Processing                                                                                          | Hardware Processing                                                  |
|-----|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|
| (1) | Setting the DE bit in CHCR_0 to 1 after all the other settings have been specified. (DMAC0 starts operation) | Output of the transfer source address to the internal address bus    |
| (2) | _                                                                                                            | Output of data from the on-chip RAM to the internal data bus         |
| (3) | _                                                                                                            | Output of CSn and WEn signals, address, and data to the external bus |
| (4) |                                                                                                              | Incrementing of SAR_0 and DAR_0                                      |
| (5) | <del></del>                                                                                                  | Repeating until DMATCR_0 becomes 0                                   |

### 2.4 Notes on Using the Sample Program

In this sample program, addresses where the source and destination areas for transfer start are specified as absolute addresses for clarity. Ensure that sections used by the user program do not overlap with the source and destination regions that start from the absolute addresses.

### 2.5 Procedure for Processing by the Sample Program

In the sample program, DMA transfer of 20-byte data from the on-chip RAM to external SDRAM is performed, after which transfer end interrupt processing is performed to disable DMA transfer.

The register settings for the sample program are listed in table 3. Also, the flow of processing by the sample program is shown in figure 5.

Table 3 Register Settings for Sample Program

| Register Name                             | Address     | Setting                 | Description                                   |
|-------------------------------------------|-------------|-------------------------|-----------------------------------------------|
| Standby control register 2 (STBCR2)       | H'FFFE 0018 | H'00                    | MSTP8 = 0: DMAC operates                      |
| DMA channel control                       | H'FFFE 100C | H'0000 5474             | TC = 0: Ineffective in auto-request mode      |
| register_0 (CHCR_0)                       |             |                         | RLDSAR = 0: Disables the SAR reload function  |
|                                           |             |                         | RLDDAR = 0: Disables the DAR reload           |
|                                           |             |                         | function                                      |
|                                           |             |                         | DM = B'01: Increments the destination         |
|                                           |             |                         | address                                       |
|                                           |             |                         | SM = B'01: Increment the source address       |
|                                           |             |                         | RS = B'0100: Auto request                     |
|                                           |             |                         | TB = 1: Burst mode                            |
|                                           |             |                         | TS = B'10: Longword transfer                  |
|                                           |             |                         | IE = 1: Enable interrupt requests             |
|                                           |             | H'0000 5475             | DE = 1: Enable DMA transfer                   |
|                                           |             | H'0000 5470             | IE = 0: Disables interrupt requests           |
|                                           |             |                         | TE = 0: Clears the transfer end flag          |
|                                           |             |                         | DE = 0: Disables DMA transfer                 |
| DMA source address                        | H'FFFE 1000 | Address of              | Sets start address of transfer source in an   |
| register_0 (SAR_0)                        |             | transfer source<br>data | on-chip RAM area.                             |
| DMA destination address                   | H'FFFE 1004 | H'2C00 1000             | Sets start address of transfer destination in |
| register_0 (DAR_0)                        |             |                         | an external memory area*.                     |
| DMA transfer count                        | H'FFFE 1008 | H'05                    | Number of unit transfers: 5                   |
| register_0 (DMATCR_0)                     |             |                         |                                               |
| DMA operation register                    | H'FFFE 1200 | H'0001                  | DME = 1:                                      |
| (DMAOR)                                   |             |                         | Enables DMA transfer on all channels          |
| DMA extension resource selector0 (DMARS0) | H'FFFE 1300 | H'0000                  | Not used for auto request                     |

Note: \* Addresses in external memory areas differ with the target board.



Figure 5 Flow of Processing by the Sample Program

### 3. Sample Program Listing

### 3.1 Sample program list "main.c" (1)

```
/*****************************
        DISCLAIMER
       This software is supplied by Renesas Electronics Corporation and is only
       intended for use with Renesas products. No other uses are authorized.
        This software is owned by Renesas Electronics Corporation and is protected under
        all applicable laws, including copyright laws.
8
9
        THIS SOFTWARE IS PROVIDED "AS IS" AND RENESAS MAKES NO WARRANTIES
       REGARDING THIS SOFTWARE, WHETHER EXPRESS, IMPLIED OR STATUTORY,
11
        INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, FITNESS FOR A
12
13
        PARTICULAR PURPOSE AND NON-INFRINGEMENT. ALL SUCH WARRANTIES ARE EXPRESSLY
        DISCLAIMED.
15
16
       TO THE MAXIMUM EXTENT PERMITTED NOT PROHIBITED BY LAW, NEITHER RENESAS
     * ELECTRONICS CORPORATION NOR ANY OF ITS AFFILIATED COMPANIES SHALL BE LIABLE
17
18
       FOR ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES
       FOR ANY REASON RELATED TO THIS SOFTWARE, EVEN IF RENESAS OR ITS
19
20
        AFFILIATES HAVE BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.
22
       Renesas reserves the right, without notice, to make changes to this
23
       software and to discontinue the availability of this software.
24
       By using this software, you agree to the additional terms and
     * conditions found by accessing the following link:
     * http://www.renesas.com/disclaimer
26
     *******************
27
28
     * Copyright (C) 2008(2010) Renesas Electronics Corporation. All rights reserved.
29
     *""FILE COMMENT""******* Technical reference data *******************************
30
       System Name : SH7671 Sample Program
31
       File Name : main.c
     * Abstract : Sample program for DMAC in dual address mode
     * Version : 1.00.01
33
     * Device
                 : SH7671
34
        Tool-Chain : High-performance Embedded Workshop (Ver.4.03.00).
35
36
                   : C/C++ compiler package for the SuperH RISC engine family
37
                                              (Ver.9.01 Release01).
     * OS
38
                   : None
39
       H/W Platform: M3A-HS71(CPU board)
40
       Description :
     ********************
41
42
                   : Apr.24,2008 ver.1.00.00
43
                   : Oct.08,2010 ver.1.00.01 Changed the company name and device name
     44
45
     #include <machine.h>
     #include "iodefine.h"
                                    /* SH7670 iodefine */
46
47
48
     /* ==== prototype declaration ==== */
49
     void main(void);
50
     void io_init_stbcr(void);
51
     void io_init_dma(unsigned long sar, unsigned long dar, unsigned long num);
52
```

# 3.2 Sample program list "main.c" (2)

```
53
     /* ==== symbol definition ==== */
54
     #define NUM 5
     #define SDRAM_ADDR 0x2c001000ul /* DMA source address (SDRAM) */
55
56
57
     /* ==== RAM allocation variable declaration ==== */
58
     unsigned long Data[NUM];
59
     60
61
     * Outline : Sample program main
62
     * Include
                : #include "iodefine.h"
63
65
      * Declaration : void main(void);
66
67
      * Function
                 : Sample program main
      *-----
      * Argument
69
                 : void
70
      *_____
71
      * Return Value : none
72
      * Notice
73
     74
75
     void main(void)
76
77
        /* ==== Transfer data set ==== */
78
        Data[0] = 0x1111111111;
        Data[1] = 0x22222222ul;
79
        Data[2] = 0x3333333331;
80
81
        Data[3] = 0x44444444ul;
82
        Data[4] = 0x555555555ul;
83
        /* ==== Setting of power down mode ==== */
84
85
        io_init_stbcr();
86
87
        /* ==== Setting of DMAC ==== */
        io_init_dma((unsigned long)&Data[0], SDRAM_ADDR, NUM);
88
89
        /* ==== interrupt priority register ==== */
        INTC.IPR06.BIT._DMAC0 = 10u;
91
92
93
        /* ==== clear the interrupt mask ==== */
94
        set_imask(0);
95
96
        /* ==== DMA transfer start ==== */
97
        DMAC.CHCR0.BIT.DE = 1ul;
98
99
        while(1){}
100
          /* loop */
101
        }
102
    }
103
```

# 3.3 Sample program list "main.c" (3)

```
104
105
          : Existing moduel standby mode
   *-----
106
107
   * Include
          : #include "iodefine.h"
   *-----
109
   * Declaration : void io_init_stbcr(void);
   *-----
110
111
   * Function : Existing module standby mode
112
113
   * Argument
          : void
114
115
    * Return Value : none
116
117
   * Notice
   118
119
   void io_init_stbcr(void)
120
     /* ==== Setting of power down mode ==== */
121
122
     CPG.STBCR2.BIT.MSTP8 = 0u; /* Clear the DMAC module standby mode */
123
  }
124
   125
   * Outline : DMAC setting
127
   *_____
   * Include
          : #include "iodefine.h"
128
129
   *-----
130
    * Declaration : void io_init_dma(unsigned long sar, unsigned long dar,
131
                    unsigned long num);
132
   *-----
133
          : DMAC setting
134
   * Argument
          : unsigned long sar ; transfer source address
135
136
          : unsigned long dar ; transfer destination address
137
          : unsigned long num ; number of unit transfers
    *-----
138
   * Return Value : none
139
140
   *-----
141
    * Notice
    142
```

# 3.4 Sample program list "main.c" (4)

```
143
      void io_init_dma(unsigned long sar, unsigned long dar, unsigned long num)
144
145
146
          /* ==== Setting of DMAC ==== */
147
          /* ---- DMA operation register (DMAOR) ---- */
148
         DMAC.DMAOR.BIT.DME = 1u;
                                          /* DMA master enable */
149
150
          /* ---- DMA source address registers (SAR) ---- */
151
         DMAC.SAR0 = sar;
                                          /* DMA source address */
152
         /* ---- DMA Destination Address Registers (DAR) ---- */
153
         DMAC.DAR0 = dar;
                                          /* DMA destination address */
          /* ---- DMA transfer count registers (DMATCR) ---- */
154
155
         DMAC.DMATCR0 = num;
                                           /* DMA transfer count */
156
157
          /* ---- DMA channel control registers (CHCR) ---- */
         DMAC.CHCR0.LONG = 0 \times 00005474ul;
158
159
                    bit31 : TC : 0 ----- Disabled in auto-request mode
160
161
                    bit30
                            : reserve 0
162
                    bi + 29
                           : RLDSAR OFF : 0 ----- SAR reload function is disabled.
                           : RLDDAR OFF : 0 ----- DAR reload function is disabled.
163
                    bi + 28
164
                    bit27-24 : reserve 0
                    bit23 : DO over run 0 : 0 ----- Not in use
165
166
                    bit22
                          : TL TEND low active : 0 ---- Not in use
167
                          : reserve 0
                    bi + 21
168
                    bit20
                            : TEMASK : TE set mask : 0 --- When the TE bit is set, DMA
      transfer is halted
169
                    bit19
                          : HE : 0 ----- Not in use
170
                    bit18 : HIE : 0 ----- Not in use
171
                    bit17 : AM : 0 ----- Not in use
172
                    bit16
                          : AL : 0 ----- Not in use
                    bit15-14 : DM1:0 DM0:1 ----- Destination address is incremented.
173
                    bit13-12 : SM1:0 SM0:1 ----- Source address is incremented.
174
175
                    bit11-8 : RS : auto request : B'0100 - Auto request
                          : DL : DREQ level : 0 ----- Not in use
176
                    bit7
                           : DS : DREQ select : 1 ----- Falling edge is detected.
177
                    bit6
178
                    bit5
                           : TB : cycle : 1 ----- Burst mode
                    bit4-3 : TS : transfer size : B'10 -- Transfer in units of longword
179
                           : IE : interrupt enable : 1 -- An interrupt request is enabled.
180
                    bit2
                           : TE : transfer end ----- The TE flag is cleared.
                    bit1
181
                            : DE : DMA enable bit : 0 ---- DMA transfer is disabled.
182
                    bit0
183
184
185
      }
186
```

### 3.5 Sample program list "main.c" (5)

```
187
188
    * Outline
             : DMA transfer end interrupt
    *-----
189
    * Include
190
             : #include "iodefine.h"
    *-----
192
    * Declaration : void io_int_dma(void);
    *-----
193
194
    * Function : 1. Disabling DMA transfer
195
             : 2. Clearing the transfer end flag
196
             : 3. Disabling interrupt requests
             : 4. Disabling DMA transfer on all channels
197
198
             : 5. Dummy reading
199
200
    * Argument
             : void
201
    *_____
202
    * Return Value : none
203
    * Notice
204
    205
206
    void io_int_dma(void)
207
208
     volatile unsigned long dummy;
209
210
     DMAC.CHCRO.BIT.DE = 0x00ul;
                          /* Clear the DE bit */
211
     DMAC.CHCRO.BIT.TE = 0x00ul; /* Clear the TE bit */
212
213
     DMAC.CHCRO.BIT.IE = 0x00ul;
                           /* Clear the IE bit */
214
215
216
     DMAC.DMAOR.BIT.DME = 0 \times 00u;
                            /* DMA master disable */
217
218
      dummy = DMAC.CHCR0.BIT.TE;
219
220
  /* End of File */
221
```

#### 4. References

#### • Software Manual

SH-2A/SH2A-FPU Software Manual Rev. 3.00

The latest version of the software manual can be downloaded from the Renesas Electronics website.

#### • Hardware Manual

SH7670 Group Hardware Manual Rev. 2.00

The latest version of the hardware user's manual can be downloaded from the Renesas Electronics website.

# **Website and Support**

Renesas Electronics Website <a href="http://www.renesas.com/">http://www.renesas.com/</a>

Inquiries

http://www.renesas.com/inquiry

All trademarks and registered trademarks are the property of their respective owners.

# **Revision Record**

### Description

| Rev. | Date      | Page | Summary                                                                 |
|------|-----------|------|-------------------------------------------------------------------------|
| 1.00 | Nov.19.08 | _    | First edition issued                                                    |
| 1.01 | Oct.15.10 | _    | Changed the sample program ( AC Switching Characteristics are removed ) |

### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
   In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
   In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically
- Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life
- You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.

(Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited
1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada 1 Nicholson Hoad, Newmarket, Ontario L3 +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-565-109, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2886-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwan, R.O.C. Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.

Unit 906, Block B, Menara Ámcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2010 Renesas Electronics Corporation, All rights reserved