

R01AN1158EJ0100

Rev.1.00 Jun. 25, 2012

# SH7268/SH7269 Groups

Example of Sampling Rate Converter

### Abstract

This application note describes the method to convert a sampling rate of sound data using the sampling rate converter of the SH7268/SH7269.

The features of the conversion function are listed below.

- Data format: 16-bit stereo/16-bit monaural
- Input sampling rate:
   Selectable from 8 kHz,11.025 kHz, 12 kHz, 16 kHz, 22.05 kHz, 24 kHz, 32 kHz, 44.1 kHz, 48 kHz
- Output sampling rate:
  - Selectable from 32 kHz, 44.1 kHz, 48 kHz
  - (8 kHz and 16 kHz are selectable when input 44.1 kHz.)

### **Target Device**

SH7268/SH7269 Groups

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.



### Contents

| 1. | S   | Spec  | ifications                    | 3    |
|----|-----|-------|-------------------------------|------|
| 2. | (   | Oper  | ation Confirmation Conditions | 4    |
| 3. | F   | Refer | rence Application Note(s)     | 4    |
| 4. | S   |       | vare                          |      |
|    | 4.1 | 0     | peration Overview             | 5    |
|    | 4.2 | Fi    | ile Configuration             | 6    |
|    | 4.3 | C     | onstant(s)                    | 6    |
|    | 4.4 | Va    | ariable(s)                    | 7    |
|    | 4.5 | Fι    | unction(s)                    | 7    |
|    | 4.6 |       | unction Specifications        |      |
|    | 4.7 |       | lowchart(s)                   |      |
|    | 4   | 1.7.1 |                               |      |
|    | 4   | 1.7.2 |                               |      |
|    | 4   | 1.7.3 |                               |      |
|    | 4   | 1.7.4 |                               |      |
|    | 4   | 1.7.5 |                               |      |
| 5. | S   | Samp  | ple Code                      | 15   |
| 6. | F   | Refer | rence Documents               | . 15 |



### 1. Specifications

Input the sampling rate of 8 kHz stored in the large-capacity internal RAM to the sampling rate converter channel 0 in order to convert the rate to 44.1 kHz. The converted sound data will be stored in the large-capacity internal RAM again. The direct memory access controller (hereinafter called the "DMAC") is used for the data transmission.

Table 1.1 lists the peripheral functions and their applications. Figure 1.1 shows the operation overview.

#### Table 1.1 Peripheral Functions and Their Applications

| Peripheral Function                    | Application                                                            |
|----------------------------------------|------------------------------------------------------------------------|
| Sampling Rate Converter (SRC)          | Converts the sampling rate of the sound data                           |
| Direct Memory Access Controller (DMAC) | Inputs the sound data to the SRC, and transmits the conversion result. |
| Interrupt Controller (INTC)            | Detects completion of the input of the converted data                  |



Note: When the DMA transmission is executed to the cache valied are, a guarantee for the coherency between the cache and the memory with the software is required. The buffer is allocated in the cache invalid area for the sample code.

#### Figure 1.1 Operation Overview



### 2. Operation Confirmation Conditions

The sample code accompanying this application note has been run and confirmed under the conditions below.

| Item                   | Contents                                                                |  |
|------------------------|-------------------------------------------------------------------------|--|
| MCU used               | SH7269                                                                  |  |
| Operating frequency    | CPU internal clock (Ιφ): 266.67MHz                                      |  |
|                        | Internal clock (Bφ): 133.33MHz                                          |  |
|                        | Peripheral clock 1 (P1φ): 66.67MHz                                      |  |
|                        | Peripheral clock 0 (P0φ): 33.33MHz                                      |  |
| Operating voltage      | Source power (I/O): 3.3V                                                |  |
|                        | Source power (internal): 1.25V                                          |  |
| Integrated development | Renesas Electronics                                                     |  |
| environment            | High-performance Embedded Workshop Ver.4.07.00                          |  |
| C compiler             | Renesas Electronics                                                     |  |
|                        | SuperH RISC engine FamilyC/C++ Compiler Package Ver.9.03<br>Release02   |  |
|                        | Complier option                                                         |  |
|                        | -cpu=sh2afpu -fpu=singleinclud"="\$(WORKSPDIR)\inc"                     |  |
|                        | -object="\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -gbr=auto               |  |
|                        | -chgincpath -errorpath -global_volatile=0 -opt_range=allinfinite_loop=0 |  |
|                        | -del_vacant_loop=0 -struct_alloc=1 -nologo                              |  |
| Board used             | R0K572690C000BR                                                         |  |

### 3. Reference Application Note(s)

For additional information associated with this document, refer to the following application note(s).

• SH7268/SH7269 Group Example of Initialization (RJ06B0998)



### 4. Software

### 4.1 Operation Overview

Figure 4.1 shows the sequence diagram of the sample code. The CPU waits until the DMA transmission of the input data has been completed after initializing the sampling rate converter and the DMAC. After the completion, the data in the process of conversion which left in the internal work memory of the sampling rate converter shall be converted to read out all of the output data (flush processing).



Figure 4.1 Sequence Diagram



### 4.2 File Configuration

Table 4.1 lists the files used in the sample code. The files automatically-generated in the Integrated development environment are excluded.

#### Table 4.1 File Configuration

| File name                                        | Description                       | Remarks |
|--------------------------------------------------|-----------------------------------|---------|
| main.c Main program                              |                                   |         |
| io_src.c Initializes the sampling rate converter |                                   |         |
| io_src.h                                         | Interface definition of io_src.c  |         |
| io_dmac.c                                        | Initializes the DMAC              |         |
| io_dmac.h                                        | Interface definition of io_dmac.c |         |

#### 4.3 Constant(s)

Table 4.2 lists the constants used in the sample code.

 Table 4.2 Functions Used in the Sample Code

| Constant          | Setting value | Description                                              |
|-------------------|---------------|----------------------------------------------------------|
| SRC_BUFFER_SIZE   | 1024          | User buffer size (by the long word)                      |
| SRC_INDATA_NUM    | 100           | Sound data word counts before rate conversion            |
| SRC_OUTDATA_NUM   | 551           | Sound data word counts after rate conversion             |
| SRC_IFS_8kHz      | 0x0000        | Specified frequency value before rate conversion (8 kHz) |
| SRC_IFS_11_025kHz | 0x0010        | " (11.025 kHz)                                           |
| SRC_IFS_12kHz     | 0x0020        | " (12 kHz)                                               |
| SRC_IFS_16kHz     | 0x0040        | " (16 kHz)                                               |
| SRC_IFS_22_05kHz  | 0x0050        | " (22.05 kHz)                                            |
| SRC_IFS_24kHz     | 0x0060        | // (24 kHz)                                              |
| SRC_IFS_32kHz     | 0x0080        | // (32 kHz)                                              |
| SRC_IFS_44_1kHz   | 0x0090        | // (44.1 kHz)                                            |
| SRC_IFS_48kHz     | 0x00A0        | // (48 kHz)                                              |
| SRC_OFS_8kHz      | 0x0004        | Specified frequency value after rate conversion (8 kHz)  |
| SRC_OFS_16kHz     | 0x0005        | // (16 kHz)                                              |
| SRC_OFS_32kHz     | 0x0000        | " (32 kHz)                                               |
| SRC_OFS_44_1kHz   | 0x0001        | // (44.1 kHz)                                            |
| SRC_OFS_48kHz     | 0x0002        | " (48 kHz)                                               |



### 4.4 Variable(s)

Table 4.3 lists the static variables.

#### Table 4.3 Static Variables

| Types           | Variables name                   | Description                                                                                                       | Function used |
|-----------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------|
| static uint32_t | src_buf_in<br>[SRC_BUFFER_SIZE]  | User buffer which stores the<br>sound data before the rate<br>conversion (allocated in the<br>cache invalid area) | main          |
| static uint32_t | src_buf_out<br>[SRC_BUFFER_SIZE] | User buffer which stores the<br>sound data after the rate<br>conversion (allocated in the<br>cache invalid area)  | main          |

### 4.5 Function(s)

Table 4.4 lists the functions

#### Table 4.4 Function(s)

| Function name     | Description                                             |
|-------------------|---------------------------------------------------------|
| main              | Main processing                                         |
| io_dmac4_dei4_isr | DEI interrupt function of the DMAC channel 4            |
| io_dmac5_dei5_isr | DEI interrupt function of the DMAC channel 5            |
| io_init_src0      | Initialization of the sampling rate converter channel 0 |
| io_init_dmac4     | Initialization of the DMAC channel 4                    |
| io_init_dmac5     | Initialization of the DMAC channel 5                    |



### 4.6 Function Specifications

The function specifications of the sample code are listed below.

| main         |                                                                                                                                                                                                                                                    |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Outline      | Main processing                                                                                                                                                                                                                                    |
| Header       | No                                                                                                                                                                                                                                                 |
| Declaration  | Void main(void)                                                                                                                                                                                                                                    |
| Description  | Converts the sampling rate of the sound data using the sampling rate converter and the DMAC. The DMAC channel 4 is used for the input data transmission of the sampling rate converter and the chancel 5 is used for the output data transmission. |
| Argument     | No                                                                                                                                                                                                                                                 |
| Return value | No                                                                                                                                                                                                                                                 |

| io_dmac4_dei4_is | r                                                                                                                                       |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| Outline          | DEI interrupt function of the DMAC channel 4                                                                                            |
| Header           | No                                                                                                                                      |
| Declaration      | void io_dmac4_dei4_isr(void)                                                                                                            |
| Description      | Executes the flush processing to the internal work memory of the sampling rate converter after forbidding the DMAC channel 4 operation. |
| Argument         | No                                                                                                                                      |
| Return value     | No                                                                                                                                      |

| io_dmac5_dei5_is Outline | DEI interrupt function of the DMAC channel 5 |  |
|--------------------------|----------------------------------------------|--|
| Header                   | No                                           |  |
| Decralation              | void io_dmac5_dei5_isr(void)                 |  |
| Description              | Forbids the DMAC channel 5 operaton.         |  |
| Argument                 | No                                           |  |
| Return value             | No                                           |  |

| io_init_src0                                                                          |                                    |                                                       |
|---------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------|
| Outline Initialization of the sampling rate converter channel 0                       |                                    | npling rate converter channel 0                       |
| Headers                                                                               | io_src.h                           |                                                       |
| Declaration                                                                           | <pre>void io_init_src0(uint1</pre> | 6_t inrate, uint16_t outrate)                         |
| <b>Description</b> Sets the sampling rate converter channel 0 and allows the rate con |                                    | e converter channel 0 and allows the rate conversion. |
| Argument                                                                              | uint16_t inrate                    | : Specifies frequency before the rate conversion.     |
|                                                                                       | uint16_t outrate                   | : Specifies frequency after the rate conversion       |
| Return value                                                                          | No                                 |                                                       |



| io_init_dmac4 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Outline       | Initialization of the DMAC channel 4                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Heade         | io_dmac.h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Declaration   | void io_init_dmac4(void * src, void * dest, int32_t count)                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Description   | Sets the DMAC channel 4 and allows the DMA transmission from the transmit source<br>to the transmit destination, which addresses are specified by the argument. The input<br>data register of the sampling rate converter will be assigned as the transmit<br>destination address. The DMA transmit completion interrupt is allowed. Note that a<br>guarantee for the coherency between the cache and the memory is required when<br>the cache valid area is assigned as the transmission source. |  |  |  |  |
| Argument      | void *src: Transmit source addressvoid *dest: Transmit destination addressint32 t count: Number of transmissions                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| Return value  | No                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| io_init_dmac5 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| Outline       | Initialization of the DMAC channel 5                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| Header        | io_dmac.h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| Declaration   | void io_init_dmac5(void * src, void * dest, int32_t count)                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

| Declaration  |                        | $du sic, volu uest, misz_t count)$                              |
|--------------|------------------------|-----------------------------------------------------------------|
| Description  | Sets the DMAC chan     | nel 5 and allows the DMA transmission from the transmit source  |
|              | to the transmit destin | ation, which addresses are specified by the argument. The       |
|              | output data register o | of the sampling rate converter will be assigned as the transmit |
|              | source address. The    | DMA transmit completion interrupt is allowed. Note that a       |
|              | guarantee for the col  | nerency between the cache and the memory is required when       |
|              | the cache valid area   | is assigned as the transmission destination.                    |
| Argument     | void *src              | : Transmit source address                                       |
|              | void *dest             | : Transmit destination address                                  |
|              | int32_t count          | : Number of transmission                                        |
| Return value | No                     |                                                                 |
|              |                        |                                                                 |



### 4.7 Flowchart(s)

#### 4.7.1 Main processing

Figure 4.2 shows the procedure of the main processing.







### 4.7.2 Initialization of the sampling rate converter

Figure 4.3 shows the initialization procedure of the sampling grate converter.

| io_init_src0                                         |                                                                                                                          |                                                                                                                                                                                          |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Allow clock supply of the sampling<br>rate converter | STBCR6 register<br>MSTP62 bit ← 0                                                                                        | : Allow clock supply                                                                                                                                                                     |
| Set the conversion method                            | SRCCTRL register ←<br>CEEN bit = 0<br>SRCEN bit = 0<br>UDEN bit = 0<br>OVEN bit = 0<br>IFS bit = B'000<br>OFS bit= B'000 | : Forbid the conversion completion interrupt                                                                                                                                             |
| Set format of the input data                         | SRCIDCTRL register<br>IED bit = 0<br>IEN bit = 1<br>IFTRG bit = B'0                                                      | <ul> <li>H'0102</li> <li>Big endialn</li> <li>Allow the input data FIFO empty interrupt</li> <li>Demand the input data FIFO empty interrupt when the input data FIFO is empty</li> </ul> |
| Set format of the output data                        | SRCODCTRL register<br>OED bit = 0<br>OEN bit = 1<br>OFTRG bit = B'0                                                      | : Big endian                                                                                                                                                                             |
| Allow the module operation                           | SRCCTRL register<br>SRCEN bit ← 1                                                                                        | : Allow module operation                                                                                                                                                                 |
| Wait for reflection of status                        | Dummy read the SRC                                                                                                       | CTRL register                                                                                                                                                                            |
| return                                               |                                                                                                                          |                                                                                                                                                                                          |

Figure 4.3 Initialization of Sampling Rate Converter



#### 4.7.3 Initialization of the DMAC channel 4

Figure 4.4 shows the initialization procedure of the DMAC channel 4.



Figure 4.4 Initialization of DMAC channel 4



#### 4.7.4 Initialization of the DMAC channel 5

Figure 4.5 shows the initialization procedure of the DAMC channel 5.



Figure 4.5 Initialization of DMAC channel 5



#### 4.7.5 Transmit completion interrupt of the DMAC

Figure 4.6 shows the procedure of the DMA transmit completion interrupt.



Figure 4.6 DMA transmit completion



### 5. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

#### 6. Reference Documents

Hardware Manual SH7268/SH7269 Group User's Manual: Hardware Rev.1.00 The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

C Compiler Manual

SuperH RISC Engine Family C/C++ Compiler Package V.9.04 C Complier User's Manual Rev.1.01 The latest version can be downloaded from the Renesas Electronics website.

SuperH Family E10A-USB Emulator User's Manual Rev.9.00 The latest version can be downloaded from the Renesas Electronics website.

### Website and Support

Renesas Electronics website http://www.renesas.com/

Inquiries http://www.renesas.com/contact/



## SH7268/SH7269 Group Application Note Example of Sampling Rate Converter

| Rev. | Date          | Description |                      |
|------|---------------|-------------|----------------------|
|      |               | Page        | Summary              |
| 1.00 | Jun. 25, 2012 | —           | First edition issued |
|      |               |             |                      |

All trademarks and registered trademarks are the property of their respective owners.

### General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

- 1. Handling of Unused Pins
  - Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.
    - The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.
- 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

3. Prohibition of Access to Reserved Addresses Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

- Notice

   . Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
   . Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for Infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
- \*Standard\*: Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots etc.
- "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics products.
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited Tel: +1-905-898-5441, Fax: +1-905-898-3220 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 **Renesas Electronics Europe GmbH** Arcadiastrasse 10, 40472 Düsseldorf, Germa Tel: +49-211-65030, Fax: +49-211-6503-1327 Germany Renesas Electronics (China) Co., Ltd. 7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China 7el: +88-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tei: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898 Renesas Electronics Hong Kong Limited Unit 1601-1613, 16/F., Tower 2, Grand Cart Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2886-9318, Fax: +852 2886-9022/9044 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001 Renesas Electronics Malaysia Sdn.Bhd. Uni 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +822-2-558-5141