

# SH7239 Group

# Connecting SRAM with the Bus State Controller

R01AN0941EJ0100 Rev.1.00 Feb. 16, 2012

### **Abstract**

This document describes the connection to SRAM using the SH7239 bus state controller interface in normal space.

#### **Products**

SH7239

When using this application note with other Renesas MCUs, careful evaluation is recommended after making modifications to comply with the alternate MCU.

### **Contents**

| 1. | Sp  | pecifications                    | 3  |
|----|-----|----------------------------------|----|
| 2. | Op  | peration Confirmation Conditions | 4  |
| 3. | Re  | eference Application Note        | 4  |
| 4. | Pe  | eripheral Function               | 5  |
|    | 4.1 | Bus State Controller (BSC)       | 5  |
| 5. | На  | ardware                          | 6  |
|    | 5.1 | Hardware Configuration           | 6  |
|    | 5.2 | Pins Used                        | 6  |
| 6. | So  | oftware                          | 7  |
|    | 6.1 | Operation Overview               | 7  |
|    | 6.2 | File Composition                 | 9  |
|    | 6.3 | Function                         | 9  |
|    | 6.4 | Function Specification           | 10 |
|    | 6.5 | Flowchart                        | 11 |
| 7. | Sa  | ample Code                       | 12 |
| 8  | Re  | eference Documents               | 12 |

# 1. Specifications

The interface function in the normal space is used in this application note. Two SRAMs of 32K bytes (32K words  $\times$  8 bits) are connected to the bus state controller in 16-bit bus width.

Table 1.1 lists the peripheral functions and their applications. Figure 1.1 shows the memory map associated with the SRAM.

**Table 1.1 Peripheral Functions and Their Applications** 

| Peripheral Function           | Application                                                                                                                                                                |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bus state controller (BSC)    | Sets the access timing to the SRAM in the CS0 space.                                                                                                                       |
| Pin function controller (PFC) | Sets the pin functions to the output function as follows, each function respectively:                                                                                      |
|                               | <ul> <li>— PA17 to PA15, and PA0 at port A to RD, WRL, WRH, and CS0</li> <li>— PC15 to PC1 at port C to A15 to A1</li> <li>— PD15 to PD0 at port D to D15 to D0</li> </ul> |



Figure 1.1 Memory Map Associated with the SRAM

### 2. Operation Confirmation Conditions

The sample code accompanying this application note has been run and confirmed under the conditions below.

**Table 2.1 Operation Confirmation Conditions** 

| Item                   | Contents                                                              |  |  |
|------------------------|-----------------------------------------------------------------------|--|--|
| MCU used               | SH7239 (R5F72395ADFP)                                                 |  |  |
| Operating frequency    | Main clock: 160MHz                                                    |  |  |
|                        | Bus clock: 40MHz                                                      |  |  |
|                        | Peripheral clock: 40MHz                                               |  |  |
| Operating voltage      | Vcc: 3.3V                                                             |  |  |
| Integrated development | Renesas Electronics Corporation                                       |  |  |
| environment            | High-performance Embedded Workshop Ver.4.07.00                        |  |  |
| C compiler             | Renesas Electronics Corporation                                       |  |  |
|                        | SuperH RISC Family C/C++ Compiler Package Ver.9.03 Release 02         |  |  |
|                        | Complier option                                                       |  |  |
|                        | -cpu=sh2afpu -fpu=single -include="\$(WORKSPDIR)\inc"                 |  |  |
|                        | -object="\$(CONFIGDIR)\\$(FILELEAF).obj" -debug -gbr=auto -chgincpath |  |  |
|                        | -errorpath -global_volatile=0 -opt_range=all -infinite_loop=0         |  |  |
|                        | -del_vacant_loop=0 -struct_alloc=1 -nologo                            |  |  |
| Operating mode         | MCU extension mode 2                                                  |  |  |
| Sample code version    | 1.00                                                                  |  |  |
| Board used             | R0K572390C000BR                                                       |  |  |
| Device used            | SRAM (R1LV5256ESA-7SR)                                                |  |  |

# 3. Reference Application Note

For additional information associated with this document, refer to the following application note.

• SH7239 Group Example of Initialization (R01AN0297EJ)

#### 4. Peripheral Function

This chapter provides supplementary information on the features of the bus state controller (BSC). Refer to the "SH7239 Group, SH7237 Group User's Manual: Hardware" for basic information.

### 4.1 Bus State Controller (BSC)

The bus state controller outputs control signals to the memory devices connected to the external space and to the external devices, which allows the memory devices such as the SRAM and external devices to connect directly. The features of the bus state controller are described below.

- A maximum of 2M bytes for each of areas CS0, CS1, and CS3 to CS6.
- Can specify the normal space interface and MPX-I/O for each address space:
  - Supports interfaces connectable to the SRAM directly in the normal space interface.
  - Can directly connect the peripheral LSIs that require address/data multiplex in the MPX-I/O interface.
- Can select the data bus width (8 or 16 bits) for each address space.
- Controls insertion of wait cycles for each address space.
- Controls insertion of wait cycles for each read access and write access.
- Can set independent idle cycles during the continuous access for five cases: read-write (in same space/different spaces), read-read (in same space/different spaces), the first cycle is a write access.
- Supports bus arbitration function: shares all of the resources with other CPU and outputs the bus enable after receiving the bus request from external devices.

In this application note, the normal space interface connectable to the SRAM is used.

#### 5. Hardware

## 5.1 Hardware Configuration

Figure 5.1 shows the example of configuration for the 16-bit data-width SRAM.



Figure 5.1 16-Bit Data-Width SRAM Connection

#### 5.2 Pins Used

Table 5.1 lists the pins used and their functions. The pin function is switched by the pin function controller.

Table 5.1 Pins Used and Their Functions

| Pin Name  | I/O          | Function                                           |
|-----------|--------------|----------------------------------------------------|
| A15 to A1 | Output       | Address bus                                        |
| D15 to D0 | Input/Output | Data bus                                           |
| CS0       | Output       | Chip select                                        |
| RD        | Output       | Read pulse signal (read data output enable signal) |
| WRH       | Output       | Byte-write instruction for D15 to D8               |
| WRL       | Output       | Byte-write instruction for D7 to D0                |

#### 6. Software

### 6.1 Operation Overview

This section describes a read-write access timing in the same space to the normal space interface that is connectable to the SRAM directly which is used in this application note.

Figure 6.1 shows a read-write access timing. Figure 6.2 shows a read-read access timing including  $t_{ACC}$  and  $t_{OE}$  in the specification with the read data set up.



Figure 6.1 Read-Write Access Timing



Figure 6.2 Read-Read Access Timing including t<sub>ACC</sub> and t<sub>OE</sub>

#### [Remarks] Specification of set up timing for the data signal when reading

The SH-2/SH-2A series products with the general flash ROM (including this MCU) is added two times for data set up timing to read the general external memory besides the read data set up time ( $t_{RDS}$ ). Refer to the following descriptions.

- Read data access time (t<sub>ACC</sub>)
- Access time from read strobe (t<sub>OE</sub>)

Design the read timing to fulfill the following relationship at the same fulfilling the above specification of the  $t_{ACC}$  and  $t_{OE}$ . In this case, the specification of the  $t_{PDS}$  does not need to be considered.

- The address access time on the SRAM side  $t_{AA}*(max) \le t_{ACC}(min)$  on the MCU side.
- The access time from the read strobe on the SRAM side  $t_{OE}^*(max) \le t_{OE}(min)$  on the MCU side.

When designing the read timing to fulfill the specification of  $t_{PDS}$ , the above mentioned specification on the MCU side concerning  $t_{ACC}$  and  $t_{OE}$  does not need to be considered.

Note: "\*" represents the timing specification on the SRAM (R1LV5256ESA-7SR) side used in this application note.

### 6.2 File Composition

Table 6.1 lists the file used in the sample code. The files generated automatically in the integrated development environment are excluded in this table.

Table 6.1 File Used in the Sample Code

| File Name | Outline             | Remarks |
|-----------|---------------------|---------|
| bscsram.c | PFC and BSC setting |         |

### 6.3 Function

Table 6.2 lists the function.

Table 6.2 Function

| File Name       | Outline             | Remarks |
|-----------------|---------------------|---------|
| io_init_bscsram | PFC and BSC setting |         |

# 6.4 Function Specification

The following table lists the function specification in the sample code.

| io_init_bscsram           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Outline<br>Header         | PFC and BSC setting                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Declaration Description   | void io_init_bscsram(void) Sets for PFC and BSC.                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                           | <ul> <li>Sets the pin function PA17 to PA15 to outputs RD, WRL, and WRH.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                      |
|                           | <ul> <li>Sets the pin function PA0 to CSO output.</li> <li>Sets the pin function PC15 to PC1 to outputs A15 to A1.</li> <li>Sets the pin function PD15 to PD0 to inputs/outputs D15 to D0.</li> <li>Idle between read and write in the same space/different spaces: 1 cycle</li> <li>Interface: normal space interface</li> <li>Endian: big endian</li> <li>Data bus width: 16 bits</li> <li>External wait mask specification: ignore the external wait input</li> </ul> |
|                           | <ul> <li>Delay cycles from address and assertions  \$\overline{CS0}\$ to \$\overline{RD}\$, \$\overline{WRL}\$, and \$\overline{WRH}\$: 1.5 cycles</li> <li>Access wait cycles: 2 cycles</li> </ul>                                                                                                                                                                                                                                                                      |
| Arguments<br>Return Value | <ul> <li>Delay cycles from negates RD, RD, and WRL to: 0.5 cycles</li> <li>None</li> <li>None</li> </ul>                                                                                                                                                                                                                                                                                                                                                                 |

#### 6.5 Flowchart

Figure 6.3 shows the procedure of PFC setting and BSC setting.



Figure 6.3 Procedure of PFC Setting and BSC Setting

### 7. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

### 8. Reference Documents

User's Manual: Hardware

SH7239 Group, SH7237 Group User's Manual: Hardware Rev.1.00 (R01UH0086EJ)

The latest version can be downloaded from the Renesas Electronics website.

Technical Update/Technical News

The latest information can be downloaded from the Renesas Electronics website.

User's Manual: Development Tools

SuperH C/C++ Compiler Package V.9.04 User's Manual Rev.1.01 (R20UT0704EJ)

The latest version can be downloaded from the Renesas Electronics website.

### **Website and Support**

Renesas Electronics website

http://www.renesas.com

Inquiries

http://www.renesas.com/contact/

| REVISION HISTORY | SH7239 Group Application Note Connecting SRAM with the Bus |
|------------------|------------------------------------------------------------|
| REVISION HISTORY | State Controller                                           |

| Rev.  | Date -        | Description |                      |
|-------|---------------|-------------|----------------------|
| ivev. |               | Page        | Summary              |
| 1.00  | Feb. 16, 2012 | _           | First edition issued |
|       |               |             |                      |

All trademarks and registered trademarks are the property of their respective owners.

### **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

— The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

— The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

- When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.
- 5. Differences between Products

Before changing from one product to another, i.e. to one with a different type number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different type numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different type numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations
- Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronic The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots
- "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
- Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2880 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030. Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No.1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China Tel: +86-21-5877-1818, Fax: +86-21-6887-7858 / -7898

Renesas Electronics Hong Kong Limited Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +652-2866-9318, Fax: +852 2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.

1 harbour Front Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd.

11F., Samik Lavied' or Bldg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2012 Renesas Electronics Corporation. All rights reserved.