# Old Company Name in Catalogs and Other Documents

On April 1<sup>st</sup>, 2010, NEC Electronics Corporation merged with Renesas Technology Corporation, and Renesas Electronics Corporation took over all the business of both companies. Therefore, although the old company name remains in this document, it is a valid Renesas Electronics document. We appreciate your understanding.

Renesas Electronics website: http://www.renesas.com

April 1<sup>st</sup>, 2010 Renesas Electronics Corporation

Issued by: Renesas Electronics Corporation (http://www.renesas.com)

Send any inquiries to http://www.renesas.com/inquiry.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anticrime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majorityowned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.



Sensor Connection with Low Supply Current Using Comparator and A/D Converter

# Introduction

This application note describes a method of sensor connection with low supply current, which is reduced by using the comparator function incorporated in the H8/38602R

# **Target Device**

H8/38602R Group

#### Contents

| 1. | Overview                      | 2  |
|----|-------------------------------|----|
|    |                               |    |
| 2. | Specifications                | 3  |
| 3. | Description of Functions Used | 5  |
| 4. | Principles of Operation       | 13 |
| 5. | Description of Software       | 14 |
| 6. | Flowcharts                    | 24 |
| 7. | Link Address Specifications   | 27 |

# 1. Overview

The output voltage of the sensor is compared by the comparator, and when it exceeds a certain threshold, A/D conversion is performed. One of the advantages of this method is that execution of A/D conversion can be suppressed for voltage levels below a threshold by using a comparator, which only requires a small current, to compare the input voltage. This reduces the number of times A/D conversion is performed, allowing for a system with low supply current.

Figure 1 shows a conceptual drawing showing the difference in supply current between an earlier product, which does not use a comparator, and an H8/38602R Group product, which uses a comparator.

- H8/38602R Group product using a comparator (right figure) A/D conversion is performed when the analog input signal exceeds the threshold set in the comparator.
- Earlier product not using a comparator (left figure) A/D conversion is performed at constant timing, regardless of the input voltage level.



Figure 1 Conceptual Drawing about Supply Current

Sensor Connection with Low Supply Current Using Comparator and A/D Converter

# 2. Specifications

**KENESAS** 

- 1. The H8/38602R initializes the modules for use, then enters watch mode.
- 2. Upon a 0.25-second periodic interrupt generated by the realtime clock (RTC), the chip recovers from watch mode to enter sub-active mode.
- 3. In the RTC interrupt exception handling, the sensor voltage input to the COMP0 pin is compared with the reference voltage by the comparator function.
- 4. The H8/38602R performs A/D conversion when the sensor voltage exceeds the reference voltage. Otherwise, it enters watch mode.
- 5. After the A/D conversion has ended, the chip enters watch mode.
- 6. The sensor connected to the H8/38602R is the precision, Centigrade temperature sensor IC (LM35DZ) from National Semiconductor.
- 7. Figure 2 is a connection diagram of this application, and table 1 shows supply currents.



Figure 2 Connection Diagram

# H8/300H Super Low Power Series

Sensor Connection with Low Supply Current Using Comparator and A/D Converter

#### Case **Measurement Condition Measured Value** Unit CPU is stopped Vcc = 3.3 V 5.6 μΑ A 32.768-kHz crystal resonator is used. Operating mode: Watch mode Operating modules: RTC, comparator, flash memory Comparator is Vcc = 3.3 V 94.5 operating A 32.768-kHz crystal resonator is used. Operating mode: Sub-active mode Operating modules: RTC, comparator, flash memory A/D conversion is Vcc = 3.3 V 828.7 performed A 32.768-kHz crystal resonator is used. Operating mode: Sub-active mode Operating modules: RTC, A/D converter, comparator, flash memory

#### Table 1 Supply Currents



## 3. Description of Functions Used

#### 3.1 Comparator Function

#### 3.1.1 Description of Comparator Function

The H8/38602R has on-chip comparators that compare the input voltage with the reference voltage. Figure 3 shows a block diagram of the comparator function.



Figure 3 Comparator Block Diagram

- Compare Control Registers 0 and 1 (CMCR0 and CMCR1) CMCR0 and CMCR1 are registers for controlling the respective comparators.
- Compare Data Register (CMDR) CMDR is a register for storing the results of comparing the signal on the analog input pin with the reference voltage.



Sensor Connection with Low Supply Current Using Comparator and A/D Converter

#### 3.1.2 Hysteresis Characteristics of the Comparator

Figure 4 shows the relationship between the voltage input from the COMP pin and the state of CDR when hysteresis is selected and not selected by the CMLS bit in CMCR. For CDR, the result of comparison by the comparator, hysteresis characteristics can be selected by the CMLS bit as shown in the figure.



Figure 4 CDR When Hysteresis is Selected/Not Selected

# 3.2 A/D Converter Function

This is a 10-bit A/D converter with a successive approximation method, and can convert analog inputs on six channels.

• A/D result register (ADRR)

ADRR is a 16-bit read-only register for storing A/D conversion results. Data is stored in the ten higher-order bits of ADRR. ADRR is always readable by the CPU. The ADRR value during A/D conversion is undefined, and after A/D conversion, ten bits of A/D-converted data are stored and held until the next conversion is started. The initial value of ADRR is undefined. This register should be read in a word unit.

- A/D mode register (AMR) AMR sets the conversion time for the A/D converter, selects an external trigger, and specifies an analog input pin.
- A/D start register (ADSR) ADSR starts or stops A/D conversion.

3.3 Realtime Clock (RTC) Function

**CENESAS** 

The realtime clock (RTC) is a timer capable of counting time from one second to one week. It can generate interrupts at intervals of 0.25 second to one week.

- RTC Control Register 1 (RTCCR1) RTCCR1 controls the start/stop and reset of the clock timer.
- RTC Control Register 2 (RTCCR2)

RTCCR2 controls weekly, daily, hourly, minute, 1-second, 0.5-second, and 0.25-second periodic interrupts. When any one of weekly, daily, hourly, minute, 1-second, 0.5-second, and 0.25-second interrupts is enabled and such an interrupt is generated, the corresponding flag of the RTC interrupt flag register (RTCFLG) is set to 1. While the RTC is operating as a free-running counter, this register controls the overflow interrupt of the free-running counter.

 Clock Source Select Register (RTCCSR) RTCCSR selects a clock source. Selecting a clock other than a 32.768-kHz clock disables the realtime clock function, and the RTC module operates as an 8-bit free-running counter.

#### 3.4 Power-Down Mode Function

The operating modes after a reset is released include normal active (high-speed) mode and seven power-down modes in which power consumption is reduced considerably. In addition, a module standby function is provided whereby the operation of on-chip modules can be selectively stopped to reduce power consumption.

- System Control Register 1 (SYSCR1) SYSCR1 controls power-down mode together with the SYSCR2 register.
- System Control Register 2 (SYSCR2) SYSCR2 controls power-down mode together with the SYSCR1 register.
- Clock Stop Registers 1 and 2 (CKSTPR1 and CKSTPR2) CKSTPR1 and CKSTPR2 place on-chip peripheral modules in standby mode, on a module-by-module basis.

#### 3.4.1 Watch Mode

In watch mode, the system clock oscillator and the CPU stop operating, and the on-chip peripheral functions other than the WDT, RTC, timer B1, asynchronous event counter, and comparators stop operating. As long as a prescribed voltage is supplied, the contents of the internal registers of the CPU and some of the on-chip peripheral modules, as well as the contents of on-chip RAM, are retained, and I/O ports retain their states before watch mode is entered.

Watch mode is exited with an interrupt. When an interrupt request is generated, watch mode is exited and interrupt exception handling starts. The mode after the exit is one of active (high-speed), active (medium-speed), and sub-active modes depending on the combination of LSON of SYSCR1 and MSON of SYSCR2. When watch mode shifts to active mode, interrupt exception handling starts after the time set in STS2 to STS0 of SYSCR1 has elapsed. When the I bit of CCR is 1 or when acceptance of the interrupt is disabled by the interrupt enable register, watch mode cannot be exited.

In watch mode, driving the  $\overline{\text{RES}}$  pin low causes the system clock oscillator to start. At the same time as the start of system clock oscillation, the system clock is supplied to the entire LSI. Make sure that the  $\overline{\text{RES}}$  pin is held low until system clock oscillation has become stable. Driving the  $\overline{\text{RES}}$  pin high after the elapse of oscillation stabilization time causes the CPU to start reset exception handling. Table 2 shows the LSI state in watch mode. Figure 5 shows a diagram of transition from active mode to watch mode.

# RENESAS H8/300H Super Low Power Series Sensor Connection with Low Supply Current Using Comparator and A/D Converter

#### 3.4.2 Sub-Active Mode

In sub-active mode, the system clock oscillator stops operating, and the on-chip peripheral modules other than IIC2 operate. As long as a prescribed voltage is supplied, the contents of the internal registers of some of the on-chip peripheral modules are retained. Sub-active mode is exited when a SLEEP instruction is executed. The mode after exit is one of sub-sleep, active, and watch modes depending on the combination of SSBY, LSON, and TMA3 of SYSCR1 and MSON and DTON of SYSCR2. When the I bit of CCR is 1 or when acceptance of the interrupt is disabled with the interrupt enable register, sub-active mode cannot be exited.

In sub-active mode, driving the  $\overline{\text{RES}}$  pin low causes the system clock oscillator to start. At the same time as the start of system clock oscillation, the system clock is supplied to the entire LSI. Make sure that the  $\overline{\text{RES}}$  pin is held low until system clock oscillation has become stable. Driving the  $\overline{\text{RES}}$  pin high after the elapse of oscillation stabilization time causes the CPU to start reset exception handling.

It is possible to select an operating frequency in sub-active mode from among the watch clock  $(\phi_W)$  and the watch clock divided by 2, 4, or 8, using SA1 and SA0 of SYSCR2. After execution of the SLEEP instruction, the operating frequency is switched to the frequency set before the execution of the SLEEP instruction. Table 2 shows the LSI state in sub-active mode. Figure 5 shows a diagram of transition from sub-active mode to watch mode.



Sensor Connection with Low Supply Current Using Comparator and A/D Converter

#### Table 2 LSI State

| Function            |                               | Active<br>(high-speed) | Watch                | Sub-active                       |
|---------------------|-------------------------------|------------------------|----------------------|----------------------------------|
| System clock oscil  | lator                         | Operating              | Stopped              | Stopped                          |
| Sub-clock oscillato | or                            | Operating/stopped      | Operating            | Operating                        |
| CPU                 | Instruction                   | Operating              | Stopped              | Operating                        |
|                     | RAM                           | Operating              | Retained             | Operating                        |
|                     | Register                      | Operating              | Retained             | Operating                        |
|                     | I/O                           | Operating              | Retained             | Operating                        |
| External interrupt  | NMI                           | Operating              | Operating            | Operating                        |
|                     | IRQ0                          | Operating              | Operating            | Operating                        |
|                     | IRQ1                          | Operating              | Operating            | Operating                        |
|                     | IRQAEC                        | Operating              | Operating            | Operating                        |
| Peripheral          | Timer B1                      | Operating              | Operating/retained*1 | Operating/retained*1             |
| module              | Timer W                       | Operating              | Retained             | Operating/retained* <sup>2</sup> |
|                     | WDT                           | Operating              | Operating/retained*3 | Operating/retained*3             |
|                     | RTC                           | Operating              | Operating/retained*4 | Operating/retained*4             |
|                     | Asynchronous<br>event counter | Operating              | Operating            | Operating                        |
|                     | SCI3/IrDA                     | Operating              | Reset                | Operating/retained*5             |
|                     | IIC2                          | Operating              | Retained             | Retained                         |
|                     | SSU                           | Operating              | Retained             | Operating/retained*6             |
|                     | A/D converter                 | Operating              | Retained             | Operating/retained*7             |
|                     | Comparator                    | Operating              | Operating            | Operating                        |

Notes: \*1. Operating when  $\phi_W/256$  or  $\phi_W/1024$  is selected as an internal clock; otherwise, stopped and retained.

\*2. Operating when  $\phi_W$ ,  $\phi_W/4$  or  $\phi_W/16$  is selected as an internal clock; otherwise, stopped and retained.

\*3. Operating when the on-chip oscillator or  $\phi_W/16$  or  $\phi_W/256$  is selected as an internal clock; otherwise, stopped and retained.

- \*4. Operating when  $\phi_W/4$  is selected as an internal clock; otherwise, stopped and retained.
- \*5. Operating when  $\phi_W$  is selected an internal clock; otherwise, stopped and retained.
- \*6. Operating when  $\phi_{SUB}/2$  is selected as an internal clock; otherwise, stopped and retained.

\*7. Operating when  $\phi_W/2$  is selected as an internal clock; otherwise, stopped and retained.



Sensor Connection with Low Supply Current Using Comparator and A/D Converter



#### Figure 5 Mode Transition Diagram

- Transition from active (high-speed) mode to watch mode
  - 1. Set the SSBY and LSON bit of SYSCR1 to 1 and clear the TMA3 bit to 0.
  - 2. Clear DTON of SYSCR2 to 0.
  - 3. Execute the SLEEP instruction.
- Exit from watch mode
  - 1. In watch mode, accept NMI, IRQ0, IRQ1, IRQAEC, COMP, RTC, WDT, AEC, or timer B1 interrupt request.
  - 2. Execute interrupt handling. (In this application, the LSI recovers to sub-active mode.)
- Transition from sub-active mode to watch mode
  - 1. Set the SSBY and LSON bit of SYSCR1 to 1 and clear the TMA3 bit to 0.
  - 2. Clear the DTON bit of SYSCR2 to 0.
  - 3. Execute the SLEEP instruction.

# RENESAS H8/300H Super Low Power Series Sensor Connection with Low Supply Current Using Comparator and A/D Converter

#### 3.4.3 Module Standby Mode

The module standby function can be set for all peripheral modules. When placed in the module standby state, a module has its clock supply stopped, entering the power-down state. A module is placed in the module standby state by setting the bit of CKSTPR1 or CKSTPR2 that corresponds to that module to 0, and is released from the state by setting it to 1.

#### 3.5 Watchdog Timer Function

The H8/38602R has an internal watchdog timer (WDT). After a reset, the WDT is turned on. The WDT is an 8-bit timer, and resets the inside of the H8/38602 when the CPU is unable to change a counter value, causing an overflow to occur, due to a fault such as a system runaway. Because this application note does not use the watchdog timer function, the watchdog timer function is stopped.

• The timer control/status register WD1 (TCSRWD1) The timer control/status register WD1 (TCSRWD1) controls writing to TCSRWD1 itself and to TCWD. TCSRWD1 also controls the operation of the watchdog timer and indicates its operating status. To rewrite this register, use the MOVE instruction. Bit manipulation instructions cannot be used to change its setting.

#### 3.6 Interrupt Controller

The H8/38602R uses an interrupt controller to control interrupts.

• Interrupt Enable Register 1 (IENR1) IENR1 enables RTC, IRQAEC, IRQ1, and IRQ0 interrupt requests.

# 3.7 LM35DZ Precision, Centigrade Temperature Sensor IC

The temperature sensor IC used in this application note is described below. The LM35DZ is a precision IC temperature sensor whose output voltage is linearly proportional to Centigrade (°C) temperature. The operating voltage ranges from 4 to 30 V, and the temperature coefficient is linear, +10 mV/°C. For detailed data sheets and other information, visit the website (http://www.national.com/) of National Semiconductor Corporation.

# 3.8 Assignment of Functions

The function assignment of this sample task is given in table 3. Functions are assigned as shown in the table to make a sensor connection with low supply current using the comparator and the A/D converter.

#### Table 3 Assignment of Functions

| Function | Assignment of Function                                                    |
|----------|---------------------------------------------------------------------------|
| CMCR0    | Controls comparator operation and selects a reference voltage.            |
| CMDR     | Stores the results of comparison by the comparator.                       |
| ADRR     | Stores the A/D-converted result.                                          |
| AMR      | Selects a clock for A/D conversion and selects AN0 as the analog channel. |
| ADSF     | Controls the start/stop of A/D conversion.                                |
| RTCCR1   | Controls the operation and reset of the RTC.                              |
| RTCCR2   | Controls RTC periodic interrupts.                                         |
| RTCCSR   | Selects a clock source for the RTC.                                       |
| SYSCR1   | Controls mode transition together with SYSCR2.                            |
| SYSCR2   | Controls mode transition together with SYSCR1.                            |
| CKSTPR1  | Controls module standby state together with CKSTPR2.                      |
| CKSTPR2  | Controls module standby state together with CKSTPR1.                      |
| IENR1    | Controls RTC periodic interrupts.                                         |
| TCRWD1   | Stops the watchdog timer.                                                 |
|          |                                                                           |

# 4. Principles of Operation

The method of connecting a sensor with a low supply current using the comparator and the A/D converter is shown in figure 6. Through the hardware processing and software processing shown in figure 6, a sensor is connected with low supply current using the comparator and the A/D converter.



Figure 6 Connecting a Sensor with Low Supply Current Using Comparator and A/D Converter



# 5. Description of Software

#### 5.1 Modules

Table 4 lists the modules of this sample task.

#### Table 4 Description of Modules

| Module Name   | Label Name | Description                                                                                                                                                                                                                                               |  |
|---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Main routine  | main       | Configures the comparator, A/D converter and RTC, sets the mode to<br>enter by the sleep instruction, makes settings for power-down modes<br>and the module standby function, initializes the RAM area for use,<br>stops the WDT, and enables interrupts. |  |
| RTC interrupt | rtc_int    | Performs comparison by the comparator and A/D conversion.                                                                                                                                                                                                 |  |

#### 5.2 Arguments

This sample task does not use arguments.

Sensor Connection with Low Supply Current Using Comparator and A/D Converter

# 5.3 Internal Registers Used

RENESAS

This section describes the internal registers used in this sample task.

| • Co | ompare Control | Register | O (CMCR0)<br>Setting |     | Address: H'F0DC                                                                                      |
|------|----------------|----------|----------------------|-----|------------------------------------------------------------------------------------------------------|
| Bit  | Bit Name       | Value    | Value                | R/W | Description                                                                                          |
| 7    | CME0           | 0        | 0/1                  | R/W | Comparator Enable                                                                                    |
|      |                |          |                      |     | 0: The comparator is stopped.                                                                        |
|      |                |          |                      |     | 1: The comparator operates.                                                                          |
| 6    | CMIE0          | 0        | 0                    | R/W | Comparator Interrupt Enable                                                                          |
|      |                |          |                      |     | 0: Comparator interrupts are disabled.                                                               |
|      |                |          |                      |     | 1: Comparator interrupts are enabled.                                                                |
| 5    | CMR0           | 0        | 0                    | R/W | Comparator Reference Voltage Select                                                                  |
|      |                |          |                      |     | <ol> <li>Internal power supply voltage is selected as the<br/>reference voltage.</li> </ol>          |
|      |                |          |                      |     | 1: Reference voltage is input from the VCref pin.                                                    |
|      |                |          |                      |     | For information on the combinations of the CMR and CMLS                                              |
|      |                |          |                      |     | bits, see table 5.                                                                                   |
| 4    | CMLS0          | 0        | 1                    | R/W | Comparator Hysteresis Select                                                                         |
|      |                |          |                      |     | 0: Hysteresis is deselected.                                                                         |
|      |                |          |                      |     | 1: Hysteresis is selected.                                                                           |
|      |                |          |                      |     | When $CMR = 1$ , clear this bit to 0.                                                                |
|      |                |          |                      |     | For information on the combinations of the CMR and CMLS                                              |
|      |                |          |                      |     | bits, see table 5.                                                                                   |
| 3    | CRS3           | 0        | 0                    | R/W | Internal Reference Voltage Select                                                                    |
| 2    | CRS2           | 0        | 1                    | R/W | When $CMR = 0$ and $CMLS = 0$ , the electric potential of                                            |
| 1    | CRS1           | 0        | 0                    | R/W | $V_{IH}$ is selected as the internal power-supply voltage.                                           |
| 0    | CRS0           | 0        | 0                    | R/W | When CMR = 0 and CMLS = 1, $V_{IL}$ will be as below according to the settings of bits CRS3 to CRS0. |
|      |                |          |                      |     | When $CMR = 1$ , the settings of bits CRS3 to CRS0 are invalid.                                      |
|      |                |          |                      |     | V <sub>IH</sub> V <sub>IL</sub>                                                                      |
|      |                |          |                      |     | 0100: 15/30 Vcc 13/30 Vcc                                                                            |

#### Table 5 Combinations of CMR and CMLS Bits

| CMR | CMLS | Description                                                                                                                                               |
|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0    | Compares the internal power-supply voltage ( $V_{IH}$ voltage set by bits CRS3 to CRS0) and the potential on the COMP pin. No hysteresis involved.        |
|     | 1    | Compares the internal power-supply voltage and the potential on the COMP pin.<br>Hysteresis involved. $V_{IH}$ and $V_{IL}$ are set by bits CRS3 to CRS0. |
| 1   | 0    | Compares VCref with the potential on the COMP pin.<br>No hysteresis involved.                                                                             |
|     | 1    | Setting prohibited                                                                                                                                        |



Sensor Connection with Low Supply Current Using Comparator and A/D Converter

| • Con | npare Data Re | egister (CM      | DR)              |     | Address: H'F0DE                                                                                                                                                            |
|-------|---------------|------------------|------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit   | Bit Name      | Initial<br>Value | Setting<br>Value | R/W | Description                                                                                                                                                                |
| 0     | CDR0          | *                | 0/1              | R   | <ul> <li>[Setting condition]</li> <li>COMP0 pin potential &gt; Reference voltage</li> <li>[Clearing condition]</li> <li>COMP0 pin potential ≤ Reference voltage</li> </ul> |

Note: \* Determined from the pin state and the reference voltage.

• A/D Result Register (ADRR)

Address: H'FFBC

|     |          | Initial   | Setting   |     |                                                         |
|-----|----------|-----------|-----------|-----|---------------------------------------------------------|
| Bit | Bit Name | Value     | Value     | R/W | Description                                             |
| 15  | ADR9     | Undefined | Undefined | R   | ADRR is a 16-bit read-only register for storing A/D     |
| 14  | ADR8     | Undefined | Undefined | R   | conversion results. Data is stored in the ten higher-   |
| 13  | ADR7     | Undefined | Undefined | R   | order bits of ADRR. ADRR is always readable by the      |
| 12  | ADR6     | Undefined | Undefined | R   | CPU. The ADRR value during A/D conversion is            |
| 11  | ADR5     | Undefined | Undefined | R   | undefined, and after A/D conversion, ten bits of A/D-   |
| 10  | ADR4     | Undefined | Undefined | R   | converted data are stored and held until the next       |
| 9   | ADR3     | Undefined | Undefined | R   | conversion is started. The initial value of ADRR is     |
| 8   | ADR2     | Undefined | Undefined | R   | undefined. This register should be read in a word unit. |
| 7   | ADR1     | Undefined | Undefined | R   |                                                         |
| 6   | ADR0     | Undefined | Undefined | R   |                                                         |
| 5   | —        | —         | —         | —   |                                                         |
| 4   | —        | —         | —         | —   |                                                         |
| 3   | —        | —         | —         | —   |                                                         |
| 2   |          | —         | —         | —   |                                                         |
| 1   | —        | —         | —         | —   |                                                         |
| 0   | _        | _         | _         | —   |                                                         |



| • A/             | D Mode Regis             |                  | 0                |                   | Address: H'FFBE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|--------------------------|------------------|------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit              | Bit Name                 | Initial<br>Value | Setting<br>Value | R/W               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6                | TRGE                     | 0                | 0                | R/W               | <ul> <li>External Trigger Select</li> <li>Enables or disables starting of A/D conversion by external trigger input.</li> <li>0: Starting of A/D conversion by an external trigger is disabled.</li> <li>1: A/D conversion is started on a rising or falling edge of the ADTRG pin.</li> <li>Which edge of the ADTRG to select can be specified with the ADTRGNEG bit of IEGR.</li> </ul>                                                                                                                                                                                                                         |
| 54               | CKS1<br>CKS0             | 0<br>0           | 1                | R/W<br>R/W        | Clock Select<br>Select a clock source for A/D conversion.<br>00: $\phi/8$<br>(Conversion time = 124 states (max)<br>(when reference clock = $\phi$ ))<br>01: $\phi/4$<br>(Conversion time = 62 states (max)<br>(when reference clock = $\phi$ ))<br>10: $\phi/2$<br>(Conversion time = 31 states (max)<br>(when reference clock = $\phi$ ))<br>11: $\phi_W/2$<br>(Conversion time = 31 states (max)<br>(when reference clock = $\phi_{SUB}$ ))<br>When the setting is 11 and the mode is sub-active<br>or sub-sleep mode, the A/D converter is<br>operational only when the CPU operating clock is<br>$\phi_W$ . |
| 3<br>2<br>1<br>0 | CH3<br>CH2<br>CH1<br>CH0 | 0<br>0<br>0      | 0<br>1<br>0<br>0 | R/W<br>R/W<br>R/W | <ul> <li>φw.</li> <li>Channel Select 3 to 0</li> <li>Select an analog input channel.</li> <li>00xx: No selection</li> <li>0100: AN0</li> <li>0101: AN1</li> <li>0110: AN2</li> <li>0111: AN3</li> <li>1000: AN4</li> <li>1001: AN5</li> <li>101x: No selection</li> <li>11xx: No selection</li> <li>To switch channels, ADSF must be cleared to 0.</li> </ul>                                                                                                                                                                                                                                                    |

Legend:

Don't care X:



Sensor Connection with Low Supply Current Using Comparator and A/D Converter

| • A/ | D Start Regist | er (ADSR)        |                  |     | Address: H'FFBF                                                                                                                                                                                                                                        |
|------|----------------|------------------|------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit  | Bit Name       | Initial<br>Value | Setting<br>Value | R/W | Description                                                                                                                                                                                                                                            |
| 7    | ADSF           | 0                | 0/1              | R/W | Setting this bit to 1 causes A/D conversion to start.<br>After the conversion has ended, the converted data is<br>set in ADRR and this bit is cleared to 0 at the same<br>time. A/D conversion can be forcibly terminated by<br>writing 0 to this bit. |

| C Control Re | gister 1 (RTC    | CCR1)                        |                               | Address: H'F06C                                                                                                                                                |
|--------------|------------------|------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Name     | Initial<br>Value | Setting<br>Value             | R/W                           | Description                                                                                                                                                    |
| RUN          | —/(0)*           | 0/1                          | R/W                           | RTC Operation Start                                                                                                                                            |
|              |                  |                              |                               | 0: The RTC stops operation.                                                                                                                                    |
|              |                  |                              |                               | 1: The RTC starts operation.                                                                                                                                   |
| RST          | 0                | 1/0                          | R/W                           | Reset                                                                                                                                                          |
|              |                  |                              |                               | 0: Normal operation                                                                                                                                            |
|              |                  |                              |                               | 1: All registers and the control circuit of the RTC are reset except for RTCCSR and this bit. Note that after setting this bit to 1, be sure to clear it to 0. |
|              | Bit Name<br>RUN  | InitialBit NameValueRUN/(0)* | Bit NameValueValueRUN/(0)*0/1 | Initial<br>Bit NameSetting<br>ValueRUN/(0)*0/1R/W                                                                                                              |

after the RIC is reset with the RSI bit of RICCR1.

| • RT | C Control Re | gister 2 (RT     | CCR2)            |            | Address: H'F06D                                  |
|------|--------------|------------------|------------------|------------|--------------------------------------------------|
| Bit  | Bit Name     | Initial<br>Value | Setting<br>Value | R/W        | Description                                      |
| 0    | 025SEIE      | —/(0)*           | 0/1              | R/W        | 0.25-second Periodic Interrupt Enable            |
|      |              |                  |                  |            | 0: 0.25-second periodic interrupts are disabled. |
|      |              |                  |                  |            | 1: 0.25-second periodic interrupts are enabled.  |
| Noto | * Initial va | lue ofter the    | DTC is read      | t with the |                                                  |

Note: \* Initial value after the RTC is reset with the RST bit of RTCCR1.

| • Clo | ock Source Se | lect Registe     | r (RTCCSR)       |     | Address: H'F06F                                     |
|-------|---------------|------------------|------------------|-----|-----------------------------------------------------|
| Bit   | Bit Name      | Initial<br>Value | Setting<br>Value | R/W | Description                                         |
| 3     | RCS3          | 1                | 1                | R/W | Clock Source Select                                 |
| 2     | RCS2          | 0                | 0                | R/W | 0000: $\phi/8$ (Free-running counter operation)     |
| 1     | RCS1          | 0                | 0                | R/W | 0001: $\phi/32$ (Free-running counter operation)    |
| 0     | RCS0          | 0                | 0                | R/W | 0010: φ/128 (Free-running counter operation)        |
|       |               |                  |                  |     | 0011: φ/256 (Free-running counter operation)        |
|       |               |                  |                  |     | 0100: $\phi$ /512 (Free-running counter operation)  |
|       |               |                  |                  |     | 0101: φ/2048 (Free-running counter operation)       |
|       |               |                  |                  |     | 0110: $\phi/4096$ (Free-running counter operation)  |
|       |               |                  |                  |     | 0111: $\phi$ /8192 (Free-running counter operation) |
|       |               |                  |                  |     | 1000: RTC operation at 32.768 kHz                   |
|       |               |                  |                  |     | 1001 to 1111: Setting prohibited                    |

REJ06B0644-0100/Rev.1.00



Sensor Connection with Low Supply Current Using Comparator and A/D Converter

| • RT |          |                     |         | Address: H'F067   |                                                                    |
|------|----------|---------------------|---------|-------------------|--------------------------------------------------------------------|
|      |          | Initial             | Setting |                   |                                                                    |
| Bit  | Bit Name | Value               | Value   | R/W               | Description                                                        |
| 0    | 025SEIFG | —/(0)* <sup>2</sup> | 0/1     | R/W* <sup>1</sup> | [Setting condition]                                                |
|      |          |                     |         |                   | <ul> <li>A 0.25-second periodic interrupt is generated.</li> </ul> |
|      |          |                     |         |                   | [Clearing condition]                                               |
|      |          |                     |         |                   | • When 025SEIFG is 1, 0 is written to 025SEIFG.                    |

Note: \*1 Only 0 can be written to clear the flag.

\*2 Initial value after the RTC is reset with the RST bit of RTCCR1.

| • Sy | stem Control I | Register 1 ( | SYSCR1) |     | Address: H'FFF0                                                                                                                                                                                                                                                                                                                                                             |
|------|----------------|--------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                | Initial      | Setting |     |                                                                                                                                                                                                                                                                                                                                                                             |
| Bit  | Bit Name       | Value        | Value   | R/W | Description                                                                                                                                                                                                                                                                                                                                                                 |
| 7    | SSBY           | 0            | 1       | R/W | Software Standby<br>Selects the mode to enter after the SLEEP instruction                                                                                                                                                                                                                                                                                                   |
|      |                |              |         |     | is executed.                                                                                                                                                                                                                                                                                                                                                                |
|      |                |              |         |     | 0: Sleep mode or sub-sleep mode                                                                                                                                                                                                                                                                                                                                             |
|      |                |              |         |     | 1: Standby mode or watch mode                                                                                                                                                                                                                                                                                                                                               |
| 6    | STS2           | 0            | 1       | R/W | Standby Timer Select 2 to 0                                                                                                                                                                                                                                                                                                                                                 |
| 5    | STS1           | 0            | 1       | R/W | When a transition is to be made from standby mode,                                                                                                                                                                                                                                                                                                                          |
| 4    | STS0           | 0            | 0       | R/W | sub-active mode, or watch mode to active mode or<br>sleep mode, these bits set the number of states to<br>wait from the start of the oscillation of the system<br>clock oscillator until clock pulses are supplied. Set the<br>number so that the waiting time is equal to or greater<br>than oscillation stabilization time in accordance with<br>the operating frequency. |
|      |                |              |         |     | When the on-chip oscillator is used, the minimum $(STS2 = 1, STS1 = 1, and STS0 = 1)$ is recommended. With a setting other than the recommended value, operation may start before the waiting time has elapsed.                                                                                                                                                             |
| 3    | LSON           | 0            | 1       | R/W | Selects whether to use the system clock ( $\phi$ ) or the subclock ( $\phi_{SUB}$ ) as the CPU operating clock when watch mode is exited.                                                                                                                                                                                                                                   |
|      |                |              |         |     | <ol> <li>Uses the system clock (φ) as the CPU operating clock.</li> </ol>                                                                                                                                                                                                                                                                                                   |
|      |                |              |         |     | <ol> <li>Uses the sub-clock (φ<sub>SUB</sub>) as the CPU operating clock.</li> </ol>                                                                                                                                                                                                                                                                                        |
| 2    | TMA3           | 0            | 1       | R/W | This bit selects the mode to enter after the SLEEP instruction is executed in combination with SSBY and LSON of SYSCR1 and DTON and MSON of SYSCR2.                                                                                                                                                                                                                         |
| 1    | MA1            | 1            | 0       | R/W | Active Mode Clock Select 1 and 0                                                                                                                                                                                                                                                                                                                                            |
| 0    | MAO            | 1            | 0       | R/W | Select the operating clock in active (medium-speed)<br>and sleep (medium-speed) mode. Write to the MA1<br>and MA0 bits only in active (high-speed) mode or sub-<br>active mode.<br>00: $\phi_{OSC}/8$                                                                                                                                                                       |
|      |                |              |         |     | 01: $\phi_{OSC}/16$                                                                                                                                                                                                                                                                                                                                                         |
|      |                |              |         |     | 10: $\phi_{OSC}/32$                                                                                                                                                                                                                                                                                                                                                         |
|      |                |              |         |     | 11: φ <sub>OSC</sub> /64                                                                                                                                                                                                                                                                                                                                                    |

H8/300H Super Low Power Series Sensor Connection with Low Supply Current Using Comparator and A/D Converter

| • Sy | stem Control Registe | er 2 (SYSC | CR2)    |     | Address: H'FFF1                                                                                                                                         |
|------|----------------------|------------|---------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|      |                      | Initial    | Setting |     |                                                                                                                                                         |
| Bit  | Bit Name             | Value      | Value   | R/W | Description                                                                                                                                             |
| 3    | DTOM                 | 0          | 1       | R/W | Direct Transfer On Flag                                                                                                                                 |
|      |                      |            |         |     | This bit selects the mode to enter after the SLEEP instruction is executed together with SYSCR1's SSBY, TMA3, LSON bits, and SYSCR2's MSON bit.         |
| 2    | MSON                 | 0          | 0       | R/W | Middle Speed On Flag                                                                                                                                    |
|      |                      |            |         |     | This bit selects whether to enter active (high-speed)<br>mode or active (middle-speed) mode after standby<br>mode, watch mode, or sleep mode is exited. |
|      |                      |            |         |     | 0: Active (high-speed) mode                                                                                                                             |
|      |                      |            |         |     | 1: Active (middle-speed) mode                                                                                                                           |
| 1    | SA1                  | 0          | 1       | R/W | Sub-active Mode Clock Select 1 and 0                                                                                                                    |
| 0    | SA0                  | 0          | 1       | R/W | Select a sub-active and sub-sleep mode operating<br>clock. A switch to the selected clock is made after<br>the SLEEP instruction is executed.           |
|      |                      |            |         |     | 00: φ <sub>W</sub> /8                                                                                                                                   |
|      |                      |            |         |     | 01: <sub>\$\phi_W</sub> /4                                                                                                                              |
|      |                      |            |         |     | 10: $\phi_W/2$                                                                                                                                          |
|      |                      |            |         |     | 11: ¢w                                                                                                                                                  |

| • | Clock Stop Register 1 (CKSTPR1) |
|---|---------------------------------|
|   | 1 1/1 1                         |

Address: H'FFFA

| Bit   | Bit Name                | Initial<br>Value | Setting<br>Value | R/W | Description                                              |
|-------|-------------------------|------------------|------------------|-----|----------------------------------------------------------|
| 7     | _                       | 0                | _                | _   | Reserved bit                                             |
|       |                         |                  |                  |     | This bit is always read as 0 and cannot be modified.     |
| 6     | S3CKSTP                 | 0                | 0                | R/W | SCI3 Module Standby* <sup>1</sup>                        |
|       |                         |                  |                  |     | When this bit is cleared to 0, SCI3 enters standby mode. |
| 5     |                         | 0                | _                |     | Reserved bit                                             |
|       |                         |                  |                  |     | This bit is always read as 0 and cannot be modified.     |
| 4     | ADCKSTP                 | 0                | 1                | R/W | A/D Converter Module Standby                             |
|       |                         |                  |                  |     | When this bit is cleared to 0, the A/D converter         |
|       |                         |                  |                  |     | enters standby mode.                                     |
| 3     | —                       | 0                |                  | —   | Reserved bit                                             |
|       |                         |                  |                  |     | This bit is always read as 0 and cannot be modified.     |
| 2     | TB1CKSTP                | 0                | 0                | R/W | Timer B1 Module Standby                                  |
|       |                         |                  |                  |     | When this bit is cleared to 0, timer B1 enters           |
|       |                         |                  |                  |     | standby mode.                                            |
| 1     | FROMCKSTP* <sup>2</sup> | 1                | 1                | R/W | Flash Memory Module Standby                              |
|       |                         |                  |                  |     | When this bit is cleared to 0, the flash memory          |
|       |                         |                  |                  |     | enters standby mode.                                     |
| 0     | RTCCKSTP                | 1                | 1                | R/W | RTC Module Standby                                       |
|       |                         |                  |                  |     | When this bit is cleared to 0, the RTC enters            |
|       |                         |                  |                  |     | standby mode.                                            |
| Note: |                         | •                |                  | -   | mode, all the registers of SCI3 are reset.               |

\*2 Be sure to set this bit to 1 when using an on-chip emulator.

# H8/300H Super Low Power Series

Sensor Connection with Low Supply Current Using Comparator and A/D Converter

| • Cl  | 7       -       0       -       -         6       TWCKSTP       0       0       F         5       IICCKSTP       0       0       F         4       SSUCKSTP       0       0       F         3       AECCKSTP       0       0       F         2       WDCKSTP       0       0       F         1       COMPCKSTP       0       1       F |                      |                      | Address: H'FFFB       |                                                                                                                                                                                                                     |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |                                                                                                                                                                                                                                                                                                                                        | Initial              | Setting              |                       |                                                                                                                                                                                                                     |
| Bit   | Bit Name                                                                                                                                                                                                                                                                                                                               | Value                | Value                | R/W                   | Description                                                                                                                                                                                                         |
| 7     | —                                                                                                                                                                                                                                                                                                                                      | 0                    | —                    | —                     | Reserved bit                                                                                                                                                                                                        |
|       |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | This bit is always read as 0 and cannot be modified.                                                                                                                                                                |
| 6     | TWCKSTP                                                                                                                                                                                                                                                                                                                                | 0                    | 0                    | R/W                   | Timer W Module Standby                                                                                                                                                                                              |
| _     |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | When this bit is cleared to 0, timer W enters standby mode.                                                                                                                                                         |
| 5     | IICCKSTP                                                                                                                                                                                                                                                                                                                               | 0                    | 0                    | R/W                   | IIC2 Module Standby                                                                                                                                                                                                 |
|       |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | When this bit is cleared to 0, IIC2 enters standby mode.                                                                                                                                                            |
| 4     | SSUCKSTP                                                                                                                                                                                                                                                                                                                               | 0                    | 0                    | R/W                   | SSU Module Standby                                                                                                                                                                                                  |
|       |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | When this bit is cleared to 0, the SSU enters standby mode.                                                                                                                                                         |
| 3     | AECCKSTP                                                                                                                                                                                                                                                                                                                               | 0                    | 0                    | R/W                   | Asynchronous Event Counter Module Standby                                                                                                                                                                           |
|       |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | When this bit is cleared to 0, the asynchronous event counter enters standby mode.                                                                                                                                  |
| 2     | WDCKSTP                                                                                                                                                                                                                                                                                                                                | 0                    | 0                    | R/W*                  | Watchdog Timer Module Standby                                                                                                                                                                                       |
|       |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | When this bit is cleared to 0, the watchdog timer enters standby mode.                                                                                                                                              |
| 1     | COMPCKSTP                                                                                                                                                                                                                                                                                                                              | 0                    | 1                    | R/W                   | Comparator Module Standby                                                                                                                                                                                           |
|       |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | When this bit is cleared to 0, the comparator enters standby mode.                                                                                                                                                  |
| 0     | _                                                                                                                                                                                                                                                                                                                                      | 0                    |                      |                       | Reserved bit                                                                                                                                                                                                        |
|       |                                                                                                                                                                                                                                                                                                                                        |                      |                      |                       | This bit is always read as 0 and cannot be modified.                                                                                                                                                                |
| Note: | is 1 (WDT is mode contin                                                                                                                                                                                                                                                                                                               | operatin<br>uing the | g), WDCK<br>watchdog | STP is c<br>function. | in TCSRW is 0. When WDCKSTP is set to 0 while WDON<br>cleared to 0 but the WDT does not enter module standby<br>. At the same time when the WDON bit is set to 0 by<br>alid and the WDT enters module standby mode. |
|       | <b>, , ,</b>                                                                                                                                                                                                                                                                                                                           | _                    |                      |                       |                                                                                                                                                                                                                     |

| <ul> <li>Int</li> </ul> |          |         |         |     | Address: H'FFF3                                       |
|-------------------------|----------|---------|---------|-----|-------------------------------------------------------|
|                         |          | Initial | Setting |     |                                                       |
| Bit                     | Bit Name | Value   | Value   | R/W | Description                                           |
| 7                       | IENRTC   | 0       | 1       | R/W | RTC Interrupt Enable                                  |
|                         |          |         |         |     | Setting this bit to 1 enables RTC interrupt requests. |

# H8/300H Super Low Power Series

Sensor Connection with Low Supply Current Using Comparator and A/D Converter

|     |          | Initial | Setting |     |                                                                                                                                      |
|-----|----------|---------|---------|-----|--------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Bit Name | Value   | Value   | R/W | Description                                                                                                                          |
| 7   | B6WI     | 1       | 1       | R/W | Bit 6 Write Disable                                                                                                                  |
|     |          |         |         |     | Writing to bit 6 of this register is enabled only when 0 is writter to this bit. This bit is always read as 1.                       |
| 6   | TCWE     | 0       | 0       | R/W | Timer Counter W Write Enable                                                                                                         |
|     |          |         |         |     | Writing to TCWD is enabled when this bit is set to 1.<br>When writing to this bit, 0 must be written to bit 7.                       |
| 5   | B4WI     | 1       | *       | R/W | Bit 4 Write Disable                                                                                                                  |
|     |          |         |         |     | Writing to bit 4 of this register is enabled only when 0 is writter to this bit. This bit is always read as 1.                       |
| 4   | TCSRWE   | 0       | *       | R/W | Timer Control/Status Register W Write Enable                                                                                         |
|     |          |         |         |     | Writing to bits 2 and 0 of this register is enabled when this bit is set to 1. When writing to this bit, 0 must be written to bit 5. |
| 3   | B2WI     | 1       | *       | R/W | Bit 2 Write Disable                                                                                                                  |
|     |          |         |         |     | Writing to bit 2 of this register is enabled only when 0 is written<br>to this bit. This bit is always read as 1.                    |
| 2   | WDON     | 1       | *       | R/W | Watchdog Timer On                                                                                                                    |
|     |          |         |         |     | Setting this bit to 1 causes TCWD to start counting up.<br>Clearing it to 0 causes TCWD to stop counting up.                         |
|     |          |         |         |     | [Clearing condition]                                                                                                                 |
|     |          |         |         |     | <ul> <li>0 is written to B2WI and WDON while TCSRWE is 1.<br/>[Setting conditions]</li> </ul>                                        |
|     |          |         |         |     | A reset is made.                                                                                                                     |
|     |          |         |         |     | <ul> <li>0 is written to B2WI and 1 is written to WDON<br/>while TCSRWE is 1.</li> </ul>                                             |
| 1   | BOWI     | 1       | 1       | R/W | Bit 0 Write Disable                                                                                                                  |
|     |          |         |         |     | Writing to bit 0 of this register is enabled only when 0 is written<br>to this bit. This bit is always read as 1.                    |
| 0   | WRST     | 0       | 0       | R/W | Watchdog Timer Reset                                                                                                                 |
|     |          |         |         |     | [Clearing conditions]                                                                                                                |
|     |          |         |         |     | <ul> <li>A reset is made with the RES pin.</li> </ul>                                                                                |
|     |          |         |         |     | <ul> <li>0 is written to B0WI and WRST while TCSRWE is 1.<br/>[Setting condition]</li> </ul>                                         |
|     |          |         |         |     | TCWD overflows and an internal reset signal is generated                                                                             |

Note: \* These bits are manipulated so as to stop the watchdog timer. See the flowchart for the main routine.



### 5.4 RAM Usage

The RAM usage in this sample task is given below.

#### Table 6 RAM Usage

| Туре           | Label Name | Description                                          | Used in       |
|----------------|------------|------------------------------------------------------|---------------|
| unsigned short | ad_rslt    | Stores A/D conversion results.                       | main, rtc_int |
| unsigned char  | FLAG       | Flag indicating the execution of interrupt handling. | main, rtc_int |
|                |            | 0: Interrupt handling is not yet executed.           |               |
|                |            | 1: Interrupt handling is being executed.             |               |



Sensor Connection with Low Supply Current Using Comparator and A/D Converter

# 6. Flowcharts

#### 6.1 main Function





Sensor Connection with Low Supply Current Using Comparator and A/D Converter





Sensor Connection with Low Supply Current Using Comparator and A/D Converter

### 6.2 int\_rtc Function





# 7. Link Address Specifications

| Section Name | Address |
|--------------|---------|
| CVECT        | H'0000  |
| Р            | H'0100  |
| В            | H'F380  |



# Website and Support

Renesas Technology Website <u>http://www.renesas.com/</u>

Inquiries

http://www.renesas.com/inquiry csc@renesas.com

# **Revision Record**

|      |           | Descript | ion                  |  |
|------|-----------|----------|----------------------|--|
| Rev. | Date      | Page     | Summary              |  |
| 1.00 | Mar.15.07 | _        | First edition issued |  |
|      |           |          |                      |  |
|      |           |          |                      |  |
|      |           |          |                      |  |

Sensor Connection with Low Supply Current Using Comparator and A/D Converter

#### Notes regarding these materials

- 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warranties or representations with respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.
- 2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.
- 3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of weapons of mass destruction or for the purpose of any other military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations.
- 4. All information included in this document such as product data, diagrams, charts, programs, algorithms, and application circuit examples, is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas products listed in this document, please confirm the latest product information with a Renesas sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas such as that disclosed through our website. (http://www.renesas.com)
- 5. Renesas has used reasonable care in compiling the information included in this document, but Renesas assumes no liability whatsoever for any damages incurred as a result of errors or omissions in the information included in this document.
- 6. When using or otherwise relying on the information in this document, you should evaluate the information in light of the total system before deciding about the applicability of such information to the intended application. Renesas makes no representations, warranties or guaranties regarding the suitability of its products for any particular application and specifically disclaims any liability arising out of the application and use of the information in this document or Renesas products.
- 7. With the exception of products specified by Renesas as suitable for automobile applications, Renesas products are not designed, manufactured or tested for applications or otherwise in systems the failure or malfunction of which may cause a direct threat to human life or create a risk of human injury or which require especially high quality and reliability such as safety systems, or equipment or systems for transportation and traffic, healthcare, combustion control, aerospace and aeronautics, nuclear power, or undersea communication transmission. If you are considering the use of our products for such purposes, please contact a Renesas sales office beforehand. Renesas shall have no liability for damages arising out of the uses set forth above.
- 8. Notwithstanding the preceding paragraph, you should not use Renesas products for the purposes listed below: (1) artificial life support devices or systems
  - (2) surgical implantations

**CENESAS** 

- (3) healthcare intervention (e.g., excision, administration of medication, etc.)
- (4) any other purposes that pose a direct threat to human life

Renesas shall have no liability for damages arising out of the uses set forth in the above and purchasers who elect to use Renesas products in any of the foregoing applications shall indemnify and hold harmless Renesas Technology Corp., its affiliated companies and their officers, directors, and employees against any and all damages arising out of such applications.

- 9. You should use the products described herein within the range specified by Renesas, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas shall have no liability for malfunctions or damages arising out of the use of Renesas products beyond such specified ranges.
- 10. Although Renesas endeavors to improve the quality and reliability of its products, IC products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Please be sure to implement safety measures to guard against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other applicable measures. Among others, since the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 11. In case Renesas products listed in this document are detached from the products to which the Renesas products are attached or affixed, the risk of accident such as swallowing by infants and small children is very high. You should implement safety measures so that Renesas products may not be easily detached from your products. Renesas shall have no liability for damages arising out of such detachment.
- 12. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written approval from Renesas.
- 13. Please contact a Renesas sales office if you have any questions regarding the information contained in this document, Renesas semiconductor products, or if you have any other inquiries.

© 2007. Renesas Technology Corp., All rights reserved.