## **RX Family, SH Family** Points of Difference between HCAN2 (SH Family) and CAN (RX Family) #### **Summary** This application note is intended as a reference document for customers using the controller area network (HCAN2) module on the SH Family who are considering migrating to the RX Family. It details points of difference between the HCAN2 module of the SH Family and the CAN module of the RX Family. Of the products listed as target devices, this application note compares the CAN modules of the groups listed in Table 1. For details of devices not listed in Table 1, refer to the applicable user's manual. In addition, the RSCAN module of the RX200 Series is not covered in this application note because it completely lacks software compatibility with the CAN module used as the comparison source. Refer to section 5, Related Documents, regarding differences between RSCAN and CAN modules of RX Family MCUs. **Table 1 CAN Specification Comparison Target Devices** | Subject of Comparison | Family | Group | CAN Module | |-----------------------|-----------|-----------------------------|------------| | Comparison source | SH Family | SH7047 Group | HCAN2 | | Comparison target | RX Family | RX65N Group and RX651 Group | CAN | #### **Target Devices** Devices among the following products equipped with CAN modules. Devices with HCAN2 modules SH7047 Group Devices with CAN modules RX600 Series and RX700 Series #### **Contents** | 1. | Differences between Functions | 3 | |-----|--------------------------------------------------------------------|----| | 2. | Differences between Registers | 8 | | 2.1 | Registers | 8 | | 2.2 | Control Register Details | 10 | | 2.3 | Status Flag Details | 12 | | 2.4 | Bit Timing and Communication Speed Setting Details | 14 | | 2.5 | Mailbox Transmission/Reception Setting Details | 15 | | 2.6 | Interrupt Source Status Flag Details | 18 | | 2.7 | Interrupt Source Request Enable/Disable Flag Details | 22 | | 2.8 | Details of Settings for Filtering Using Receive Message Identifier | 25 | | 2.9 | Timer Control/Time Trigger Details | 26 | | 3. | Differences between Mailboxes | 28 | | 4. | Other Differences | 30 | | 4.1 | Sleep Mode Setting Procedure | 30 | | 4.2 | Initialization by CAN Reset | 31 | | 4.3 | Endianness | 31 | | 5. | Related Documents | 32 | | Rev | vision History | 33 | #### 1. Differences between Functions Differences between functions are shown below. Items that exist only on one group but not the other or that exist on both groups but with points of difference are indicated in **red**. Table 1.1 Differences between Functions of SH7047 (HCAN2) and RX65N (CAN) | Item | | SH7047 (HCAN2) | RX65N (CAN) | | |----------------------|-----------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | Protocol | | Bosch 2.0B active compatible (ISO 11898-1 standard) | | | | Bit rate | Communication speed | Max. 1 Mbps | | | | | Bit rate equation | fCLK / ((BRP + 1) | fCAN / ((BRP + 1) | | | | | × (1 + TSEG1 + TSEG2)) | × (1 + TSEG1 + TSEG2)) | | | | | fCLK: System clock / 2 | fCAN: Peripheral clock or main clock | | | | | BRP: Baud rate prescaler | BRP: Baud rate prescaler | | | | | (fCLK divided by setting value + | (fCAN divided by (setting value + | | | | | 1) | 1)) | | | | | TSEG1 and TSEG2: Time | TSEG1 and TSEG2: Time segment | | | | | segment 1 and time segment 2 | 1 and time segment 2 | | | Channels | | 1 channel | 2 channels | | | ID Format | | Specify standard ID or extended ID can be by the MBx.IDE bit of each mailbox. | Specify ID format of all<br>mailboxes with ID format mode<br>bit (IDFM) | | | | | | When Mixed ID mode is selected in ID format mode bit (IDFM), specify standard ID or extended ID by the MBj.IDE bit of each mailbox. | | | Mailboxes | Buffer configuration | 32 buffers per channel<br>(receive-only × 1, settable for<br>transmission/reception × 31) | 32 buffers per channel (settable for transmission/reception x 32) | | | | FIFO mailbox<br>mode | No | Settable for transmission/reception x 24, ability to set 4 FIFO stages for transmission and 4 FIFO stages for reception | | | Data<br>transmission | Transmission priority selection | Mailbox (buffer) number order (high-to-low) | Mailbox (buffer) number order (low-to-high) | | | tianemico.en | priority defication | Message priority (identifier) high-to-low order | Message priority (identifier) high-to-<br>low order | | | | Ability to cancel transmission requests | Supported | Supported Note: The register manipulation method differs. Refer to 2.5, Mailbox Transmission/Reception Setting Details. | | | | One-shot transmission function | No | Single transmission only (no retransmission even in case of CAN bus error or arbitration lost) | | | Item | | SH7047 (HCAN2) | RX65N (CAN) | |-------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Data<br>reception | Data frame and remote frame reception | Ability to receive both data frames and remote frames | Ability to receive either data frames or remote frames Note: In FIFO mailbox mode, reception of both types of frames can be enabled by setting the FIDCR0.RTR and FIDCR1.RTR bits in combination. | | | Message ID<br>masking<br>function | Ability to make masking settings per mailbox (has masking setting field in the mailbox) | Ability to make 8 masking settings (each affecting 4 mailboxes). All mailboxes are covered. | | Data<br>reception | Selectable<br>between<br>overwrite mode<br>and overrun<br>mode | Selectable | | | | One-shot reception function | No | Single reception only (Mailbox does not operate for reception after reception completes.) | | Transmission interrupts | Message<br>transmission<br>completion<br>interrupt | Yes | | | | Message<br>transmission<br>cancellation<br>completion<br>interrupt | Yes | No Note: It is possible to use the transmission abort complete flag (TRMABT) for confirmation. | | | Transmit FIFO interrupt | No | Yes | | Reception interrupts | Message reception interrupt | Yes | | | | Remote frame reception interrupt | Yes | Yes Note: A message reception interrupt request is generated when a remote frame is received by a mailbox for which remote frame was selected by the remote transmission request bit (RTR). | | | Reception FIFO interrupt | No | Yes | | Error<br>interrupts | Error passive interrupt (TEC ≥ 128 or REC ≥ 128) | Yes | | | | Bus-off entry interrupt (TEC ≥ 256) | Yes | | | Item | | SH7047 (HCAN2) | RX65N (CAN) | |---------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | | Bus-off recovery interrupt (normal recovery from bus-off state (detection of 11 consecutive recessive bits 128 times)) | Yes | | | Error<br>interrupts | Error warning interrupt (TEC ≥ 96 or REC ≥ 96) Overload frame transmission interrupt | Yes (Separate interrupts are generated for transmission errors and reception errors.) Yes | Yes (Combined interrupts are generated for transmission errors and reception errors.) | | | Unread message overwrite interrupt | Yes | No Note: It is possible to use the message lost flag (MSGLOST) for confirmation. | | | overrun interrupt | res | | | | Bus lock<br>interrupt<br>(detection of 32<br>consecutive<br>dominant bits on<br>CAN bus) | No | Yes | | | Bus error<br>interrupt<br>(detection of<br>stuff error, form<br>error, etc., on<br>CAN bus) | No | Yes | | Other interrupts | Reset processing interrupt | An interrupt is generated by a transition to reset mode due to a software reset or hardware reset. | No Note: It is possible to use the power-on reset detect flag (PORF) or deep software standby reset flag (DPSRSTF) to determine the reset type. | | | Halt interrupt | An interrupt is generated by a transition to halt mode. | No | | | Sleep interrupt | An interrupt is generated by a transition to sleep mode. | No | | | Timer compare match interrupt | An interrupt is generated by a TCMR0 and TCMR1 compare match. | No | | | Timer overflow interrupt | An interrupt is generated by a timer (TCNTR) overflow. | No | | Item | | SH7047 (HCAN2) | RX65N (CAN) | | |--------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | CAN bus operation | An interrupt is generated when CAN bus operation (dominant bit | No | | | | interrupt | detection) occurs when in sleep mode. | | | | Hardware reset | Initialized registers | All registers except mailboxes | All registers except MKRk, FIDCR, MKIVLR, MIER, TFPCR, RFPCR, CSSR, AFSR, and mailboxes. | | | | State transition after reset | Configuration mode (reset mode) | Sleep mode | | | | Initial setting process after reset | Perform in configuration mode (reset mode). | Perform in reset mode after cancelling sleep mode. | | | Software reset | Initialized registers | TEC, REC | MCTLj, STR (except SLPST and TFST bits), EIFR, RECR, TECR, TSR, MSSR, MSMR, RFCR, TFCR, TCR, and ECSR (except EDPM bit) | | | Default state<br>(error active<br>or error<br>passive) | Transition<br>method | Transition by means of control reg | jister | | | Bus-off state | Transition method | Transition when transmission erro | r counter TEC ≥ 256 | | | | Mode transition after recovery | Transition to error active at detection of 11 consecutive recessive bits 128 times in busoff state | Four selections are available: 1) Transition to error active at detection of 11 consecutive recessive bits 128 times in busoff state 2) Switch to halt mode after transition to bus-off state (no interrupt) 3) Switch to halt mode when busoff recovery occurs (interrupt generated) 4) Selection of manual transition (by a program) to error active state or halt mode from bus-off state | | | Configuration mode (reset mode) | Transition<br>method | Transition after hardware reset or by means of control register | Transition by means of control register | | | Sleep mode | Transition method | Transition by means of control register | Transition by means of control register or after a reset | | | | Mode transition after cancellation | Transition to error active state<br>by means of control register<br>setting or CAN bus operation<br>(dominant bit) detection | Transition to reset mode or halt mode by means of control register setting | | | Halt mode | Transition method | Transition by means of control reg | | | | Error status monitoring | CAN bus error status monitoring | Not supported (no dedicated flags) | Ability to monitor generation of CAN bus errors such as stuff errors, form errors, and ACK errors | | | | Reading the error counter | Ability to read reception and trans | mission error counters | | | Item | | SH7047 (HCAN2) | RX65N (CAN) | |-----------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DTC/DMAC tra | ansfer function | Ability to start the DTC when a message is received | No | | Time stamp fu | nction | <ul> <li>Time stamp function using a 16-bit counter</li> <li>Ability to set the source clock divisions to a maximum of 126 divisions</li> <li>Interrupt using compare match</li> <li>Note: Cannot be used because there is a problem</li> </ul> | <ul> <li>Time stamp function using a 16-bit counter</li> <li>Ability to select reference clock among 1-, 2-, 4- and 8-bit time periods</li> </ul> | | Time trigger fu | ınction | Yes Note: Cannot be used because there is a problem | No | | Software supp | ort unit | No | <ul><li>Acceptance filter support</li><li>Mailbox search support</li><li>Channel search support</li></ul> | | Test control | Self-diagnostic function | Operation as the following test modes is possible by combination of control register settings • Listen-only mode • Self-test mode 1 (external loopback) • Self-test mode 2 (internal loopback) • Write error counter • Error passive mode | Operation in the following test modes is possible by control register settings • Listen-only mode • Self-test mode 0 (external loopback) • Self-test mode 1 (internal loopback) | | Module stop | Clock supply by means of module stop register | Yes | | #### 2. Differences between Registers Differences between registers are shown below. Items that exist only on one group but not the other or that exist on both groups but with points of difference are indicated in **red**. ### 2.1 Registers Table 2.1 SH7047 (HCAN2) and RX65N (CAN) Registers | Item | SH7047 (HCAN2) | RX65N (CAN) | |-------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------| | Control register | Master control register (MCR) | Control register (CTLR) | | Status flags | General status register (GSR) | Status register (STR) | | | | Error interrupt factor judge | | | | register (EIFR) | | Bit timing and communication speed settings | Bit timing configuration register 0, 1 (HCAN2_BCR0, HCAN2_BCR1) | Bit configuration register (BCR) | | Mailbox transmission/reception | MBC[2:0] bit in message control | RECREQ and TRMREQ bits in | | settings | field (MBx[4] to [5]) for mailbox | message control register j | | Transmit wait settings | (MB0 to MB31) Transmit wait register 0, 1 (TXPR0, | (MCTLj) (j = 0 to 31) TRMREQ bit in message control | | Transmit wait settings | TXPR1) | register j (MCTLj) (j = 0 to 31) | | Transmission completion | Transmit acknowledge register 0, 1 | SENTDATA bit in message | | status flags | (TXACK0, TXACK1) | control register j (MCTLj) (j = 0 to | | | | 31) | | Transmit wait cancel settings | Transmit wait cancel register 0, 1 | TRMREQ bit in message control | | Transmit massage | (TXCR0, TXCR1) Abort acknowledge register 0, 1 | register j (MCTLj) (j = 0 to 31) SENTDATA and TRMABT bits in | | Transmit message cancellation completion status | (ABACK0, ABACK1) | message control register j | | flags | (ABACKO, ABACKI) | (MCTLj) (j = 0 to 31) | | Receive complete status flags | Receive complete register 0, 1 | NEWDATA bit in message control | | | (RXPR0, RXPR1) | register j (MCTLj) (j = 0 to 31) | | Remote frame receive | Remote request register 0, 1 | _ | | complete status flags | (RFPR0, RFPR1) | | | Interrupt source status flags | Interrupt request register (IRR) | RECREQ and TRMREQ bits in | | | Note: Write 1 to clear a flag. | message control register j<br>(MCTLj) (j = 0 to 31) | | | | <ul> <li>Error interrupt factor judge</li> </ul> | | | | register (EIFR) | | | | Note: Write 0 to clear a flag. | | Mailbox (buffer) interrupt | Mailbox interrupt mask register 0, 1 | Mailbox interrupt enable register | | request enable/disable flags | (MBIMR0, MBIMR1) | (MIER) | | Interrupt source request | Interrupt mask register (IMR) | Interrupt request enable | | enable/disable flags | | register m (IERm) | | | | <ul> <li>Error interrupt enable register (EIER)</li> </ul> | | Reception error counter | Receive error counter (REC) | Receive error count register (RECR) | | Transmission error counter | Transmit error counter (TEC) | Transmit error count register (TECR) | | Overwrite status flags | Unread message status register 0, | MSGLOST bit in message control | | | 1 (UMSR0, UMSR1) | register j (MCTLj) (j = 0 to 31) | | Item | SH7047 (HCAN2) | RX65N (CAN) | |-----------------------------------------------|---------------------------------------------------------|---------------------------------------------------| | Settings for filtering using | Local acceptance filter mask bits (STDID_LAFM[10:0] and | <ul> <li>Mask register k (MKRk) (k = 0</li> </ul> | | receive message identifier | EXTID_LAFM[17:0]) for mailboxes | to 7) Mask invalid register | | | (MB0 to MB31) | (MKIVLR) | | Mailboxes | Mailboxes (MB0 to MB31) | Mailbox register j (MBj) | | | ( | (j = 0 to 31) | | Module stop control | Module standby control register 2 (MSTCR2) | Module stop control register B (MSTPCRB) | | | | Note: Settings must be made to | | | | the protect register (PRCR) | | | | before making settings to | | FIFO received ID compare | | this register. FIFO received ID compare | | settings | _ | registers 0 and 1 | | gottin igo | | (FIDCR0 and FIDCR1) | | Receive FIFO enable/disable | _ | Receive FIFO control register | | settings | | (RFCR) | | Receive FIFO pointer control | _ | Receive FIFO pointer control | | settings | | register (RFPCR) | | Transmit FIFO control settings | _ | Transmit FIFO control register (TFCR) | | Mailbox search mode settings | _ | Mailbox search mode register (MSMR) | | Mailbox search status register | _ | Mailbox search status register (MSSR) | | Channel search mode settings | _ | Channel search support register (CSSR) | | Multiple received ID masking function support | _ | Acceptance filter support register (AFSR) | | CAN bus error monitoring | _ | Error code store register (ECSR) | | CAN test mode control | TST0 to TST7 bits of master control register (MCR) | Test control register (TCR) | | Timer control | Timer control register (TCR) | TSRC and TSPS[1:0] bits in | | | | control register (CTLR) | | | | Note: Counter reset and | | T: | T: (TOP) | prescaler selection only | | Timer status | Timer status register (TSR) | — | | Timer counter | Timer counter register (TCNTR) | Time stamp register (TSR) | | Local offset of timer (TCNTR) | Local offset register (LOSR) | _ | | Input capture | Input capture register 0, 1 (ICR0, HCAN2_ICR1) | _ | | Compare match with timer | Timer compare match register 0, 1 | _ | | counter | (TCMR0, TCMR1) | | # 2.2 Control Register Details Table 2.2 SH7047 (HCAN2) and RX65N (CAN) Control Registers (1/2) | SH7047 (H | ICAN2) | | RX65N (C | AN) | | |------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | Master cor | ntrol register (M | CR) | Control reg | gister (CTLR) | | | MCR0 | Reset<br>request | Normal operating mode Reset mode (initial value) | CANM<br>[1:0] | CAN operating mode select bits | 0 0: Normal operating mode 0 1: Reset mode (initial value) | | MCR1 | HCAN2 halt<br>mode | O: Normal operating mode (initial value) 1: Halt mode | | | 1 0: Halt mode 1 1: Reset mode (forcible transition) Note: Forcible transition is a transition mode that does not wait for transmission to finish. | | MCR2 | Message<br>transmission<br>method | O: Message ID priority (initial value) 1: Mailbox number priority (high-to-low) | TPM | Transmission priority mode select bit | O: Message ID priority (initial value) 1: Mailbox number priority | | MCR5 | HCAN2<br>sleep mode | Sleep mode released (initial value) Sleep mode | SLPM | CAN sleep<br>mode bit | O: Sleep mode released 1: Sleep mode (initial value) Note: Automatic transition to sleep mode after a hardware reset. | | MCR7 | HCAN2<br>sleep mode<br>release | O: Sleep mode release by CAN bus operation disabled (initial value) 1: Sleep mode release by CAN bus operation enabled | | | | | | | | IDFM<br>[1:0] | ID Format<br>Mode Select<br>bit | 0 0: Standard ID mode 0 1: Extended ID mode 1 0: Mixed ID mode 1 1: (setting prohibited) Note: When Mixed ID mode is selected in IDFM bit, specify standard ID or extended ID by the MBj.IDE bit of each mailbox. | | SH7047 ( | HCAN2) | | RX65N (CA | N) | | |-----------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------|-----------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | Master co | Master control register (MCR) | | | register (TC | R) | | TST6 | Write CAN<br>error<br>counters | O: Error counters (TEC, REC) are read-only (initial value) 1: Error counters (TEC, REC) can be written with same value | TSTM[1:0] | CAN test<br>mode<br>select bit | 0 0: Other than test mode (initial value) 0 1: Listen-only mode 1 0: Self-test mode 0 (external loopback) | | TST5 | Force to error passive | Normal operating mode (initial value) Error passive transition | | | 1 1: Self-test mode 1 (internal loopback) | | TST4 | Auto<br>acknowledge<br>mode | O: Do not create acknowledge bit for testing (initial value) 1: Create acknowledge bit for testing | | | | | TST3 | Disable error counters | O: Error counters (TEC, REC) operate normally (initial value) 1: Error counters (TEC, REC) are retained | | | | | TST2 | Disable Rx input | O: External Rx pin is connected 1: [TST=0] Rx is recessive [TST=0] Rx and Tx are connected internally | | | | | TST1 | Disable Tx output | O: External Tx pin is connected 1: [TST=0] Tx is recessive [TST=0] Rx and Tx are connected internally | | | | | TST0 | Enable internal loop | O: External Rx pin is connected 1: [TST=0] Tx is recessive [TST=0] Rx and Tx are connected internally | | | | ### 2.3 Status Flag Details Table 2.3 SH7047 (HCAN2) and RX65N (CAN) Status Flags | SH7047 ( | HCAN2) | | RX65N (C | CAN) | | |-----------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | General s | tatus register (G | SR) | Error inter | rupt factor judge | register (EIFR) | | GSR0 | Bus off flag | <ul> <li>0: Not in bus-off state (initial value)</li> <li>1: Bus-off state (when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>Recovery from bus off state</li> </ul> | BOEIF | Bus-off entry<br>detect flag | <ul> <li>0: Not in bus-off state (initial value)</li> <li>1: Bus-off state (when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul> | | GSR1 | Transmit/<br>receive<br>warning flag | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when TEC ≥ 96 or REC ≥ 96)</li> </ul> | EWIF | Error-warning<br>detect flag | 0: Error warning not detected (initial value) 1: Error warning detected (when TEC ≥ 96 or REC ≥ 96) | | | tatus register (G | , | | gister (STR) | | | GSR2 | Message<br>transmission<br>status flag | O: Transmission in progress 1: Bus idle (initial value) | TRMST | Transmit<br>status flag<br>(transmitter) | O: Bus idle or reception in progress (initial value) 1: Transmission in progress or bus-off state Note: The status can be checked by reading this bit in combination with RECST. Bus idle: TRMST = 0, RECST = 0 Transmission in progress: TRMST = 1, RECST = 0 Reception in progress: TRMST = 0, RECST = 1 | | | | | RECST | Receive<br>status flag<br>(receiver) | O: Bus idle or transmission in progress (initial value) 1: Reception in progress | | GSR3 | Reset status<br>bit | O: Normal operating state 1: Configuration mode (reset mode) (initial value) | RSTST | CAN reset status flag | O: Not in CAN reset mode 1: CAN reset mode (initial value) | | SH7047 ( | HCAN2) | | RX65N (C | N (CAN) | | | |----------|--------------------------|-----------------------------------------------------------------------|----------|---------------------------|-----------------------------------------------------------------------|--| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | | GSR4 | Halt/sleep<br>status bit | 0: Not in halt mode or sleep mode (initial value) | HLTST | CAN halt<br>status flag | Not in CAN halt mode (initial value) CAN halt mode | | | | | Halt mode or sleep mode | SLPST | CAN sleep<br>status flag | Not in CAN sleep mode CAN sleep mode (initial value) | | | GSR5 | Error passive status bit | O: Not in error passive state (initial value) 1: Error passive state | EPST | Error-passive status flag | O: Not in error-passive state (initial value) 1: Error-passive state | | ### 2.4 Bit Timing and Communication Speed Setting Details Table 2.4 SH7047 (HCAN2) and RX65N (CAN) Bit Timing and Communication Speed Settings | SH7047 ( | (HCAN2) | | RX65N (CAN) | | | |----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | Bit timing | configuration regis | ster 1 (HCAN2_BCR1) | Bit config | uration register (B | CR) | | TSEG1<br>[3:0] | Time segment 1 bits | b15 b12 0 0 0 0: (setting prohibited) (initial value) 0 0 0 1: (setting prohibited) 0 0 1 0: (setting prohibited) 0 0 1 1: 4Tq 0 1 0 0: 5Tq : 1 1 1 1: 16Tq | TSEG1<br>[3:0] | Time segment 1 control bits | b31 b28 0 0 0 0:(setting prohibited) (initial value) 0 0 0 1:(setting prohibited) 0 0 1 0:(setting prohibited) 0 0 1 1:4Tq 0 1 0 0:5Tq : 1 1 1 1:16Tq | | TSEG2<br>[2:0] | Time segment<br>2 bits | b10 b8 0 0 0: (setting prohibited) | TSEG2<br>[2:0] | Time segment 2 control bits | b10 b8 0 0 0: (setting prohibited) (initial value) 0 0 1: 2Tq : 1 1 1: 8Tq | | BSP | Bit sample point bit | O: Bit sampling at one point (initial value) 1: Bit sampling at three points | _ | | | | SJW<br>[1:0] | Re-<br>Synchronization<br>Jump Width | b5 b4<br>0 0: 1Tq<br>(initial value)<br>0 1: 2Tq<br>1 0: 3Tq<br>1 1: 4Tq | SJW<br>[1:0] | Re-<br>synchronization<br>jump width<br>control bits | b13 b12<br>0 0: 1Tq (initial value)<br>0 1: 2Tq<br>1 0: 3Tq<br>1 1: 4Tq | | Bit timing | configuration regis | ster 0 (HCAN2_BCR0) | Bit config | uration register (B | CR) | | BRP<br>[7:0] | Baud rate prescaler bits | Division ratio of (setting value P + 1) Note: The initial value is 0 (division by 1) | BRP<br>[9:0] | Prescaler<br>division ratio<br>select bits | Division ratio of (setting value P + 1) Note: The initial value is 0 (division by 1) | ### 2.5 Mailbox Transmission/Reception Setting Details Table 2.5 SH7047 (HCAN2) and RX65N (CAN) Mailbox Transmission/Reception Settings | SH7047 (H | HCAN2) | | RX65N (CAN | l) | | |--------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | Mailboxes | (MB0 to MB31) | | Message con | trol register j (M | CTLj) (j = 0 to 31) | | MBC<br>[2:0] | Mailbox<br>configuration | Refer to Table 2.6 | TRMREQ | Transmit<br>mailbox<br>request bit | O: Not configured for transmission (initial value) 1: Configured as transmit mailbox Note: The transmission and reception configuration settings are separate. | | | | | RECREQ | Receive<br>mailbox<br>request bit | O: Not configured for reception (initial value) 1: Configured as receive mailbox Note: The transmission and reception configuration settings are separate. | | | | (TXPR0, TXPR1) | | | CTLj) (j = 0 to 31) | | TXPR0<br>[15:1]<br>TXPR1<br>[15:0] | Transmit wait register | 0: Idle state (initial value) 1: Transmit wait (CAN bus arbitration) Notes: Transmission starts when TXPR is set to 1. The corresponding bit is cleared to 0 automatically after message transmission completion or cancellation completion. | TRMREQ | Transmit mailbox request bit | O: Not configured for transmission (initial value) 1: Configured as transmit mailbox Notes: Transmission starts when TRMREQ is set to 1. The corresponding bit is not cleared to 0 even after message transmission completion. CTL (in O to 24) | | Transmit a | acknowledge reg | gister 0, 1 (TXACK0, | | itrol register j (M | CTLj) (j = 0 to 31) | | TXACK0<br>[15:1]<br>TXACK1<br>[15:0] | Transmit<br>acknowledge<br>register | O: Transmission in progress or no transmission (initial value) 1: Transmission complete [Clearing condition] 1 is written. | SENTDATA | Transmission complete flag | O: Transmission in progress or no transmission (initial value) 1: Transmission complete [Clearing condition] O is written. | | SH7047 (I | HCAN2) | | RX65N (CAN | 1) | | | |--------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | | Transmit v | wait cancel regis | ster 0, 1 (TXCR0, | Message con | Message control register j (MCTLj) (j = 0 to 31) | | | | TXCR0<br>[15:1]<br>TXCR1<br>[15:0] | Transmit<br>wait cancel<br>register | O: Transmit message cancellation idle state (initial value) 1: Transmit message canceled [Clearing condition] 1 is written. | TRMREQ | Transmit<br>mailbox<br>request bit | O: Not configured for transmission (initial value) 1: Configured as transmit mailbox Note: Transmission is canceled when the value of TRMREQ changes from 1 to 0. | | | Abort ackr<br>ABACK1) | nowledge regist | er 0, 1 (ABACK0, | _ | | CTLj) (j = 0 to 31) | | | ABACK0<br>[15:1]<br>ABACK1<br>[15:0] | Abort<br>acknowledge<br>register | O: Cancellation failure due to transmission completion or no cancellation request (initial value) 1: Transmit message cancellation completion | TRMABT | Transmission<br>abort<br>complete flag | Cancellation failure due to transmission completion or no cancellation request (initial value) Transmit message cancellation completion | | | | | [Clearing condition] 1 is written. | | | [Clearing condition] 0 is written. | | | Receive c | omplete registe | r 0, 1 (RXPR0, RXPR1) | Message con | trol register j (M | CTLj) (j = 0 to 31) | | | RXPR0<br>[15:0]<br>RXPR1<br>[15:0] | Receive<br>complete<br>register | O: Reception in progress or no reception (initial value) 1: Data frame receive complete [Clearing condition] 1 is written. | NEWDATA | Reception complete flag | O: Reception in progress or no reception (initial value) 1: Data frame or remote frame receive complete [Clearing condition] O is written. | | | Remote re | equest register ( | ), 1 (RFPR0, RFPR1) | | | | | | RFPR0<br>[15:0]<br>RFPR1<br>[15:0] | Remote<br>request<br>register | O: Reception in progress or no reception (initial value) 1: Remote frame receive complete [Clearing condition] 1 is written. | _ | | | | Table 2.6 Mailbox Configuration (MBC[2:0]) Settings | | Data | Remote | Data | Remote | | |-------|---------------|----------------------|---------|---------|---------------------------| | | Frame | Frame | Frame | Frame | | | b2 b0 | Transmit | Transmit | Receive | Receive | Remarks | | 0 0 0 | Yes | Yes | No | No | Mailbox 0 cannot be used | | | | | | | Time-trigger transmission | | | | | | | can be used | | 0 0 1 | Yes | Yes | No | Yes | Can be used with ATX | | | | | | | Mailbox 0 cannot be used | | | | | | | LAFM can be used | | 0 1 0 | No | No | Yes | Yes | Mailbox 0 can be used | | | | | | | LAFM can be used | | 0 1 1 | Setting prohi | bited | | | | | 1 0 0 | No | Yes | Yes | Yes | Mailbox 0 cannot be used | | | | | | | LAFM can be used | | 1 0 1 | No | Yes | Yes | No | Mailbox 0 cannot be used | | | | | | | LAFM can be used | | 1 1 0 | Setting prohi | bited | | | | | 1 1 1 | Mailbox inac | tive (initial value) | ) | | | ### 2.6 Interrupt Source Status Flag Details Table 2.7 SH7047 (HCAN2) and RX65N (CAN) Interrupt Source Status Flags | SH7047 ( | (HCAN2) | | RX65N (CAN) | | | |-----------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | Interrupt | request register (IF | RR) | Message con | trol register j (M | CTLj) (j = 0 to 31) | | IRR8 | Mailbox empty interrupt flag | O: Transmission in progress or no transmission (initial value) 1: Transmission complete or transmission cancellation complete [Clearing condition] When all transmit acknowledge register (TXACK) and abort acknowledge register (ABACK) bits are cleared | SENTDATA | Transmission complete flag | O: Transmission in progress or no transmission (initial value) 1: Transmission complete [Clearing condition] O is written. | | IRR1 | Receive<br>message<br>interrupt flag | O: Reception in progress or no reception (initial value) 1: Data frame receive complete [Clearing condition] When all mailbox bits in receive complete register (RXPR) are cleared | NEWDATA | Reception complete flag | O: Reception in progress or no reception (initial value) 1: Data frame and remote frame receive complete [Clearing condition] O is written. | | IRR2 | Remote frame request interrupt flag | O: Reception in progress or no reception (initial value) 1: Remote frame receive complete [Clearing condition] When all mailbox bits in remote request register (RFPR) are cleared | | | | | SH7047 ( | (HCAN2) | | RX65N (CAN | 1) | | |-----------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | IRR12 | Bus operation interrupt flag | O: CAN bus idle state (initial value) 1: CAN bus operation in HCAN sleep mode [Clearing condition] 1 is written. | | | | | Interrupt | register (IRR) | 1 | Error interrup | t factor judge re | aister (EIFR) | | IRR3 | Transmit error warning interrupt flag | <ul> <li>0: Error warning not detected (initial value)</li> <li>1: Error warning detected (when TEC ≥ 96)</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul> | EWIF | Error-<br>warning<br>detect flag | 0: Error warning not detected (initial value) 1: Error warning detected (when TEC ≥ 96 or REC ≥ 96) [Clearing condition] | | IRR4 | Receive error<br>warning<br>interrupt flag | 0: Error warning not detected (initial value) 1: Error warning detected (when REC ≥ 96) [Clearing condition] 1 is written. | | | 0 is written. | | IRR5 | Error passive interrupt flag | 0: Error passive state not detected (initial value) 1: Error passive state detected (when TEC ≥ 128 or REC ≥ 128) [Clearing condition] 1 is written. | EPIF | Error-passive<br>detect flag | 0: Error passive state not detected (initial value) 1: Error passive state detected (when TEC ≥ 128 or REC ≥ 128) [Clearing condition] 0 is written. | | IRR6 | Bus off/bus off recovery interrupt flag | <ul> <li>0: Not in bus-off state (initial value)</li> <li>1: Bus-off state (when TEC ≥ 256) or 11 recessive bits received 128 times in bus-off state</li> <li>[Clearing condition]</li> <li>1 is written.</li> </ul> | BOEIF | Bus-off entry<br>detect flag | <ul> <li>0: Not in bus-off state (initial value)</li> <li>1: Bus-off state (when TEC ≥ 256)</li> <li>[Clearing condition]</li> <li>0 is written.</li> </ul> | | SH7047 ( | (HCAN2) | | RX65N (CAN | 1) | | |----------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | IRR7 | Overload frame interrupt flag | O: Overload frame transmission not detected (initial value) Overload frame transmission detected [Clearing condition] is written. | OLIF | Overload<br>frame<br>transmission<br>detect flag | O: Overload frame transmission not detected (initial value) 1: Overload frame transmission detected [Clearing condition] O is written. | | IRR9 | Unread<br>message<br>interrupt flag | O: No overrun/overwrite (initial value) 1: Discard received message/unread message overwrite [Clearing condition] All unread message status register (UMSR) bits are cleared | _ | | | | IRR13 | Timer overflow interrupt flag | O: Timer overflow has not occurred Timer overflow has occurred [Clearing condition] is written. | | | | | IRR14 | Timer compare<br>match interrupt<br>flag 0 | O: TCMR0 timer compare match has not occurred TCMR0 timer compare match has occurred (TCMR0 = TCNTR) [Clearing condition] 1 is written. | | | | | IRR15 | Timer compare<br>match interrupt<br>flag 1 | O: TCMR1 timer compare match has not occurred 1: TCMR1 timer compare match has occurred (TCMR1 = TCNTR) [Clearing condition] 1 is written. | | | | RENESAS | SH7047 (HCAN2) | | | RX65N (CAI | N) | | |----------------|------------------------------------|----------------------------------------------------------------------------------------------------------|------------|----------|----------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | IRR0 | Reset/halt/sleep<br>interrupt flag | O: No mode transition 1: Transition to reset mode, transition to halt mode, or transition to sleep mode | | _ | | | | | [Clearing condition] 1 is written. | | | | ### 2.7 Interrupt Source Request Enable/Disable Flag Details Table 2.8 SH7047 (HCAN2) and RX65N (CAN) Interrupt Source Request Enable/Disable Flags | SH7047 (HCAN2) | | | RX65N (0 | RX65N (CAN) | | | |----------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------|----------|--| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | | Interrupt r | mask register (IMR) | | _ | | | | | IMR8 | Mailbox empty interrupt mask | O: Interrupt red enabled 1: Interrupt red disabled (initial value) O: Interrupt red disabled (initial value) | quest | _ | | | | IMR1 | Receive<br>message<br>interrupt mask | O: Interrupt recensibled 1: Interrupt recensibled (initial value) Output Description: | quest | _ | | | | IMR12 | Bus operation interrupt mask | O: Interrupt red enabled 1: Interrupt red disabled (initial value) | quest | _ | | | | IMR2 | Remote frame request interrupt mask | O: Interrupt red enabled 1: Interrupt red disabled (initial value) O: Interrupt red disabled (initial value) | quest | _ | | | | IMR13 | Timer overflow interrupt mask | O: Interrupt recent enabled 1: Interrupt recent edisabled (initial value) O: Interrupt recent enabled (initial value) | quest | _ | _ | | | IMR14 | Timer compare<br>match interrupt<br>0 mask | O: Interrupt red enabled 1: Interrupt red disabled (initial value) | quest | _ | | | | IMR15 | Timer compare<br>match interrupt<br>1 mask | O: Interrupt red enabled 1: Interrupt red disabled (initial value) | quest | _ | _ | | | IMR0 | Reset/halt/sleep interrupt mask | O: Interrupt recent enabled I: Interrupt recent disabled (initial value) O: Interrupt recent enabled enabled (initial value) O: Interrupt recent enabled en | quest | _ | | | | SH7047 (HCAN2) | | | RX65N ( | RX65N (CAN) | | | |--------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------|--------------|-------------------------------------------------------|--------------------------------------------------------------------------------|--| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | | Interrupt i | mask register (IMR | ) | Error inte | Error interrupt enable register (EIER) | | | | IMR3 | Transmit error warning interrupt mask | Interrupt request enabled Interrupt request disabled (initial value) | EWIE | Error-warning interrupt enable bit | O: Interrupt request disabled (initial value) 1: Interrupt request enabled | | | IMR4 | Receive error<br>warning<br>interrupt mask | Interrupt request enabled Interrupt request disabled (initial value) | | | | | | IMR5 | Error passive interrupt mask | O: Interrupt request enabled 1: Interrupt request disabled (initial value) | EPIE | Error-passive interrupt enable bit | O: Interrupt request disabled (initial value) 1: Interrupt request enabled | | | IMR6 | Bus off/bus off<br>recovery<br>interrupt mask | Interrupt request enabled Interrupt request disabled (initial value) | BOEIE | Bus-off entry interrupt enable bit | Interrupt request disabled (initial value) Interrupt request enabled | | | IMR7 | Overload frame interrupt mask | Interrupt request enabled Interrupt request disabled (initial value) | OLIE | Overload<br>frame transmit<br>interrupt<br>enable bit | Interrupt request disabled (initial value) Interrupt request enabled | | | IMR9 | Unread<br>interrupt mask | O: Interrupt request enabled 1: Interrupt request disabled (initial value) | ORIE | Overrun<br>interrupt<br>enable bit | O: Interrupt request disabled (initial value) 1: Interrupt request enabled | | | Mailbox ir<br>MBIMR1) | | ter 0, 1 (MBIMR0, | | nterrupt enable re | gister (MIER) | | | MBIMR0<br>[15:0]<br>MBIMR1<br>[15:0] | Mailbox<br>interrupt mask | Interrupt enabled Interrupt disabled (initial value) | MB<br>[31:0] | Interrupt<br>enable bits | O: Interrupt disabled (initial value) I: Interrupt enabled | | The interrupt controller specifications differ on the SH7047 Group and RX65N Group. To control generation of interrupts on the RX65N Group it is necessary to make enable/disable settings for each interrupt in the interrupt controller. For details of the interrupt controller, refer to RX65N Group, RX651 Group User's Manual: Hardware (R01UH0590). The CAN interrupts on the RX65N Group are listed below. [Software configurable interrupt B] CANi reception complete interrupt (mailboxes 0 to 31) [RXMi] CANi transmission complete interrupt (mailboxes 0 to 31) [TXMi] CANi receive FIFO interrupt [RXFi] CANi transmit FIFO interrupt [TXFi] #### [Group BE0 interrupts] CANi error interrupts [ERSi] (error interrupt sources) - · Bus error - Error-warning - Error-passive - · Bus-off entry - Bus-off recovery - Receive overrun - · Overload frame transmission - Bus lock ### 2.8 Details of Settings for Filtering Using Receive Message Identifier Table 2.9 SH7047 (HCAN2) and RX65N (CAN) Settings for Filtering Using Receive Message Identifier | SH7047 (HCAI | N2) | | RX65N (CAN) | | | |--------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | Mailboxes (MB | 0 to MB31) | | Mask registe | er k (MKRk) (k | = 0 to 7) | | STDID_LAFM [10:0] | Local<br>acceptance<br>filter mask for<br>standard ID | O: Corresponding bits are compared 1: Corresponding bits are not compared (Initial values are undefined.) | SID[10:0] | Standard ID bits | O: Corresponding bits are not compared 1: Corresponding bits are compared Notes: The bit functions are the opposite of those on the HCAN2. Initial values are undefined. | | EXTID_LAFM [17:16] EXTID_LAFM [15:0] | Local<br>acceptance<br>filter mask for<br>extended ID | O: Corresponding bits are compared 1: Corresponding bits are not compared (initial value) | EID[17:0] | Extended ID bits | O: Corresponding bits are not compared 1: Corresponding bits are compared Notes: The bit functions are the opposite of those on the HCAN2. Initial values are undefined. | | | | | Mask invalid | register (MKI) | /LR) | | | | | MB[31:0] | Mask invalid bits | O: Mask valid for corresponding mailbox 1: Mask invalid for corresponding mailbox Note: Initial values are undefined. | ### 2.9 Timer Control/Time Trigger Details Table 2.10 Details on SH7047 (HCAN2) and RX65N (CAN) Time Stamps and Time Triggers | SH7047 ( | HCAN2) | | RX65N (CAN) | | | | | |-----------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | | | Time cont | rol register (TCR) | | Control reg | ister (CTLR) | | | | | TCR15 | Enable timer | 0: Stop timer 1: Start timer Note: There is a problem with the timer function. Always write 0 to prevent the timer from running. | TSRC | Time stamp | Note: Start counting will transition to normal operating mode. Stop will transition to sleep mode or halt mode. 0: Do not reset | | | | | | | | counter reset command | 1: Reset | | | | TCR14 | Disable ICR0 | O: Disable input capture register 0 (ICR0) 1: Enable input capture register 0 (ICR0) | | | | | | | TCR13 | Timestamp<br>control for<br>reception | O: Timestamp functions at every SOF 1: Timestamp functions at every EOF Note: Timestamps are not supported when every SOF is received. When using the timestamp in reception, write 1 to this bit. | | | | | | | TCR12 | Timestamp<br>control for<br>transmission | O: Timestamp in TXPR bit Timestamp in TXACK bit | _ | _ | | | | | TCR11 | Timer clear/set<br>control by<br>TCMR0 | O: Timer is not cleared by compare match with TCMR0 1: Timer is cleared and set to the value of the local offset register (LOSR) by compare match with TCMR0 | | | | | | | SH7047 ( | HCAN2) | | RX65N (CAN) | | | | |----------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------|--------------------------------------------------------------------------------------------------------|--| | Symbol | Bit Name | Function | Symbol | Bit Name | Function | | | TCR10 | Timer clear/set<br>control by<br>CCM | O: Timer is not cleared by CAN-ID compare match 1: Timer is cleared and set to the value of the local offset register (LOSR) by CAN-ID compare match | _ | | | | | TCR9 | ICR0<br>automatic<br>disable by<br>CCM | O: TCR14 is not cleared by CAN-ID compare match 1: TCR14 is cleared by CAN-ID compare match | | | | | | TPSC5<br>to<br>TPSC0 | HCAN2 timer prescaler | Division ratio of 2 x (setting value P + 1) Note: The initial value is 0 (division by 1) | TSPS[1:0] | Time stamp<br>prescaler<br>select bits | b1b0<br>0 0: Every bit time<br>0 1: Every 2-bit time<br>1 0: Every 4-bit time<br>1 1: Every 8-bit time | | #### 3. Differences between Mailboxes Table 3.1 shows Mailbox Structure of RX65N (CAN), and Table 3.2 shows Mailbox Structure of SH7047 (HCAN2). Items that only exist on one group are indicated in **red**. Table 3.1 Mailbox Structure of RX65N (CAN) | Register<br>Name | b7 | b6 | b5 | <b>b</b> 4 | b3 | b2 | b1 | b0 | Access<br>Size*1 | Field | |------------------|---------------------------------------------------|-----|------|------------|-------|--------------|---------|-------|------------------|---------| | | | | มอ | b4 | | | | DU | | | | MBj | IDE*2 | RTR | | | | SID[10:6 | | | 8/16/32 | Control | | (j = 0 to 31) | | | SID[ | 5:0] | | | EID[1 | 7:16] | | | | | | | | EID[ | 15:8] | | | | | | | | | | | EID[ | 7:0] | | | | | | | | | _ | _ | | | _ | | | 8/16/32 | | | | | | | | | DLC | [3:0] | | ] | | | | DATA0 | | | | | 8/16/32 Data | Data | | | | | | DATA1 DATA2 DATA3 DATA4 DATA5 DATA6 DATA7 TSH TSL | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 8/16/32 | | | | | | | | | | | | | | | | | | | | | | | | | | Time | | | | | | | | | | | stamp | | | Note: 1. When accessing mailbox register j (MBj) (j = 0 to 31), access even addresses for 16-bit access and access addresses ending in 0h, 4h, 8h, or Ch for 32-bit access. Note: 2. The IDE bit is enabled when the IDFM bit in CTLR register are mixed ID mode (10b). Write the IDE bits with 0 when the IDFM bits are not 10b. The value is 0 when it is read. Table 3.2 Mailbox Structure of SH7047 (HCAN2) | Register<br>Name | b7 | b6 | b5 | b4 | b3 | b2 | B1 | b0 | Access<br>Size*1 | Field | |------------------|---------------------------------------|------|--------|---------|-------------|------|-------------|------|------------------|------------| | MBx | 0 STDID[10:4] | | | | | | 16 Control | | | | | (x = 0 to 31) | | STDI | D[3:0] | | RTR | IDE | EXT<br>[17: | | 1 | | | | | | | EXTID | )<br>[15:8] | | [.,, | . 0] | 16 | _ | | | | | | | D[7:0] | | | | | | | | CCM | TTE | NMC | ATX | DART | ľ | MBC[2:0] | | 8/16 | | | | PTE | TCT | 0 | 0 | | DLC[ | 3:0] | | | | | | | | _ | TimeSta | mp[15:8] | | | | 16 | Time stamp | | | TimeStamp[7:0] | | | | | | | | | | | | | | | | DATA_0 | | | | 8/16 Data | Data | | | MSG_DATA_1 MSG_DATA_2 | | | | | | | | | _ | | | | | | | | | | | 8/16 | | | | MSG_DATA_3 | | | | | | | | 8/16 | | | | MSG_DATA_4 | | | | | | | | | | | | MSG_DATA_5 | | | | | | | | 0/40 | | | | MSG_DATA_6 MSG_DATA_7 | | | | | | | | 8/16 | | | | | | | 16 | LAFM / | | | | | | | | LAFM0 / TTT[15:8]<br>LAFM0 / TTT[7:0] | | | | | | | | 10 | Trigger | | | LAFM0 / TTT[7.0] LAFM1 / TTT[15:8] | | | | | | | | 16 | time | | LAFM1 / TTT[7:0] | | | | | | | 10 | | | | | 1 | | | | | [1.0] | | | | | 1 | Note: 1. When accessing message box (MBx) (x = 0 to 31), access even addresses for 16-bit access. #### 4. Other Differences #### 4.1 Sleep Mode Setting Procedure The procedures for entering and clearing sleep mode differ between the SH7047 (HCAN2) and RX65N (CAN). The sleep mode setting procedure on each device is shown below. For more information on detailed differences, refer to the User's Manual: Hardware of each device. Figure 4.1 Sleep Mode Setting Procedure on SH7047 (HCAN2) and RX65N (CAN) ### 4.2 Initialization by CAN Reset The register initialization operation and transition timing after a CAN software reset differ between the SH7047 (HCAN2) and RX65N (CAN). Table 4.1 lists the register initialization operation and transition timing differences between the two devices. Table 4.1 Register Initialization Operation and Transition Timing after CAN Software Reset | Item | SH7047 (HCAN2) | RX65N (CAN) | |-------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Register initialization | Only TEC and REC registers are initialized. | The following registers are initialized and the initialized state while in reset mode is retained: MCTLj, STR (except SLPST and TFST flags), EIFR, RECR, TECR, TSR, MSSR, MSMR, RFCR, TFCR, TCR, and ECSR (except EDPM bit) | | Transition timing | After the MCR0 is set to 1, transition occurs after message handling has finished completely. | After the CTLR.CANM[1:0] bits are set to 01b, transition occurs after message transmission finishes (without waiting for reception to complete). [Forcible transition] Transition to reset mode occurs immediately when the CTLR.CANM[1:0] bits are set to 11b. | #### 4.3 Endianness The RX Family supports both littleendian and bigendian byte order. The SH Family supports bigendian byte order only. For details of endian settings for the RX Family, refer to the User's Manual: Hardware of the specific RX Family device. #### 5. Related Documents Related documents are listed below. Consult them in conjunction with this application note. #### **Application Notes** - RX Family Using the CAN (R01AN1448) - RX65N/RX651 Group, RX230/RX231 Group Points of Difference Between RX65N Group and RX231 Group (R01AN3377) #### User's Manuals - SH-2 SH7047 Group Hardware Manual (REJ09B0020) - RX65N Group, RX651 Group User's Manual: Hardware (R01UH0590) ### **Revision History** | | | Description | | |------|-----------|-------------|----------------------| | Rev. | Date | Page | Summary | | 1.00 | Sep.30.19 | | First edition issued | | | | | | # General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. 1. Precaution against Electrostatic Discharge (ESD) A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. 2. Processing at power-on The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. 3. Input of signal during power-off state Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. 4. Handling of unused pins Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. 5. Clock signals After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. - 6. Voltage application waveform at input pin - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between $V_{IL}$ (Max.) and $V_{IH}$ (Min.). - 7. Prohibition of access to reserved addresses Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed. 8. Differences between products Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) #### Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/.