

# **RL78/G23**

### **ELCL Manchester Decoder Function**

### Introduction

This application note describes how to use the logic and event link controller (ELCL) to decode Manchester code. By using ELCL, the functions realized by software can be realized by hardware, and resources (ROM, RAM, etc.) can be reduced.

### **Target Device**

RL78/G23

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

### Contents

| 1.    | Specifications                                            | 4  |
|-------|-----------------------------------------------------------|----|
| 2.    | Conditions for Operation Confirmation                     | 6  |
| 3.    | Hardware                                                  | 7  |
| 3.1   | Example of Hardware Configuration                         | 7  |
| 3.2   | Used Pins                                                 | 7  |
| 4.    | Software                                                  | 8  |
| 4.1   | Overview of the sample program                            | 8  |
| 4.2   | Folder Configuration                                      | 9  |
| 4.3   | Option Byte Settings                                      | 10 |
| 4.4   | Constants                                                 | 10 |
| 4.5   | Variables                                                 | 10 |
| 4.6   | Functions                                                 | 11 |
| 4.7   | Function Specifications                                   | 12 |
| 4.8   | Flow Charts                                               | 13 |
| 4.8.  | 1 Main Process                                            | 13 |
| 4.8.2 | 2 CSI00 reception complete callback process               | 14 |
| 5.    | Application example                                       | 15 |
| 5.1   | Setting up the ELCL components                            | 15 |
| 5.2   | r01an5616_elcl_manchester.scfg                            | 17 |
| 5.2.  | 1 Clocks                                                  | 18 |
| 5.2.2 | 2 System                                                  | 19 |
| 5.2.  | 3 r_bsp                                                   | 19 |
| 5.2.4 | 4 Config_LVD0                                             | 19 |
| 5.2.  | 5 Config_TAU0_0                                           | 19 |
| 5.2.0 | 6 Config_ManchesterDecoder                                | 19 |
| 5.2.  | 7 Config_PORT                                             | 19 |
| 5.2.8 | 8 Config_CSI00                                            | 19 |
| 5.2.9 | Point for Caution when generating Smart Configurator code | 20 |
| 5.2.9 | 9.1 TO01 settings                                         | 20 |
| 5.2.9 | 9.2 SCK00 and SI00 settings                               | 20 |
| 5.3   | Component "ELCL manchester decoder"                       | 21 |
| 5.3.  | 1 Setting the ELCL Register                               | 22 |
| 6.    | Sample Code                                               | 27 |
| 7.    | Reference                                                 | 27 |



| _ |     | /G23     |
|---|-----|----------|
|   | / 🗸 | 11 2 7 2 |
|   |     |          |

Revision History......28

### 1. Specifications

This application note describes how to decode Manchester code by using ELCL.

There are two standards in the Manchester Code: the G.E.Thomas method, shown in Figure 1-1, and IEEE 802.3 compliance, shown in Figure 1-2. The G.E.Thomas method transmits the logical value "0" by a transition from Low to High, and "1" by a transition from High to Low. According to IEEE 802.3 transmits the logical value "0" the transition from High to Low, and "1" by a transition from Low to High.

This application note describes how to decode the G.E.Thomas method.

Figure 1-1 Manchester code (G.E.Thomas method)



Figure 1-2 Manchester code (IEEE 802.3 compliant)



Figure 1-3 shows the Manchester code decoding system configuration using ELCL. The Manchester code received by INTPUT A is decoded to the clock line and data line. The clock line is connected to SCK0n of Serial Array Unit 0 (SAU0) via channels 0 and 1 of Timer Array Unit 0 (TAU0) and the data line is connected to SI0n of SAU0.

Figure 1-3 System Configuration



R01AN5616EJ0200 Rev.2.00 Mar.24.22 Figure 1-4 shows the timing chart.

The TAU0 channel is used by setting it to the one-shot pulse output function, and the SAU is used by setting it to the continuous transfer mode.

The period a for SCK0n is generated by TAU0. It is necessary to set TDR00 (delay) and TDR01 (one-shot pulse width) so that the change timings of the Manchester code, SCK0n cycle, and TAU0 do not overlap.

When changing the default settings of this sample code and using it, make sure that the following conditions are met.

TDR00: 0 (set "2" when using the Smart Configurator)

TDR01: a x 3/4 (round up after the decimal point)

Figure 1-4 Timing chart



In this application note, the first byte may not be received correctly, so the first byte is treated as invalid data and the second and subsequent bytes are treated as valid data. When decoding the Manchester code using this application note, enter the code to be decoded after any data other than "FFH" and "00H" in the first byte.

Figure 1-5 shows a concrete example. In the example, the data size is 5 bytes, but there is no particular limit.

This is example that the data of 5 bytes is sent in the order "D5H, 76H, ACH, 00H, FFH". Before "D5H" is sent, "5AH" should be sent to recognize the first data. Then a total data of 6 bytes is sent. After receiving 6 bytes of data, 2 to 6 bytes are considered valid data.

Figure 1-5 Example of adding "5AH" to the first byte



R01AN5616EJ0200 Rev.2.00 Mar.24.22



## 2. Conditions for Operation Confirmation

The sample code with this application note runs properly under the condition below.

**Table 2-1 Operation Confirmation Conditions** 

| Items                                    | Contents                                                   |
|------------------------------------------|------------------------------------------------------------|
| MCU                                      | RL78/G23 (R7F100GLG)                                       |
| Operating frequencies                    | High-speed on-chip oscillator clock: 16 MHz                |
|                                          | CPU/peripheral hardware clock: 16 MHz                      |
| Operating voltage                        | • 3.3V                                                     |
|                                          | LVD0 operations (V <sub>LVD0</sub> ): Reset mode           |
|                                          | Rising edge TYP.1.90V                                      |
|                                          | Falling edge TYP.1.86V                                     |
| Integrated development environment (CS+) | CS+ for CC V8.07.00 from Renesas Electronics Corp.         |
| C compiler (CS+)                         | CC-RL V1.11 from Renesas Electronics Corp.                 |
| Integrated development environment       | e² studio 2022-01 (22.01.0) from Renesas Electronics Corp. |
| (e <sup>2</sup> studio)                  |                                                            |
| C compiler (e <sup>2</sup> studio)       | CC-RL V1.11 from Renesas Electronics Corp.                 |
| Integrated development environment (IAR) | IAR Embedded Workbench for Renesas RL78 v4.21.1 from       |
| C compiler (IAR)                         | IAR Systems                                                |
| Smart Configurator                       | V.1.2.0                                                    |
| Board support package (r_bsp)            | V.1.13                                                     |
| Emulator                                 | CS+, e <sup>2</sup> studio: COM port                       |
|                                          | IAR: E2 Emulator Lite                                      |
| Board                                    | RL78/G23 Fast Prototyping Board                            |
|                                          | (RTK7RLG230CLG000BJ)                                       |

#### 3. **Hardware**

#### 3.1 **Example of Hardware Configuration**

Figure 3-1 shows an example of the hardware configuration in this application.

**Figure 3-1 Hardware Configuration** 



Caution 1. This simplified circuit diagram was created to show an overview of connections only. When actually designing your circuit, make sure the design includes sufficient pin processing and meets electrical characteristic requirements. (Connect each input-only port to VDD or Vss through a resistor.)

Caution 2. Connect the EV<sub>SS</sub> pin to V<sub>SS</sub> and the EV<sub>DD</sub> pin to V<sub>DD</sub>.

Caution 3. V<sub>DD</sub> must be held at not lower than the reset release voltage (V<sub>LVD0</sub>) that is specified as LVD.

#### 3.2 Used Pins

Table 3-1 List of Pins and Functions shows list of used pins and assigned functions.

**Table 3-1 List of Pins and Functions** 

| Pin name | Input/Output | Function                 |
|----------|--------------|--------------------------|
| P53      | Output       | LED1 lights (Low Active) |
| P50      | Input        | Manchester code input    |

Caution. In this application note, only the used pins are processed. When actually designing your circuit, make sure the design includes sufficient pin processing and meets electrical characteristic requirements.

#### 4. Software

### 4.1 Overview of the sample program

In this sample code, the Manchester code received from P50 is decoded by ELCL, and CSI00 receives the decoded data and clock.

- (1) Initial settings of SAU0 and TAU0.
- (2) Prepares to receive CSI00 (setting of the storage area) and enables the interrupt.
- (3) Waits for the Manchester code to be received.
- (4) After receiving 6 bytes of data and transferring it to the storage area, the receive completion interrupt is generated.
- (5) Turns on LED1.

Figure 4-1 shows the system configuration of the sample code, and Figure 4-2 shows the timing chart. Select P50 as the ELCL input signal and Tl00 or Sl00 as the ELCL output signal.

Figure 4-1 System configuration of the sample code



Figure 4-2 Timing chart of the sample code



R01AN5616EJ0200 Rev.2.00 Mar.24.22

### 4.2 Folder Configuration

Table 4-1 shows folder configuration of source file and header files using by sample code except the files generated by integrated development environment and the files in the bsp environment.

**Table 4-1 Folder configuration** 

| Folder/File configuration |                                           | Outline                                        | Created by Smart configurator |  |
|---------------------------|-------------------------------------------|------------------------------------------------|-------------------------------|--|
| ¥r01                      | an5616_elcl_manchester <dir> Note 3</dir> | Root folder of this sample code                |                               |  |
| ¥                         | src <dir></dir>                           | Folder for program source                      |                               |  |
|                           | main.c                                    | Sample code source file                        |                               |  |
|                           | ¥smc_gen <dir></dir>                      | Folder created by Smart Configurator $\sqrt{}$ |                               |  |
|                           | ¥Config_ManchesterDecoder <dir></dir>     | Folder for ELCL program                        | V                             |  |
|                           | Config_ManchesterDecoder.c                | Source file for ELCL                           | √                             |  |
|                           | Config_ManchesterDecoder.h                | Source file for ELCL                           | √                             |  |
|                           | Config_ManchesterDecoder _user.c          | Interrupt source file for ELCL                 | √                             |  |
|                           | ¥Config_PORT <dir></dir>                  | Folder for PORT program                        | V                             |  |
|                           | Config_PORT.c                             | Source file for PORT                           | V                             |  |
|                           | Config_PORT.h                             | Header file for PORT                           | <b>√</b>                      |  |
|                           | Config_PORT_user.c                        | Interrupt source file for PORT                 | √Note 1                       |  |
|                           | ¥Config_CSI00 <dir></dir>                 | Folder for CSI00 program                       | √                             |  |
|                           | Config_CSI00.c                            | Source file for CSI00                          | √                             |  |
|                           | Config_CSI00.h                            | Header file for CSI00                          | √                             |  |
|                           | Config_CSI00_user.c                       | Interrupt source file for CSI00                | √Note 2                       |  |
|                           | ¥Config_TAU0_0 <dir></dir>                | Folder for TAU0 program                        | √                             |  |
|                           | Config_TAU0_0.c                           | Folder for TAU0 program                        | √                             |  |
|                           | Config_TAU0_0.h                           | Folder for TAU0 program                        | √                             |  |
|                           | Config_TAU0_0_user.c                      | Folder for TAU0 program                        | √Note 1                       |  |
|                           | ¥general <dir></dir>                      | Folder for initialize or common program        | √                             |  |
|                           | ¥r_bsp <dir></dir>                        | Folder for BSP program                         | √                             |  |
|                           | ¥r_config <dir></dir>                     | Folder for program                             | √                             |  |

Note. <DIR> means directory.

Note 1. Not used in this sample code.

Note 2. Added the interrupt handling routine to the file generated by the Smart Configurator.

Note 3. The IAR version of the sample code contains r01an5616\_elcl\_manchester.ipcf. For the ipcf file, refer to "RL78 Smart Configurator User Guide: IAR (R20AN0581)".

### 4.3 Option Byte Settings

Table 4-2 shows the option byte settings.

**Table 4-2 Option Byte Settings** 

| Address       | Setting Value    | Contents                                                                 |
|---------------|------------------|--------------------------------------------------------------------------|
| 000C0H/040C0H | 1110 1111B (EFH) | Operation of Watchdog timer is stopped (counting is stopped after reset) |
| 000C1H/040C1H | 1111 1110B (FEH) | LVD0 operating mode: reset mode                                          |
|               |                  | Detection voltage: Rising edge 1.90V                                     |
|               |                  | Falling edge 1.86V                                                       |
| 000C2H/040C2H | 1110 1001B (E9H) | Flash operating mode: HS mode                                            |
|               |                  | High-speed on-chip oscillator clock: 16MHz                               |
| 000C3H/040C3H | 1000 0101B (85H) | On-chip debugging is enabled                                             |

### 4.4 Constants

Table 4-3 shows the constants that are used in this sample code.

Table 4-3 Constants used in the sample code

| Constant Name | Setting Value | Contents                             | File                |
|---------------|---------------|--------------------------------------|---------------------|
| LED1          | P5_bit.no3    | P53                                  | Config_CSI00_user.c |
| LED_ON        | 0             | Setting value for turning on the LED | Config_CSI00_user.c |
| BUFFER_SIZE   | 6             | Receive buffer size                  | main.c              |

### 4.5 Variables

Global variables are not used in this sample code.

### 4.6 Functions

Table 4-4 shows the functions used in the sample code. However, the unchanged functions generated by the Smart Configurator are excluded.

### **Table 4-4 Functions**

| Function name                       | Outline                                   | Source file         |
|-------------------------------------|-------------------------------------------|---------------------|
| main                                | Main process                              | main.c              |
| r_Config_CSI00_callback_receivee nd | CSI00 reception complete callback process | Config_CSI00_user.c |

### 4.7 Function Specifications

This part describes function specifications of the sample code.

### [Function name] main

OutlineMain processHeaderr\_smc\_entry.hDeclarationvoid main (void);

**Description** This function initializes the ELCL, sets the receive area, and sets the interrupt.

It shifts to the reception standby state and starts the operation of TAU0.

Arguments None Return value None Remarks None

### [Function name] r\_Config\_CSI00\_callback\_receiveend

Outline CSI00 reception complete callback process

Headerr\_cg\_macrodriver.h, r\_cg\_userdefine.h, Config\_CSI00.hDeclarationstatic void r\_Config\_CSI00\_callback\_receiveend (void);DescriptionThis function lights LED1 after reception is complete.

Arguments None
Return value None
Remarks None

### 4.8 Flow Charts

### 4.8.1 Main Process

Figure 4-3 shows flowchart of main process.

Figure 4-3 Main process



### 4.8.2 CSI00 reception complete callback process

Figure 4-4 shows flowchart of CSI00 reception complete callback process.

Figure 4-4 CSI00 reception complete callback process



### 5. Application example

In addition to the sample code, this application note contains the following Smart Configurator configuration files

r01an5616\_elcl\_manchester.scfg

The following is a description of the file and examples of settings and notes for use.

### 5.1 Setting up the ELCL components

To use the ELCL component, you need to install the ELCL content file.

The procedure is shown below.

- 1. Start the Smart Configurator.
- 2. Click on the "Components" tag, and then click "Add component".
- 3. When the "New Component" window shown in Figure 5-1 opens, click on "Download ELCL modules".

Figure 5-1 Add component



4. Select "Manchester Decoder Function" and download it. Please download the common setting file "RL78/G23 Common ELCL Module" as well.

Figure 5-2 Download the module



5. After the download is complete, make sure that "ELCL manchester decoder" is available for selection.

Figure 5-3 Select the module



### 5.2 r01an5616\_elcl\_manchester.scfg

This is the Smart Configurator configuration file used in the sample code. It contains all the features configured in the Smart Configurator. The sample code settings are as follows.

Table 5-1 Parameters of Smart Configurator (1/2)

| Tag name               | Component   | Contents                                                                                                                         |
|------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------|
| Clocks                 | -           | Operation mod: High-speed main mode 2.4 (V)~5.5 (V)                                                                              |
|                        |             | EV <sub>DD</sub> setting: 1.8V≦EV <sub>DD0</sub> <5.5V                                                                           |
|                        |             | High-speed on-chip oscillator: 16MHz                                                                                             |
|                        |             | f <sub>IHP</sub> : 16MHz                                                                                                         |
|                        |             | f <sub>CLK</sub> Note 3: 16MHz (High-speed on-chip oscillator)                                                                   |
|                        |             | fsxp: 32.768kHz (Low-speed on-chip oscillator)                                                                                   |
| System                 | -           | On-chip debug operation setting: COM port Note 1                                                                                 |
|                        |             | Pseudo-RRM/DMM function setting: Used                                                                                            |
|                        |             | Start/Stop function setting: Unused                                                                                              |
|                        |             | Trace function setting: Used                                                                                                     |
|                        |             | Security ID setting: Use security ID                                                                                             |
|                        |             | Security ID: 0x00000000000000000000000000000000000                                                                               |
|                        |             | Security ID authentication failure setting: Do not erase flash                                                                   |
|                        |             | memory data                                                                                                                      |
| Components             | r_bsp       | Start up select : Enable (use BSP startup)                                                                                       |
|                        |             | Control of invalid memory access detection : Disable                                                                             |
|                        |             | RAM guard space (GRAM0-1) : Disabled                                                                                             |
|                        |             | Guard of control registers of port function (GPORT) : Disabled                                                                   |
|                        |             | Guard of registers of interrupt function (GINT) : Disabled                                                                       |
|                        |             | Guard of control registers of clock control function, voltage detector, and RAM parity error detection function (GCSC): Disabled |
|                        |             | Data flash access control (DFLEN) : Disables                                                                                     |
|                        |             | Initialization of peripheral functions by Code Generator/Smart Configurator : Enable                                             |
|                        |             | API functions disable : Enable                                                                                                   |
|                        |             | Parameter check enable : Enable                                                                                                  |
|                        |             | Setting for starting the high-speed on-chip oscillator at the times of                                                           |
|                        |             | release from STOP mode and of transitions to SNOOZE mode :                                                                       |
|                        |             | High-speed                                                                                                                       |
|                        |             | Enable user warm start callback (PRE) : Unused                                                                                   |
| Watchdog Timer refresh |             | Enable user warm start callback (POST) : Unused                                                                                  |
|                        |             | Watchdog Timer refresh enable : Unused                                                                                           |
|                        | Config_LVD0 | Operation mode setting: Reset mode                                                                                               |
|                        |             | Voltage detection setting: Reset generation level (V <sub>LVD0</sub> ): 1.86 (V)                                                 |

Table 5-2 Parameters of Smart Configurator (2/2)

| Tag name   | Component         | Contents                                                |
|------------|-------------------|---------------------------------------------------------|
| Components | Config_TAU0_0     | Components: One-shot Pulse Output                       |
|            |                   | Resource: TAU0_0                                        |
|            |                   | Operation clock: CK00                                   |
|            |                   | Clock source: fclk                                      |
|            |                   | One-shot trigger setting: External trigger              |
|            |                   | Input source: ELCL                                      |
|            |                   | TI00input edge                                          |
|            |                   | selection: Rising edge                                  |
|            |                   | Delay time: 2 count                                     |
|            |                   | Interrupt setting: unused                               |
|            |                   | One-shot slave select setting: Channel 1 slave          |
|            |                   | One-shot slave setting: 10 count Note 2                 |
|            |                   | Initial output value: 0                                 |
|            |                   | Output level: Active-high                               |
|            |                   | Interrupt setting (INTTM01): unused                     |
|            | Config_Manchester | Components: ELCL manchester decoder                     |
|            | Decoder           | Input signal selector: P50                              |
|            |                   | Output signal selector: SAU0 Channel0 Data Input        |
|            | Config_PORT       | Components: Port                                        |
|            |                   | Port selection: PORT5                                   |
|            |                   | P53: Out (Output 1)                                     |
|            | Config_CSI00      | Components: SPI (CSI) Communication                     |
|            |                   | Operation mode: Reception                               |
|            |                   | Resource: CSI00                                         |
|            |                   | Transfer clock mode: External clock (slave)             |
|            |                   | Transfer direction setting: Continuous transfer mode    |
|            |                   | Data length setting: 8 bits                             |
|            |                   | Transfer direction setting: MSB                         |
|            |                   | Specification of data timing: Type 4                    |
|            |                   | Interrupt setting: Level 3                              |
|            |                   | Callback function setting: Reception end, Overrun error |

Note 1. When using IAR, use the following settings.

On-chip debug operation setting: Use emulator

Emulator setting: E2 Emulator Lite

Note 2. This is the setting when the baud rate is 1000 kbps.

An example of recommended settings for each baud rate is shown below.

| Baud rate (kbps) | Delay (count) | One-shot pulse width (count) |
|------------------|---------------|------------------------------|
| 500              | 2             | 22                           |
| 800              | 2             | 13                           |
| 1000             | 2             | 10                           |

Note 3. f<sub>CLK</sub> must be 16MHz or less.

#### **5.2.1 Clocks**

Set the clock used in the sample code.

RENESAS Mar.24.22

### 5.2.2 System

Set the on-chip debug of the sample code.

"Control of on-chip debug operation" and "Security ID authentication failure setting" affect "On-chip debugging is enabled" in "Table 4-2 Option Byte Settings". Note that changing the settings.

### 5.2.3 r\_bsp

Set the startup of the sample code.

### 5.2.4 Config LVD0

Set the power management of the sample code.

Affects "Setting of LVD0" in "Table 4-2 Option Byte Settings". Note that changing the settings.

### 5.2.5 Config\_TAU0\_0

Set the TAU0 0 of the sample code.

In the sample code, it is used to generate the SCK0 of CSI00. The optimal SCK0 is generated by setting values of "Delay" and "One-shot Pulse Width" in the Smart Configurator. When using a value other than the recommended setting example, please check the operation.

### 5.2.6 Config\_ManchesterDecoder

Initialize and output the ELCL of the sample code.

The sample code uses P50 as the pin to receive the Manchester code and CSI00 as the output destination.

For details, refer to "5.4 Component "ELCL manchester decoder"".

### 5.2.7 Config\_PORT

Set the port of the sample code.

In the sample code, P53 is used to control LED1.

#### 5.2.8 Config\_CSI00

Set the CSI00 of the sample code. Use "Type 4" for data transmission/reception timing setting.

RENESAS Mar.24.22

### 5.2.9 Point for Caution when generating Smart Configurator code

In this application note, the TO01, SCK00 and SI00 pins are not used as external pins, but are connected to the ELCL internally. In the default configuration of the Smart Configurator, these pins are set as external pins. Make the following settings to prevent from unintended behavior.

### 5.2.9.1 TO01 settings

When TAU00 and TAU01 are set according to Table 5-1, since "Enabled" is selected for TO01 as an external terminal, make the following settings.

- (1) Starts the Smart Configurator and selects the [Pins] page.
- (2) Selects [Pins Function].
- (3) Selects [TAU01] from the [Hardware Resource] list.
- (4) Unchecks the [Enabled] checkbox on TO01.

### 5.2.9.2 SCK00 and SI00 settings

When SAU00 are set according to Table 5-1, since "Enabled" is selected for SCK00 and SI00 as an external terminal, make the following settings.

- (1) Starts the Smart Configurator and selects the [Pins] page.
- (2) Selects [Pins Function].
- (3) Selects [SAU00] from the [Hardware Resource] list.
- (4) Unchecks the [Enabled] checkbox on SCK00 and SI00.

### 5.3 Component "ELCL manchester decoder"

Figure 5-4 shows the component "ELCL manchester decoder" and Table 5-3 shows the options for this component.

Figure 5-4 Component "ELCL manchester decoder"



Table 5-3 Choices of component "ELCL manchester decoder"

| Item     | Choices                  | Description                               |
|----------|--------------------------|-------------------------------------------|
| Input A  | P10                      | Select the Manchester code input terminal |
|          | P11                      |                                           |
|          | P12                      |                                           |
|          | P20                      |                                           |
|          | P50                      |                                           |
|          | P51                      |                                           |
|          | P120                     |                                           |
|          | P137                     |                                           |
| Output B | SAU0 Channel0 Data Input | Select the output destination             |
|          | SAU0 Channel1 Data Input |                                           |

### 5.3.1 Setting the ELCL Register

Table 5-4 to Table 5-8 show the initial settings of the ELCL register, and Figure 5-5 to Figure 5-9 show the ELCL configuration at that time. Refer to Figure 4-1 for the overall ELCL configuration.

Table 5-4 ELCL register settings (Inputs)

| Register<br>Symbol | Register Name                   | Setting | Description                                                            |
|--------------------|---------------------------------|---------|------------------------------------------------------------------------|
| ELISEL0            | Input signal select register 0  | 05H     | Input pin P50 is selected                                              |
| ELISEL1            | Input signal select register 1  | 1CH     | Output from flip-flop 0 of logic cell block L1 in the ELCL is selected |
| ELISEL9            | Input signal select register 9  | 08H     | Output from TAU0 channel 1 is selected                                 |
| ELISEL10           | Input signal select register 10 | 1BH     | CSC PCLK is selected                                                   |

Figure 5-5 Setting of ELCL input



Table 5-5 ELCL register settings (Logic cell block L1)

| Register<br>Symbol | Register Name                                   | Setting | Description                                                                               |
|--------------------|-------------------------------------------------|---------|-------------------------------------------------------------------------------------------|
| ELL1SEL0           | Event link L1 signal select register 0          | 01H     | Select the signal selected by ELISEL0 as the link target of L1                            |
| ELL1SEL1           | Event link L1 signal select 02 register 1       |         | Select the signal selected by ELISEL1 as the link target of L1                            |
| ELL1SEL6           | Event link L1 signal select register 6          | 05H     | Select the signal selected by ELISEL10 as the link target of L1                           |
| ELL1LNK0           | Event link L1 output select register 0          | 08H     | Link target selected by ELL1SEL0 to input of flip-<br>flop 0 in logic cell block L1       |
| ELL1LNK1           | Event link L1 output select register 1          | 09H     | Link target selected by ELL1SEL1 to input of flip-<br>flop 1 in logic cell block L1       |
| ELL1LNK6           | Event link L1 output select C register 6        |         | Link target selected by ELL1SEL6 to clock of flip-<br>flop 0 and 1 in logic cell block L1 |
| ELL1CTL            | LL1CTL Logic cell block L1 control C0H register |         | Enable use of logic cell block L1 flip-flops 0 and 1                                      |

Figure 5-6 Setting of logic cells L1



Table 5-6 ELCL register settings (Logic cell block L2)

| Register<br>Symbol | Register Name                              | Setting | Description                                                                               |
|--------------------|--------------------------------------------|---------|-------------------------------------------------------------------------------------------|
| ELL2SEL0           | Event link L2 signal select 11H register 0 |         | Output signal 4 in logic cell block L1 is selected as the link target of L2               |
| ELL2SEL1           | Event link L2 signal select 11H register 1 |         | Output signal 4 in logic cell block L1 is selected as the link target of L2               |
| ELL2SEL6           | Event link L2 signal select register 6     | 84H     | Select the signal selected by ELISEL9 as the link target of L2 (Negative logic)           |
| ELL2LNK0           | Event link L2 output select register 0     | 01H     | Link target selected by ELL2SEL0 to input 0 of logic cell 0 in logic cell block L2        |
| ELL2LNK1           | Event link L2 output select register 1     | 09H     | Link target selected by ELL2SEL1 to input of flip-<br>flop 1 in logic cell block L1       |
| ELL2LNK6           | Event link L2 output select 02H register 6 |         | Link target selected by ELL2SEL6 to clock of flip-<br>flop 1 in logic cell block L2       |
| ELL2CTL            | Logic cell block L2 control register       | 80H     | Enable use of logic cell block L2 flip-flops 1, logic cell 0 selects Pass-through circuit |

Figure 5-7 Setting of logic cells L2



Table 5-7 ELCL register settings (Logic cell block L3)

| Register<br>Symbol | Register Name                              | Setting | Description                                                                        |
|--------------------|--------------------------------------------|---------|------------------------------------------------------------------------------------|
| ELL3SEL0           | Event link L3 signal select 11H register 0 |         | Output signal 4 in logic cell block L2 is selected as the link target of L3        |
| ELL3SEL1           | Event link L3 signal select (register 1    |         | Output signal 0 in logic cell block L2 is selected as the link target of L3        |
| ELL3LNK0           | Event link L3 output select register 0     | 01H     | Link target selected by ELL3SEL0 to input 0 of logic cell 0 in logic cell block L3 |
| ELL3LNK1           | Event link L3 output select register 1     | 02H     | Link target selected by ELL3SEL1 to input 1 of logic cell 0 in logic cell block L3 |
| ELL3CTL            | Logic cell block L3 control register       | 03H     | Logic cell 0 selects EX-OR circuit                                                 |

Figure 5-8 Setting of logic cells L3



**Table 5-8 ELCL register settings (Outputs)** 

| Register<br>Symbol | Register Name                   | Setting | Description                                            |
|--------------------|---------------------------------|---------|--------------------------------------------------------|
| ELOSEL3            | Output signal select register 3 | 0BH     | Select the output signal [0] from logic cell block L3. |
| ELOSEL4            | Output signal select register 4 | 0AH     | Select the output signal [4] from logic cell block L2. |

Figure 5-9 Settings of ELCL output



### 6. Sample Code

Sample code can be downloaded from the Renesas Electronics website.

#### 7. Reference

RL78/G23 User's Manual: Hardware (R01UH0896E) RL78 Family User's Manual: Software (R01US0015E)

RL78 Smart Configurator User's Guide : CS+ (R20AN0580E) RL78 Smart Configurator User's Guide :  $e^2$  studio (R20AN0579E)

RL78 Smart Configurator User's Guide: IAREW (R20AN0581E)

(The latest version can be downloaded from the Renesas Electronics website.)

Technical Update / Technical News

(The latest version can be downloaded from the Renesas Electronics website.)

All trademarks and registered trademarks are the property of their respective owners.

## **Revision History**

| Descr |           | Description    | tion                                                                                               |  |  |
|-------|-----------|----------------|----------------------------------------------------------------------------------------------------|--|--|
| Rev   | Date      | Page           | Summary                                                                                            |  |  |
| 1.00  | Apr.13.21 | -              | First edition                                                                                      |  |  |
| 2.00  | Mar.24.22 | 5              | Table 2-1 Operation Confirmation Conditions                                                        |  |  |
|       |           |                | Operating voltage                                                                                  |  |  |
|       |           |                | Rising edge TYP.1.875V -> 1.90V                                                                    |  |  |
|       |           |                | Falling edge TYP.1.835V -> 1.86V                                                                   |  |  |
|       |           | 5              | Updated tool version                                                                               |  |  |
|       |           |                | Table 2-1 Operation Confirmation Conditions                                                        |  |  |
|       |           |                | Integrated development environment (CS+): E8.05.00f -> V8.07.00                                    |  |  |
|       |           |                | C compiler (CS+): V1.09.00 -> V1.11                                                                |  |  |
|       |           |                | Integrated development environment (e <sup>2</sup> studio) : 2021-01 (21.01.0) -> 2022-01 (22.1.0) |  |  |
|       |           |                | C compiler (e <sup>2</sup> studio) : V1.09.00 -> V1.11                                             |  |  |
|       |           |                | Integrated development environment (IAR): V4.20.1 -> V4.21.1                                       |  |  |
|       |           |                | Smart Configurator : V.1.0.0 -> V.1.2.0                                                            |  |  |
|       |           |                | Board support package (r_bsp) : V.1.0.0 -> V.1.13                                                  |  |  |
|       |           | 5,6,           | Changed due to COM port support                                                                    |  |  |
|       |           | 17-18          | Table 2-1 Operation Confirmation Conditions                                                        |  |  |
|       |           |                | Emulator: E2 Emulator Lite ->                                                                      |  |  |
|       |           |                | CS+, e <sup>2</sup> studio: COM port                                                               |  |  |
|       |           |                | IAR: E2 Emulator Lite                                                                              |  |  |
|       |           |                | Figure 3-1 Hardware Configuration                                                                  |  |  |
|       |           |                | Added P11/TOOLRxD and P12/TOOLTxD                                                                  |  |  |
|       |           |                | Table 5-1 Parameters of Smart Configurator (1/2)                                                   |  |  |
|       |           |                | Note 1 added                                                                                       |  |  |
|       |           | 6,10,<br>17-18 | Changes according to the operating conditions of the user manual                                   |  |  |
|       |           |                | Table 2-1 Operation Confirmation Conditions                                                        |  |  |
|       |           |                | Operating frequencies                                                                              |  |  |
|       |           |                | High-speed on-chip oscillator clock:32MHz -> 16 MHz                                                |  |  |
|       |           |                | CPU/peripheral hardware clock: 32MHz -> 16 MHz                                                     |  |  |
|       |           |                | Table 4-2 Option Byte Settings                                                                     |  |  |
|       |           |                | Setting Value 1110 1000B(E8H) -> 1110 1001B(E9H)                                                   |  |  |
|       |           |                | Contents High-speed on-chip oscillator clock:32MHz -> 16MHz                                        |  |  |
|       |           |                | Table 5-1 Parameters of Smart Configurator (1/2)                                                   |  |  |
|       |           |                | Clocks Component                                                                                   |  |  |
|       |           |                | High-speed on-chip oscillator: 32MHz -> 16 MHz fIHP: 32MHz -> 16 MHz                               |  |  |
|       |           |                | fCLK: 32000kHz -> 16MHz (High-speed on-chip oscillator)                                            |  |  |
|       |           |                | Table 5-2 Parameters of Smart Configurator (2/2)                                                   |  |  |
|       |           |                | Updated an example of recommended settings for each baud                                           |  |  |
|       |           |                | rate Added Note3                                                                                   |  |  |
|       |           | 9              | Updated the folder structure in Table 4-1 due to the sample                                        |  |  |
|       |           |                | program update.                                                                                    |  |  |
|       |           |                | Added Note 3 due to the update of the IAR version sample                                           |  |  |
|       |           |                | code.                                                                                              |  |  |

|      |           | Description | Description                                                                                |  |
|------|-----------|-------------|--------------------------------------------------------------------------------------------|--|
| Rev  | Date      | Page        | Summary                                                                                    |  |
| 2.00 | Mar.24.22 | 10          | Table 4-2 Option byte setting Detection voltage                                            |  |
|      |           |             | Rise 1.875V / Fall 1.835V ->                                                               |  |
|      |           |             | Rise 1.90V / Fall 1.86V                                                                    |  |
|      |           | 12          | Changes due to IAR version sample code update                                              |  |
|      |           |             | 4.7 Function specifications [function name] main, Header                                   |  |
|      |           |             | e <sup>2</sup> studio, CS+ : r_smc_entry.h                                                 |  |
|      |           |             | IAR: ior7f100g.h, ior7f100g_ext.h, r_cg_macrodriver.h,                                     |  |
|      |           |             | Config_SMS.h, Config_ITL000_ITL001.h                                                       |  |
|      |           |             | -> r_smc_entry.h                                                                           |  |
|      |           | 13,         | Updated some figures as follows due to the component                                       |  |
|      |           | 15-16,      | "ELCL manchester decoder" update.                                                          |  |
|      |           | 21          | Figure 4-3 Main process                                                                    |  |
|      |           |             | Function name: R_Config_ManchesterDecoder_Create () -> R_Config_ManchesterDecoder_Start () |  |
|      |           |             | Figure 5-1 Add component                                                                   |  |
|      |           |             | Figure 5-2 Download the module                                                             |  |
|      |           |             | Figure 5-3 Select the module                                                               |  |
|      |           |             | Figure 5-4 Component "ELCL manchester decoder"                                             |  |
|      |           |             | Figure update                                                                              |  |
|      |           | 16,18-19,   | Updated the component name to the latest.                                                  |  |
|      |           | 21          | ELCL Manchester Decoder Function ->                                                        |  |
|      |           |             | ELCL manchester decoder                                                                    |  |
|      |           | 17          | Table 5-1 Parameters of Smart Configurator                                                 |  |
|      |           |             | Clock: fsxL -> fsxP                                                                        |  |
|      |           |             | Component Config_LVD0                                                                      |  |
|      |           |             | Reset generation voltage (V <sub>LVD0</sub> ): 1.835 (V) -> 1.86 (V)                       |  |
|      |           | 18          | Table 5-2 Parameters of Smart Configurator                                                 |  |
|      |           |             | Component Config_ManchesterDecoder                                                         |  |
|      |           |             | Output signal selector:                                                                    |  |
|      |           |             | SAU0 -> SAU0 Chamel0 Data Input                                                            |  |
|      |           | 18          | Table 5-2 Parameters of Smart Configurator                                                 |  |
|      |           |             | Component: CSI interface -> SPI (CSI) Communication                                        |  |
|      |           | 21          | Updated the contents in Table 5-3 with the component "ELCL                                 |  |
|      |           |             | manchester decoder" update.                                                                |  |
|      |           |             | Added choices for Input A and Output B                                                     |  |
|      |           | 27          | Added of RL78 Smart Configurator User's Guide 7. Reference                                 |  |
|      |           |             | RL78 Smart Configurator User's Guide: CS+ (R20AN0580E)                                     |  |
|      |           |             | RL78 Smart Configurator User's Guide: e² studio (R20AN0579E)                               |  |
|      |           |             | RL78 Smart Configurator User's Guide: IAREW (R20AN0581E)                                   |  |

# General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

1. Precaution against Electrostatic Discharge (ESD)

A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices.

2. Processing at power-on

The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified.

3. Input of signal during power-off state

Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation.

4. Handling of unused pins

Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible

5. Clock signals

After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable.

6. Voltage application waveform at input pin

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (Max.) and  $V_{IH}$  (Min.).

7. Prohibition of access to reserved addresses

Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed.

8. Differences between products

Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### **Notice**

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required.
- 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE.
- 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.5.0-1 October 2020)

### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

### **Contact information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.