

RU1AN2800EJ0100 Rev. 1.00

DMA Controller (3-Wire Serial I/O Sequential Reception) CC-RL

May 28, 2015

## Introduction

This application note explains how to use the DMA controller for sequential reception through the 3-wire serial I/O communication (CSI). The sample application covered in this application note receives data from the master by using the CSI (slave reception) and stores the receive data in the on-chip RAM sequentially through the DMA controller.

## **Target Device**

RL78/G13

When applying the sample program covered in this application note to another microcomputer, modify the program according to the specifications for the target microcomputer and conduct an extensive evaluation of the modified program.

## Contents

| 1.  | Specifications                                        | 3  |
|-----|-------------------------------------------------------|----|
| 2.  | Operation Check Conditions                            | 5  |
| 3.  | Related Application Note                              | 5  |
| 4.  | Description of the Hardware                           | 6  |
| 4.1 | Hardware Configuration Example                        | 6  |
| 4.2 | List of Pins to be Used                               | 7  |
| 5.  | Software Description                                  | 8  |
| 5.1 | Operation Outline                                     | 8  |
| 5.2 | List of Option Byte Settings                          | g  |
| 5.3 | List of Constants                                     | 9  |
| 5.4 | List of Variables                                     | 9  |
| 5.5 | List of Functions                                     | 10 |
| 5.6 | Function Specifications                               | 10 |
| 5.7 | Flowcharts                                            | 12 |
| 5.7 | 7.1 Initialization Function                           | 13 |
| 5.7 | 7.2 System Initialization Function                    | 14 |
| 5.7 | 7.3 I/O Port Setup                                    | 15 |
| 5.7 | 7.4 CPU Clock Setup                                   | 17 |
| 5.7 | 7.5 SAU 0 Setup                                       | 18 |
| 5.7 | 7.6 SAU0 Channel 0 (CSI00) Operation Setup            | 19 |
| 5.7 | 7.7 DMA Controller Initialization                     | 20 |
| 5.7 | 7.8 User's Initialization Function                    | 25 |
| 5.7 | 7.9 Main Processing                                   | 27 |
| 5.7 | 7.10 CSI Communication Start Processing               | 28 |
| 5.7 | 7.11 DMA Transfer Enable Processing                   | 31 |
| 5.7 | 7.12 DMA Transfer End Interrupt Processing            | 34 |
| 6.  | Sample Code                                           | 35 |
| 7.  | Documents for Reference                               | 35 |
| Rev | vision Record                                         | 36 |
| Gen | neral Precautions in the Handling of MPU/MCU Products | 37 |

## 1. Specifications

This application note explains how to use the DMA controller for sequential reception through the 3-wire serial I/O communication (CSI). The DMA controller is used to transfer the data from an SFR to the on-chip RAM. The receive data is stored in the on-chip RAM as triggered by the CSI transfer end interrupt. When the number of bytes to be transferred specified by the application (five times) is reached, the application regards the receive data as an ASCII code representing a five-digit decimal number and converts it into a numeric value. When the accumulated value of the receive data exceeds a threshold (100,000), the application turns on the LED.

Table 1.1 lists the peripheral functions to be used and their uses. Figure 1.1 shows the outline of the operation. Figure 1.2 shows the timing chart of the DMA controller.

Table 1.1 Peripheral Functions to be Used and their Uses

| Peripheral Function | Use                                           |  |  |
|---------------------|-----------------------------------------------|--|--|
| DMA controller      | Transfers receive serial data to on-chip RAM. |  |  |
| Serial array unit 0 | Used for CSI (slave reception).               |  |  |



Figure 1.1 Outline of Operation



Figure 1.2 DMA Controller Timing Chart

- (1) Set DEN0 to 1 to enable the operation of DMA.
- (2) After making settings for the DMA controller, set DST0 to 1 to place the DAM controller in the DMA trigger wait mode.
- (3) Transfer the value of the serial data register 00 (SIO00) to dma\_buffer (on-chip RAM) using the CSI transfer end interrupt (INTCSI00) as a DMA trigger.
- (4) When the number of times of DMA transfer reaches the specified number (five), the DMA controller exits the DMA trigger wait mode (DST0=0) and a DMA interrupt (INTDMA0) is generated.
- (5) After a DMA interrupt (INTDMA0) occurs, the receive data stored in dma\_buffer is converted into a numeric value. Control the output at P00 according to the accumulated value of the receive data to turn on or off the LED.

# 2. Operation Check Conditions

The sample code described in this application note has been checked under the conditions listed in the table below.

**Table 2.1 Operation Check Conditions** 

| Item                                                       | Description                                                                                                                   |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Microcontroller used                                       | RL78/G13 (R5F100LEA)                                                                                                          |
| Operating frequency                                        | <ul> <li>High-speed on-chip oscillator (HOCO) clock: 32 MHz</li> <li>CPU/peripheral hardware clock: 32 MHz</li> </ul>         |
| Operating voltage                                          | 5.0 V (can run on a voltage range of 2.9 V to 5.5 V.) LVD operation (V <sub>LVD</sub> ): Reset mode 2.81 V (2.76 V to 2.87 V) |
| Integrated development environment (CS+)                   | CS + V3.01.00 from Renesas Electronics Corp.                                                                                  |
| C compiler (CS+)                                           | CC-RL V1.01.00 from Renesas Electronics Corp.                                                                                 |
| Integrated development environment (e <sup>2</sup> studio) | e <sup>2</sup> studio V4.0.0.26 from Renesas Electronics Corp.                                                                |
| C compiler (e <sup>2</sup> studio)                         | CC-RL V1.01.00 from Renesas Electronics Corp.                                                                                 |

# 3. Related Application Note

The application notes that are related to this application note are listed below for reference.

RL78/G13 Initialization (R01AN2575E) Application Note RL78/G13 Serial Array Unit for 3-Wire Serial I/O (Slave Transmission/Reception) (R01AN2711E) Application Note

## 4. Description of the Hardware

## 4.1 Hardware Configuration Example

Figure 4.1 shows an example of hardware configuration that is used for this application note.



Figure 4.1 Hardware Configuration

- Cautions: 1. The purpose of this circuit is only to provide the connection outline and the circuit is simplified accordingly. When designing and implementing an actual circuit, provide proper pin treatment and make sure that the hardware's electrical specifications are met (connect the input-only ports separately to  $V_{DD}$  or  $V_{SS}$  via a resistor).
  - 2. Connect any pins whose name begins with  $EV_{SS}$  to  $V_{SS}$  and any pins whose name begins with  $EV_{DD}$  to  $V_{DD}$ , respectively.
  - 3.  $V_{DD}$  must be held at not lower than the reset release voltage  $(V_{LVD})$  that is specified as LVD.

# 4.2 List of Pins to be Used

Table 4.1 lists the pins to be used and their functions.

Table 4.1 Pins to be Used and their Functions

| Pin Name  | I/O    | Description               |
|-----------|--------|---------------------------|
| P10/SCK00 | Input  | Serial clock input pin    |
| P11/SI00  | Input  | Serial data reception pin |
| P00       | Output | LED lighting control port |

## 5. Software Description

## 5.1 Operation Outline

The sample application covered in this application note uses the DMA controller to store the data that is received through the CSI in the on-chip RAM. Upon the completion of the transfer of 5-byte data by the DMA controller, the application converts the receive data stored in the on-chip RAM to a 5-digit numeric value. It turns on the LED when the accumulated value of the receive data exceeds 100,000 and turns off otherwise.

(1) Initialize the DMA controller.

<Conditions for Setting>

- Set the DMA transfer direction to "SFR to on-chip RAM."
- Use the CSI transfer end interrupt request (INTCSI00) as the DMA startup source.
- Set the transfer data size to 8 bits.
- Select the SIO00 address (0x000FFF10) as the address of the transfer source SFR.
- Set the transfer destination RAM address to the start address of variable dma\_buffer [].
- Set the number of times of transfer to five.

#### (2) Initialize the SAU0.

<Conditions for Setting>

- Use the SAU0 channel 0 in CSI.
- Select the single transfer mode as the transfer mode.
- Select type 1 as the phase between data and clock signals.
- Set the data transfer order to LSB first.
- Set the data length to 8 bits.
- Use the clock input from the P10/SCK00 pin as the transfer clock.
- Use the P11/SI00 pin for data input.
- (3) Set operation start trigger of channel 0 (SS00 bit) to 1 to place the CSI00 in the communication wait status. Mask the transfer end interrupt (CSIMK00 = 1) to disable INTSR0 interrupt processing.
- (4) Place the DMA controller in the trigger wait mode.
- (5) Execute the HALT instruction to turn on the HALT mode and wait for a DMA transfer end interrupt (INTDMA0).
- (6) The DMA controller updates the receive data on each occurrence of a transfer end interrupt request (INTCSI00).
- (7) The HALT mode is exited on the occurrence of a DMA transfer end interrupt (INTDMA0). Convert the receive data (5 bytes) into a numeric value regarding it as a 5-digit decimal number represented in ASCII code.
- (8) When the accumulated value computed in step (7) exceeds 100,000, the accumulated value is cleared and the LED which is connected to P00 is turned on. Otherwise, the accumulated value is retained and the LED connected to P00 is turned off.
- (9) Initialize the DMA setting and wait for a trigger again.
- (10) Turn on the HALT mode again and wait for DMA transfer end interrupt (INTDMA0).

# 5.2 List of Option Byte Settings

Table 5.1 summarizes the settings of the option bytes.

Table 5.1 Option Byte Settings

| Address       | Value     | Description                                               |
|---------------|-----------|-----------------------------------------------------------|
| 000C0H/010C0H | 11101111B | Disables the watchdog timer.                              |
|               |           | (Stops counting after the release from the reset status.) |
| 000C1H/010C1H | 01111111B | LVD reset mode, 2.81 V (2.76 V to 2.87 V)                 |
| 000C2H/010C2H | 11101000B | HS mode HOCO: 32 MHz                                      |
| 000C3H/010C3H | 10000100B | Enables the on-chip debugger.                             |

## 5.3 List of Constants

Table 5.2 lists the constants that are used in this sample program.

**Table 5.2** Constants for the Sample Program

| Constant                   | Setting    | Description                                      |
|----------------------------|------------|--------------------------------------------------|
| _0001_SAU_CH0_START_TRG_ON | 0x0001     | Setting to start the operation of SAU0 channel 0 |
| TOTAL_LIMIT                | 100000     | Upper limit of total received values             |
| _0005_DMA0_BYTE_COUNT      | 0x0005     | Number of times of DMA transfer                  |
| P_LED                      | P0_bit.no0 | LED lighting control port                        |

# 5.4 List of Variables

Table 5.3 lists the global variables that are used by this sample program.

Table 5.3 Global Variables

| Туре                  | Variable Name | Contents                       | Function Used           |  |
|-----------------------|---------------|--------------------------------|-------------------------|--|
| uint8_t dma_buffer[5] |               | Data receive buffer            | R_DMAC0_Create_UserInit |  |
|                       |               |                                | R_DMAC0_Interrupt       |  |
| uint32_t              | rx_total      | Receive data accumulated value | R_DMAC0_Create_UserInit |  |
|                       |               | buffer                         | R_DMAC0_Interrupt       |  |

#### 5.5 List of Functions

Table 5.4 lists the functions that are used in this sample program.

#### Table 5.4 Functions

| Function Name     | Outline                                                |
|-------------------|--------------------------------------------------------|
| R_CSI00_MaskStart | CSI communication start processing (interrupt masking) |
| R_DMAC0_Start     | DMA transfer enabling                                  |
| r_dmac0_interrupt | DMA transfer end interrupt                             |

## 5.6 Function Specifications

Shown below are the functions that are used in this sample program.

### [Function Name] R\_CSI00\_MaskStart

Synopsis CSI communication start processing (interrupt masking)

Header r\_cg\_serial.h

Declaration void R\_CSI00\_MaskStart(void)

Explanation This function starts CSI communication with the CSI transfer end interrupt (INTCSI00)

masked.

Arguments None Return value None

Remarks Although R\_CSI00\_Start which serves a similar purpose is available, this function is used

because it is necessary to mask the required interrupt.

#### [Function Name] R\_DMAC0\_Start

Synopsis DMA transfer enabling

Header r\_cg\_dmac.h

Declaration void R\_DMAC0\_Start(void)

Explanation This function starts controlling DMA transfer.

It performs the following processing:

• Clears the end interrupt request.

• Enables DMA transfer end interrupts.

Enables the DMA transfer and switches the CPU to the DMA transfer wait status.

Arguments None
Return value None
Remarks None

#### [Function Name] r\_dmac0\_interrupt

Synopsis DMA transfer end interrupt

Header r\_cg\_dmac.h

Declaration static void \_\_near r\_dmac0\_interrupt(void)

Explanation This function performs the interrupt processing when the specified number of DMA transfer

have been performed.

The function adds the receive data to the past accumulated value. When the specified count of 100,000 is exceeded, the function clears the accumulated value and turns on the LED that is

connected to P00. Subsequently, the function restarts the DMA.

Arguments None
Return value None
Remarks None

# 5.7 Flowcharts

Figure 5.1 shows the overall flow of the sample program described in this application note.



Figure 5.1 Overall Flow

# 5.7.1 Initialization Function

Figure 5.2 shows the flowchart for the initialization function.



Figure 5.2 Initialization Function

## 5.7.2 System Initialization Function

Figure 5.3 shows the flowchart for the system initialization function.



Figure 5.3 System Initialization Function

## 5.7.3 I/O Port Setup

Figure 5.4 shows the flowchart for setting up the I/O ports.



Figure 5.4 I/O Port Setup

Note: Refer to the section entitled "Flowcharts" in RL78/G13 Initialization Application Note (R01AN2575E) for the configuration of the unused ports.

Caution: Provide proper treatment for unused pins so that their electrical specifications are met. Connect each of any unused input-only ports to  $V_{DD}$  or  $V_{SS}$  via a separate resistor.

## Setting up the LED port

• Port register 0 (P0)

• Port mode register 0 (PM0)

## Symbol: P0

| 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|-----|-----|-----|-----|-----|-----|-----|-----|
| P07 | P06 | P05 | P04 | P03 | P02 | P01 | P00 |
| 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   |

### Bit 0

| P00 | P00 pin output data control (in output mode) |
|-----|----------------------------------------------|
| 0   | Output 0                                     |
| 1   | Output 1                                     |

## Symbol: PM0

| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|------|------|------|------|------|------|------|------|
| PM07 | PM06 | PM05 | PM04 | PM03 | PM02 | PM01 | PM00 |
| 1    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

#### Bit 0

| PM00                             | PM00 P00 pin I/O mode selection |  |  |  |  |
|----------------------------------|---------------------------------|--|--|--|--|
| 0 Output mode (output buffer on) |                                 |  |  |  |  |
| 1                                | Input mode (output buffer off)  |  |  |  |  |

## 5.7.4 CPU Clock Setup

Figure 5.5 shows the flowchart for setting up the CPU clock.



Figure 5.5 CPU Clock Setup

Caution: For details on the procedure for setting up the CPU clock (R\_CGC\_Create ()), refer to the section entitled "Flowcharts" in RL78/G13 Initialization Application Note (R01AN2575E).

## 5.7.5 SAU 0 Setup

Figure 5.6 shows the flowchart for setting up the serial array unit 0 (SAU0).



Figure 5.6 Serial Array Unit 0 Setup

Caution: For details on the procedure for setting up the SAU0 (R\_SAU0\_Create ()), refer to the section entitled "Flowcharts" in RL78/G13 Serial Array Unit for 3-Wire Serial I/O (Slave Transmission/Reception)) Application Note (R01AN2711E).

## 5.7.6 SAU0 Channel 0 (CSI00) Operation Setup

Figure 5.7 shows the flowchart for setting up the operation of the SAU0 channel 0 (CSI00).



Figure 5.7 CSI00 Setup

Caution: For details on the procedure for setting up the SAU0 (R\_SAU0\_Create ()), refer to the section entitled "Flowcharts" in RL78/G13 Serial Array Unit for 3-Wire Serial I/O (Slave Transmission/Reception)) Application Note (R01AN2711E).

### 5.7.7 DMA Controller Initialization

Figure 5.8 shows the flowchart for initializing the DMA controller.



Figure 5.8 DMA Controller Initialization

### Disabling DMA channel 0

• DMA operation control register (DRC0)

Symbol: DRC0

| 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0    |
|------|---|---|---|---|---|---|------|
| DEN0 | 0 | 0 | 0 | 0 | 0 | 0 | DST0 |
| 1/0  | 0 | 0 | 0 | 0 | 0 | 0 | 0    |

#### Bit 7

| DEN0 | DMA operation enable flag                                           |  |  |  |  |  |
|------|---------------------------------------------------------------------|--|--|--|--|--|
| 0    | Disables operation of DMA channel 0 (stops operating clock of DMA). |  |  |  |  |  |
|      | Disables DMA setup processing.                                      |  |  |  |  |  |
| 1    | Enables operation of DMA channel 0.                                 |  |  |  |  |  |
|      | Enables DMA setup processing.                                       |  |  |  |  |  |

#### Bit 0

| DST0 | DMA transfer mode flag                                                  |
|------|-------------------------------------------------------------------------|
| 0    | DMA transfer of DMA channel 0 is completed.                             |
| 1    | DMA transfer of DMA channel 0 is not completed (still under execution). |

Caution: For details on the register setup procedures, refer to RL78/G13 User's Manual: Hardware.

Initializing DMA transfer end interrupts

- Interrupt request flag register (IF0H) Clear interrupt request flag.
- Interrupt mask flag register (MK0H) Clear interrupt mask.
- Priority specification flag register (PR00H, PR10H) Interrupt level = Level 3 (lowest level)

Symbol: IF0H

| 7       | 6       | 5       | 4      | 3      | 2       | 1       | 0       |
|---------|---------|---------|--------|--------|---------|---------|---------|
| 005150  | SRIF0   | STIF0   |        |        | 005150  | SRIF2   | STIF2   |
| SREIF0  | CSIIF01 | CSIIF00 | DMAIF1 | DMAIF0 | SREIF2  | CSIIF21 | CSIIF20 |
| TMIF01H | IICIF01 | IICIF00 |        |        | TMIF11H | IICIF21 | IICIF20 |
| х       | х       | Х       | Х      | 0      | Х       | Х       | х       |

#### Bit 3

| DMAIF0 | Interrupt request flag                                   |  |  |  |  |  |
|--------|----------------------------------------------------------|--|--|--|--|--|
| 0      | No interrupt request signal is generated                 |  |  |  |  |  |
| 1      | Interrupt request is generated, interrupt request status |  |  |  |  |  |

 $Caution: \quad For \ details \ on \ the \ register \ setup \ procedures, \ refer \ to \ RL78/G13 \ User's \ Manual: \ Hardware.$ 

# Symbol: MK0H

| 7      | 6       | 5       | 4      | 3      | 2      | 1       | 0       |
|--------|---------|---------|--------|--------|--------|---------|---------|
| SREMK0 | SRMK0   | STMK0   |        |        | SREMK2 | SRMK2   | STMK2   |
| TMMK01 | CSIMK01 | CSIMK00 | DMAMK1 | DMAMK0 | TMMK11 | CSIMK21 | CSIMK20 |
| Н      | IICMK01 | IICMK00 |        |        | Н      | IICMK21 | IICMK20 |
| Х      | х       | х       | х      | 1      | х      | х       | х       |

### Bit 3

| DMAMK0 | Interrupt processing control   |
|--------|--------------------------------|
| 0      | Enables interrupt processing.  |
| 1      | Disables interrupt processing. |

# Symbol: PR00H

| 7       | 6        | 5        | 4       | 3       | 2       | 1        | 0        |
|---------|----------|----------|---------|---------|---------|----------|----------|
| SREPR00 | SRPR00   | STPR00   |         |         | SREPR02 | SRPR02   | STPR02   |
| TMPR001 | CSIPR001 | CSIPR000 | DMAPR01 | DMAPR00 | TMPR011 | CSIPR021 | CSIPR020 |
| Н       | IICPR001 | IICPR000 |         |         | Н       | IICPR021 | IICPR020 |
| Х       | Х        | Х        | Х       | 1       | х       | Х        | Х        |

# Symbol: PR10H

| 7       | 6        | 5        | 4       | 3       | 2       | 1        | 0        |
|---------|----------|----------|---------|---------|---------|----------|----------|
| SREPR10 | SRPR10   | STPR10   |         |         | SREPR12 | SRPR12   | STPR12   |
| TMPR101 | CSIPR101 | CSIPR100 | DMAPR11 | DMAPR10 | TMPR111 | CSIPR121 | CSIPR120 |
| Н       | IICPR101 | IICPR100 |         |         | Н       | IICPR121 | IICPR120 |
| х       | Х        | х        | х       | 1       | х       | х        | х        |

Bit 3

| DMAPR10 | DMAPR00 | Priority level selection        |
|---------|---------|---------------------------------|
| 0       | 0       | Specify level 0 (highest level) |
| 0       | 1       | Specify level 1                 |
| 1       | 0       | Specify level 2                 |
| 1       | 1       | Specify level 3 (lowest level)  |

## Setting up DMA channel 0 transfer mode

• DMA mode control register (DMC0)

Use no software trigger.

Set DMA transfer direction to SFR to on-chip RAM.

Set transfer data size to 8 bits.

Specify DMA transfer on DMA startup request.

Select CSI00 transfer end/buffer empty interrupt as DMA startup source.

### Symbol: DMC0

| 7    | 6    | 5   | 4      | 3     | 2     | 1     | 0     |
|------|------|-----|--------|-------|-------|-------|-------|
| STG0 | DRS0 | DS0 | DWAIT0 | IFC03 | IFC02 | IFC01 | IFC00 |
| 0    | 0    | 0   | 0      | 0     | 1     | 1     | 0     |

### Bit 7

| STG0 | DMA transfer start software trigger                               |  |  |  |  |
|------|-------------------------------------------------------------------|--|--|--|--|
| 0    | No trigger operation                                              |  |  |  |  |
| 1    | DMA transfer is started when DMA operation is enabled (DEN0 = 1). |  |  |  |  |

#### Bit 6

| DRS0 | Selection of DMA transfer direction |
|------|-------------------------------------|
| 0    | SFR to on-chip RAM                  |
| 1    | On-chip RAM to SFR                  |

#### Bit 5

| DS0 | Specification of transfer data size for DMA transfer |
|-----|------------------------------------------------------|
| 0   | 8 bits                                               |
| 1   | 16 bits                                              |

### Bit 4

| DWAIT0 | Pending of DMA transfer                                         |
|--------|-----------------------------------------------------------------|
| . 0    | Executes DMA transfer upon DMA start request (no held pending). |
| 1      | Holds DMA start request pending if any.                         |

Bits 3 to 0

| IFC03 | IFC02                  | IFC01    | IFC00          | S                  | election of DMA start source                                                                                 |
|-------|------------------------|----------|----------------|--------------------|--------------------------------------------------------------------------------------------------------------|
| IFC03 | -C03 IFC02 IFC01 IFC00 |          | Trigger Signal | Trigger contents   |                                                                                                              |
| 0     | 0                      | 0        | 0              | _                  | Disables DMA transfer by interrupt.                                                                          |
|       |                        |          |                |                    | (Only software trigger is enabled.)                                                                          |
| 0     | 0                      | 0        | 1              | INTAD              | A/D conversion end interrupt                                                                                 |
| 0     | 0                      | 1        | 0              | INTTM00            | End of timer channel 0 count end or capture end interrupt                                                    |
| 0     | 0                      | 1        | 1              | INTTM01            | End of timer channel 1 count end or capture end interrupt                                                    |
| 0     | 1                      | 0        | 0              | INTTM02            | End of timer channel 2 count end or capture end interrupt                                                    |
| 0     | 1                      | 0        | 1              | INTTM03            | End of timer channel 3 count end or capture end interrupt                                                    |
| 0     | 1                      | 1        | 0              | INTST0/INTCSI00    | UART0 transmission transfer end or<br>buffer empty interrupt/CSI00 transfer<br>end or buffer empty interrupt |
| 0     | 1                      | 1        | 1              | INTSR0/INTCSI01    | UART0 reception transfer end interrupt/CSI01 transfer end or buffer empty interrupt                          |
| 1     | 0                      | 0        | 0              | INTST1/INTCSI10    | UART1 transmission transfer end or buffer<br>empty interrupt/CSI10 transfer end or buffer<br>empty interrupt |
| 1     | 0                      | 0        | 1              | INTSR1/INTCSI11    | UART1 reception transfer end interrupt/CSI11 transfer end or buffer empty interrupt                          |
| 1     | 0                      | 1        | 0              | INTST2/INTCSI20    | UART2 transmission transfer end or buffer<br>empty interrupt/CSI20 transfer end or buffer<br>empty interrupt |
| 1     | 0                      | 1        | 1              | INTSR2/INTCSI21    | UART2 reception transfer end interrupt/CSI21 transfer end or buffer empty interrupt                          |
|       | Other tha              | an above |                | Setting prohibited |                                                                                                              |

Setting up DMA channel 0 transfer SFR

• DMA SFR address register 0 (DSA0) Set up the source SFR of DMA transfer.

Symbol: DSA0



Set the lower 8 bits of TXD0/SIO00 (SFR address: 0x000FFF10).

### 5.7.8 User's Initialization Function

Figure 5.9 shows the flowchart for the user's initialization function.



Figure 5.9 User's Initialization Function

Setting up DMA channel 0 destination RAM address

• DMA RAM address register 0 (DRA0) Set up the RAM address of DMA transfer destination.

Symbol: DRA0



Set the start address of array dma\_buffer[].

Caution: For details on the register setup procedures, refer to RL78/G13 User's Manual: Hardware.

Setting up DMA channel 0 transfer count

• DMA byte count register 0 (DBC0) Specify DMA transfer count.

Symbol: DBC0



Set the number of times of DMA transfer to 5.

## 5.7.9 Main Processing

Figure 5.10 shows the flowchart for the main processing.



Figure 5.10 Main Processing

## 5.7.10 CSI Communication Start Processing

Figure 5.11 shows the flowchart for CSI communication start processing.



Figure 5.11 CSI Communication Start Processing

Preparing for enabling DMA transfer end interrupts

- Interrupt request flag register (IF0H) Clear interrupt request flags.
- Interrupt mask flag register (MK0H) Clear interrupt masks.

### Symbol: IF0H

| 7       | 6       | 5       | 4      | 3      | 2       | 1       | 0       |
|---------|---------|---------|--------|--------|---------|---------|---------|
| SREIF0  | SRIF0   | STIF0   |        |        | SREIF2  | SRIF2   | STIF2   |
| TMIF01H | CSIIF01 | CSIIF00 | DMAIF1 | DMAIF0 | _       | CSIIF21 | CSIIF20 |
| INIFUIT | IICIF01 | IICIF00 |        |        | TMIF11H | IICIF21 | IICIF20 |
| Х       | Х       | 0       | Х      | х      | х       | Х       | Х       |

#### Bit 5

| CSIIF00 | Interrupt request flag                                    |
|---------|-----------------------------------------------------------|
| 0       | No interrupt request signal is generated                  |
| 1       | Interrupt request is generated, interrupt request status. |

### Symbol: MK0H

|  | 7                 | 6       | 5       | 4      | 3      | 2           | 1       | 0       |
|--|-------------------|---------|---------|--------|--------|-------------|---------|---------|
|  | CDEMICO           | SRMK0   | STMK0   |        |        | SREMK2      | SRMK2   | STMK2   |
|  | SREMK0<br>TMMK01H | CSIMK01 | CSIMK00 | DMAMK1 | DMAMK0 | TMMK11H     | CSIMK21 | CSIMK20 |
|  |                   | IICMK01 | IICMK00 |        |        | TIVIIVIKTIA | IICMK21 | IICMK20 |
|  | Х                 | Х       | 1       | х      | х      | х           | х       | х       |

#### Bit 5

| CSIMK00 | Interrupt processing control   |
|---------|--------------------------------|
| 0       | Enables interrupt processing.  |
| 1       | Disables interrupt processing. |

## Starting serial channel 0

• Serial channel start register 0 (SS0) Start serial channel 0 communication/counting.

## Symbol: SS0

|   | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3    | 2    | 1    | 0    |
|---|----|----|----|----|----|----|---|---|---|---|---|---|------|------|------|------|
|   | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | SS03 | SS02 | SS01 | SS00 |
| I | 0  | 0  | 0  | 0  | 0  | 0  | 0 | 0 | 0 | 0 | 0 | 0 | Х    | Х    | Х    | 1    |

## Bit 0

| SS00 | Channel 0 operation start trigger                                |
|------|------------------------------------------------------------------|
| 0    | No trigger operation                                             |
| 1    | Sets the SE00 bit to 1 and enters the communication wait status. |

## 5.7.11 DMA Transfer Enable Processing

Figure 5.12 shows the flowchart for the DMA transfer enable processing.



Figure 5.12 DMA Transfer Enable Processing

Preparing for DMA transfer end interrupt enable processing

- Interrupt request flag register (IF0H) Clear interrupt request flags.
- Interrupt mask flag register (MK0H) Clear interrupt masks.

### Symbol: IF0H

| 7                 | 6       | 5       | 4      | 3      | 2                 | 1       | 0       |
|-------------------|---------|---------|--------|--------|-------------------|---------|---------|
| CDEIEO            | SRIF0   | STIF0   |        | DMAIF0 | SREIF2<br>TMIF11H | SRIF2   | STIF2   |
| SREIF0<br>TMIF01H | CSIIF01 | CSIIF00 | DMAIF1 |        |                   | CSIIF21 | CSIIF20 |
| TMIFUTH           | IICIF01 | IICIF00 |        |        |                   | IICIF21 | IICIF20 |
| х                 | х       | х       | х      | 0      | х                 | х       | х       |

## Symbol

| DMAIF0 | Interrupt request flag                                   |
|--------|----------------------------------------------------------|
| 0      | No interrupt request signal is generated                 |
| 1      | Interrupt request is generated, interrupt request status |

### Symbol: MK0H

| 7                 | 6                           | 5                           | 4      | 3      | 2                 | 1                           | 0                           |
|-------------------|-----------------------------|-----------------------------|--------|--------|-------------------|-----------------------------|-----------------------------|
| SREMK0<br>TMMK01H | SRMK0<br>CSIMK01<br>IICMK01 | STMK0<br>CSIMK00<br>IICMK00 | DMAMK1 | DMAMK0 | SREMK2<br>TMMK11H | SRMK2<br>CSIMK21<br>IICMK21 | STMK2<br>CSIMK20<br>IICMK20 |
| х                 | х                           | х                           | х      | 0      | х                 | х                           | х                           |

### Symbol

| DMAMK0 | Interrupt processing control   |
|--------|--------------------------------|
| 0      | Enables interrupt processing.  |
| 1      | Disables interrupt processing. |

Setting up DMA channel 0 operation trigger wait mode

• DMA operation control register (DRC0)

Symbol: DRC0

| 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0    |
|------|---|---|---|---|---|---|------|
| DEN0 | 0 | 0 | 0 | 0 | 0 | 0 | DST0 |
| 1    | 0 | 0 | 0 | 0 | 0 | 0 | 1    |

### Bit 7

| DEN0 | DMA operation enable flag                                           |  |  |  |
|------|---------------------------------------------------------------------|--|--|--|
| ()   | Disables operation of DMA channel 0 (stops operating clock of DMA). |  |  |  |
|      | Disables DMA setup processing.                                      |  |  |  |
| 1 1  | Enables operation of DMA channel 0.                                 |  |  |  |
|      | Enables DMA setup processing.                                       |  |  |  |

### Bit 0

| DST0 | DMA transfer mode flag                                                  |
|------|-------------------------------------------------------------------------|
| 0    | DMA transfer of DMA channel 0 DMA is completed.                         |
| 1    | DMA transfer of DMA channel 0 is not completed (still under execution). |

The DMA trigger wait mode is entered by setting DST0 to 1 after enabling DMA operation (DEN0 = 1).

## 5.7.12 DMA Transfer End Interrupt Processing

Figure 5.13 shows the flowchart for the DMA transfer end interrupt processing.



Figure 5.13 DMA Transfer End Interrupt Processing

## 6. Sample Code

The sample code is available on the Renesas Electronics Website.

#### 7. Documents for Reference

RL78/G13 User's Manual: Hardware (R01UH0146E)

RL78 Family User's Manual: Software (R01US0015E)

(The latest versions of the documents are available on the Renesas Electronics Website.)

Technical Updates/Technical Brochures

(The latest versions of the documents are available on the Renesas Electronics Website.)

# **Website and Support**

Renesas Electronics Website

http://www.renesas.com/index.jsp

#### Inquiries

• http://www.renesas.com/contact/

| Revision Record | RL78/G13 DMA Controller (3-Wire Serial I/O Sequential Reception) |
|-----------------|------------------------------------------------------------------|
|-----------------|------------------------------------------------------------------|

| Davi | Doto         | Description |                      |  |
|------|--------------|-------------|----------------------|--|
| Rev. | Date         | Page        | Summary              |  |
| 1.00 | May 28, 2015 | _           | First edition issued |  |
|      |              |             |                      |  |

All trademarks and registered trademarks are the property of their respective owners.

## **General Precautions in the Handling of MPU/MCU Products**

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

The reserved addresses are provided for the possible future expansion of functions. Do not access
these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

The characteristics of an MPU or MCU in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc
  - Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.
- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: 486-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2865-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 TE: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tei: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics India Pvt. Ltd.
No.777C, 100 Feet Road, HALII Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141