# RL78/F23, F24 R01AN6252EJ0100 Rev.1.00 2022.09.30 # Setting of port related register when using alternate function ## Introduction The purpose of this application note is to describe the port settings on using peripheral functions of RL78/F23 and F24. #### **Contents** | 1. | Port Peripheral Function Settings for RL78/F23 and F24 | 2 | |-------|--------------------------------------------------------|----| | 1.1 | Port Related Register | 2 | | 1.2 | Port Function Setting | 3 | | 1.3 | Setting of Output Port When Use a Peripheral Function | 11 | | 1.4 | Steps of Setting for Port Related Register | 12 | | 1.4. | 1 Digital I/O Port (Pmn) | 12 | | 1.4.2 | 2 Analog Function | 13 | | 1.4.3 | 3 Timer Function | 14 | | | 4 Serial Interface | | | 1.4. | 5 External Interrupt (INTPx, KRx) | 19 | | 1.4.6 | Other Output Port (RESOUT, STOPST, SNZOUTx) | 20 | | Rev | rision History | 22 | # 1. Port Peripheral Function Settings for RL78/F23 and F24 This section describes the setting procedure of Port Related Registers about using port as the digital I/O port, the analog input port, and the peripheral function port. # 1.1 Port Related Register Table 1.1 shows the port related register for using port setting. **Table 1.1 Port Related Register** | Register Name | Function | |---------------------------------------------------|-----------------------------------------------------------------------| | Port mode registers (PMm) | Set input or output mode for the port | | Port registers (Pm) | Set the output latch value of a port | | Pull-up registers (PUm) | Set the on-chip pull-up resistors are to be used or not | | Port input mode registers (PIMm) | Select the input type (normal or TTL) | | Port output mode registers (POMm) | Select the output type (normal or N-ch open drain) | | Port mode control registers (PMCm) | Select the port mode type (analog input or digital I/O) | | Peripheral I/O redirection registers (PIORp) | Set to enable or disable the peripheral I/O redirect function | | Port input threshold control registers (PITHLm) | Select the threshold value of the input buffer (Schmitt1 or Schmitt3) | | Port output slew rate select register (PSRSEL) | Select the slew rate of the output buffer (normal or special) | | SNOOZE status output control registers (PSNZCNTx) | Select the output signal indicating of the SNOOZE mode | # 1.2 Port Function Setting Table 1.2 shows the settings of port related registers (port mode registers or output latches) when port pins of the RL78/F23 and F24 products are used as an alternate function pin. Table 1.2 Port Related Register Settings When Using Each Peripheral Function (1/7) | | | | | | Bit i | n the Port | Related Re | egisters | | | | RL | .78/F | 24 | | F | RL78 | 3/F23 | 3 | |------|--------------|----------|-----|------|---------|------------|------------|----------|---------|----------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Port | Pin Function | I/O | Pmn | PMmn | PUmn | PIMmn | POMmn | PMCmn | PITHLmn | PIORpq | 100 | 80 | 64 | 48 | 32 | 80 | 64 | 48 | 32 | | P00 | Doo | ı | × | 1 | 0 or 1 | _ | _ | _ | _ | | <b>✓</b> | <b>√</b> | _ | _ | | <b>√</b> | | | | | | P00 | 0 | × | 0 | 0 | _ | _ | _ | _ | _ | <b>~</b> | ~ | ✓ | ✓ | _ | <b>~</b> | ✓ | ✓ | . – I | | | (TI05) | Ī | × | 1 | 0 or 1 | _ | _ | _ | _ | PIOR05=1 | <b>√</b> | <b>√</b> | ✓ | <b>√</b> | _ | <b>√</b> | <b>√</b> | <b>√</b> | | | | (TO05) | Ö | 0 | 0 | 0 | _ | _ | _ | _ | PIOR15=1 | <b>✓</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | _ | <b>✓</b> | <b>√</b> | <b>√</b> | | | | INTP9 | _ | × | 1 | 0 or 1 | _ | _ | _ | _ | - | <b>√</b> | · | √ | · | _ | · | √ | · | _ | | P01 | INTES | ' | × | 1 | 0 or 1 | | _ | | _ | _ | | Ť | Ť | Ť | _ | Ě | Ť | H | $\equiv$ | | FUI | P01 | 0 | | | | | | | | _ | ✓ | ✓ | _ | _ | _ | ✓ | _ | _ | - | | | (T10.1) | 0 | × | 0 | 0 | - | - | - | - | DIO DO 4 4 | | | | | | | | $\vdash$ | $\vdash$ | | | (TI04) | 1 | × | 1 | 0 or 1 | - | - | | - | PIOR04=1 | <b>√</b> | <b>√</b> | _ | _ | _ | <b>√</b> | | $\vdash$ | | | | (TO04) | 0 | 0 | 0 | 0 | - | - | _ | - | PIOR14=1 | ✓ | ✓ | _ | _ | - | ✓ | _ | _ | _ | | P02 | P02 | ı | × | 1 | 0 or 1 | - | - | - | _ | _ | <b>✓</b> | 1 | _ | _ | _ | 1 | _ | _ | ı _ l | | | | 0 | × | 0 | 0 | - | - | - | _ | | | | | | | , | | | ш | | | (TI06) | - | × | 1 | 0 or 1 | - | - | - | - | PIOR06=1 | ✓ | ✓ | _ | _ | - | ✓ | _ | - | _ | | | (TO06) | 0 | 0 | 0 | 0 | _ | _ | _ | _ | PIOR16=1 | ✓ | ✓ | - | _ | - | ✓ | _ | _ | _ | | P03 | P03 | - 1 | × | 1 | 0 or 1 | - | - | - | _ | | ✓ | _ | - | _ | - | _ | _ | - | - | | | F03 | 0 | × | 0 | 0 | _ | _ | _ | _ | _ | <b>✓</b> | - | _ | - | - | - | _ | _ | _ | | | (RTC1HZ) | 0 | 0 | 0 | 0 | - | - | - | _ | PIOR80=1 | ✓ | _ | _ | _ | - | _ | _ | _ | _ | | P10 | , | Ι | × | 1 | 0 or 1 | 0 | × | _ | 0 or 1 | | , | , | , | , | , | , | | | | | | P10 | 0 | × | 0 | 0 | × | 0 | _ | × | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | ✓ | ✓ | | | TI13 | Ĭ | × | 1 | 0 or 1 | 0 | × | _ | 0 or 1 | PIOR23=0 | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>√</b> | <b>√</b> | <b>√</b> | | | TO13 | Ö | 0 | 0 | 0 | × | 0 | _ | × | PIOR33=0 | <b>√</b> | · | √ | <b>✓</b> | · | · | √ | · ✓ | <i>'</i> | | | TRJ00 | 0 | 0 | 0 | 0 | × | 0 | | × | _ | · ✓ | · | ·<br>✓ | · | · | · | · ✓ | · | · | | | | 1 | × | 1 | 0 or 1 | 0 or 1 | × | | 0 | PIOR42=0 | • | | | | | | | | | | | SCK10 | 0 | 1 | 0 | 0 01 1 | × | | | × | PIOR42=0<br>PIOR91=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | 001.40 | | | | | | 0 or 1 | | | | | _ | | _ | _ | _ | <b>√</b> | | _ | | | SCL10 | 0 | 1 | 0 | 0 | × | 0 or 1 | _ | × | PIOR42=0 | <b>√</b> | <b>√</b> | ✓ | <b>√</b> | ✓ | ✓ | · · | ✓ | ✓ | | | LTXD1 | 0 | 1 | 0 | 0 | × | 0 | _ | × | PIOR45=0 | ✓ | <b>√</b> | ✓ | ✓ | ✓ | _ | | ᆸ | ᅠᆜ | | | CTXD0 | 0 | 1 | 0 | 0 | × | 0 | - | × | PIOR46=0 | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | _ | _ | | P11 | P11 | ı | × | 1 | 0 or 1 | 0 | × | - | 0 or 1 | _ | 1 | 1 | 1 | 1 | 1 | 1 | / | 1 | 1 | | | | 0 | × | 0 | 0 | × | 0 | _ | × | | | Ť | , | · | · | | | | | | | TI12 | - 1 | × | 1 | 0 or 1 | 0 | × | - | 0 or 1 | PIOR22=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | TO12 | 0 | 0 | 0 | 0 | × | 0 | _ | × | PIOR32=0 | <b>✓</b> | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | (TDDIODA) | - | × | 1 | 0 or 1 | 0 | × | _ | 0 or 1 | PIOR71=1 | <b>✓</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | 1 | 1 | <b>✓</b> | | | (TRDIOB0) | 0 | 0 | 0 | 0 | × | 0 | _ | × | PIOR/1=1 | • | · | • | · | • | · | ~ | ľ | ľ | | | 2 | | | | | | | | | PIOR42=0 | | , | | , | | , | | | | | | SI10 | ı | × | 1 | 0 or 1 | 0 or 1 | × | _ | 0 | PIOR91=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | SDA10 | I/O | 1 | 0 | 0 | 0 or 1 | 1 | | 0 | PIOR42=0 | ✓ | <b>√</b> | ✓ | <b>√</b> | ✓ | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | | | | ., 0 | | | | | | | | PIOR42=0 | | | | | | | | | | | | RXD1 | - 1 | × | 1 | 0 or 1 | 0 or 1 | × | - | 0 | PIOR91=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | LRXD1 | | × | 1 | 0 or 1 | 0 | × | _ | 0 | PIOR45=0 | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>√</b> | _ | - | | | | | CRXD0 | ÷ | × | 1 | 0 | 0 | × | | 0 | PIOR46=0 | · ✓ | · / | · | · | · ✓ | _ | $\vdash$ | | | | P12 | CIXXDU | - | | | | | 0 | | | F101140-0 | | Ť | Ť | Ť | _ | _ | <u> </u> | = | = | | F IZ | P12 | _ | × | 1 | 0 or 1 | _ | | - | _ | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | T14.4 | 0 | × | 0 | 0 0 0 1 | - | 0 | - | - | DIOD24-2 | -/ | <b>✓</b> | <b>√</b> | _ | <b>√</b> | <b>✓</b> | | | <b>√</b> | | | TI11 | <u> </u> | × | 1 | 0 or 1 | - | × | - | - | PIOR21=0 | <b>√</b> | | | <b>√</b> | | | <b>√</b> | <b>√</b> | <b>✓</b> | | | TO11 | 0 | 0 | 0 | 0 | - | 0 | - | - | PIOR31=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | <u> </u> | | | (TRDIOD0) | <u> </u> | × | 1 | 0 or 1 | - | × | _ | - | PIOR73=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | , | 0 | 0 | 0 | 0 | - | 0 | | - | | | | | | | | ш | ш | Ш | | | INTP5 | | × | 1 | 0 or 1 | - | × | | - | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | SO10 | 0 | 1 | 0 | 0 | _ | 0 or 1 | _ | _ | PIOR42=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | TXD1 | 0 | 1 | 0 | 0 | _ | 0 or 1 | - | - | PIOR42=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | SNZOUT3 | 0 | 0 | 0 | 0 | - | 0 | - | - | PIOR63=0 | ✓ | ✓ | ✓ | ✓ | <b>\</b> | ✓ | ✓ | ✓ | ✓ | | P13 | P13 | - | × | 1 | 0 or 1 | 0 | × | _ | 0 or 1 | | <b>✓</b> | 1 | 1 | / | <b>✓</b> | / | <b>✓</b> | 1 | <b>✓</b> | | | FIS | 0 | × | 0 | 0 | × | 0 | _ | × | _ | * | ľ | <b>,</b> | ľ | ľ | ľ | ľ | ľ | Y | | | TI04 | | × | 1 | 0 or 1 | 0 | × | _ | 0 or 1 | PIOR04=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | TO04 | 0 | 0 | 0 | 0 | × | 0 | _ | × | PIOR14=0 | ✓ | <b>✓</b> | ✓ | <b>✓</b> | ✓ | <b>✓</b> | ✓ | ✓ | ✓ | | | | | × | 1 | 0 or 1 | 0 | × | _ | 0 or 1 | | | , | | | | | | | | | | TRDIOA0 | Ö | 0 | 0 | 0 | × | 0 | _ | × | PIOR70=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | TRDCLK0 | Ī | × | 1 | 0 or 1 | 0 | × | | 0 or 1 | PIOR70=0 | <b>√</b> | <b>√</b> | <b>✓</b> | <b>√</b> | ✓ | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>✓</b> | | | SI01 | i | × | 1 | 0 or 1 | 0 or 1 | × | | 0 | PIOR41=0 | · ✓ | ·<br>✓ | ·<br>✓ | ·<br>✓ | ·<br>✓ | ·<br>✓ | <b>√</b> | ·<br>✓ | ·<br>✓ | | | SDA01 | I/O | 1 | | | | 1 | | 0 | PIOR41=0<br>PIOR41=0 | <b>∨</b> | | | | | 0 | 0 | 0 or 1 | | - | × | | <b>∨</b> | | LTXD0 | 0 | 1 | 1 | 0 | × | 0 | - | × | PIOR44=0 | ٧ | <b>v</b> | <b>v</b> | ٧ | ٧ | <b>v</b> | V | v | ٧ | Table 1.2 Port Related Register Settings When Using Each Peripheral Function (2/7) | Prof. Prof | | | | | | Bit i | n the Port | Related Re | egisters | | | | RL | .78/F | 24 | | F | RL78 | 3/F23 | 3 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|--------|-----|------|--------|------------|------------|----------|--------|------------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | P16 | | Pin Function | I/O | Pmn | PMmn | | | | PMCmn | | PIORpq | 100 | | 64 | 48 | 32 | 80 | 64 | 48 | 32 | | Tigos | P14 | P14 | | | | | | | | | _ | ✓ | 1 | <b>√</b> | <b>✓</b> | <b>√</b> | <b>√</b> | 1 | <b>√</b> | <b>✓</b> | | TOBE O O O O N N O O N N | | | 0 | | | | | | | | DIODOC-0 | | _ | _ | | _ | | _ | | <b>√</b> | | TRDICCO | | | 0 | | | | | | | | | | | | | | | | | <b>∨</b> | | REDUCU 0 | | | _ | | _ | | | | | | 1 101110-0 | | | | | | | | | | | SCR01 | | TRDIOC0 | 0 | 0 | 0 | | | 0 | | | - | ~ | ~ | ~ | ~ | ~ | ✓ | <b>V</b> | <b>~</b> | ✓ | | SCIDI 0 | | SCK01 | | | | | 0 or 1 | | - | 0 | PIOR41=0 | <b>/</b> | / | / | / | / | <b>/</b> | / | _ | 1 | | P15 | | | | | _ | | | | | | | | | | | | | | | | | P15 | | | 0 | | | | | | | | | | | | | | | | | <b>√</b> | | P16 | P15 | | _ | | | | | | | | PIOR44=0 | | | | | | | | | | | TOOS | 1 10 | P15 | Ö | | | | | | | | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | TRDIOA1 | | TI05 | ı | × | 1 | 0 or 1 | - | × | - | - | PIOR05=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | IRDION | | TO05 | 0 | | | | - | | - | _ | PIOR15=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | TRDIOCAD | | TRDIOA1 | | | | | | | | | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | ✓ | | (TRDICAND) | | | 0 | | | | | | | | | | | | | | | | | $\vdash$ | | CIRCLING 1 | | (TRDIOA0) | - | | | | | | | | PIOR70=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | TXD0 | | (TRDCLK0) | - | | | | | _ | | | PIOR70=1 | ✓ | ✓ | ✓ | <b>✓</b> | ✓ | ✓ | ✓ | <b>√</b> | ✓ | | RTCHZ | | | 0 | 1 | | | _ | 0 or 1 | _ | _ | PIOR40=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | P16 P16 P16 P16 P17 P17 P17 P17 P17 P17 P17 P18 | | | | | | | | | | | | | | | | | | | | ✓ | | P16 | | | | | | | | | | | | | | | | | | | | <b>√</b> | | P16 | D16 | TOOLIXD | _<br>I | | | | | | | | _ | | <b>√</b> | | <b>√</b> | <b>√</b> | <b>V</b> | ✓ | <b>V</b> | ✓ | | TiO2 | F 10 | P16 | 0 | | | | | | | | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | TOOLO | | TI02 | _ | | _ | | | | | | PIOR02=0 | ✓ | <b>√</b> | <b>√</b> | <b>✓</b> | <b>√</b> | <b>√</b> | ✓ | ✓ | ✓ | | NEDICOL O | | | | | | | | | | | | | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | Si00 | | TRDIOC1 | | | | | | | _ | | _ | <b>/</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | 1 | <b>✓</b> | <b>√</b> | | SDA00 | | | 0 | | | | | | | | DIO DIO | | | | | | | | | | | RXD0 | | | 1 | | | | | | | | | | | | | | | | | <b>√</b> | | P17 | | | 1/0 | | | | | | | | | | | | | | | | | <b>√</b> | | P17 | | | _ | | | - | - | | | | - | | | | | | | | | · ✓ | | TI00 | P17 | | ı | × | 1 | 0 or 1 | 0 | × | - | 0 or 1 | | , | | | _ | , | | - | | <b>√</b> | | TO00 | | P17 | 0 | × | 0 | 0 | × | 0 | 1 | × | _ | * | • | • | • | • | * | • | • | • | | TRDIOB1 | | | _ | | | | | | | | | | | | | | | | | ✓ | | REDIOB1 | | TO00 | 0 | | | | | | | | PIOR10=0 | ✓ | ✓ | <b>✓</b> | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | SCK00 | | TRDIOB1 | 0 | | | | | | | | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | SCRUO O 1 1 0 | | | | | | | | | | | | | | | | | | | | | | NTP3 | | SCK00 | 0 | | | | | | _ | | PIOR40=0 | ✓ | ✓ | ✓ | ~ | ✓ | ✓ | <b>√</b> | <b>√</b> | ✓ | | P30 | | | 0 | 1 | 0 | 0 | × | 0 or 1 | - | × | | ✓ | ✓ | ✓ | | ✓ | ✓ | ✓ | ✓ | ✓ | | P30 | | INTP3 | - 1 | | | | | | | | PIOR53=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | Ti01 | P30 | P30 | 1 | | | | | | | | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | T001 | | TIO1 | _ | | _ | | | | | | DIOD01-0 | -/ | | -/ | -/ | | -/ | | | <b>✓</b> | | TRDIOD1 1 | | | | | | | | | | | | | | | | | | | | <b>√</b> | | SSI00 | | | | | | | | | | | | | | | | | | | | | | INTP2 | | | 0 | 0 | | 0 | × | - | _ | × | _ | | | | | | | | | ✓ | | P31 | | | ı | | | | | | | | | | | | | | | | | <b>√</b> | | P31 | | | 1 | | - | | | | | | | | | | | | | | | ✓ | | P31 | P31 | | | | | | | | | | PIUK6U=0 | | | | | <b>'</b> | | | | ✓ | | Til4 | 1 01 | P31 | | | | | | | | | - | ✓ | <b>✓</b> | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | STOPST O O O O O O O O O | | TI14 | | | | | | _ | | | PIOR24=0 | ✓ | ✓ | ✓ | ✓ | - | - | - | _ | - | | P32 | | | | | | | - | - | _ | - | | | | | | _ | | | | - | | P32 P32 1 | | | | | | | | | - | - | | | | | | _ | | | | _ | | P32 | Dag | (INTP2) | | | | | | | | | PIOR52=1 | ✓ | ✓ | ✓ | ✓ | _ | ✓ | ✓ | ✓ | | | Ti16 | P32 | P32 | | | | | | | | | _ | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | TO16 O 0 0 0 - 0 PIOR36-0 V V V | | TI16 | | | | | | | | | PIOR26=0 | ✓ | <b>√</b> | ✓ | <b>√</b> | - | _ | _ | _ | | | SO11 O 1 O O - O or 1 - PIOR43=0 V V V V V V V V V | | | | | | | | | | | | | | | | | | | | - | | NTP7 | | (SO11) | 0 | 1 | n | n | _ | 0 or 1 | _ | _ | PIOR43=0 | / | / | / | / | _ | 1 | / | _ | | | P33 | | ` , | | | | | | | | | | | | | | Ē | | | | ш | | P33 O × 0 0 V V V V V V V V V V V V V | Doo | INTP7 | | | | | | | | | _ | ✓ | <b>✓</b> | <b>✓</b> | ✓ | _ | ✓ | ✓ | ✓ | _ | | AVREFP I × 1 1 V V V V V V V V V V V V V | P33 | P33 | | | | | | | | | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | ANI6 I × 1 1 V V V V V V V V V V V V V | | AVREEP | | | | | | | | | _ | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>✓</b> | <b>√</b> | ✓ | | P34 | | | ı | | | | | | | | | | | | | | | | | ✓ | | AVREFM | P34 | | ı | × | 1 | | | _ | | | | / | / | / | / | / | / | 1 | / | <b>√</b> | | | | | _ | | | | | | | | | | | | | | | | | | | ANI7 × 1 - - 1 - - \sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sq}}}}}}}}}}}}} \signtarightimeset\sinthintit{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sqrt{\sq}}}}}}}}}}}}}}}}}}}}}}}}}}}}}}}}}}}} | | | ı | | | | | | | | | | | | | | | | | ✓ | | ANI7 × 1 - - 1 - - \forall \forall \forall \forall | | ANI/ | 1 | × | 1 | _ | _ | _ | 1 | _ | _ | <b>v</b> | <b>v</b> | <b>v</b> | <b>V</b> | <b>v</b> | <b>v</b> | ✓ | ٧ | ✓ | Note. The STOPST function is selected when the STPSEL bit in the STPSTC register is clear to 0. Table 1.2 Port Related Register Settings When Using Each Peripheral Function (3/7) | | | | | | | | Related Re | | ig Laci | | | | .78/F | | · | | RL78 | /E23 | 2 | |------|--------------|----------|--------|------|------------------|--------|------------|---|-------------|----------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------| | Port | Pin Function | I/O | Pmn | PMmn | PUmn | PIMmn | POMmn | | PITHLmn | PIORpq | 100 | 80 | | | 32 | 80 | | | | | P40 | | ı, U | × | 1 | 0 or 1 | - | | - | | | | | | | | | | | | | | P40 | Ō | × | 0 | 0 | - | _ | - | _ | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | TOOL0 | _ | - | _ | - | - | - | - | _ | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | P41 | P41 | 1 | × | 1 | 0 or 1 | - | - | | 0 or 1 | _ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | 0 | × | 0 | 0 | - | - | _ | × | DIODOG O | | | | | | | _ | , | | | | TI10<br>TO10 | 0 | ×<br>0 | 0 | 0 or 1<br>0 | | _ | | 0 or 1<br>× | PIOR20=0<br>PIOR30=0 | <b>√</b> | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | | Ī | × | 1 | 0 or 1 | | | | 0 or 1 | FION30-0 | | | | | | | | | | | | TRJI00 | 0 | 0 | 0 | 0 | _ | _ | _ | × × | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | TRD0RES | ı | × | 1 | 0 or 1 | - | - | _ | 0 or 1 | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | (SI10) | ı | × | 1 | 0 or 1 | _ | _ | _ | 0 | PIOR42=0 | <b>√</b> | <b>√</b> | <b>/</b> | / | <b>/</b> | <b>/</b> | / | <b>✓</b> | 1 | | | (5110) | ' | , | ' | 0 01 1 | _ | | | U | PIOR91=1 | | | | Ľ | | | _ | • | Ù | | | (RXD1) | -1 | × | 1 | 0 or 1 | _ | _ | _ | 0 or 1 | PIOR42=0<br>PIOR91=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | VCOUT0 | 0 | × | 0 | 0 | _ | _ | | × | - | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | _ | | | | | | SNZOUT2 | 0 | 0 | 0 | 0 | _ | _ | _ | × | PIOR62=0 | · ✓ | · ✓ | · | · ✓ | · | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>√</b> | | P42 | | Ī | × | 1 | 0 or 1 | _ | _ | - | _ | | <b>√</b> | 1 | 1 | | | 1 | <b>√</b> | | | | | P42 | 0 | × | 0 | 0 | - | - | - | - | - | | | | _ | _ | | | - | | | | (LTXD0) | 0 | 1 | 0 | 0 | - | - | _ | _ | PIOR44=1 | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | _ | - | | P43 | P43 | | × | 1 | 0 or 1 | _ | | - | 0 or 1 | _ | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | _ | _ | | | (LRXD0) | 0 | × | 1 | 0 | _ | | | ×<br>0 | PIOR44=1 | <b>√</b> | <b>√</b> | <b>✓</b> | _ | _ | <b>✓</b> | <b>✓</b> | | | | P44 | , | | × | 1 | 0 or 1 | _ | | | _ | F10K44=1 | | _ | <b>—</b> | _ | _ | | _ | | | | , | P44 | 0 | × | 0 | 0 | _ | | _ | _ | _ | ✓ | ✓ | - | - | - | ✓ | - | - | - | | | (TI07) | Í | × | 1 | 0 or 1 | - | - | - | - | PIOR07=1 | ✓ | ✓ | - | - | - | ✓ | - | _ | - | | | (TO07) | 0 | 0 | 0 | 0 | _ | - | _ | _ | PIOR17=1 | 1 | 1 | _ | _ | _ | <b>√</b> | _ | | | | | (1007) | <u> </u> | _ | | | | | | | PIOR90=0 | | _ | | _ | L | Ľ | | | | | P45 | P45 | 0 | × | 1 | 0 or 1 | - | | - | _ | _ | ✓ | ✓ | _ | _ | _ | ✓ | _ | _ | _ | | | (TI10) | I | × | 1 | 0<br>0 or 1 | _ | | _ | _ | PIOR20=1 | <b>√</b> | <b>√</b> | - | _ | _ | <b>✓</b> | | | $\vdash$ | | | (TO10) | 0 | 0 | 0 | 0 01 1 | _ | | _ | _ | PIOR20=1 | <b>√</b> | <b>∨</b> | _ | _ | _ | <b>∨</b> | _ | _ | $\equiv$ | | P46 | , , | Ī | × | 1 | 0 or 1 | _ | _ | _ | _ | 1 101100-1 | | | | | | | | | | | | P46 | Ó | × | 0 | 0 | - | - | _ | _ | - | ✓ | ✓ | - | _ | - | ✓ | _ | - | ı – I | | | (TI12) | ı | × | 1 | 0 or 1 | - | - | - | _ | PIOR22=1 | ✓ | ✓ | _ | _ | _ | ✓ | _ | - | _ | | | (TO12) | 0 | 0 | 0 | 0 | - | - | _ | _ | PIOR32=1 | ✓ | ✓ | _ | _ | _ | ✓ | _ | _ | _ | | P47 | P47 | <u> </u> | × | 1 | 0 or 1 | - | - | | _ | _ | ✓ | ✓ | _ | _ | _ | ✓ | _ | _ | - | | | INTP13 | 0 | × | 1 | 0<br>0 or 1 | | _ | _ | _ | _ | <b>√</b> | <b>√</b> | _ | _ | _ | <b>✓</b> | _ | _ | | | P50 | | 1 | × | 1 | 0 or 1 | _ | _ | _ | 0 or 1 | _ | | | | _ | _ | | | _ | _ | | 1 00 | P50 | Ö | × | 0 | 0 | _ | _ | _ | × × | - | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | - | - | | | SSI01 | Ī | × | 1 | 0 or 1 | - | _ | - | 0 | PIOR41=1 | ✓ | ✓ | <b>√</b> | - | _ | <b>√</b> | ✓ | _ | _ | | | (INTP3) | ı | × | 1 | 0 or 1 | _ | ı | - | 0 or 1 | PIOR53=1 | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | - | _ | | P51 | P51 | - 1 | × | 1 | 0 or 1 | - | - | _ | _ | _ | 1 | 1 | / | _ | _ | / | / | _ | l _ l | | | | 0 | × | 0 | 0 | - | - | _ | - | DIOD 44 4 | | | | | | | | | | | | (SO01) | - ! | 1 | 0 | 0 | _ | | - | - | PIOR41=1 | <b>√</b> | <b>√</b> | ✓<br>✓ | - | _ | ✓<br>✓ | <b>✓</b> | _ | _ | | P52 | INTP11 | - | × | 1 | 0 or 1<br>0 or 1 | _ | _ | _ | 0 or 1 | _ | | | | _ | _ | | | _ | _ | | 1 32 | P52 | 0 | × | 0 | 0 | _ | | _ | × × | - | ✓ | ✓ | ✓ | - | - | ✓ | ✓ | - | i - I | | | 001/04 | Ī | × | 1 | 0 or 1 | _ | _ | _ | 0 | DIOD 44-4 | <b>√</b> | <b>√</b> | <b>✓</b> | | | <b>✓</b> | / | | $\Box$ | | | SCK01 | 0 | 1 | 0 | 0 | _ | _ | - | × | PIOR41=1 | | | Ľ | L | _ | Ľ | <b>✓</b> | _ | | | | (STOPST) | 0 | 0 | 0 | 0 | - | - | - | × | (Note) | ✓ | ✓ | ✓ | - | - | ✓ | ✓ | _ | | | P53 | P53 | 1 | × | 1 | 0 or 1 | _ | - | - | 0 or 1 | _ | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | _ | _ | | | (SI01) | 0 | × | 1 | 0<br>0 or 1 | _ | _ | | ×<br>0 | PIOR41=1 | <b>√</b> | <b>√</b> | <b>✓</b> | _ | _ | <b>✓</b> | <b>✓</b> | | | | | INTP10 | | × | 1 | 0 or 1 | _ | _ | _ | 0 or 1 | - IOR4 I= I | <b>∨</b> | <b>∨</b> | <b>∨</b> | _ | _ | <b>∨</b> | <b>∨</b> | | | | P54 | | i | × | 1 | 0 or 1 | 0 | _ | _ | 0 or 1 | | | | | | | | | | | | | P54 | Ö | × | 0 | 0 | × | - | _ | × | - | > | <b>\</b> | _ | L- | L- | ✓ | | _ | L- I | | | (TI11) | Ι | × | 1 | 0 or 1 | 0 | - | - | 0 or 1 | PIOR21=1 | ✓ | ✓ | - | - | - | ✓ | - | _ | | | | (TO11) | 0 | 0 | 0 | 0 | × | - | - | × | PIOR31=1 | <b>√</b> | ✓ | - | _ | _ | <b>√</b> | _ | _ | ᆸ | | D | SSI10 | | × | 1 | 0 or 1 | 0 or 1 | | | 0 | PIOR42=0 | ✓ | ✓ | _ | - | _ | ✓ | _ | _ | _ | | P55 | P55 | 0 | × | 1 | 0 or 1 | - | - | - | - | _ | ✓ | ✓ | _ | _ | _ | ✓ | - | - | - | | | (TI13) | I | × | 1 | 0<br>0 or 1 | _ | | - | _ | PIOR23=1 | <b>√</b> | <b>√</b> | - | _ | _ | <b>✓</b> | _ | _ | | | | (TO13) | 0 | 0 | 0 | 0 01 1 | _ | _ | | _ | PIOR23=1 | <b>∨</b> | <b>∨</b> | _ | _ | _ | <b>∨</b> | _ | _ | _ | | P56 | , , | Ī | × | 1 | 0 or 1 | _ | _ | _ | _ | | | | | | | | | | | | | P56 | 0 | × | 0 | 0 | - | - | - | - | _ | ✓ | ✓ | - | - | - | ✓ | - | - | - | | | (TI15) | ı | × | 1 | 0 or 1 | - | - | - | _ | PIOR25=1 | ✓ | ✓ | - | - | - | - | _ | _ | _ | | | (TO15) | 0 | 0 | 0 | 0 | - | - | - | - | PIOR35=1 | <b>√</b> | ✓ | - | - | _ | | | _ | ᆸ | | D | (SNZOUT1) | 0 | 0 | 0 | 0 | _ | | | _ | PIOR61=1 | ✓ | ✓ | _ | - | _ | ✓ | _ | _ | | | P57 | P57 | | × | 1 | 0 or 1 | _ | _ | _ | _ | _ | ✓ | ✓ | - | - | - | ✓ | - | _ | - | | | (TI17) | 0 | × | 1 | 0<br>0 or 1 | - | | | _ | PIOR27=1 | <b>√</b> | <b>√</b> | _ | | _ | _ | | | | | | (TO17) | 0 | 0 | 0 | 0 | _ | _ | _ | _ | PIOR27=1 | <b>∨</b> | <b>∨</b> | = | _ | _ | _ | _ | _ | | | | (SNZOUT0) | 0 | 0 | 0 | 0 | _ | | | _ | PIOR60=1 | <b>√</b> | <i>√</i> | = | _ | _ | <u>-</u> | _ | _ | = | | | (0.12010) | | | , | • | | | | | | | | | | | | | | | Note. The STOPST function is selected when the STPSEL bit in the STPSTC register is set to 1. Table 1.2 Port Related Register Settings When Using Each Peripheral Function (4/7) | | | | | | Rit is | the Port | Related Re | agietore | | | | ΡI | .78/F | 2/ | | - | QI 78 | 3/F23 | ₹ . | |------|------------------|--------------------------------------------------|--------|------|-------------|----------|------------|----------|-------------|----------------------|----------|----------|----------|----------|----------|-------------|---------------------|----------|------------| | Port | Pin Function | 1/0 | Pmn | PMmn | PUmn | PIMmn | POMmn | PMCmn | PITHLmn | PIORpq | 100 | 80 | | 48 | 32 | 80 | 64 | | 32 | | P60 | | I | × | 1 | 0 or 1 | _ | × | - | 0 or 1 | ТЮТФ | | √ | | | | | | | <i>U</i> 2 | | | P60 | 0 | × | 0 | 0 | - | 0 | _ | × | - | ✓ | ~ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ~ | | | (TO01) | 0 | 0 | 0 | 0 | - | 0 | - | × | PIOR11=1<br>PIOR90=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | (SCK00) | - 1 | × | 1 | 0 or 1 | - | × | - | 0 | PIOR40=1 | <b>✓</b> | <b>~</b> | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>√</b> | _ | | | . , | 0 | 1 | 0 | 0 | _ | 0 or 1 | _ | × | | | | | | | | | | | | P61 | (SCL00) | 0 | 1<br>× | 0 | 0 0 0 1 | _ | 0 or 1 | _ | X 0 ar 1 | PIOR40=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | POI | P61 | 0 | × | 0 | 0 or 1 | | 0 | | 0 or 1 | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | (TO02) | 0 | 0 | 0 | 0 | _ | 0 | _ | × | PIOR12=1<br>PIOR90=1 | ✓ | <b>√</b> | <b>✓</b> | <b>✓</b> | ✓ | ✓ | <b>✓</b> | ✓ | ✓ | | | (SI00) | 1 | × | 1 | 0 or 1 | | × | | 0 | PIOR40=1 | ✓ | <b>✓</b> | 1 | <b>✓</b> | 1 | <b>✓</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | | | (SDA00) | I/O | 1 | 0 | 0 | _ | 1 | _ | 0 | PIOR40=1 | <b>√</b> | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | ✓ | ✓ | <b>√</b> | <b>√</b> | | | (RXD0) | ı | × | 1 | 0 or 1 | - | × | - | 0 or 1 | PIOR40=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | P62 | P62 | - | × | 1 | 0 or 1 | 0 | × | - | 0 or 1 | _ | <b>√</b> | <b>✓</b> | 1 | <b>✓</b> | 1 | <b>~</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | . 02 | 0 | × | 0 | 0 | × | 0 | - | × | | · | | | | | | | $\vdash$ | | | | (TO03) | 0 | 0 | 0 | 0 | × | 0 | - | × | PIOR13=1<br>PIOR90=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | (SO00) | 0 | 1 | 0 | 0 | × | 0 or 1 | - | × | PIOR40=1 | ✓ | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | ✓ | ✓ | ✓ | ✓ | | | (TXD0) | 0 | 1 | 0 | 0 | X 0 or 1 | 0 or 1 | - | × | PIOR40=1 | <b>√</b> | <b>√</b> | ✓ | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | ✓<br>✓ | | P63 | SCLA0 | I/O | 1<br>× | 0 | 0<br>0 or 1 | 0 or 1 | 1<br>x | _ | 0<br>0 or 1 | - | ✓ | ✓ | ✓ | ✓ | ✓ | | | ✓ | | | 1 03 | P63 | 0 | × | 0 | 0 | × | 0 | _ | × × | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | (TO07) | 0 | 0 | 0 | 0 | × | 0 | - | × | PIOR17=1<br>PIOR90=1 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | (SSI00) | | × | 1 | 0 or 1 | 0 or 1 | × | _ | 0 | PIOR40=1 | ✓ | ✓ | ✓ | ✓ | ✓ | <b>√</b> | ✓ | <b>√</b> | ✓ | | P64 | SDAA0 | I/O | 1<br>× | 1 | 0<br>0 or 1 | 0 or 1 | 1 | | 0 – | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | P04 | P64 | 0 | × | 0 | 0 01 1 | | _ | | _ | - | ✓ | ✓ | _ | - | - | ✓ | - | - | - | | | (TI14) | Ĭ | × | 1 | 0 or 1 | _ | _ | _ | _ | PIOR24=1 | ✓ | <b>✓</b> | _ | _ | _ | _ | _ | | _ | | | (TO14) | O | 0 | 0 | 0 | - | - | - | - | PIOR34=1 | ✓ | ✓ | _ | _ | _ | - | - | _ | _ | | | (SNZOUT3) | 0 | 0 | 0 | 0 | - | - | - | - | PIOR63=1 | ✓ | ✓ | _ | _ | _ | ✓ | _ | _ | _ | | P65 | P65 | - 1 | × | 1 | 0 or 1 | - | - | - | _ | _ | 1 | / | _ | _ | _ | ✓ | _ | _ | _ | | | | 0 | × | 0 | 0 | - | - | | - | DIODOG 4 | | _ | | | | | | | | | | (TI16)<br>(TO16) | 0 | ×<br>0 | 0 | 0 or 1<br>0 | | _ | | | PIOR26=1<br>PIOR36=1 | <b>√</b> | <b>✓</b> | _ | _ | _ | _ | _ | _ | _ | | | (SNZOUT2) | 0 | 0 | 0 | 0 | | | | _ | PIOR30=1 | <b>√</b> | <b>√</b> | = | = | = | _<br>✓ | ΗΞ | $\equiv$ | _ | | P66 | | I | × | 1 | 0 or 1 | _ | - | _ | _ | | <b>V</b> | / | | | | | | $\Box$ | | | | P66 | 0 | × | 0 | 0 | 1 | - | - | _ | _ | * | • | - | | | <b>&gt;</b> | _ | _ | _ | | | (TI00) | | × | 1 | 0 or 1 | - | - | - | - | PIOR00=1 | <b>√</b> | <b>√</b> | _ | _ | _ | <b>√</b> | _ | | _ | | Dez | (TO00) | 0 | 0<br>× | 0 | 0 0 0 1 | | | | _ | PIOR10=1 | ✓ | ✓ | - | _ | - | ✓ | _ | - | - | | P67 | P67 | 0 | × | 0 | 0 or 1 | | | | | _ | ✓ | ✓ | _ | _ | _ | ✓ | - | - | - | | | (TI02) | Ī | × | 1 | 0 or 1 | | _ | | _ | PIOR02=1 | <b>√</b> | <b>√</b> | _ | _ | _ | <b>√</b> | _ | | _ | | | (TO02) | 0 | 0 | 0 | 0 | _ | _ | _ | _ | PIOR12=1 | <b>√</b> | 1 | _ | _ | _ | <b>√</b> | _ | | _ | | P70 | | ı | × | 1 | 0 or 1 | 0 | × | 0 or 1 | 0 or 1 | PIOR90=0 | | _ | | _ | | | _ | | | | | P70 | 0 | × | 0 | 0 | × | 0 | 0 | × | _ | > | ~ | ✓ | ✓ | _ | > | ✓ | ✓ | _ | | | ANI26 | 1 | × | 1 | 0 | × | × | 1 | × | _ | ✓ | ✓ | ✓ | ✓ | _ | ✓ | ✓ | ✓ | - | | | TI15 | | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR25=0 | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | - | _ | - | _ | | | | TO15<br>INTP8 | 0 | 0<br>× | 0 | 0<br>0 or 1 | ×<br>0 | 0<br>× | 0 | 0 or 1 | PIOR35=0 | <b>√</b> | ✓<br>✓ | ✓<br>✓ | ✓<br>✓ | _ | | <b>-</b> | <b>-</b> | _ | | | SI11 | <del> </del> | × | 1 | 0 or 1 | 0 or 1 | × | 0 | 0 0 1 | PIOR43=0 | <b>∨</b> | <b>∨</b> | <b>∨</b> | <b>∨</b> | _ | <b>∨</b> | <b>∨</b> | <b>∨</b> | $\exists$ | | | SDA11 | 1/0 | 1 | 0 | 0 | 0 or 1 | 1 | 0 | 0 | PIOR43=0 | <i>√</i> | · ✓ | <b>√</b> | <i>√</i> | _ | · ✓ | · ✓ | <b>√</b> | _ | | | SNZOUT4 | 0 | 0 | 0 | 0 | × | 0 | 0 | × | PIOR64=0 | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | P71 | P71 | 0 | × | 1 0 | 0 or 1 | 0<br>× | ×<br>0 | 0 | 0 or 1 | - | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | | ANI27 | Ī | × | 1 | 0 | × | × | 1 | × | _ | ✓ | ✓ | ✓ | ✓ | _ | ✓ | ✓ | ✓ | _ | | | TI17 | | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR27=0 | ✓ | ✓ | ✓ | ✓ | _ | ✓ | ✓ | ✓ | - | | | TO17 | 0 | 0 | 0 | 0 | × | 0 | 0 | × | PIOR37=0 | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | | INTP6 | ! | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | _ | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | | SCK11 | 0 | *<br>1 | 0 | 0 or 1 | 0 or 1 | 0 or 1 | 0 | 0<br>× | PIOR43=0 | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | | SCL11 | 0 | 1 | 0 | 0 | × | 0 or 1 | 0 | × | PIOR43=0 | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | | SNZOUT5 | 0 | 0 | 0 | 0 | × | 0 | 0 | × | PIOR65=0 | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | P72 | P72 | _ | × | 1 | 0 or 1 | - | 0 | 0 | - | _ | <b>✓</b> | <b>✓</b> | ✓ | <b>√</b> | - | <b>✓</b> | <b>✓</b> | ✓ | _ | | | | 0 | × | 0 | 0 | | 0 | 0 | - | | <b>√</b> | -/ | -/ | 1 | | | | | | | | ANI28<br>(CTXD0) | 0 | *<br>1 | 0 | 0 | _ | ×<br>0 | 0 | _ | -<br>PIOR46=1 | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | _ | <b>√</b> | <ul><li>✓</li></ul> | <b>√</b> | _ | | | | 0 | | | | | | | | PIOR43=0 | | / | | <b>√</b> | <u> </u> | <i>-</i> | <u>-</u> | <i>-</i> | | | | SO11<br>SNZOUT6 | 0 | 0 | 0 | 0 | _ | 0 or 1 | 0 | _ | PIOR92=0<br>PIOR66=0 | <b>∨</b> | <b>∨</b> | <b>∨</b> | <b>∨</b> | _ | <b>∨</b> | <b>∨</b> | <b>∨</b> | _ | | | UNZUUIU | U | U | U | U | _ | U | U | _ | 1. 101100-0 | _ | | | | | <u> </u> | | <u>-</u> | _ | Table 1.2 Port Related Register Settings When Using Each Peripheral Function (5/7) | | | | | | | | Related Re | | ig Lacii | • | | | .78/F | | ÷ | _ | RL78 | /E23 | 3 | |------|------------------|----------|-----|------|------------------|-------------|------------|-------|-------------|----------------------|----------|----------|----------|----------|----------|----------|----------|----------|-----------------| | Port | Pin Function | I/O | Pmn | PMmn | PUmn | PIMmn | POMmn | PMCmn | PITHLmn | PIORpq | 100 | | 64 | 48 | 32 | | 64 | | | | P73 | P73 | Ι | × | 1 | 0 or 1 | 0 | _ | 0 | 0 or 1 | | 1 | 1 | <b>√</b> | 1 | | <b>√</b> | <b>√</b> | <b>/</b> | | | | | 0 | × | 0 | 0 | × | - | 0 | × | _ | | | | | _ | | | | | | | ANI29 | | × | 1 | 0 | × | - | 1 | × | -<br>DIOD 40 4 | <b>√</b> | ✓ | <b>✓</b> | <b>✓</b> | _ | ✓ | ✓ | ✓ | _ | | | (CRXD0)<br>SSI11 | | × | 1 | 0<br>0 or 1 | 0<br>0 or 1 | _ | 0 | 0 | PIOR46=1<br>PIOR43=0 | <b>∨</b> | <b>√</b> | <b>∨</b> | <b>∨</b> | = | | <b>-</b> | - | $\vdash$ | | | SNZOUT7 | 0 | 0 | 0 | 0 | × × | _ | 0 | × | PIOR67=0 | · ✓ | · | · | · ✓ | = | <i>'</i> | · | · ✓ | | | P74 | P74 | ı | × | 1 | 0 or 1 | - | - | 0 | _ | _ | 1 | <b>√</b> | <b>√</b> | | _ | <b>√</b> | 1 | | | | | | 0 | × | 0 | 0 | - | _ | 0 | - | _ | | | | | | | | | _ | | | ANI30<br>(SO10) | 0 | 1 | 0 | 0 | - | _ | 0 | _ | -<br>PIOR42=1 | <b>√</b> | <b>√</b> | ✓<br>✓ | _ | _ | <b>√</b> | <b>✓</b> | _ | _ | | | (TXD1) | 0 | 1 | 0 | 0 | _ | _ | 0 | _ | PIOR42=1 | <b>√</b> | <b>√</b> | <b>∨</b> | _ | _ | <b>√</b> | <b>∨</b> | _ | | | P75 | P75 | Ī | × | 1 | 0 or 1 | _ | _ | _ | 0 or 1 | | 1 | <b>√</b> | 1 | | | <b>√</b> | <b>√</b> | | | | | | 0 | × | 0 | 0 | _ | - | _ | × | _ | | | | _ | - | | | | | | | (SI10) | - | × | 1 | 0 or 1 | - | - | - | 0 | PIOR42=1 | <b>√</b> | <b>√</b> | <b>✓</b> | _ | _ | <b>✓</b> | <b>✓</b> | _ | _ | | P76 | (RXD1) | 1 | × | 1 | 0 or 1<br>0 or 1 | _ | _ | _ | 0<br>0 or 1 | PIOR42=1 | | | | _ | _ | | | _ | _ | | 170 | P76 | Ö | × | 0 | 0 | _ | _ | _ | × | - | ✓ | ✓ | ✓ | _ | - | ✓ | ✓ | - | - | | | SCK10 | ı | × | 1 | 0 or 1 | - | _ | _ | 0 | PIOR42=1 | <b>/</b> | <b>✓</b> | <b>~</b> | | - | <b>✓</b> | / | | | | D== | 301110 | 0 | 1 | 0 | 0 | - | - | - | × | 1 101142-1 | • | | | | | | • | | | | P77 | P77 | 0 | × | 0 | 0 or 1 | _ | _ | _ | 0 or 1 | - | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | - | - | | | (SSI10) | Ī | × | 1 | 0 or 1 | _ | _ | _ | 0 | PIOR42=1 | ✓ | <b>√</b> | <b>√</b> | _ | _ | <b>√</b> | <b>✓</b> | _ | П | | | INTP12 | i | × | 1 | 0 or 1 | _ | _ | _ | 0 or 1 | - | ✓ | ✓ | ✓ | _ | - | ✓ | ✓ | _ | | | P80 | P80 | I | × | 1 | - | - | - | 0 | - | _ | <b>✓</b> | | | 0 | × | 0 | - | - | _ | 0 | _ | | · / | · / | · / | · / | · / | · / | · / | · | <i>'</i> | | | ANI0<br>ANO0 | 0 | × | 1 | | | _ | 1 | _ | | <b>∨</b> | <b>∨</b> | <b>∨</b> | <b>∨</b> | <b>∨</b> | - | _ | _ | _ | | P81 | | Ī | × | 1 | _ | _ | _ | 0 | _ | | | | | | | | | | , | | | P81 | 0 | × | 0 | - | - | - | 0 | - | - | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | <b>√</b> | ✓ | ✓ | ✓ | | Dac | ANI1 | | × | 1 | _ | _ | _ | 1 | _ | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | <b>✓</b> | ✓ | | P82 | P82 | 0 | × | 0 | _ | _ | _ | 0 | _ | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | ANI2 | Ī | × | 1 | _ | | _ | 1 | _ | _ | ✓ | ✓ | ✓ | <b>✓</b> | ✓ | ✓ | <b>✓</b> | ✓ | <b>✓</b> | | | IVCMP00 | Ī | × | 1 | _ | _ | _ | 1 | _ | _ | ✓ | ✓ | ✓ | ✓ | ✓ | - | - | - | - | | P83 | P83 | ı | × | 1 | - | _ | - | 0 | - | _ | <b>√</b> | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | / | <b>✓</b> | <b>✓</b> | | | | 0 | × | 0 | | _ | _ | 0 | _ | | | | · · | <b>√</b> | <b>√</b> | | | · | <b>√</b> | | | ANI3<br>IVCMP01 | | × | 1 | | _ | _ | 1 | _ | _ | <b>√</b> | <b>√</b> | <b>∨</b> | <b>∨</b> | <b>∨</b> | <b>√</b> | <b>✓</b> | _ | _ | | P84 | | İ | × | 1 | _ | _ | _ | 0 | _ | | ✓ | ✓ | ✓ | · | | | <b>✓</b> | | <b>✓</b> | | | P84 | 0 | × | 0 | - | - | - | 0 | - | _ | <b>V</b> | <b>v</b> | <b>V</b> | <b>V</b> | ✓ | ✓ | <b>v</b> | ✓ | <b>V</b> | | | ANI4 | <u> </u> | × | 1 | - | - | _ | 1 | - | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | P85 | IVCMP02 | I | × | 1 | - | _ | _ | 0 | _ | - | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | _ | _ | | 1 00 | P85 | 0 | × | 0 | | _ | _ | 0 | _ | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | ANI5 | I | × | 1 | _ | - | _ | 1 | _ | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | IVCMP03 | _ | × | 1 | - | - | - | 1 | - | - | ✓ | <b>\</b> | ✓ | ✓ | <b>√</b> | - | - | - | - | | P86 | IVREF0 | | × | 1 | _ | | _ | 0 | _ | _ | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | _ | _ | | F00 | P86 | 0 | × | 0 | | _ | _ | 0 | _ | - | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | | ANI8 | Ī | × | 1 | - | - | _ | 1 | _ | - | ✓ | ✓ | ✓ | ✓ | _ | ✓ | ✓ | ✓ | _ | | P87 | P87 | ı | × | 1 | - | - | - | 0 | - | _ | <b>√</b> | <b>√</b> | <b>√</b> | 1 | _ | <b>√</b> | 1 | <b>✓</b> | | | | | 0 | × | 0 | _ | _ | _ | 0 | _ | | | | | | | | | | $\vdash \vdash$ | | P90 | ANI9 | ı | × | 1 | _ | _ | _ | 0 | _ | | ✓ | ✓ | ✓ | ✓ | _ | ✓ | ✓ | ✓ | _ | | . 00 | P90 | 0 | × | 0 | | _ | _ | 0 | _ | - | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | | ANI10 | I | × | 1 | - | - | - | 1 | - | - | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | _ | | P91 | P91 | I | × | 1 | _ | _ | _ | 0 | _ | _ | <b>~</b> | ✓ | ✓ | <b>✓</b> | - | ✓ | <b>✓</b> | < | _ | | | ANI11 | 0 | × | 0 | | _ | _ | 1 | _ | _ | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | _ | <b>√</b> | <b>✓</b> | <b>✓</b> | _ | | P92 | | İ | × | 1 | _ | _ | _ | 0 | _ | | | | | | | | | | | | | P92 | 0 | × | 0 | _ | _ | _ | 0 | _ | - | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | _ | | | ANI12 | Ī | × | 1 | - | - | _ | 1 | - | - | ✓ | ✓ | ✓ | ✓ | - | ✓ | ✓ | ✓ | - | | P93 | P93 | 0 | × | 0 | _ | _ | _ | 0 | _ | _ | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | _ | _ | | | ANI13 | Ī | × | 1 | _ | _ | _ | 1 | _ | _ | <b>√</b> | <b>√</b> | <b>✓</b> | _ | _ | <b>√</b> | <b>✓</b> | _ | _ | | P94 | | İ | × | 1 | - | - | - | 0 | - | | ✓ | | 1 | | | | · | | | | | P94 | 0 | × | 0 | _ | - | _ | 0 | - | - | | <b>√</b> | | _ | _ | <b>√</b> | | _ | | | Dos | ANI14 | | × | 1 | _ | - | _ | 1 | _ | - | ✓ | ✓ | ✓ | _ | - | ✓ | ✓ | _ | _ | | P95 | P95 | 0 | × | 0 | _ | _ | _ | 0 | _ | _ | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | _ | _ | | | ANI15 | Ī | × | 1 | _ | _ | _ | 1 | _ | _ | <b>√</b> | <b>√</b> | <b>✓</b> | _ | _ | <b>√</b> | <b>√</b> | _ | _ | | P96 | | I | × | 1 | - | - | _ | 0 | - | | ✓ | ✓ | ✓ | | | ✓ | · | | | | | P96 | 0 | × | 0 | - | - | _ | 0 | _ | - | | | | _ | _ | | | _ | | | D07 | ANI16 | 1 | × | 1 | _ | _ | _ | 1 | _ | - | ✓ | ✓ | ✓ | _ | _ | ✓ | ✓ | _ | _ | | P97 | P97 | 0 | × | 0 | | _ | _ | 0 | _ | | ✓ | ✓ | - | _ | _ | ✓ | _ | - | - | | | ANI17 | Ī | × | 1 | _ | _ | _ | 1 | _ | _ | ✓ | <b>√</b> | - | _ | _ | <b>√</b> | _ | _ | _ | | | | | | | | | | | • | • | | | | | | | | | — | Table 1.2 Port Related Register Settings When Using Each Peripheral Function (6/7) | | | | | | Rit i | n the Dort I | Related Re | aictore | | | | DI | .78/F | 24 | | | RL78 | 2/523 | 3 | |---------------------------------------|---------------|----------|--------|--------|-------------|--------------|------------|---------|---------|----------------------|----------|---------------------|----------|----------|------------|----------|----------|----------|------------| | | Function | I/O | Pmn | PMmn | PUmn | PIMmn | POMmn | PMCmn | PITHLmn | PIORpq | 100 | 80 | 64 | 48 | 32 | | 64 | | | | P100 _ | | ı | × | 1 | - | - | - | 0 | _ | | | - | <u> </u> | | | | Ū. | | 02 | | | P100 | 0 | × | 0 | _ | _ | _ | 0 | _ | _ | ✓ | _ | _ | _ | _ | _ | _ | - | _ | | | ANI18 | | × | 1 | _ | - | _ | 1 | - | - | ✓ | - | - | - | - | ı | _ | - | _ | | P101 F | P101 | 1 | × | 1 | _ | - | - | 0 | _ | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | ANI19 | 0 | × | 0 | _ | _ | _ | 0 | _ | | <b>√</b> | | | | | | | | | | P102 | | - | × | 1 | _ | _ | _ | 0 | _ | - | | _ | _ | _ | _ | _ | _ | _ | _ | | ' 102 F | P102 | Ö | × | 0 | _ | _ | _ | 0 | _ | _ | ✓ | _ | - | - | - | - | _ | - | - | | А | ANI20 | Ī | × | 1 | _ | - | _ | 1 | _ | _ | ✓ | - | - | - | _ | - | _ | _ | _ | | P103 | P103 | ı | × | 1 | _ | - | - | 0 | _ | _ | <b>√</b> | | _ | | | | | | | | | | 0 | × | 0 | _ | | - | 0 | | _ | | | | | | | | | | | | ANI21 | | × | 1 | - | - | - | 1 | - | - | ✓ | _ | _ | _ | _ | _ | _ | _ | _ | | P104 F | P104 | 0 | × | 0 | | | _ | 0 | | _ | ✓ | _ | - | _ | _ | _ | _ | _ | _ | | A | ANI22 | _ | × | 1 | | | | 1 | | _ | ✓ | _ | _ | _ | _ | _ | _ | _ | _ | | D105 | | i | × | 1 | _ | _ | _ | 0 | _ | | | | | | | | | | | | F | P105 | 0 | × | 0 | _ | _ | _ | 0 | _ | - | ✓ | _ | _ | _ | - | _ | _ | _ | _ | | | ANI23 | | × | 1 | - | - | - | 1 | - | - | ✓ | - | - | - | _ | - | _ | - | _ | | P106 F | P106 | 1 | × | 1 | 0 or 1 | - | - | - | _ | _ | ✓ | _ | _ | _ | _ | _ | _ | _ | _ | | | | 0 | × | 0 | 0 | _ | - | _ | _ | DIOD45-4 | | | | - | <u> </u> | | | | | | (L | TXD1) | 0 | 1 | 0 | 0 | - | _ | _ | - | PIOR45=1<br>PIOR93=0 | ✓ | - | - | - | _ | - | - | - | - | | P107 _ | D407 | ı | × | 1 | 0 or 1 | _ | _ | - | 0 or 1 | . 101100-0 | , | | | | | | | | | | F | P107 | 0 | × | 0 | 0 | - | - | _ | × | _ | ✓ | - | - | - | - | - | - | - | _ | | /1.5 | RXD1) | ı | × | 1 | 0 or 1 | _ | _ | _ | 0 | PIOR45=1 | <b>/</b> | _ | _ | _ | | | | _ | | | | וועטון | | | | | | | | | PIOR93=0 | Ť | | | | | | | | | | P120 F | P120 | <u> </u> | × | 1 | 0 or 1 | - | × | 0 | 0 or 1 | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | ANI25 | 0 | × | 0<br>1 | 0 | | 0<br>× | 0 | × | _ | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | ✓ | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>✓</b> | | | TI07 | i | × | 1 | 0 or 1 | _ | × | 0 | 0 or 1 | PIOR07=0 | <b>√</b> | · | · | · | · | · | · | · | <i>'</i> | | | TO07 | 0 | 0 | 0 | 0 | _ | 0 | 0 | × | PIOR17=0 | <b>√</b> | <b>√</b> | <b>√</b> | <b>✓</b> | <b>✓</b> | ✓ | <b>✓</b> | ✓ | 1 | | | | Ī | × | 1 | 0 or 1 | - | × | 0 | 0 or 1 | | | / | _ | _ | | , | _ | _ | | | IR | RDIOD0 | 0 | 0 | 0 | 0 | - | 0 | 0 | × | PIOR73=0 | <b>\</b> | ✓ | ✓ | ✓ | ✓ | > | ✓ | ✓ | ✓ | | S | 3001 | 0 | 1 | 0 | 0 | - | 0 or 1 | 0 | × | PIOR41=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | (St | CK10) | 1 | × | 1 | 0 or 1 | - | × | 0 | 0 | PIOR42=0 | 1 | / | / | / | 1 | <b>✓</b> | <b>✓</b> | <b>✓</b> | 1 | | (6. | , O((10) | 0 | 1 | 0 | 0 | _ | 0 or 1 | 0 | × | PIOR91=1 | | | | | | · | 1 | | · | | (L | TXD1) | 0 | 1 | 0 | 0 | - | 0 | 0 | × | PIOR45=1<br>PIOR93=1 | ✓ | ✓ | ✓ | ✓ | ✓ | _ | _ | - | _ | | 11 | NTP4 | - | × | 1 | 0 or 1 | _ | × | 0 | 0 or 1 | - | ✓ | <b>√</b> | <b>√</b> | <b>√</b> | <b>✓</b> | <b>√</b> | <b>✓</b> | <b>√</b> | / | | | P121 | i | × | _ | - | _ | _ | _ | - | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | X1 | _ | × | _ | _ | _ | - | - | _ | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | P122 | ı | × | - | ı | - | - | - | ı | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | X2 | - | × | - | _ | - | - | - | - | - | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | XCLK | | × | - | - | _ | - | - | - | - | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | ✓ | <b>√</b> | ✓ | ✓ | ✓ | | | P123 | ı | × | _ | _ | _ | _ | _ | _ | _ | <b>√</b> | ✓<br>✓ | <b>√</b> | <b>√</b> | | <b>√</b> | <b>√</b> | <b>✓</b> | _ | | | XT1<br>P124 | _ | × | _ | _ | _ | _ | _ | - | _ | <b>√</b> | <b>∨</b> | <b>✓</b> | <b>✓</b> | _ | <b>√</b> | <b>✓</b> | <b>∨</b> | _ | | | XT2 | - | × | _ | _ | _ | _ | | | _ | <b>∨</b> | <b>∨</b> | <b>∨</b> | <b>∨</b> | _ | <b>∨</b> | <b>∨</b> | <b>∨</b> | _ | | | KCLKS | 1 | × | _ | _ | _ | _ | _ | _ | _ | ·<br>✓ | · | · | ·<br>✓ | _ | · | · | · | | | DAGE | | İ | × | 1 | 0 or 1 | 0 | - | 0 | 0 or 1 | | 1 | ./ | ./ | ./ | ./ | 1 | 1 | 1 | | | F | P125 | 0 | × | 0 | 0 | × | - | 0 | × | _ | · | <b>v</b> | <b>v</b> | <b>v</b> | • | <b>v</b> | • | • | • | | | ANI24 | ı | × | 1 | 0 | × | - | 1 | × | _ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | TI03 | 1 | × | 1 | 0 or 1 | 0 | _ | 0 | 0 or 1 | PIOR03=0 | ✓ | ✓ | ✓ | ✓ | <b>√</b> | <b>√</b> | ✓ | ✓ | <b>√</b> | | Т | ГО03 | 0 | 0<br>× | 0<br>1 | 0<br>0 or 1 | × | _ | 0 | 0 or 1 | PIOR13=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | TR | RDIOB0 | 0 | 0 | 0 | 0 or 1 | 0<br>× | _ | 0 | 0 or 1 | PIOR71=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | S | SSI01 | Ī | × | 1 | 0 or 1 | 0 or 1 | _ | 0 | 0 | PIOR41=0 | ✓ | <b>√</b> | <b>√</b> | ✓ | ✓ | ✓ | <b>✓</b> | ✓ | <b>✓</b> | | | | | | | | | | | | PIOR45=1 | 1 | 1 | 1 | ✓ | √ | | | | | | | RXD1) | ı | × | 1 | 0 or 1 | 0 | _ | 0 | 0 | PIOR93=1 | ٧ | · | | | | _ | _ | _ | _ | | | NTP1 | 1 | × | 1 | 0 or 1 | 0 | _ | 0 | 0 or 1 | _<br> | <b>√</b> | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | | ZOUT1 | 0 | 0 | 0 | 0<br>0 or 1 | × | - | 0 | × | PIOR61=0 | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | ✓ | | P126 F | P126 | 0 | × | 0 | 0 or 1 | | _ | _ | | - | ✓ | ✓ | _ | - | _ | ✓ | _ | _ | - | | (- | TI01) | J | × | 1 | 0 or 1 | | _ | | | PIOR01=1 | <b>√</b> | <b>✓</b> | _ | _ | _ | <b>√</b> | _ | _ | | | , , , , , , , , , , , , , , , , , , , | | | | | | | | | | PIOR11=1 | · · | · | | | | · | | | $\vdash$ | | | ΓΟ01) | 0 | 0 | 0 | 0 | _ | _ | - | _ | PIOR90=0 | <b>*</b> | ľ | _ | - | - | <b>'</b> | _ | - | _ | | P127 F | P127 | 1 | × | 1 | 0 or 1 | - | - | - | - | _ | ✓ | _ | - | - | 1 | 1 | ı | _ | _ ] | | | | 0 | × | 0 | 0 | _ | _ | _ | _ | | | | | | | | | | | | , | TI03) | - 1 | × | 1 | 0 or 1 | _ | _ | _ | - | PIOR03=1 | ✓ | _ | _ | - | _ | _ | _ | _ | _ | | | TO03) | 0 | 0 | 0 | 0 | - | _ | - | _ | PIOR13=1<br>PIOR90=0 | ✓ | - | - | - | _ | - | - | - | - | | (T | | | | | _ | _ | _ | _ | _ | -<br>- | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | _ | <b>√</b> | 1 | 1 | _ | | | P130 | 0 | × | _ | | | | | | | | | | | | | | | | | P130 F | P130<br>ESOUT | 0 | ×<br>0 | _ | _ | - | - | - | - | - | ✓ | ✓ | ✓ | ✓ | _ | ✓ | ✓ | ✓ | _ | | P130 F | | | | | | | | | - | - | <b>√</b> | <ul><li>✓</li></ul> | <b>√</b> | <b>√</b> | <b>-</b> ✓ | <b>√</b> | <b>✓</b> | <b>✓</b> | <b>-</b> ✓ | Table 1.2 Port Related Register Settings When Using Each Peripheral Function (7/7) | | | | | | Bit i | n the Port | Related R | egisters | | | | RL | 78/F | 24 | | F | RL78 | 3/F2 | 3 | |------|--------------|-----|-----|------|--------|------------|-----------|----------|---------|------------|----------|----|----------|----|----|----------|----------|----------|-------| | Port | Pin Function | 1/0 | Pmn | PMmn | PUmn | PIMmn | POMmn | PMCmn | PITHLmn | PIORpq | 100 | 80 | 64 | 48 | 32 | 80 | 64 | 48 | 32 | | P140 | P140 | - 1 | × | 1 | 0 or 1 | - | - | - | - | | <b>√</b> | / | <b>√</b> | / | _ | <b>✓</b> | / | <b>√</b> | | | | | 0 | × | 0 | 0 | - | - | - | _ | _ | • | • | • | • | _ | • | ٧ | • | _ | | | TRD1RES | _ | × | 1 | 0 or 1 | ı | - | - | _ | _ | <b>\</b> | ✓ | <b>\</b> | ✓ | - | <b>\</b> | <b>✓</b> | > | _ | | | PCLBUZ0 | 0 | 0 | 0 | 0 | ı | - | - | _ | _ | <b>\</b> | ✓ | <b>\</b> | ✓ | - | <b>\</b> | <b>✓</b> | > | _ | | P150 | P150 | ı | × | 1 | 0 or 1 | - | - | _ | 0 or 1 | _ | <b>\</b> | - | - 1 | _ | - | - | | | | | | | 0 | × | 0 | 0 | _ | - | - | × | _ | | _ | | | _ | | | | | | | (SSI11) | - 1 | × | 1 | 0 or 1 | _ | - | - | 0 | PIOR43=1 | ✓ | _ | - | _ | _ | - | _ | _ | _ | | P151 | P151 | | × | 1 | 0 or 1 | _ | - | _ | _ | _ | 1 | _ | _ | _ | _ | _ | | _ | _ | | | | 0 | × | 0 | 0 | _ | _ | _ | - | _ | • | _ | | | _ | | | | _ | | | (SO11) | 0 | 1 | 0 | 0 | _ | - | _ | - | _ | ✓ | _ | - | _ | _ | - | _ | _ | _ | | P152 | P152 | - 1 | × | 1 | 0 or 1 | _ | - | _ | 0 or 1 | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | | 0 | × | 0 | 0 | _ | - | _ | × | | | | | | | | | | Ш | | | (SI11) | - 1 | × | 1 | 0 or 1 | _ | - | _ | 0 | PIOR43=1 | ✓ | _ | - | _ | _ | - | _ | - | _ | | P153 | P153 | | × | 1 | 0 or 1 | _ | - | _ | 0 or 1 | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | 1 100 | 0 | × | 0 | 0 | _ | - | _ | × | | | | | | | | | | | | | (SCK11) | | × | 1 | 0 or 1 | - | - | _ | 0 | PIOR43=1 | 1 | _ | _ | _ | _ | _ | _ | _ | l _ l | | | (001(11) | 0 | 1 | 0 | 0 | - | - | _ | × | 1 101140-1 | | | | | | | | | | | P154 | P154 | - 1 | × | 1 | 0 or 1 | _ | _ | _ | - | _ | 1 | _ | _ | _ | _ | _ | _ | _ | l _ l | | | | 0 | × | 0 | 0 | - | - | - | _ | | | | | | | | | | | | | (SNZOUT7) | 0 | 0 | 0 | 0 | - | - | - | _ | PIOR67=1 | ✓ | _ | _ | _ | _ | _ | _ | _ | _ | | P155 | P155 | - | × | 11 | 0 or 1 | | - | - | _ | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | | 0 | × | 0 | 0 | | - | - | _ | | | | | | | | | | ш | | | (SNZOUT6) | 0 | 0 | 0 | 0 | | - | _ | - | PIOR66=1 | ✓ | _ | - | _ | - | - | _ | _ | _ | | P156 | P156 | ı | × | 1 | 0 or 1 | | - | _ | _ | _ | ✓ | _ | _ | _ | _ | _ | _ | _ | l _ l | | | | 0 | × | 0 | 0 | - | - | - | _ | | | | | | | | | | | | | (SNZOUT5) | 0 | 0 | 0 | 0 | | - | - | - | PIOR65=1 | ✓ | _ | _ | _ | _ | _ | _ | _ | | | P157 | P157 | | × | 1 | 0 or 1 | _ | - | - | - | _ | 1 | _ | _ | _ | _ | _ | _ | _ | _ | | | | 0 | × | 0 | 0 | _ | - | - | - | | | | | | | | | | ш | | | (SNZOUT4) | 0 | 0 | 0 | 0 | - | - | _ | - | PIOR64=1 | ✓ | _ | _ | _ | _ | - | _ | _ | _ | $\textbf{Remarks} \qquad \qquad \times \qquad \quad : \ \, \text{Don't care}$ No function PIORpq : Bit q of Peripheral I/O redirection register p POMmn : Bit n of Port output mode register m PMCmn : Bit n of Port mode control register m PMmn : Bit n of Port mode register m Pmn : Bit n of Port register m PUmn : Bit n of Pull-up resistor option register m PIMmn : Bit n of Port input mode register m PITHLmn: Bit n of Port input threshold control register m Table 1.3 KR (Key Return) Pin Assignment | | | | | | KR Pin As | signment | | | | | |----------|----------|----------|----------|----------|-----------|----------|----------|----------|----------|----------| | | 100 | -pin | 80- | -pin | 64- | pin | 48- | pin | 32- | pin | | Function | PIOR50=0 | PIOR50=1 | PIOR50=0 | PIOR50=1 | PIOR50=0 | PIOR50=1 | PIOR50=0 | PIOR50=1 | PIOR50=0 | PIOR50=1 | | KR0 | P70 | - | P70 | - | P70 | P87 | P70 | P83 | - | P80 | | KR1 | P71 | - | P71 | - | P71 | P90 | P71 | P84 | - | P81 | | KR2 | P72 | - | P72 | - | P72 | P91 | P72 | P85 | - | P82 | | KR3 | P73 | _ | P73 | _ | P73 | P92 | P73 | P86 | - | P83 | | KR4 | P74 | - | P74 | - | P74 | P93 | - | P87 | - | P84 | | KR5 | P75 | ı | P75 | _ | P75 | P94 | _ | P90 | _ | P85 | | KR6 | P76 | _ | P76 | _ | P76 | P95 | _ | P91 | _ | _ | | KR7 | P77 | - | P77 | - | P77 | P96 | - | P92 | - | 1 | Remarks - : No function Table 1.4 Port Related Register Setting When KR Pin Selection | Function | I/O | Pmn | PMmn | PUmn | PIMmn | POMmn | PMCmn | PITHLmn | PIORpq | |----------|-----|-----|------|--------|-------|-------|-------|---------|----------| | KR0 | I | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | | KR1 | I | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | | KR2 | I | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | | KR3 | | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | | KR4 | I | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | | KR5 | I | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | | KR6 | I | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | | KR7 | I | × | 1 | 0 or 1 | 0 | × | 0 | 0 or 1 | PIOR50=× | Remarks × : Don't care # 1.3 Setting of Output Port When Use a Peripheral Function When use a peripheral function output, it is necessary to set the port latch (Pmn) of the output terminal. **Table 1.5 Port Latch Setting in Peripheral Function** | Output Pins | Function | Port Latch Value | PMmn Value | |-----------------------|-----------------------------------------|------------------|------------| | TOmn | Timer array unit output | Pmn=0 | PMmn=0 | | TRJI00, TRJ00 | Timer RJ output | Pmn=0 | PMmn=0 | | TRDIOji | Timer RDe output | Pmn=0 | PMmn=0 | | RTC1HZ | Real-time clock output | Pmn=0 | PMmn=0 | | PCLBUZ0 | Clock / Buzzer output | Pmn=0 | PMmn=0 | | TxDq, SOp, SCKp, SCLr | Serial array unit output | Pmn=1 | PMmn=0 | | CTXD0 | CAN / CAN-FD output | Pmn=1 | PMmn=0 | | LTXDn | RLIN3 output | Pmn=1 | PMmn=0 | | RESOUT | Reset output | Pmn=0 | _ | | STOPST | Standby function (stop status output) | Pmn=0 | PMmn=0 | | SNZOUTn | Standby function (SNOOZE status output) | Pmn=0 | PMmn=0 | | SDAr | Serial array unit input / output | Pmn=1 | PMmn=0 | | SCLA0, SDAA0 | IICA0 input / output | Pmn=0 | PMmn=0 | | VCOUT0 | Comparator output | Pmn=0 | PMmn=0 | Remarks – : No function TOmn : Timer array unit output pin (m: 0, 1, n = 0 to 7) TRDIOji : Timer RDe output pin (j: A, B, C, D, i = 0, 1) TXDq : Serial array unit UART data transmission pin (q: 0, 1) SOp : Serial array unit CSI data transmission pin (p: 00, 01, 10, 11) SCKp : Serial array unit CSI clock output pin (p: 00, 01, 10, 11) SCLr : Serial array unit simplified-I2C clock output pin (r: 00, 01, 10, 11) LTXDn : LIN / UART module (RLIN3) data transmission pin (n: 0, 1) SNZOUTn : SNOOZE status output pin (n: 0 to 7) SDAr : Serial array unit simplified-I2C data input / output pin (r: 00, 01, 10, 11) Pmn : Bit n of Port register m (m: 0 to 15, n: 0 to 7) PMmn : Bit n of Port mode register m (m: 0 to 15, n: 0 to 7) #### 1.4 Steps of Setting for Port Related Register This section describes the steps of setting "1.2 Port Function Setting" by each function. ## 1.4.1 Digital I/O Port (Pmn) #### 1.4.1.1 Digital Output Port The setting procedure for using a pin as digital output is shown below. In using a port as digital output, the pin output from peripheral function need stop. The register settings for stop the output of peripheral function are shown Table 1.6. (1) Disables the function assigned to the target pin. Note (2) PMCmn = 0; (Select digital I/O pin) (3) POMmn = 0; (Set the port output mode (C-MOS)) (4) PSRSEL.PSRxx = X; (Set the port output slew rate (Normal or Slow)) (5) Pmn = X; (Set the port output latch) (6) PMmn = 0; (Set the port direction (output mode)) Note: To disable the assigned function, take one of the followings. • Set the PIORpq to assign it to another pin. • Stop the assigned function. (See Table 1.6.) **Table 1.6 Settings to Stop Peripheral Function Digital Output** | Output Pin | Related Function | Digital Output Stop Setting | |---------------------------------------|----------------------------------------------|------------------------------------------------| | TOmn | Timer array unit output | TOm.TOmn = 0, TOEm.TOEmn = 0 | | TRJIO0 | Timer RJ output | TRJMR0.TMOD[2:0] = other "001B" | | TRJ00 | Timer RJ output | TRJIOC0.TOENA = 0 | | TRDIOAi, TRDIOBi,<br>TRDIOCi, TRDIODi | Timer RDe output | TRDOER1.bit[7:0] = 1 | | TXDq, SDAr, Sop | Serial array unit output | SOm.SOmn = 1, SOEm.SOEmn = 0,<br>SEm.SEmn = 0 | | SCKp, SCLr | Serial array unit output | SOm.CKOmn = 1, SOEm.SOEmn = 0,<br>SEm.SEmn = 0 | | SCLA0, SDAA0 | IICA0 output | PER0.IICA0EN = 0 | | CTXD0 | CAN / CAN-FD output | PER2.CAN0EN = 0 | | LTXD0, LTXD1 | LIN output | PER2.LINnEN = 0 | | RESOUT | Reset status output | RESOUTB in the User option byte 2 (000C2H) = 0 | | PCLBUZ0 | Clock output / Buzzer output | CKS0.PCLOE0 = 0 | | RTC1HZ | Real-time clock output with error correction | RTCC0.RCLOE1 = 0 | | STOPST | STOP status output | STPSTC.STPOEN = 0 | | SNZOUTn | SNOOZE status output | PSNZCNTx.OUTENn = 0 | | VCOUT0 | Comparator output | CMPCTL.COE = 0 | ### 1.4.1.2 Digital Input Port (Pmn) The setting procedure for using a pin as digital input is shown below. - (1) PMCmn = 0; (Select digital I/O pin) - (2) PMmn = 1; (Set the port direction (input mode)) - (3) PUmn = X; (Set the internal pull-up resistor (enable or disable)) - (4) PIMmn = 0; (Set the port input mode (C-MOS)) - (5) PITHLmn = X; (Set the input threshold (Schmitt 1 or Schmitt 3)) # 1.4.2 Analog Function #### 1.4.2.1 Analog Input / Output Port (ANIx, IVCMPx, IVREF0, ANO0) The setting procedure for using a pin as analog input / output is shown below. - (1) PMCmn = 1; (Select analog I/O pin) - (2) PMmn = 1; (Set the port direction (input mode)) - (3) Set the analog function. #### 1.4.2.2 Comparator Digital Output Port (VCOUT0) The setting procedure for using the P41 pin as the VCOUT0 is shown below. - (1) Disables other functions assigned to the target pin. Note - (2) P41 = 0; (Set the port output latch (value = 0)) - (3) PM41 = 0; (Set the port direction (output mode)) - (4) Set the comparator function. Note: Refer to Table 1.6. #### 1.4.3 Timer Function #### 1.4.3.1 Timer Output Port #### (a) TOmn (Timer array unit output) The setting procedure for using the P30 pin as the TO01 is shown below. - (1) Disable other functions assigned to the target pin. Note (2) PIOR1.PIOR11 = 0; (Assign the timer output pin) - (3) POM30 = 0; (Set the port output mode (C-MOS)) (4) P30 = 0; (Set the port output latch (value = 0)) (5) PM30 = 0; (Set the port direction (output mode)) - (6) Set the timer function. Note: Refer to Table 1.6. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (b) TRJIO0, TRJO0 (Timer RJ output) The setting procedure for using the P41 pin as the TRJO0 is shown below. - (1) Disable other functions assigned to the target pin. Note - = 0; (Set the port output latch (value = 0)) - = 0; (Set the port direction (output mode)) (3) PM41 - (4) Set the timer function. Note: Refer to Table 1.6. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (c) TRDIOji (Timer RDe output) The setting procedure for using the P125 pin as the TRDIOB0 is shown below. - (1) Disable other functions assigned to the target pin. Note - (2) PMC125 = 0; (Select digital I/O pin) - = 0; (Assign the timer output pin) (3) PIOR7.PIOR71 - (4) P125 = 0; (Set the port output latch (value = 0)) (4) P125 = 0; (Set the port output latch (value = 0)) (5) PM125 = 0; (Set the port direction (output mode)) - (6) Set the timer function. Note: Refer to Table 1.6. #### (d) RTC1HZ (Real-time clock output) The setting procedure for using the P15 pin as the RTC1HZ is shown below. - (1) Disable other functions assigned to the target pin. Note - (2) PIOR8.PIOR80 = 0; (Assign the timer output pin) - (3) POM15 = 0; (Set the port output mode (C-MOS)) (4) P15 = 0; (Set the port output latch (value = 0)) - (5) PM15 = 0; (Set the port direction (output mode)) - (6) Set the timer function. Note: Refer to Table 1.6. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (e) PCLBUZ0 (Clock / Buzzer output) The setting procedure for using the P140 pin as the PCLBUZ0 is shown below. - (1) Disables other functions assigned to the target pin. Note - (2) P140 = 0; (Set the port output latch (value = 0)) - (3) PM140 = 0; (Set the port direction (output mode)) - (4) Set the timer function. Note: Refer to Table 1.6. # 1.4.3.2 Timer Input Port #### (a) Tlmn (Timer array unit input) The setting procedure for using the P17 pin as the TI00 is shown below. ``` (1) PIOR0.PIOR00 = 0; (Assign the timer input pin) ``` (2) PM17 = 1; (Set the port direction (input mode)) (3) PU17 = X; (Set the internal pull-up resistor (enable or disable)) (4) PIM17 = 0; (Set the port input mode (C-MOS)) (5) PITHL17 = X; (Set the input threshold (Schmitt 1 or Schmitt 3)) (6) Set the timer function. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (b) TRJIO0 (Timer RJ input) The setting procedure for using the P41 pin as the TRJIO0 is shown below. ``` (1) PM41 = 1; (Set the port direction (input mode)) ``` - (2) PU41 = X; (Set the internal pull-up resistor (enable or disable)) - (3) PITHL41 = X; (Set the input threshold (Schmitt 1 or Schmitt 3)) - (4) Set the timer function. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (c) TRDCLK0, TRDIOji, TRDxRES (Timer RDe input) The setting procedure for using the P13 pin as the TRDIOA0 is shown below. ``` (1) PIOR7.PIOR70 = 0; (Assign the timer input pin) ``` (2) PM13 = 1; (Set the port direction (input mode)) (3) PU13 = X; (Set the internal pull-up resistor (enable or disable)) (4) PIM13 = 0; (Set the port input mode (C-MOS)) (5) PITHL13 = X; (Set the input threshold (Schmitt 1 or Schmitt 3)) (6) Set the timer function. #### 1.4.4 Serial Interface #### 1.4.4.1 Serial Interface Output Port ## (a) TXDq, SCKp, SOp, SCLr (Serial array unit output) The setting procedure for using the P62 pin as the TXD0 is shown below. - (1) Disable other functions assigned to the target pin. Note (2) PIOR4.PIOR40 = 1; (Assign the serial output pin) - (3) POM62 = X; (Set the port output mode (C-MOS or N-ch open drain)) - (4) P62 = 1; (Set the port output latch (value = 1)) (5) PM62 = 0; (Set the port direction (output mode)) - (6) Set the serial function. Note: Refer to Table 1.6. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (b) CTXD0 (RS-CANFD lite output) The setting procedure for using the P10 pin as the CTXD0 is shown below. - (1) Disable other functions assigned to the target pin. Note - = 0; (Assign the serial output pin) (2) PIOR4.PIOR46 - (3) POM10 = 0; (Set the port output mode (C-MOS)) (4) P10 = 1; (Set the port output latch (value = 1)) - (5) PM10 = 0; (Set the port direction (output mode)) - (6) Set the serial function. Note: Refer to Table 1.6. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (c) LTXDn (RLIN3 output) The setting procedure for using the P120 pin as the LTXD1 is shown below. - (1) Disable other functions assigned to the target pin. Note - (2) PIOR4.PIOR45 = 1, PIOR9.PIOR93 = 1; (Assign the RLIN3 output pin) - (3) PMC120 = 0; (Select digital I/O pin) (4) POM120 = 0; (Set the port output mode (C-MOS)) - (5) P120 = 1; (Set the port output latch (value = 1)) - (6) PM120 = 0; (Set the port direction (output mode)) - (7) Set the serial function. Note: Refer to Table 1.6. #### 1.4.4.2 Serial Interface Input Port #### (a) RXDq, SCKp, SIp, SSIp (Serial array unit input) The setting procedure for using the P16 pin as the RXD0 is shown below. - (1) PIOR4.PIOR40 = 0; (Assign the Serial array unit input pin) (2) PM16 = 1; (Set the port direction (input mode)) - (3) PU16 = X; (Set the internal pull-up resistor (enable or disable)) - (4) PITHL16 = 0; (Set the input threshold (Schmitt 1)) - (5) PIM16 = X; (Set the port input mode (Normal or TTL input buffer)) - (6) Set the serial function. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (b) CRXD0 (RS-CANFD lite Input) The setting procedure for using the P11 pin as the CRXD0 is shown below. ``` (1) PIOR4.PIOR46= 0; (Assign the RS-CANFD lite input pin)(2) PM11= 1; (Set the port direction (input mode))(3) PU11= 0; (Set the internal pull-up resistor (disabled))(4) PITHL11= 0; (Set the input threshold (Schmitt 1))(5) PIM11= 0; (Set the port input mode (C-MOS)) ``` (6) Set the serial function. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (c) LRXDn (RLIN3 Input) The setting procedure for using the P14 pin as the LRXD0 is shown below. ``` (1) PIOR4.PIOR44 = 0; (Assign the RLIN3 input pin) (2) PM14 = 1; (Set the port direction (input mode)) (3) PU14 = 0; (Set the internal pull-up resistor (disabled)) (4) PITHL14 = 0; (Set the input threshold (Schmitt 1)) (5) PIM14 = 0; (Set the port input mode (C-MOS)) ``` (6) Set the serial function. #### 1.4.4.3 Serial Interface I/O Port #### (a) SDAr (Serial array unit input / output) The setting procedure for using the P16 pin as the SDA00 is shown below. - (1) Disable other functions assigned to the target pin. Note (2) PIOR4.PIOR40 = 0; (Assign the serial I/O pin) (3) POM16 = 1; (Set the port output mode (N-ch open drain)) (4) PU16 = 0; (Set the internal pull-up resistor (disabled)) (5) PITHL16 = 0; (Set the input threshold (Schmitt 1)) (6) PIM16 = X; (Set the port input mode (Schmitt 1 or TTL)) (7) P16 = 1; (Set the port output latch (value = 1)) (8) PM16 = 0; (Set the port direction (output mode)) - (9) Set the serial function. Note: Refer to Table 1.6. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### (b) SCLA0, SDAA0 (IICA0 input / output) The setting procedure for using the P63 pin as the SDAA0 is shown below. - (1) Disable other functions assigned to the target pin. Note - (2) POM63 = 1; (Set the port output mode (N-ch open drain)) - (3) PU63 = 0; (Set the internal pull-up resistor (disabled)) - (4) PITHL63 = 0; (Set the input threshold (Schmitt 1)) - (5) PIM63 = X; (Set the port input mode (Schmitt 1 or TTL)) - (6) P63 = 1; (Set the port output latch (value = 1)) - (7) PM63 = 0; (Set the port direction (output mode)) - (8) Set the serial function. Note: Refer to Table 1.6. Remark: Port related registers are different of each pin. Refer to the Table 1.2. #### 1.4.5 External Interrupt (INTPx, KRx) The setting procedure for using the P30 pin as the INTP2 is shown below. - (1) PIOR5.PIOR52 = 0; (Assign the INTP2 input pin) - (2) PM30 = 1; (Set the port direction (input mode)) - (3) PU30 = X; (Set the internal pull-up resistor (enable or disable)) - (4) PIM30 = 0; (Set the port input mode (C-MOS)) - (5) PITHL30 = X; (Set the input threshold (Schmitt 1 or Schmitt 3)) - (6) Set the external interrupt function. # 1.4.6 Other Output Port (RESOUT, STOPST, SNZOUTx) The setting procedure for using the P31 pin as the STOPST is shown below. - (1) Disable other functions assigned to the target pin. Note - (2) STPSTC.STPSEL = 0; (Assign the STOPST pin (P31)) - (3) STPSTC.STPLV = X; (Set the STOPST output level) - = 0; (Set the port output latch (value = 0)) (4) P31 - (5) PM31 = 0; (Set the port direction (output mode)) - (6) STPSTC.STPOEN = 1; (Enable the STOPST output) Note: Refer to Table 1.6. #### 2. References References documents for this application note are shown below. Be sure to obtain the latest version of each document from the website of Renesas Electronics Corporation when designing. · RL78/ F23, F24 User's Manual: Hardware Rev. 1.00 # **Revision History** | | | Description | | |------|------------|-------------|-----------------------| | Rev. | Date | Page | Summary | | 1.00 | 2022.09.30 | _ | First edition issued. | # General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products. - 1. Precaution against Electrostatic Discharge (ESD) - A strong electrical field, when exposed to a CMOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop the generation of static electricity as much as possible, and quickly dissipate it when it occurs. Environmental control must be adequate. When it is dry, a humidifier should be used. This is recommended to avoid using insulators that can easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors must be grounded. The operator must also be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions must be taken for printed circuit boards with mounted semiconductor devices. - 2. Processing at power-on - The state of the product is undefined at the time when power is supplied. The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the time when power is supplied. In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the time when power is supplied until the reset process is completed. In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the time when power is supplied until the power reaches the level at which resetting is specified. - 3. Input of signal during power-off state - Do not input signals or an I/O pull-up power supply while the device is powered off. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Follow the guideline for input signal during power-off state as described in your product documentation. - 4. Handling of unused pins - Handle unused pins in accordance with the directions given under handling of unused pins in the manual. The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of the LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. - 5. Clock signals - After applying a reset, only release the reset line after the operating clock signal becomes stable. When switching the clock signal during program execution, wait until the target clock signal is stabilized. When the clock signal is generated with an external resonator or from an external oscillator during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Additionally, when switching to a clock signal produced with an external resonator or by an external oscillator while program execution is in progress, wait until the target clock signal is stable. - 6. Voltage application waveform at input pin - Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between V<sub>IL</sub> (Max.) and V<sub>IH</sub> (Min.) due to noise, for example, the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between V<sub>II</sub> (Max.) and V<sub>IH</sub> (Min.). - 7. Prohibition of access to reserved addresses - Access to reserved addresses is prohibited. The reserved addresses are provided for possible future expansion of functions. Do not access these addresses as the correct operation of the LSI is not quaranteed. - 8. Differences between products - Before changing from one product to another, for example to a product with a different part number, confirm that the change will not lead to problems. The characteristics of a microprocessing unit or microcontroller unit products in the same group but having a different part number might differ in terms of internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product. #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others. - 4. You shall be responsible for determining what licenses are required from any third parties, and obtaining such licenses for the lawful import, export, manufacture, sales, utilization, distribution or other disposal of any products incorporating Renesas Electronics products, if required. - 5. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - 6. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 7. No semiconductor product is absolutely secure. Notwithstanding any security measures or features that may be implemented in Renesas Electronics hardware or software products, Renesas Electronics shall have absolutely no liability arising out of any vulnerability or security breach, including but not limited to any unauthorized access to or use of a Renesas Electronics product or a system that uses a Renesas Electronics product. RENESAS ELECTRONICS DOES NOT WARRANT OR GUARANTEE THAT RENESAS ELECTRONICS PRODUCTS, OR ANY SYSTEMS CREATED USING RENESAS ELECTRONICS PRODUCTS WILL BE INVULNERABLE OR FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION ("Vulnerability Issues"). RENESAS ELECTRONICS DISCLAIMS ANY AND ALL RESPONSIBILITY OR LIABILITY ARISING FROM OR RELATED TO ANY VULNERABILITY ISSUES. FURTHERMORE, TO THE EXTENT PERMITTED BY APPLICABLE LAW, RENESAS ELECTRONICS DISCLAIMS ANY AND ALL WARRANTIES, EXPRESS OR IMPLIED, WITH RESPECT TO THIS DOCUMENT AND ANY RELATED OR ACCOMPANYING SOFTWARE OR HARDWARE, INCLUDING BUT NOT LIMITED TO THE IMPLIED WARRANTIES OF MERCHANTABILITY, OR FITNESS FOR A PARTICULAR PURPOSE. - 8. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 9. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 11. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 12. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 13. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 14. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.5.0-1 October 2020) # **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: <a href="https://www.renesas.com/contact/">www.renesas.com/contact/</a>.